fec.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973
  1. /*
  2. * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
  3. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
  4. *
  5. * This version of the driver is specific to the FADS implementation,
  6. * since the board contains control registers external to the processor
  7. * for the control of the LevelOne LXT970 transceiver. The MPC860T manual
  8. * describes connections using the internal parallel port I/O, which
  9. * is basically all of Port D.
  10. *
  11. * Includes support for the following PHYs: QS6612, LXT970, LXT971/2.
  12. *
  13. * Right now, I am very wasteful with the buffers. I allocate memory
  14. * pages and then divide them into 2K frame buffers. This way I know I
  15. * have buffers large enough to hold one frame within one buffer descriptor.
  16. * Once I get this working, I will use 64 or 128 byte CPM buffers, which
  17. * will be much more memory efficient and will easily handle lots of
  18. * small packets.
  19. *
  20. * Much better multiple PHY support by Magnus Damm.
  21. * Copyright (c) 2000 Ericsson Radio Systems AB.
  22. *
  23. * Make use of MII for PHY control configurable.
  24. * Some fixes.
  25. * Copyright (c) 2000-2002 Wolfgang Denk, DENX Software Engineering.
  26. *
  27. * Support for AMD AM79C874 added.
  28. * Thomas Lange, thomas@corelatus.com
  29. */
  30. #include <linux/config.h>
  31. #include <linux/kernel.h>
  32. #include <linux/sched.h>
  33. #include <linux/string.h>
  34. #include <linux/ptrace.h>
  35. #include <linux/errno.h>
  36. #include <linux/ioport.h>
  37. #include <linux/slab.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/init.h>
  41. #include <linux/delay.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/skbuff.h>
  45. #include <linux/spinlock.h>
  46. #include <linux/bitops.h>
  47. #ifdef CONFIG_FEC_PACKETHOOK
  48. #include <linux/pkthook.h>
  49. #endif
  50. #include <asm/8xx_immap.h>
  51. #include <asm/pgtable.h>
  52. #include <asm/mpc8xx.h>
  53. #include <asm/irq.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/commproc.h>
  56. #ifdef CONFIG_USE_MDIO
  57. /* Forward declarations of some structures to support different PHYs
  58. */
  59. typedef struct {
  60. uint mii_data;
  61. void (*funct)(uint mii_reg, struct net_device *dev);
  62. } phy_cmd_t;
  63. typedef struct {
  64. uint id;
  65. char *name;
  66. const phy_cmd_t *config;
  67. const phy_cmd_t *startup;
  68. const phy_cmd_t *ack_int;
  69. const phy_cmd_t *shutdown;
  70. } phy_info_t;
  71. #endif /* CONFIG_USE_MDIO */
  72. /* The number of Tx and Rx buffers. These are allocated from the page
  73. * pool. The code may assume these are power of two, so it is best
  74. * to keep them that size.
  75. * We don't need to allocate pages for the transmitter. We just use
  76. * the skbuffer directly.
  77. */
  78. #ifdef CONFIG_ENET_BIG_BUFFERS
  79. #define FEC_ENET_RX_PAGES 16
  80. #define FEC_ENET_RX_FRSIZE 2048
  81. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  82. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  83. #define TX_RING_SIZE 16 /* Must be power of two */
  84. #define TX_RING_MOD_MASK 15 /* for this to work */
  85. #else
  86. #define FEC_ENET_RX_PAGES 4
  87. #define FEC_ENET_RX_FRSIZE 2048
  88. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  89. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  90. #define TX_RING_SIZE 8 /* Must be power of two */
  91. #define TX_RING_MOD_MASK 7 /* for this to work */
  92. #endif
  93. /* Interrupt events/masks.
  94. */
  95. #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
  96. #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
  97. #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
  98. #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
  99. #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
  100. #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
  101. #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
  102. #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
  103. #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
  104. #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
  105. /*
  106. */
  107. #define FEC_ECNTRL_PINMUX 0x00000004
  108. #define FEC_ECNTRL_ETHER_EN 0x00000002
  109. #define FEC_ECNTRL_RESET 0x00000001
  110. #define FEC_RCNTRL_BC_REJ 0x00000010
  111. #define FEC_RCNTRL_PROM 0x00000008
  112. #define FEC_RCNTRL_MII_MODE 0x00000004
  113. #define FEC_RCNTRL_DRT 0x00000002
  114. #define FEC_RCNTRL_LOOP 0x00000001
  115. #define FEC_TCNTRL_FDEN 0x00000004
  116. #define FEC_TCNTRL_HBC 0x00000002
  117. #define FEC_TCNTRL_GTS 0x00000001
  118. /* Delay to wait for FEC reset command to complete (in us)
  119. */
  120. #define FEC_RESET_DELAY 50
  121. /* The FEC stores dest/src/type, data, and checksum for receive packets.
  122. */
  123. #define PKT_MAXBUF_SIZE 1518
  124. #define PKT_MINBUF_SIZE 64
  125. #define PKT_MAXBLR_SIZE 1520
  126. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  127. * tx_bd_base always point to the base of the buffer descriptors. The
  128. * cur_rx and cur_tx point to the currently available buffer.
  129. * The dirty_tx tracks the current buffer that is being sent by the
  130. * controller. The cur_tx and dirty_tx are equal under both completely
  131. * empty and completely full conditions. The empty/ready indicator in
  132. * the buffer descriptor determines the actual condition.
  133. */
  134. struct fec_enet_private {
  135. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  136. struct sk_buff* tx_skbuff[TX_RING_SIZE];
  137. ushort skb_cur;
  138. ushort skb_dirty;
  139. /* CPM dual port RAM relative addresses.
  140. */
  141. cbd_t *rx_bd_base; /* Address of Rx and Tx buffers. */
  142. cbd_t *tx_bd_base;
  143. cbd_t *cur_rx, *cur_tx; /* The next free ring entry */
  144. cbd_t *dirty_tx; /* The ring entries to be free()ed. */
  145. /* Virtual addresses for the receive buffers because we can't
  146. * do a __va() on them anymore.
  147. */
  148. unsigned char *rx_vaddr[RX_RING_SIZE];
  149. struct net_device_stats stats;
  150. uint tx_full;
  151. spinlock_t lock;
  152. #ifdef CONFIG_USE_MDIO
  153. uint phy_id;
  154. uint phy_id_done;
  155. uint phy_status;
  156. uint phy_speed;
  157. phy_info_t *phy;
  158. struct tq_struct phy_task;
  159. uint sequence_done;
  160. uint phy_addr;
  161. #endif /* CONFIG_USE_MDIO */
  162. int link;
  163. int old_link;
  164. int full_duplex;
  165. #ifdef CONFIG_FEC_PACKETHOOK
  166. unsigned long ph_lock;
  167. fec_ph_func *ph_rxhandler;
  168. fec_ph_func *ph_txhandler;
  169. __u16 ph_proto;
  170. volatile __u32 *ph_regaddr;
  171. void *ph_priv;
  172. #endif
  173. };
  174. static int fec_enet_open(struct net_device *dev);
  175. static int fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev);
  176. #ifdef CONFIG_USE_MDIO
  177. static void fec_enet_mii(struct net_device *dev);
  178. #endif /* CONFIG_USE_MDIO */
  179. static void fec_enet_interrupt(int irq, void * dev_id, struct pt_regs * regs);
  180. #ifdef CONFIG_FEC_PACKETHOOK
  181. static void fec_enet_tx(struct net_device *dev, __u32 regval);
  182. static void fec_enet_rx(struct net_device *dev, __u32 regval);
  183. #else
  184. static void fec_enet_tx(struct net_device *dev);
  185. static void fec_enet_rx(struct net_device *dev);
  186. #endif
  187. static int fec_enet_close(struct net_device *dev);
  188. static struct net_device_stats *fec_enet_get_stats(struct net_device *dev);
  189. static void set_multicast_list(struct net_device *dev);
  190. static void fec_restart(struct net_device *dev, int duplex);
  191. static void fec_stop(struct net_device *dev);
  192. static ushort my_enet_addr[3];
  193. #ifdef CONFIG_USE_MDIO
  194. /* MII processing. We keep this as simple as possible. Requests are
  195. * placed on the list (if there is room). When the request is finished
  196. * by the MII, an optional function may be called.
  197. */
  198. typedef struct mii_list {
  199. uint mii_regval;
  200. void (*mii_func)(uint val, struct net_device *dev);
  201. struct mii_list *mii_next;
  202. } mii_list_t;
  203. #define NMII 20
  204. mii_list_t mii_cmds[NMII];
  205. mii_list_t *mii_free;
  206. mii_list_t *mii_head;
  207. mii_list_t *mii_tail;
  208. static int mii_queue(struct net_device *dev, int request,
  209. void (*func)(uint, struct net_device *));
  210. /* Make MII read/write commands for the FEC.
  211. */
  212. #define mk_mii_read(REG) (0x60020000 | ((REG & 0x1f) << 18))
  213. #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | \
  214. (VAL & 0xffff))
  215. #define mk_mii_end 0
  216. #endif /* CONFIG_USE_MDIO */
  217. /* Transmitter timeout.
  218. */
  219. #define TX_TIMEOUT (2*HZ)
  220. #ifdef CONFIG_USE_MDIO
  221. /* Register definitions for the PHY.
  222. */
  223. #define MII_REG_CR 0 /* Control Register */
  224. #define MII_REG_SR 1 /* Status Register */
  225. #define MII_REG_PHYIR1 2 /* PHY Identification Register 1 */
  226. #define MII_REG_PHYIR2 3 /* PHY Identification Register 2 */
  227. #define MII_REG_ANAR 4 /* A-N Advertisement Register */
  228. #define MII_REG_ANLPAR 5 /* A-N Link Partner Ability Register */
  229. #define MII_REG_ANER 6 /* A-N Expansion Register */
  230. #define MII_REG_ANNPTR 7 /* A-N Next Page Transmit Register */
  231. #define MII_REG_ANLPRNPR 8 /* A-N Link Partner Received Next Page Reg. */
  232. /* values for phy_status */
  233. #define PHY_CONF_ANE 0x0001 /* 1 auto-negotiation enabled */
  234. #define PHY_CONF_LOOP 0x0002 /* 1 loopback mode enabled */
  235. #define PHY_CONF_SPMASK 0x00f0 /* mask for speed */
  236. #define PHY_CONF_10HDX 0x0010 /* 10 Mbit half duplex supported */
  237. #define PHY_CONF_10FDX 0x0020 /* 10 Mbit full duplex supported */
  238. #define PHY_CONF_100HDX 0x0040 /* 100 Mbit half duplex supported */
  239. #define PHY_CONF_100FDX 0x0080 /* 100 Mbit full duplex supported */
  240. #define PHY_STAT_LINK 0x0100 /* 1 up - 0 down */
  241. #define PHY_STAT_FAULT 0x0200 /* 1 remote fault */
  242. #define PHY_STAT_ANC 0x0400 /* 1 auto-negotiation complete */
  243. #define PHY_STAT_SPMASK 0xf000 /* mask for speed */
  244. #define PHY_STAT_10HDX 0x1000 /* 10 Mbit half duplex selected */
  245. #define PHY_STAT_10FDX 0x2000 /* 10 Mbit full duplex selected */
  246. #define PHY_STAT_100HDX 0x4000 /* 100 Mbit half duplex selected */
  247. #define PHY_STAT_100FDX 0x8000 /* 100 Mbit full duplex selected */
  248. #endif /* CONFIG_USE_MDIO */
  249. #ifdef CONFIG_FEC_PACKETHOOK
  250. int
  251. fec_register_ph(struct net_device *dev, fec_ph_func *rxfun, fec_ph_func *txfun,
  252. __u16 proto, volatile __u32 *regaddr, void *priv)
  253. {
  254. struct fec_enet_private *fep;
  255. int retval = 0;
  256. fep = dev->priv;
  257. if (test_and_set_bit(0, (void*)&fep->ph_lock) != 0) {
  258. /* Someone is messing with the packet hook */
  259. return -EAGAIN;
  260. }
  261. if (fep->ph_rxhandler != NULL || fep->ph_txhandler != NULL) {
  262. retval = -EBUSY;
  263. goto out;
  264. }
  265. fep->ph_rxhandler = rxfun;
  266. fep->ph_txhandler = txfun;
  267. fep->ph_proto = proto;
  268. fep->ph_regaddr = regaddr;
  269. fep->ph_priv = priv;
  270. out:
  271. fep->ph_lock = 0;
  272. return retval;
  273. }
  274. int
  275. fec_unregister_ph(struct net_device *dev)
  276. {
  277. struct fec_enet_private *fep;
  278. int retval = 0;
  279. fep = dev->priv;
  280. if (test_and_set_bit(0, (void*)&fep->ph_lock) != 0) {
  281. /* Someone is messing with the packet hook */
  282. return -EAGAIN;
  283. }
  284. fep->ph_rxhandler = fep->ph_txhandler = NULL;
  285. fep->ph_proto = 0;
  286. fep->ph_regaddr = NULL;
  287. fep->ph_priv = NULL;
  288. fep->ph_lock = 0;
  289. return retval;
  290. }
  291. EXPORT_SYMBOL(fec_register_ph);
  292. EXPORT_SYMBOL(fec_unregister_ph);
  293. #endif /* CONFIG_FEC_PACKETHOOK */
  294. static int
  295. fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  296. {
  297. struct fec_enet_private *fep;
  298. volatile fec_t *fecp;
  299. volatile cbd_t *bdp;
  300. fep = dev->priv;
  301. fecp = (volatile fec_t*)dev->base_addr;
  302. if (!fep->link) {
  303. /* Link is down or autonegotiation is in progress. */
  304. return 1;
  305. }
  306. /* Fill in a Tx ring entry */
  307. bdp = fep->cur_tx;
  308. #ifndef final_version
  309. if (bdp->cbd_sc & BD_ENET_TX_READY) {
  310. /* Ooops. All transmit buffers are full. Bail out.
  311. * This should not happen, since dev->tbusy should be set.
  312. */
  313. printk("%s: tx queue full!.\n", dev->name);
  314. return 1;
  315. }
  316. #endif
  317. /* Clear all of the status flags.
  318. */
  319. bdp->cbd_sc &= ~BD_ENET_TX_STATS;
  320. /* Set buffer length and buffer pointer.
  321. */
  322. bdp->cbd_bufaddr = __pa(skb->data);
  323. bdp->cbd_datlen = skb->len;
  324. /* Save skb pointer.
  325. */
  326. fep->tx_skbuff[fep->skb_cur] = skb;
  327. fep->stats.tx_bytes += skb->len;
  328. fep->skb_cur = (fep->skb_cur+1) & TX_RING_MOD_MASK;
  329. /* Push the data cache so the CPM does not get stale memory
  330. * data.
  331. */
  332. flush_dcache_range((unsigned long)skb->data,
  333. (unsigned long)skb->data + skb->len);
  334. /* disable interrupts while triggering transmit */
  335. spin_lock_irq(&fep->lock);
  336. /* Send it on its way. Tell FEC its ready, interrupt when done,
  337. * its the last BD of the frame, and to put the CRC on the end.
  338. */
  339. bdp->cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_INTR
  340. | BD_ENET_TX_LAST | BD_ENET_TX_TC);
  341. dev->trans_start = jiffies;
  342. /* Trigger transmission start */
  343. fecp->fec_x_des_active = 0x01000000;
  344. /* If this was the last BD in the ring, start at the beginning again.
  345. */
  346. if (bdp->cbd_sc & BD_ENET_TX_WRAP) {
  347. bdp = fep->tx_bd_base;
  348. } else {
  349. bdp++;
  350. }
  351. if (bdp->cbd_sc & BD_ENET_TX_READY) {
  352. netif_stop_queue(dev);
  353. fep->tx_full = 1;
  354. }
  355. fep->cur_tx = (cbd_t *)bdp;
  356. spin_unlock_irq(&fep->lock);
  357. return 0;
  358. }
  359. static void
  360. fec_timeout(struct net_device *dev)
  361. {
  362. struct fec_enet_private *fep = dev->priv;
  363. printk("%s: transmit timed out.\n", dev->name);
  364. fep->stats.tx_errors++;
  365. #ifndef final_version
  366. {
  367. int i;
  368. cbd_t *bdp;
  369. printk("Ring data dump: cur_tx %lx%s, dirty_tx %lx cur_rx: %lx\n",
  370. (unsigned long)fep->cur_tx, fep->tx_full ? " (full)" : "",
  371. (unsigned long)fep->dirty_tx,
  372. (unsigned long)fep->cur_rx);
  373. bdp = fep->tx_bd_base;
  374. printk(" tx: %u buffers\n", TX_RING_SIZE);
  375. for (i = 0 ; i < TX_RING_SIZE; i++) {
  376. printk(" %08x: %04x %04x %08x\n",
  377. (uint) bdp,
  378. bdp->cbd_sc,
  379. bdp->cbd_datlen,
  380. bdp->cbd_bufaddr);
  381. bdp++;
  382. }
  383. bdp = fep->rx_bd_base;
  384. printk(" rx: %lu buffers\n", RX_RING_SIZE);
  385. for (i = 0 ; i < RX_RING_SIZE; i++) {
  386. printk(" %08x: %04x %04x %08x\n",
  387. (uint) bdp,
  388. bdp->cbd_sc,
  389. bdp->cbd_datlen,
  390. bdp->cbd_bufaddr);
  391. bdp++;
  392. }
  393. }
  394. #endif
  395. if (!fep->tx_full)
  396. netif_wake_queue(dev);
  397. }
  398. /* The interrupt handler.
  399. * This is called from the MPC core interrupt.
  400. */
  401. static void
  402. fec_enet_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  403. {
  404. struct net_device *dev = dev_id;
  405. volatile fec_t *fecp;
  406. uint int_events;
  407. #ifdef CONFIG_FEC_PACKETHOOK
  408. struct fec_enet_private *fep = dev->priv;
  409. __u32 regval;
  410. if (fep->ph_regaddr) regval = *fep->ph_regaddr;
  411. #endif
  412. fecp = (volatile fec_t*)dev->base_addr;
  413. /* Get the interrupt events that caused us to be here.
  414. */
  415. while ((int_events = fecp->fec_ievent) != 0) {
  416. fecp->fec_ievent = int_events;
  417. if ((int_events & (FEC_ENET_HBERR | FEC_ENET_BABR |
  418. FEC_ENET_BABT | FEC_ENET_EBERR)) != 0) {
  419. printk("FEC ERROR %x\n", int_events);
  420. }
  421. /* Handle receive event in its own function.
  422. */
  423. if (int_events & FEC_ENET_RXF) {
  424. #ifdef CONFIG_FEC_PACKETHOOK
  425. fec_enet_rx(dev, regval);
  426. #else
  427. fec_enet_rx(dev);
  428. #endif
  429. }
  430. /* Transmit OK, or non-fatal error. Update the buffer
  431. descriptors. FEC handles all errors, we just discover
  432. them as part of the transmit process.
  433. */
  434. if (int_events & FEC_ENET_TXF) {
  435. #ifdef CONFIG_FEC_PACKETHOOK
  436. fec_enet_tx(dev, regval);
  437. #else
  438. fec_enet_tx(dev);
  439. #endif
  440. }
  441. if (int_events & FEC_ENET_MII) {
  442. #ifdef CONFIG_USE_MDIO
  443. fec_enet_mii(dev);
  444. #else
  445. printk("%s[%d] %s: unexpected FEC_ENET_MII event\n", __FILE__,__LINE__,__FUNCTION__);
  446. #endif /* CONFIG_USE_MDIO */
  447. }
  448. }
  449. }
  450. static void
  451. #ifdef CONFIG_FEC_PACKETHOOK
  452. fec_enet_tx(struct net_device *dev, __u32 regval)
  453. #else
  454. fec_enet_tx(struct net_device *dev)
  455. #endif
  456. {
  457. struct fec_enet_private *fep;
  458. volatile cbd_t *bdp;
  459. struct sk_buff *skb;
  460. fep = dev->priv;
  461. /* lock while transmitting */
  462. spin_lock(&fep->lock);
  463. bdp = fep->dirty_tx;
  464. while ((bdp->cbd_sc&BD_ENET_TX_READY) == 0) {
  465. if (bdp == fep->cur_tx && fep->tx_full == 0) break;
  466. skb = fep->tx_skbuff[fep->skb_dirty];
  467. /* Check for errors. */
  468. if (bdp->cbd_sc & (BD_ENET_TX_HB | BD_ENET_TX_LC |
  469. BD_ENET_TX_RL | BD_ENET_TX_UN |
  470. BD_ENET_TX_CSL)) {
  471. fep->stats.tx_errors++;
  472. if (bdp->cbd_sc & BD_ENET_TX_HB) /* No heartbeat */
  473. fep->stats.tx_heartbeat_errors++;
  474. if (bdp->cbd_sc & BD_ENET_TX_LC) /* Late collision */
  475. fep->stats.tx_window_errors++;
  476. if (bdp->cbd_sc & BD_ENET_TX_RL) /* Retrans limit */
  477. fep->stats.tx_aborted_errors++;
  478. if (bdp->cbd_sc & BD_ENET_TX_UN) /* Underrun */
  479. fep->stats.tx_fifo_errors++;
  480. if (bdp->cbd_sc & BD_ENET_TX_CSL) /* Carrier lost */
  481. fep->stats.tx_carrier_errors++;
  482. } else {
  483. #ifdef CONFIG_FEC_PACKETHOOK
  484. /* Packet hook ... */
  485. if (fep->ph_txhandler &&
  486. ((struct ethhdr *)skb->data)->h_proto
  487. == fep->ph_proto) {
  488. fep->ph_txhandler((__u8*)skb->data, skb->len,
  489. regval, fep->ph_priv);
  490. }
  491. #endif
  492. fep->stats.tx_packets++;
  493. }
  494. #ifndef final_version
  495. if (bdp->cbd_sc & BD_ENET_TX_READY)
  496. printk("HEY! Enet xmit interrupt and TX_READY.\n");
  497. #endif
  498. /* Deferred means some collisions occurred during transmit,
  499. * but we eventually sent the packet OK.
  500. */
  501. if (bdp->cbd_sc & BD_ENET_TX_DEF)
  502. fep->stats.collisions++;
  503. /* Free the sk buffer associated with this last transmit.
  504. */
  505. #if 0
  506. printk("TXI: %x %x %x\n", bdp, skb, fep->skb_dirty);
  507. #endif
  508. dev_kfree_skb_irq (skb/*, FREE_WRITE*/);
  509. fep->tx_skbuff[fep->skb_dirty] = NULL;
  510. fep->skb_dirty = (fep->skb_dirty + 1) & TX_RING_MOD_MASK;
  511. /* Update pointer to next buffer descriptor to be transmitted.
  512. */
  513. if (bdp->cbd_sc & BD_ENET_TX_WRAP)
  514. bdp = fep->tx_bd_base;
  515. else
  516. bdp++;
  517. /* Since we have freed up a buffer, the ring is no longer
  518. * full.
  519. */
  520. if (fep->tx_full) {
  521. fep->tx_full = 0;
  522. if (netif_queue_stopped(dev))
  523. netif_wake_queue(dev);
  524. }
  525. #ifdef CONFIG_FEC_PACKETHOOK
  526. /* Re-read register. Not exactly guaranteed to be correct,
  527. but... */
  528. if (fep->ph_regaddr) regval = *fep->ph_regaddr;
  529. #endif
  530. }
  531. fep->dirty_tx = (cbd_t *)bdp;
  532. spin_unlock(&fep->lock);
  533. }
  534. /* During a receive, the cur_rx points to the current incoming buffer.
  535. * When we update through the ring, if the next incoming buffer has
  536. * not been given to the system, we just set the empty indicator,
  537. * effectively tossing the packet.
  538. */
  539. static void
  540. #ifdef CONFIG_FEC_PACKETHOOK
  541. fec_enet_rx(struct net_device *dev, __u32 regval)
  542. #else
  543. fec_enet_rx(struct net_device *dev)
  544. #endif
  545. {
  546. struct fec_enet_private *fep;
  547. volatile fec_t *fecp;
  548. volatile cbd_t *bdp;
  549. struct sk_buff *skb;
  550. ushort pkt_len;
  551. __u8 *data;
  552. fep = dev->priv;
  553. fecp = (volatile fec_t*)dev->base_addr;
  554. /* First, grab all of the stats for the incoming packet.
  555. * These get messed up if we get called due to a busy condition.
  556. */
  557. bdp = fep->cur_rx;
  558. while (!(bdp->cbd_sc & BD_ENET_RX_EMPTY)) {
  559. #ifndef final_version
  560. /* Since we have allocated space to hold a complete frame,
  561. * the last indicator should be set.
  562. */
  563. if ((bdp->cbd_sc & BD_ENET_RX_LAST) == 0)
  564. printk("FEC ENET: rcv is not +last\n");
  565. #endif
  566. /* Check for errors. */
  567. if (bdp->cbd_sc & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
  568. BD_ENET_RX_CR | BD_ENET_RX_OV)) {
  569. fep->stats.rx_errors++;
  570. if (bdp->cbd_sc & (BD_ENET_RX_LG | BD_ENET_RX_SH)) {
  571. /* Frame too long or too short. */
  572. fep->stats.rx_length_errors++;
  573. }
  574. if (bdp->cbd_sc & BD_ENET_RX_NO) /* Frame alignment */
  575. fep->stats.rx_frame_errors++;
  576. if (bdp->cbd_sc & BD_ENET_RX_CR) /* CRC Error */
  577. fep->stats.rx_crc_errors++;
  578. if (bdp->cbd_sc & BD_ENET_RX_OV) /* FIFO overrun */
  579. fep->stats.rx_crc_errors++;
  580. }
  581. /* Report late collisions as a frame error.
  582. * On this error, the BD is closed, but we don't know what we
  583. * have in the buffer. So, just drop this frame on the floor.
  584. */
  585. if (bdp->cbd_sc & BD_ENET_RX_CL) {
  586. fep->stats.rx_errors++;
  587. fep->stats.rx_frame_errors++;
  588. goto rx_processing_done;
  589. }
  590. /* Process the incoming frame.
  591. */
  592. fep->stats.rx_packets++;
  593. pkt_len = bdp->cbd_datlen;
  594. fep->stats.rx_bytes += pkt_len;
  595. data = fep->rx_vaddr[bdp - fep->rx_bd_base];
  596. #ifdef CONFIG_FEC_PACKETHOOK
  597. /* Packet hook ... */
  598. if (fep->ph_rxhandler) {
  599. if (((struct ethhdr *)data)->h_proto == fep->ph_proto) {
  600. switch (fep->ph_rxhandler(data, pkt_len, regval,
  601. fep->ph_priv)) {
  602. case 1:
  603. goto rx_processing_done;
  604. break;
  605. case 0:
  606. break;
  607. default:
  608. fep->stats.rx_errors++;
  609. goto rx_processing_done;
  610. }
  611. }
  612. }
  613. /* If it wasn't filtered - copy it to an sk buffer. */
  614. #endif
  615. /* This does 16 byte alignment, exactly what we need.
  616. * The packet length includes FCS, but we don't want to
  617. * include that when passing upstream as it messes up
  618. * bridging applications.
  619. */
  620. skb = dev_alloc_skb(pkt_len-4);
  621. if (skb == NULL) {
  622. printk("%s: Memory squeeze, dropping packet.\n", dev->name);
  623. fep->stats.rx_dropped++;
  624. } else {
  625. skb->dev = dev;
  626. skb_put(skb,pkt_len-4); /* Make room */
  627. eth_copy_and_sum(skb, data, pkt_len-4, 0);
  628. skb->protocol=eth_type_trans(skb,dev);
  629. netif_rx(skb);
  630. }
  631. rx_processing_done:
  632. /* Clear the status flags for this buffer.
  633. */
  634. bdp->cbd_sc &= ~BD_ENET_RX_STATS;
  635. /* Mark the buffer empty.
  636. */
  637. bdp->cbd_sc |= BD_ENET_RX_EMPTY;
  638. /* Update BD pointer to next entry.
  639. */
  640. if (bdp->cbd_sc & BD_ENET_RX_WRAP)
  641. bdp = fep->rx_bd_base;
  642. else
  643. bdp++;
  644. #if 1
  645. /* Doing this here will keep the FEC running while we process
  646. * incoming frames. On a heavily loaded network, we should be
  647. * able to keep up at the expense of system resources.
  648. */
  649. fecp->fec_r_des_active = 0x01000000;
  650. #endif
  651. #ifdef CONFIG_FEC_PACKETHOOK
  652. /* Re-read register. Not exactly guaranteed to be correct,
  653. but... */
  654. if (fep->ph_regaddr) regval = *fep->ph_regaddr;
  655. #endif
  656. } /* while (!(bdp->cbd_sc & BD_ENET_RX_EMPTY)) */
  657. fep->cur_rx = (cbd_t *)bdp;
  658. #if 0
  659. /* Doing this here will allow us to process all frames in the
  660. * ring before the FEC is allowed to put more there. On a heavily
  661. * loaded network, some frames may be lost. Unfortunately, this
  662. * increases the interrupt overhead since we can potentially work
  663. * our way back to the interrupt return only to come right back
  664. * here.
  665. */
  666. fecp->fec_r_des_active = 0x01000000;
  667. #endif
  668. }
  669. #ifdef CONFIG_USE_MDIO
  670. static void
  671. fec_enet_mii(struct net_device *dev)
  672. {
  673. struct fec_enet_private *fep;
  674. volatile fec_t *ep;
  675. mii_list_t *mip;
  676. uint mii_reg;
  677. fep = (struct fec_enet_private *)dev->priv;
  678. ep = &(((immap_t *)IMAP_ADDR)->im_cpm.cp_fec);
  679. mii_reg = ep->fec_mii_data;
  680. if ((mip = mii_head) == NULL) {
  681. printk("MII and no head!\n");
  682. return;
  683. }
  684. if (mip->mii_func != NULL)
  685. (*(mip->mii_func))(mii_reg, dev);
  686. mii_head = mip->mii_next;
  687. mip->mii_next = mii_free;
  688. mii_free = mip;
  689. if ((mip = mii_head) != NULL) {
  690. ep->fec_mii_data = mip->mii_regval;
  691. }
  692. }
  693. static int
  694. mii_queue(struct net_device *dev, int regval, void (*func)(uint, struct net_device *))
  695. {
  696. struct fec_enet_private *fep;
  697. unsigned long flags;
  698. mii_list_t *mip;
  699. int retval;
  700. /* Add PHY address to register command.
  701. */
  702. fep = dev->priv;
  703. regval |= fep->phy_addr << 23;
  704. retval = 0;
  705. /* lock while modifying mii_list */
  706. spin_lock_irqsave(&fep->lock, flags);
  707. if ((mip = mii_free) != NULL) {
  708. mii_free = mip->mii_next;
  709. mip->mii_regval = regval;
  710. mip->mii_func = func;
  711. mip->mii_next = NULL;
  712. if (mii_head) {
  713. mii_tail->mii_next = mip;
  714. mii_tail = mip;
  715. } else {
  716. mii_head = mii_tail = mip;
  717. (&(((immap_t *)IMAP_ADDR)->im_cpm.cp_fec))->fec_mii_data = regval;
  718. }
  719. } else {
  720. retval = 1;
  721. }
  722. spin_unlock_irqrestore(&fep->lock, flags);
  723. return(retval);
  724. }
  725. static void mii_do_cmd(struct net_device *dev, const phy_cmd_t *c)
  726. {
  727. int k;
  728. if(!c)
  729. return;
  730. for(k = 0; (c+k)->mii_data != mk_mii_end; k++)
  731. mii_queue(dev, (c+k)->mii_data, (c+k)->funct);
  732. }
  733. static void mii_parse_sr(uint mii_reg, struct net_device *dev)
  734. {
  735. struct fec_enet_private *fep = dev->priv;
  736. volatile uint *s = &(fep->phy_status);
  737. *s &= ~(PHY_STAT_LINK | PHY_STAT_FAULT | PHY_STAT_ANC);
  738. if (mii_reg & 0x0004)
  739. *s |= PHY_STAT_LINK;
  740. if (mii_reg & 0x0010)
  741. *s |= PHY_STAT_FAULT;
  742. if (mii_reg & 0x0020)
  743. *s |= PHY_STAT_ANC;
  744. fep->link = (*s & PHY_STAT_LINK) ? 1 : 0;
  745. }
  746. static void mii_parse_cr(uint mii_reg, struct net_device *dev)
  747. {
  748. struct fec_enet_private *fep = dev->priv;
  749. volatile uint *s = &(fep->phy_status);
  750. *s &= ~(PHY_CONF_ANE | PHY_CONF_LOOP);
  751. if (mii_reg & 0x1000)
  752. *s |= PHY_CONF_ANE;
  753. if (mii_reg & 0x4000)
  754. *s |= PHY_CONF_LOOP;
  755. }
  756. static void mii_parse_anar(uint mii_reg, struct net_device *dev)
  757. {
  758. struct fec_enet_private *fep = dev->priv;
  759. volatile uint *s = &(fep->phy_status);
  760. *s &= ~(PHY_CONF_SPMASK);
  761. if (mii_reg & 0x0020)
  762. *s |= PHY_CONF_10HDX;
  763. if (mii_reg & 0x0040)
  764. *s |= PHY_CONF_10FDX;
  765. if (mii_reg & 0x0080)
  766. *s |= PHY_CONF_100HDX;
  767. if (mii_reg & 0x00100)
  768. *s |= PHY_CONF_100FDX;
  769. }
  770. #if 0
  771. static void mii_disp_reg(uint mii_reg, struct net_device *dev)
  772. {
  773. printk("reg %u = 0x%04x\n", (mii_reg >> 18) & 0x1f, mii_reg & 0xffff);
  774. }
  775. #endif
  776. /* ------------------------------------------------------------------------- */
  777. /* The Level one LXT970 is used by many boards */
  778. #ifdef CONFIG_FEC_LXT970
  779. #define MII_LXT970_MIRROR 16 /* Mirror register */
  780. #define MII_LXT970_IER 17 /* Interrupt Enable Register */
  781. #define MII_LXT970_ISR 18 /* Interrupt Status Register */
  782. #define MII_LXT970_CONFIG 19 /* Configuration Register */
  783. #define MII_LXT970_CSR 20 /* Chip Status Register */
  784. static void mii_parse_lxt970_csr(uint mii_reg, struct net_device *dev)
  785. {
  786. struct fec_enet_private *fep = dev->priv;
  787. volatile uint *s = &(fep->phy_status);
  788. *s &= ~(PHY_STAT_SPMASK);
  789. if (mii_reg & 0x0800) {
  790. if (mii_reg & 0x1000)
  791. *s |= PHY_STAT_100FDX;
  792. else
  793. *s |= PHY_STAT_100HDX;
  794. }
  795. else {
  796. if (mii_reg & 0x1000)
  797. *s |= PHY_STAT_10FDX;
  798. else
  799. *s |= PHY_STAT_10HDX;
  800. }
  801. }
  802. static phy_info_t phy_info_lxt970 = {
  803. 0x07810000,
  804. "LXT970",
  805. (const phy_cmd_t []) { /* config */
  806. #if 0
  807. // { mk_mii_write(MII_REG_ANAR, 0x0021), NULL },
  808. /* Set default operation of 100-TX....for some reason
  809. * some of these bits are set on power up, which is wrong.
  810. */
  811. { mk_mii_write(MII_LXT970_CONFIG, 0), NULL },
  812. #endif
  813. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  814. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  815. { mk_mii_end, }
  816. },
  817. (const phy_cmd_t []) { /* startup - enable interrupts */
  818. { mk_mii_write(MII_LXT970_IER, 0x0002), NULL },
  819. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  820. { mk_mii_end, }
  821. },
  822. (const phy_cmd_t []) { /* ack_int */
  823. /* read SR and ISR to acknowledge */
  824. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  825. { mk_mii_read(MII_LXT970_ISR), NULL },
  826. /* find out the current status */
  827. { mk_mii_read(MII_LXT970_CSR), mii_parse_lxt970_csr },
  828. { mk_mii_end, }
  829. },
  830. (const phy_cmd_t []) { /* shutdown - disable interrupts */
  831. { mk_mii_write(MII_LXT970_IER, 0x0000), NULL },
  832. { mk_mii_end, }
  833. },
  834. };
  835. #endif /* CONFIG_FEC_LXT970 */
  836. /* ------------------------------------------------------------------------- */
  837. /* The Level one LXT971 is used on some of my custom boards */
  838. #ifdef CONFIG_FEC_LXT971
  839. /* register definitions for the 971 */
  840. #define MII_LXT971_PCR 16 /* Port Control Register */
  841. #define MII_LXT971_SR2 17 /* Status Register 2 */
  842. #define MII_LXT971_IER 18 /* Interrupt Enable Register */
  843. #define MII_LXT971_ISR 19 /* Interrupt Status Register */
  844. #define MII_LXT971_LCR 20 /* LED Control Register */
  845. #define MII_LXT971_TCR 30 /* Transmit Control Register */
  846. /*
  847. * I had some nice ideas of running the MDIO faster...
  848. * The 971 should support 8MHz and I tried it, but things acted really
  849. * weird, so 2.5 MHz ought to be enough for anyone...
  850. */
  851. static void mii_parse_lxt971_sr2(uint mii_reg, struct net_device *dev)
  852. {
  853. struct fec_enet_private *fep = dev->priv;
  854. volatile uint *s = &(fep->phy_status);
  855. *s &= ~(PHY_STAT_SPMASK);
  856. if (mii_reg & 0x4000) {
  857. if (mii_reg & 0x0200)
  858. *s |= PHY_STAT_100FDX;
  859. else
  860. *s |= PHY_STAT_100HDX;
  861. }
  862. else {
  863. if (mii_reg & 0x0200)
  864. *s |= PHY_STAT_10FDX;
  865. else
  866. *s |= PHY_STAT_10HDX;
  867. }
  868. if (mii_reg & 0x0008)
  869. *s |= PHY_STAT_FAULT;
  870. }
  871. static phy_info_t phy_info_lxt971 = {
  872. 0x0001378e,
  873. "LXT971",
  874. (const phy_cmd_t []) { /* config */
  875. // { mk_mii_write(MII_REG_ANAR, 0x021), NULL }, /* 10 Mbps, HD */
  876. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  877. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  878. { mk_mii_end, }
  879. },
  880. (const phy_cmd_t []) { /* startup - enable interrupts */
  881. { mk_mii_write(MII_LXT971_IER, 0x00f2), NULL },
  882. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  883. /* Somehow does the 971 tell me that the link is down
  884. * the first read after power-up.
  885. * read here to get a valid value in ack_int */
  886. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  887. { mk_mii_end, }
  888. },
  889. (const phy_cmd_t []) { /* ack_int */
  890. /* find out the current status */
  891. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  892. { mk_mii_read(MII_LXT971_SR2), mii_parse_lxt971_sr2 },
  893. /* we only need to read ISR to acknowledge */
  894. { mk_mii_read(MII_LXT971_ISR), NULL },
  895. { mk_mii_end, }
  896. },
  897. (const phy_cmd_t []) { /* shutdown - disable interrupts */
  898. { mk_mii_write(MII_LXT971_IER, 0x0000), NULL },
  899. { mk_mii_end, }
  900. },
  901. };
  902. #endif /* CONFIG_FEC_LXT970 */
  903. /* ------------------------------------------------------------------------- */
  904. /* The Quality Semiconductor QS6612 is used on the RPX CLLF */
  905. #ifdef CONFIG_FEC_QS6612
  906. /* register definitions */
  907. #define MII_QS6612_MCR 17 /* Mode Control Register */
  908. #define MII_QS6612_FTR 27 /* Factory Test Register */
  909. #define MII_QS6612_MCO 28 /* Misc. Control Register */
  910. #define MII_QS6612_ISR 29 /* Interrupt Source Register */
  911. #define MII_QS6612_IMR 30 /* Interrupt Mask Register */
  912. #define MII_QS6612_PCR 31 /* 100BaseTx PHY Control Reg. */
  913. static void mii_parse_qs6612_pcr(uint mii_reg, struct net_device *dev)
  914. {
  915. struct fec_enet_private *fep = dev->priv;
  916. volatile uint *s = &(fep->phy_status);
  917. *s &= ~(PHY_STAT_SPMASK);
  918. switch((mii_reg >> 2) & 7) {
  919. case 1: *s |= PHY_STAT_10HDX; break;
  920. case 2: *s |= PHY_STAT_100HDX; break;
  921. case 5: *s |= PHY_STAT_10FDX; break;
  922. case 6: *s |= PHY_STAT_100FDX; break;
  923. }
  924. }
  925. static phy_info_t phy_info_qs6612 = {
  926. 0x00181440,
  927. "QS6612",
  928. (const phy_cmd_t []) { /* config */
  929. // { mk_mii_write(MII_REG_ANAR, 0x061), NULL }, /* 10 Mbps */
  930. /* The PHY powers up isolated on the RPX,
  931. * so send a command to allow operation.
  932. */
  933. { mk_mii_write(MII_QS6612_PCR, 0x0dc0), NULL },
  934. /* parse cr and anar to get some info */
  935. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  936. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  937. { mk_mii_end, }
  938. },
  939. (const phy_cmd_t []) { /* startup - enable interrupts */
  940. { mk_mii_write(MII_QS6612_IMR, 0x003a), NULL },
  941. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  942. { mk_mii_end, }
  943. },
  944. (const phy_cmd_t []) { /* ack_int */
  945. /* we need to read ISR, SR and ANER to acknowledge */
  946. { mk_mii_read(MII_QS6612_ISR), NULL },
  947. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  948. { mk_mii_read(MII_REG_ANER), NULL },
  949. /* read pcr to get info */
  950. { mk_mii_read(MII_QS6612_PCR), mii_parse_qs6612_pcr },
  951. { mk_mii_end, }
  952. },
  953. (const phy_cmd_t []) { /* shutdown - disable interrupts */
  954. { mk_mii_write(MII_QS6612_IMR, 0x0000), NULL },
  955. { mk_mii_end, }
  956. },
  957. };
  958. #endif /* CONFIG_FEC_QS6612 */
  959. /* ------------------------------------------------------------------------- */
  960. /* The Advanced Micro Devices AM79C874 is used on the ICU862 */
  961. #ifdef CONFIG_FEC_AM79C874
  962. /* register definitions for the 79C874 */
  963. #define MII_AM79C874_MFR 16 /* Miscellaneous Features Register */
  964. #define MII_AM79C874_ICSR 17 /* Interrupt Control/Status Register */
  965. #define MII_AM79C874_DR 18 /* Diagnostic Register */
  966. #define MII_AM79C874_PMLR 19 /* Power Management & Loopback Register */
  967. #define MII_AM79C874_MCR 21 /* Mode Control Register */
  968. #define MII_AM79C874_DC 23 /* Disconnect Counter */
  969. #define MII_AM79C874_REC 24 /* Receiver Error Counter */
  970. static void mii_parse_amd79c874_dr(uint mii_reg, struct net_device *dev, uint data)
  971. {
  972. volatile struct fec_enet_private *fep = dev->priv;
  973. uint s = fep->phy_status;
  974. s &= ~(PHY_STAT_SPMASK);
  975. /* Register 18: Bit 10 is data rate, 11 is Duplex */
  976. switch ((mii_reg >> 10) & 3) {
  977. case 0: s |= PHY_STAT_10HDX; break;
  978. case 1: s |= PHY_STAT_100HDX; break;
  979. case 2: s |= PHY_STAT_10FDX; break;
  980. case 3: s |= PHY_STAT_100FDX; break;
  981. }
  982. fep->phy_status = s;
  983. }
  984. static phy_info_t phy_info_amd79c874 = {
  985. 0x00022561,
  986. "AM79C874",
  987. (const phy_cmd_t []) { /* config */
  988. // { mk_mii_write(MII_REG_ANAR, 0x021), NULL }, /* 10 Mbps, HD */
  989. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  990. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  991. { mk_mii_end, }
  992. },
  993. (const phy_cmd_t []) { /* startup - enable interrupts */
  994. { mk_mii_write(MII_AM79C874_ICSR, 0xff00), NULL },
  995. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  996. { mk_mii_end, }
  997. },
  998. (const phy_cmd_t []) { /* ack_int */
  999. /* find out the current status */
  1000. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  1001. { mk_mii_read(MII_AM79C874_DR), mii_parse_amd79c874_dr },
  1002. /* we only need to read ICSR to acknowledge */
  1003. { mk_mii_read(MII_AM79C874_ICSR), NULL },
  1004. { mk_mii_end, }
  1005. },
  1006. (const phy_cmd_t []) { /* shutdown - disable interrupts */
  1007. { mk_mii_write(MII_AM79C874_ICSR, 0x0000), NULL },
  1008. { mk_mii_end, }
  1009. },
  1010. };
  1011. #endif /* CONFIG_FEC_AM79C874 */
  1012. static phy_info_t *phy_info[] = {
  1013. #ifdef CONFIG_FEC_LXT970
  1014. &phy_info_lxt970,
  1015. #endif /* CONFIG_FEC_LXT970 */
  1016. #ifdef CONFIG_FEC_LXT971
  1017. &phy_info_lxt971,
  1018. #endif /* CONFIG_FEC_LXT971 */
  1019. #ifdef CONFIG_FEC_QS6612
  1020. &phy_info_qs6612,
  1021. #endif /* CONFIG_FEC_QS6612 */
  1022. #ifdef CONFIG_FEC_AM79C874
  1023. &phy_info_amd79c874,
  1024. #endif /* CONFIG_FEC_AM79C874 */
  1025. NULL
  1026. };
  1027. static void mii_display_status(struct net_device *dev)
  1028. {
  1029. struct fec_enet_private *fep = dev->priv;
  1030. volatile uint *s = &(fep->phy_status);
  1031. if (!fep->link && !fep->old_link) {
  1032. /* Link is still down - don't print anything */
  1033. return;
  1034. }
  1035. printk("%s: status: ", dev->name);
  1036. if (!fep->link) {
  1037. printk("link down");
  1038. } else {
  1039. printk("link up");
  1040. switch(*s & PHY_STAT_SPMASK) {
  1041. case PHY_STAT_100FDX: printk(", 100 Mbps Full Duplex"); break;
  1042. case PHY_STAT_100HDX: printk(", 100 Mbps Half Duplex"); break;
  1043. case PHY_STAT_10FDX: printk(", 10 Mbps Full Duplex"); break;
  1044. case PHY_STAT_10HDX: printk(", 10 Mbps Half Duplex"); break;
  1045. default:
  1046. printk(", Unknown speed/duplex");
  1047. }
  1048. if (*s & PHY_STAT_ANC)
  1049. printk(", auto-negotiation complete");
  1050. }
  1051. if (*s & PHY_STAT_FAULT)
  1052. printk(", remote fault");
  1053. printk(".\n");
  1054. }
  1055. static void mii_display_config(struct net_device *dev)
  1056. {
  1057. struct fec_enet_private *fep = dev->priv;
  1058. volatile uint *s = &(fep->phy_status);
  1059. printk("%s: config: auto-negotiation ", dev->name);
  1060. if (*s & PHY_CONF_ANE)
  1061. printk("on");
  1062. else
  1063. printk("off");
  1064. if (*s & PHY_CONF_100FDX)
  1065. printk(", 100FDX");
  1066. if (*s & PHY_CONF_100HDX)
  1067. printk(", 100HDX");
  1068. if (*s & PHY_CONF_10FDX)
  1069. printk(", 10FDX");
  1070. if (*s & PHY_CONF_10HDX)
  1071. printk(", 10HDX");
  1072. if (!(*s & PHY_CONF_SPMASK))
  1073. printk(", No speed/duplex selected?");
  1074. if (*s & PHY_CONF_LOOP)
  1075. printk(", loopback enabled");
  1076. printk(".\n");
  1077. fep->sequence_done = 1;
  1078. }
  1079. static void mii_relink(struct net_device *dev)
  1080. {
  1081. struct fec_enet_private *fep = dev->priv;
  1082. int duplex;
  1083. fep->link = (fep->phy_status & PHY_STAT_LINK) ? 1 : 0;
  1084. mii_display_status(dev);
  1085. fep->old_link = fep->link;
  1086. if (fep->link) {
  1087. duplex = 0;
  1088. if (fep->phy_status
  1089. & (PHY_STAT_100FDX | PHY_STAT_10FDX))
  1090. duplex = 1;
  1091. fec_restart(dev, duplex);
  1092. }
  1093. else
  1094. fec_stop(dev);
  1095. #if 0
  1096. enable_irq(fep->mii_irq);
  1097. #endif
  1098. }
  1099. static void mii_queue_relink(uint mii_reg, struct net_device *dev)
  1100. {
  1101. struct fec_enet_private *fep = dev->priv;
  1102. fep->phy_task.routine = (void *)mii_relink;
  1103. fep->phy_task.data = dev;
  1104. schedule_task(&fep->phy_task);
  1105. }
  1106. static void mii_queue_config(uint mii_reg, struct net_device *dev)
  1107. {
  1108. struct fec_enet_private *fep = dev->priv;
  1109. fep->phy_task.routine = (void *)mii_display_config;
  1110. fep->phy_task.data = dev;
  1111. schedule_task(&fep->phy_task);
  1112. }
  1113. phy_cmd_t phy_cmd_relink[] = { { mk_mii_read(MII_REG_CR), mii_queue_relink },
  1114. { mk_mii_end, } };
  1115. phy_cmd_t phy_cmd_config[] = { { mk_mii_read(MII_REG_CR), mii_queue_config },
  1116. { mk_mii_end, } };
  1117. /* Read remainder of PHY ID.
  1118. */
  1119. static void
  1120. mii_discover_phy3(uint mii_reg, struct net_device *dev)
  1121. {
  1122. struct fec_enet_private *fep;
  1123. int i;
  1124. fep = dev->priv;
  1125. fep->phy_id |= (mii_reg & 0xffff);
  1126. for(i = 0; phy_info[i]; i++)
  1127. if(phy_info[i]->id == (fep->phy_id >> 4))
  1128. break;
  1129. if(!phy_info[i])
  1130. panic("%s: PHY id 0x%08x is not supported!\n",
  1131. dev->name, fep->phy_id);
  1132. fep->phy = phy_info[i];
  1133. fep->phy_id_done = 1;
  1134. printk("%s: Phy @ 0x%x, type %s (0x%08x)\n",
  1135. dev->name, fep->phy_addr, fep->phy->name, fep->phy_id);
  1136. }
  1137. /* Scan all of the MII PHY addresses looking for someone to respond
  1138. * with a valid ID. This usually happens quickly.
  1139. */
  1140. static void
  1141. mii_discover_phy(uint mii_reg, struct net_device *dev)
  1142. {
  1143. struct fec_enet_private *fep;
  1144. uint phytype;
  1145. fep = dev->priv;
  1146. if ((phytype = (mii_reg & 0xffff)) != 0xffff) {
  1147. /* Got first part of ID, now get remainder.
  1148. */
  1149. fep->phy_id = phytype << 16;
  1150. mii_queue(dev, mk_mii_read(MII_REG_PHYIR2), mii_discover_phy3);
  1151. } else {
  1152. fep->phy_addr++;
  1153. if (fep->phy_addr < 32) {
  1154. mii_queue(dev, mk_mii_read(MII_REG_PHYIR1),
  1155. mii_discover_phy);
  1156. } else {
  1157. printk("fec: No PHY device found.\n");
  1158. }
  1159. }
  1160. }
  1161. #endif /* CONFIG_USE_MDIO */
  1162. /* This interrupt occurs when the PHY detects a link change.
  1163. */
  1164. static void
  1165. #ifdef CONFIG_RPXCLASSIC
  1166. mii_link_interrupt(void *dev_id)
  1167. #else
  1168. mii_link_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  1169. #endif
  1170. {
  1171. #ifdef CONFIG_USE_MDIO
  1172. struct net_device *dev = dev_id;
  1173. struct fec_enet_private *fep = dev->priv;
  1174. volatile immap_t *immap = (immap_t *)IMAP_ADDR;
  1175. volatile fec_t *fecp = &(immap->im_cpm.cp_fec);
  1176. unsigned int ecntrl = fecp->fec_ecntrl;
  1177. /* We need the FEC enabled to access the MII
  1178. */
  1179. if ((ecntrl & FEC_ECNTRL_ETHER_EN) == 0) {
  1180. fecp->fec_ecntrl |= FEC_ECNTRL_ETHER_EN;
  1181. }
  1182. #endif /* CONFIG_USE_MDIO */
  1183. #if 0
  1184. disable_irq(fep->mii_irq); /* disable now, enable later */
  1185. #endif
  1186. #ifdef CONFIG_USE_MDIO
  1187. mii_do_cmd(dev, fep->phy->ack_int);
  1188. mii_do_cmd(dev, phy_cmd_relink); /* restart and display status */
  1189. if ((ecntrl & FEC_ECNTRL_ETHER_EN) == 0) {
  1190. fecp->fec_ecntrl = ecntrl; /* restore old settings */
  1191. }
  1192. #else
  1193. printk("%s[%d] %s: unexpected Link interrupt\n", __FILE__,__LINE__,__FUNCTION__);
  1194. #endif /* CONFIG_USE_MDIO */
  1195. }
  1196. static int
  1197. fec_enet_open(struct net_device *dev)
  1198. {
  1199. struct fec_enet_private *fep = dev->priv;
  1200. /* I should reset the ring buffers here, but I don't yet know
  1201. * a simple way to do that.
  1202. */
  1203. #ifdef CONFIG_USE_MDIO
  1204. fep->sequence_done = 0;
  1205. fep->link = 0;
  1206. if (fep->phy) {
  1207. mii_do_cmd(dev, fep->phy->ack_int);
  1208. mii_do_cmd(dev, fep->phy->config);
  1209. mii_do_cmd(dev, phy_cmd_config); /* display configuration */
  1210. while(!fep->sequence_done)
  1211. schedule();
  1212. mii_do_cmd(dev, fep->phy->startup);
  1213. netif_start_queue(dev);
  1214. return 0; /* Success */
  1215. }
  1216. return -ENODEV; /* No PHY we understand */
  1217. #else
  1218. fep->link = 1;
  1219. netif_start_queue(dev);
  1220. return 0; /* Success */
  1221. #endif /* CONFIG_USE_MDIO */
  1222. }
  1223. static int
  1224. fec_enet_close(struct net_device *dev)
  1225. {
  1226. /* Don't know what to do yet.
  1227. */
  1228. netif_stop_queue(dev);
  1229. fec_stop(dev);
  1230. return 0;
  1231. }
  1232. static struct net_device_stats *fec_enet_get_stats(struct net_device *dev)
  1233. {
  1234. struct fec_enet_private *fep = (struct fec_enet_private *)dev->priv;
  1235. return &fep->stats;
  1236. }
  1237. /* Set or clear the multicast filter for this adaptor.
  1238. * Skeleton taken from sunlance driver.
  1239. * The CPM Ethernet implementation allows Multicast as well as individual
  1240. * MAC address filtering. Some of the drivers check to make sure it is
  1241. * a group multicast address, and discard those that are not. I guess I
  1242. * will do the same for now, but just remove the test if you want
  1243. * individual filtering as well (do the upper net layers want or support
  1244. * this kind of feature?).
  1245. */
  1246. static void set_multicast_list(struct net_device *dev)
  1247. {
  1248. struct fec_enet_private *fep;
  1249. volatile fec_t *ep;
  1250. fep = (struct fec_enet_private *)dev->priv;
  1251. ep = &(((immap_t *)IMAP_ADDR)->im_cpm.cp_fec);
  1252. if (dev->flags&IFF_PROMISC) {
  1253. /* Log any net taps. */
  1254. printk("%s: Promiscuous mode enabled.\n", dev->name);
  1255. ep->fec_r_cntrl |= FEC_RCNTRL_PROM;
  1256. } else {
  1257. ep->fec_r_cntrl &= ~FEC_RCNTRL_PROM;
  1258. if (dev->flags & IFF_ALLMULTI) {
  1259. /* Catch all multicast addresses, so set the
  1260. * filter to all 1's.
  1261. */
  1262. ep->fec_hash_table_high = 0xffffffff;
  1263. ep->fec_hash_table_low = 0xffffffff;
  1264. }
  1265. #if 0
  1266. else {
  1267. /* Clear filter and add the addresses in the list.
  1268. */
  1269. ep->sen_gaddr1 = 0;
  1270. ep->sen_gaddr2 = 0;
  1271. ep->sen_gaddr3 = 0;
  1272. ep->sen_gaddr4 = 0;
  1273. dmi = dev->mc_list;
  1274. for (i=0; i<dev->mc_count; i++) {
  1275. /* Only support group multicast for now.
  1276. */
  1277. if (!(dmi->dmi_addr[0] & 1))
  1278. continue;
  1279. /* The address in dmi_addr is LSB first,
  1280. * and taddr is MSB first. We have to
  1281. * copy bytes MSB first from dmi_addr.
  1282. */
  1283. mcptr = (u_char *)dmi->dmi_addr + 5;
  1284. tdptr = (u_char *)&ep->sen_taddrh;
  1285. for (j=0; j<6; j++)
  1286. *tdptr++ = *mcptr--;
  1287. /* Ask CPM to run CRC and set bit in
  1288. * filter mask.
  1289. */
  1290. cpmp->cp_cpcr = mk_cr_cmd(CPM_CR_CH_SCC1, CPM_CR_SET_GADDR) | CPM_CR_FLG;
  1291. /* this delay is necessary here -- Cort */
  1292. udelay(10);
  1293. while (cpmp->cp_cpcr & CPM_CR_FLG);
  1294. }
  1295. }
  1296. #endif
  1297. }
  1298. }
  1299. /* Initialize the FEC Ethernet on 860T.
  1300. */
  1301. static int __init fec_enet_init(void)
  1302. {
  1303. struct net_device *dev;
  1304. struct fec_enet_private *fep;
  1305. int i, j, k, err;
  1306. unsigned char *eap, *iap, *ba;
  1307. unsigned long mem_addr;
  1308. volatile cbd_t *bdp;
  1309. cbd_t *cbd_base;
  1310. volatile immap_t *immap;
  1311. volatile fec_t *fecp;
  1312. bd_t *bd;
  1313. #ifdef CONFIG_SCC_ENET
  1314. unsigned char tmpaddr[6];
  1315. #endif
  1316. immap = (immap_t *)IMAP_ADDR; /* pointer to internal registers */
  1317. bd = (bd_t *)__res;
  1318. dev = alloc_etherdev(sizeof(*fep));
  1319. if (!dev)
  1320. return -ENOMEM;
  1321. fep = dev->priv;
  1322. fecp = &(immap->im_cpm.cp_fec);
  1323. /* Whack a reset. We should wait for this.
  1324. */
  1325. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
  1326. for (i = 0;
  1327. (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
  1328. ++i) {
  1329. udelay(1);
  1330. }
  1331. if (i == FEC_RESET_DELAY) {
  1332. printk ("FEC Reset timeout!\n");
  1333. }
  1334. /* Set the Ethernet address. If using multiple Enets on the 8xx,
  1335. * this needs some work to get unique addresses.
  1336. */
  1337. eap = (unsigned char *)my_enet_addr;
  1338. iap = bd->bi_enetaddr;
  1339. #ifdef CONFIG_SCC_ENET
  1340. /*
  1341. * If a board has Ethernet configured both on a SCC and the
  1342. * FEC, it needs (at least) 2 MAC addresses (we know that Sun
  1343. * disagrees, but anyway). For the FEC port, we create
  1344. * another address by setting one of the address bits above
  1345. * something that would have (up to now) been allocated.
  1346. */
  1347. for (i=0; i<6; i++)
  1348. tmpaddr[i] = *iap++;
  1349. tmpaddr[3] |= 0x80;
  1350. iap = tmpaddr;
  1351. #endif
  1352. for (i=0; i<6; i++) {
  1353. dev->dev_addr[i] = *eap++ = *iap++;
  1354. }
  1355. /* Allocate memory for buffer descriptors.
  1356. */
  1357. if (((RX_RING_SIZE + TX_RING_SIZE) * sizeof(cbd_t)) > PAGE_SIZE) {
  1358. printk("FEC init error. Need more space.\n");
  1359. printk("FEC initialization failed.\n");
  1360. return 1;
  1361. }
  1362. cbd_base = (cbd_t *)consistent_alloc(GFP_KERNEL, PAGE_SIZE, &mem_addr);
  1363. /* Set receive and transmit descriptor base.
  1364. */
  1365. fep->rx_bd_base = cbd_base;
  1366. fep->tx_bd_base = cbd_base + RX_RING_SIZE;
  1367. fep->skb_cur = fep->skb_dirty = 0;
  1368. /* Initialize the receive buffer descriptors.
  1369. */
  1370. bdp = fep->rx_bd_base;
  1371. k = 0;
  1372. for (i=0; i<FEC_ENET_RX_PAGES; i++) {
  1373. /* Allocate a page.
  1374. */
  1375. ba = (unsigned char *)consistent_alloc(GFP_KERNEL, PAGE_SIZE, &mem_addr);
  1376. /* BUG: no check for failure */
  1377. /* Initialize the BD for every fragment in the page.
  1378. */
  1379. for (j=0; j<FEC_ENET_RX_FRPPG; j++) {
  1380. bdp->cbd_sc = BD_ENET_RX_EMPTY;
  1381. bdp->cbd_bufaddr = mem_addr;
  1382. fep->rx_vaddr[k++] = ba;
  1383. mem_addr += FEC_ENET_RX_FRSIZE;
  1384. ba += FEC_ENET_RX_FRSIZE;
  1385. bdp++;
  1386. }
  1387. }
  1388. /* Set the last buffer to wrap.
  1389. */
  1390. bdp--;
  1391. bdp->cbd_sc |= BD_SC_WRAP;
  1392. #ifdef CONFIG_FEC_PACKETHOOK
  1393. fep->ph_lock = 0;
  1394. fep->ph_rxhandler = fep->ph_txhandler = NULL;
  1395. fep->ph_proto = 0;
  1396. fep->ph_regaddr = NULL;
  1397. fep->ph_priv = NULL;
  1398. #endif
  1399. /* Install our interrupt handler.
  1400. */
  1401. if (request_irq(FEC_INTERRUPT, fec_enet_interrupt, 0, "fec", dev) != 0)
  1402. panic("Could not allocate FEC IRQ!");
  1403. #ifdef CONFIG_RPXCLASSIC
  1404. /* Make Port C, bit 15 an input that causes interrupts.
  1405. */
  1406. immap->im_ioport.iop_pcpar &= ~0x0001;
  1407. immap->im_ioport.iop_pcdir &= ~0x0001;
  1408. immap->im_ioport.iop_pcso &= ~0x0001;
  1409. immap->im_ioport.iop_pcint |= 0x0001;
  1410. cpm_install_handler(CPMVEC_PIO_PC15, mii_link_interrupt, dev);
  1411. /* Make LEDS reflect Link status.
  1412. */
  1413. *((uint *) RPX_CSR_ADDR) &= ~BCSR2_FETHLEDMODE;
  1414. #endif
  1415. #ifdef PHY_INTERRUPT
  1416. ((immap_t *)IMAP_ADDR)->im_siu_conf.sc_siel |=
  1417. (0x80000000 >> PHY_INTERRUPT);
  1418. if (request_irq(PHY_INTERRUPT, mii_link_interrupt, 0, "mii", dev) != 0)
  1419. panic("Could not allocate MII IRQ!");
  1420. #endif
  1421. dev->base_addr = (unsigned long)fecp;
  1422. /* The FEC Ethernet specific entries in the device structure. */
  1423. dev->open = fec_enet_open;
  1424. dev->hard_start_xmit = fec_enet_start_xmit;
  1425. dev->tx_timeout = fec_timeout;
  1426. dev->watchdog_timeo = TX_TIMEOUT;
  1427. dev->stop = fec_enet_close;
  1428. dev->get_stats = fec_enet_get_stats;
  1429. dev->set_multicast_list = set_multicast_list;
  1430. #ifdef CONFIG_USE_MDIO
  1431. for (i=0; i<NMII-1; i++)
  1432. mii_cmds[i].mii_next = &mii_cmds[i+1];
  1433. mii_free = mii_cmds;
  1434. #endif /* CONFIG_USE_MDIO */
  1435. /* Configure all of port D for MII.
  1436. */
  1437. immap->im_ioport.iop_pdpar = 0x1fff;
  1438. /* Bits moved from Rev. D onward.
  1439. */
  1440. if ((mfspr(SPRN_IMMR) & 0xffff) < 0x0501)
  1441. immap->im_ioport.iop_pddir = 0x1c58; /* Pre rev. D */
  1442. else
  1443. immap->im_ioport.iop_pddir = 0x1fff; /* Rev. D and later */
  1444. #ifdef CONFIG_USE_MDIO
  1445. /* Set MII speed to 2.5 MHz
  1446. */
  1447. fecp->fec_mii_speed = fep->phy_speed =
  1448. (( (bd->bi_intfreq + 500000) / 2500000 / 2 ) & 0x3F ) << 1;
  1449. #else
  1450. fecp->fec_mii_speed = 0; /* turn off MDIO */
  1451. #endif /* CONFIG_USE_MDIO */
  1452. err = register_netdev(dev);
  1453. if (err) {
  1454. free_netdev(dev);
  1455. return err;
  1456. }
  1457. printk ("%s: FEC ENET Version 0.2, FEC irq %d"
  1458. #ifdef PHY_INTERRUPT
  1459. ", MII irq %d"
  1460. #endif
  1461. ", addr ",
  1462. dev->name, FEC_INTERRUPT
  1463. #ifdef PHY_INTERRUPT
  1464. , PHY_INTERRUPT
  1465. #endif
  1466. );
  1467. for (i=0; i<6; i++)
  1468. printk("%02x%c", dev->dev_addr[i], (i==5) ? '\n' : ':');
  1469. #ifdef CONFIG_USE_MDIO /* start in full duplex mode, and negotiate speed */
  1470. fec_restart (dev, 1);
  1471. #else /* always use half duplex mode only */
  1472. fec_restart (dev, 0);
  1473. #endif
  1474. #ifdef CONFIG_USE_MDIO
  1475. /* Queue up command to detect the PHY and initialize the
  1476. * remainder of the interface.
  1477. */
  1478. fep->phy_id_done = 0;
  1479. fep->phy_addr = 0;
  1480. mii_queue(dev, mk_mii_read(MII_REG_PHYIR1), mii_discover_phy);
  1481. #endif /* CONFIG_USE_MDIO */
  1482. return 0;
  1483. }
  1484. module_init(fec_enet_init);
  1485. /* This function is called to start or restart the FEC during a link
  1486. * change. This only happens when switching between half and full
  1487. * duplex.
  1488. */
  1489. static void
  1490. fec_restart(struct net_device *dev, int duplex)
  1491. {
  1492. struct fec_enet_private *fep;
  1493. int i;
  1494. volatile cbd_t *bdp;
  1495. volatile immap_t *immap;
  1496. volatile fec_t *fecp;
  1497. immap = (immap_t *)IMAP_ADDR; /* pointer to internal registers */
  1498. fecp = &(immap->im_cpm.cp_fec);
  1499. fep = dev->priv;
  1500. /* Whack a reset. We should wait for this.
  1501. */
  1502. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
  1503. for (i = 0;
  1504. (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
  1505. ++i) {
  1506. udelay(1);
  1507. }
  1508. if (i == FEC_RESET_DELAY) {
  1509. printk ("FEC Reset timeout!\n");
  1510. }
  1511. /* Set station address.
  1512. */
  1513. fecp->fec_addr_low = (my_enet_addr[0] << 16) | my_enet_addr[1];
  1514. fecp->fec_addr_high = my_enet_addr[2];
  1515. /* Reset all multicast.
  1516. */
  1517. fecp->fec_hash_table_high = 0;
  1518. fecp->fec_hash_table_low = 0;
  1519. /* Set maximum receive buffer size.
  1520. */
  1521. fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
  1522. fecp->fec_r_hash = PKT_MAXBUF_SIZE;
  1523. /* Set receive and transmit descriptor base.
  1524. */
  1525. fecp->fec_r_des_start = iopa((uint)(fep->rx_bd_base));
  1526. fecp->fec_x_des_start = iopa((uint)(fep->tx_bd_base));
  1527. fep->dirty_tx = fep->cur_tx = fep->tx_bd_base;
  1528. fep->cur_rx = fep->rx_bd_base;
  1529. /* Reset SKB transmit buffers.
  1530. */
  1531. fep->skb_cur = fep->skb_dirty = 0;
  1532. for (i=0; i<=TX_RING_MOD_MASK; i++) {
  1533. if (fep->tx_skbuff[i] != NULL) {
  1534. dev_kfree_skb(fep->tx_skbuff[i]);
  1535. fep->tx_skbuff[i] = NULL;
  1536. }
  1537. }
  1538. /* Initialize the receive buffer descriptors.
  1539. */
  1540. bdp = fep->rx_bd_base;
  1541. for (i=0; i<RX_RING_SIZE; i++) {
  1542. /* Initialize the BD for every fragment in the page.
  1543. */
  1544. bdp->cbd_sc = BD_ENET_RX_EMPTY;
  1545. bdp++;
  1546. }
  1547. /* Set the last buffer to wrap.
  1548. */
  1549. bdp--;
  1550. bdp->cbd_sc |= BD_SC_WRAP;
  1551. /* ...and the same for transmmit.
  1552. */
  1553. bdp = fep->tx_bd_base;
  1554. for (i=0; i<TX_RING_SIZE; i++) {
  1555. /* Initialize the BD for every fragment in the page.
  1556. */
  1557. bdp->cbd_sc = 0;
  1558. bdp->cbd_bufaddr = 0;
  1559. bdp++;
  1560. }
  1561. /* Set the last buffer to wrap.
  1562. */
  1563. bdp--;
  1564. bdp->cbd_sc |= BD_SC_WRAP;
  1565. /* Enable MII mode.
  1566. */
  1567. if (duplex) {
  1568. fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE; /* MII enable */
  1569. fecp->fec_x_cntrl = FEC_TCNTRL_FDEN; /* FD enable */
  1570. }
  1571. else {
  1572. fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE | FEC_RCNTRL_DRT;
  1573. fecp->fec_x_cntrl = 0;
  1574. }
  1575. fep->full_duplex = duplex;
  1576. /* Enable big endian and don't care about SDMA FC.
  1577. */
  1578. fecp->fec_fun_code = 0x78000000;
  1579. #ifdef CONFIG_USE_MDIO
  1580. /* Set MII speed.
  1581. */
  1582. fecp->fec_mii_speed = fep->phy_speed;
  1583. #endif /* CONFIG_USE_MDIO */
  1584. /* Clear any outstanding interrupt.
  1585. */
  1586. fecp->fec_ievent = 0xffc0;
  1587. fecp->fec_ivec = (FEC_INTERRUPT/2) << 29;
  1588. /* Enable interrupts we wish to service.
  1589. */
  1590. fecp->fec_imask = ( FEC_ENET_TXF | FEC_ENET_TXB |
  1591. FEC_ENET_RXF | FEC_ENET_RXB | FEC_ENET_MII );
  1592. /* And last, enable the transmit and receive processing.
  1593. */
  1594. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_ETHER_EN;
  1595. fecp->fec_r_des_active = 0x01000000;
  1596. }
  1597. static void
  1598. fec_stop(struct net_device *dev)
  1599. {
  1600. volatile immap_t *immap;
  1601. volatile fec_t *fecp;
  1602. struct fec_enet_private *fep;
  1603. int i;
  1604. immap = (immap_t *)IMAP_ADDR; /* pointer to internal registers */
  1605. fecp = &(immap->im_cpm.cp_fec);
  1606. if ((fecp->fec_ecntrl & FEC_ECNTRL_ETHER_EN) == 0)
  1607. return; /* already down */
  1608. fep = dev->priv;
  1609. fecp->fec_x_cntrl = 0x01; /* Graceful transmit stop */
  1610. for (i = 0;
  1611. ((fecp->fec_ievent & 0x10000000) == 0) && (i < FEC_RESET_DELAY);
  1612. ++i) {
  1613. udelay(1);
  1614. }
  1615. if (i == FEC_RESET_DELAY) {
  1616. printk ("FEC timeout on graceful transmit stop\n");
  1617. }
  1618. /* Clear outstanding MII command interrupts.
  1619. */
  1620. fecp->fec_ievent = FEC_ENET_MII;
  1621. /* Enable MII command finished interrupt
  1622. */
  1623. fecp->fec_ivec = (FEC_INTERRUPT/2) << 29;
  1624. fecp->fec_imask = FEC_ENET_MII;
  1625. #ifdef CONFIG_USE_MDIO
  1626. /* Set MII speed.
  1627. */
  1628. fecp->fec_mii_speed = fep->phy_speed;
  1629. #endif /* CONFIG_USE_MDIO */
  1630. /* Disable FEC
  1631. */
  1632. fecp->fec_ecntrl &= ~(FEC_ECNTRL_ETHER_EN);
  1633. }