setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/tty.h>
  38. #include <linux/serial.h>
  39. #include <linux/serial_core.h>
  40. #include <linux/efi.h>
  41. #include <linux/initrd.h>
  42. #include <asm/ia32.h>
  43. #include <asm/machvec.h>
  44. #include <asm/mca.h>
  45. #include <asm/meminit.h>
  46. #include <asm/page.h>
  47. #include <asm/patch.h>
  48. #include <asm/pgtable.h>
  49. #include <asm/processor.h>
  50. #include <asm/sal.h>
  51. #include <asm/sections.h>
  52. #include <asm/serial.h>
  53. #include <asm/setup.h>
  54. #include <asm/smp.h>
  55. #include <asm/system.h>
  56. #include <asm/unistd.h>
  57. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  58. # error "struct cpuinfo_ia64 too big!"
  59. #endif
  60. #ifdef CONFIG_SMP
  61. unsigned long __per_cpu_offset[NR_CPUS];
  62. EXPORT_SYMBOL(__per_cpu_offset);
  63. #endif
  64. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  65. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  66. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  67. unsigned long ia64_cycles_per_usec;
  68. struct ia64_boot_param *ia64_boot_param;
  69. struct screen_info screen_info;
  70. unsigned long vga_console_iobase;
  71. unsigned long vga_console_membase;
  72. unsigned long ia64_max_cacheline_size;
  73. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  74. EXPORT_SYMBOL(ia64_iobase);
  75. struct io_space io_space[MAX_IO_SPACES];
  76. EXPORT_SYMBOL(io_space);
  77. unsigned int num_io_spaces;
  78. /*
  79. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  80. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  81. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  82. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  83. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  84. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  85. * page-size of 2^64.
  86. */
  87. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  88. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  89. /*
  90. * We use a special marker for the end of memory and it uses the extra (+1) slot
  91. */
  92. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  93. int num_rsvd_regions;
  94. /*
  95. * Filter incoming memory segments based on the primitive map created from the boot
  96. * parameters. Segments contained in the map are removed from the memory ranges. A
  97. * caller-specified function is called with the memory ranges that remain after filtering.
  98. * This routine does not assume the incoming segments are sorted.
  99. */
  100. int
  101. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  102. {
  103. unsigned long range_start, range_end, prev_start;
  104. void (*func)(unsigned long, unsigned long, int);
  105. int i;
  106. #if IGNORE_PFN0
  107. if (start == PAGE_OFFSET) {
  108. printk(KERN_WARNING "warning: skipping physical page 0\n");
  109. start += PAGE_SIZE;
  110. if (start >= end) return 0;
  111. }
  112. #endif
  113. /*
  114. * lowest possible address(walker uses virtual)
  115. */
  116. prev_start = PAGE_OFFSET;
  117. func = arg;
  118. for (i = 0; i < num_rsvd_regions; ++i) {
  119. range_start = max(start, prev_start);
  120. range_end = min(end, rsvd_region[i].start);
  121. if (range_start < range_end)
  122. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  123. /* nothing more available in this segment */
  124. if (range_end == end) return 0;
  125. prev_start = rsvd_region[i].end;
  126. }
  127. /* end of memory marker allows full processing inside loop body */
  128. return 0;
  129. }
  130. static void
  131. sort_regions (struct rsvd_region *rsvd_region, int max)
  132. {
  133. int j;
  134. /* simple bubble sorting */
  135. while (max--) {
  136. for (j = 0; j < max; ++j) {
  137. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  138. struct rsvd_region tmp;
  139. tmp = rsvd_region[j];
  140. rsvd_region[j] = rsvd_region[j + 1];
  141. rsvd_region[j + 1] = tmp;
  142. }
  143. }
  144. }
  145. }
  146. /**
  147. * reserve_memory - setup reserved memory areas
  148. *
  149. * Setup the reserved memory areas set aside for the boot parameters,
  150. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  151. * see include/asm-ia64/meminit.h if you need to define more.
  152. */
  153. void
  154. reserve_memory (void)
  155. {
  156. int n = 0;
  157. /*
  158. * none of the entries in this table overlap
  159. */
  160. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  161. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  162. n++;
  163. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  164. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  165. n++;
  166. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  167. rsvd_region[n].end = (rsvd_region[n].start
  168. + strlen(__va(ia64_boot_param->command_line)) + 1);
  169. n++;
  170. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  171. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  172. n++;
  173. #ifdef CONFIG_BLK_DEV_INITRD
  174. if (ia64_boot_param->initrd_start) {
  175. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  176. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  177. n++;
  178. }
  179. #endif
  180. /* end of memory marker */
  181. rsvd_region[n].start = ~0UL;
  182. rsvd_region[n].end = ~0UL;
  183. n++;
  184. num_rsvd_regions = n;
  185. sort_regions(rsvd_region, num_rsvd_regions);
  186. }
  187. /**
  188. * find_initrd - get initrd parameters from the boot parameter structure
  189. *
  190. * Grab the initrd start and end from the boot parameter struct given us by
  191. * the boot loader.
  192. */
  193. void
  194. find_initrd (void)
  195. {
  196. #ifdef CONFIG_BLK_DEV_INITRD
  197. if (ia64_boot_param->initrd_start) {
  198. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  199. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  200. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  201. initrd_start, ia64_boot_param->initrd_size);
  202. }
  203. #endif
  204. }
  205. static void __init
  206. io_port_init (void)
  207. {
  208. extern unsigned long ia64_iobase;
  209. unsigned long phys_iobase;
  210. /*
  211. * Set `iobase' to the appropriate address in region 6 (uncached access range).
  212. *
  213. * The EFI memory map is the "preferred" location to get the I/O port space base,
  214. * rather the relying on AR.KR0. This should become more clear in future SAL
  215. * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
  216. * found in the memory map.
  217. */
  218. phys_iobase = efi_get_iobase();
  219. if (phys_iobase)
  220. /* set AR.KR0 since this is all we use it for anyway */
  221. ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
  222. else {
  223. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  224. printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
  225. "to AR.KR0\n");
  226. printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
  227. }
  228. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  229. /* setup legacy IO port space */
  230. io_space[0].mmio_base = ia64_iobase;
  231. io_space[0].sparse = 1;
  232. num_io_spaces = 1;
  233. }
  234. /**
  235. * early_console_setup - setup debugging console
  236. *
  237. * Consoles started here require little enough setup that we can start using
  238. * them very early in the boot process, either right after the machine
  239. * vector initialization, or even before if the drivers can detect their hw.
  240. *
  241. * Returns non-zero if a console couldn't be setup.
  242. */
  243. static inline int __init
  244. early_console_setup (char *cmdline)
  245. {
  246. int earlycons = 0;
  247. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  248. {
  249. extern int sn_serial_console_early_setup(void);
  250. if (!sn_serial_console_early_setup())
  251. earlycons++;
  252. }
  253. #endif
  254. #ifdef CONFIG_EFI_PCDP
  255. if (!efi_setup_pcdp_console(cmdline))
  256. earlycons++;
  257. #endif
  258. #ifdef CONFIG_SERIAL_8250_CONSOLE
  259. if (!early_serial_console_init(cmdline))
  260. earlycons++;
  261. #endif
  262. return (earlycons) ? 0 : -1;
  263. }
  264. static inline void
  265. mark_bsp_online (void)
  266. {
  267. #ifdef CONFIG_SMP
  268. /* If we register an early console, allow CPU 0 to printk */
  269. cpu_set(smp_processor_id(), cpu_online_map);
  270. #endif
  271. }
  272. #ifdef CONFIG_SMP
  273. static void
  274. check_for_logical_procs (void)
  275. {
  276. pal_logical_to_physical_t info;
  277. s64 status;
  278. status = ia64_pal_logical_to_phys(0, &info);
  279. if (status == -1) {
  280. printk(KERN_INFO "No logical to physical processor mapping "
  281. "available\n");
  282. return;
  283. }
  284. if (status) {
  285. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  286. status);
  287. return;
  288. }
  289. /*
  290. * Total number of siblings that BSP has. Though not all of them
  291. * may have booted successfully. The correct number of siblings
  292. * booted is in info.overview_num_log.
  293. */
  294. smp_num_siblings = info.overview_tpc;
  295. smp_num_cpucores = info.overview_cpp;
  296. }
  297. #endif
  298. void __init
  299. setup_arch (char **cmdline_p)
  300. {
  301. unw_init();
  302. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  303. *cmdline_p = __va(ia64_boot_param->command_line);
  304. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  305. efi_init();
  306. io_port_init();
  307. #ifdef CONFIG_IA64_GENERIC
  308. {
  309. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  310. char str[64];
  311. if (mvec_name) {
  312. const char *end;
  313. size_t len;
  314. mvec_name += 8;
  315. end = strchr (mvec_name, ' ');
  316. if (end)
  317. len = end - mvec_name;
  318. else
  319. len = strlen (mvec_name);
  320. len = min(len, sizeof (str) - 1);
  321. strncpy (str, mvec_name, len);
  322. str[len] = '\0';
  323. mvec_name = str;
  324. } else
  325. mvec_name = acpi_get_sysname();
  326. machvec_init(mvec_name);
  327. }
  328. #endif
  329. if (early_console_setup(*cmdline_p) == 0)
  330. mark_bsp_online();
  331. #ifdef CONFIG_ACPI_BOOT
  332. /* Initialize the ACPI boot-time table parser */
  333. acpi_table_init();
  334. # ifdef CONFIG_ACPI_NUMA
  335. acpi_numa_init();
  336. # endif
  337. #else
  338. # ifdef CONFIG_SMP
  339. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  340. # endif
  341. #endif /* CONFIG_APCI_BOOT */
  342. find_memory();
  343. /* process SAL system table: */
  344. ia64_sal_init(efi.sal_systab);
  345. #ifdef CONFIG_SMP
  346. cpu_physical_id(0) = hard_smp_processor_id();
  347. cpu_set(0, cpu_sibling_map[0]);
  348. cpu_set(0, cpu_core_map[0]);
  349. check_for_logical_procs();
  350. if (smp_num_cpucores > 1)
  351. printk(KERN_INFO
  352. "cpu package is Multi-Core capable: number of cores=%d\n",
  353. smp_num_cpucores);
  354. if (smp_num_siblings > 1)
  355. printk(KERN_INFO
  356. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  357. smp_num_siblings);
  358. #endif
  359. cpu_init(); /* initialize the bootstrap CPU */
  360. #ifdef CONFIG_ACPI_BOOT
  361. acpi_boot_init();
  362. #endif
  363. #ifdef CONFIG_VT
  364. if (!conswitchp) {
  365. # if defined(CONFIG_DUMMY_CONSOLE)
  366. conswitchp = &dummy_con;
  367. # endif
  368. # if defined(CONFIG_VGA_CONSOLE)
  369. /*
  370. * Non-legacy systems may route legacy VGA MMIO range to system
  371. * memory. vga_con probes the MMIO hole, so memory looks like
  372. * a VGA device to it. The EFI memory map can tell us if it's
  373. * memory so we can avoid this problem.
  374. */
  375. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  376. conswitchp = &vga_con;
  377. # endif
  378. }
  379. #endif
  380. /* enable IA-64 Machine Check Abort Handling unless disabled */
  381. if (!strstr(saved_command_line, "nomca"))
  382. ia64_mca_init();
  383. platform_setup(cmdline_p);
  384. paging_init();
  385. }
  386. /*
  387. * Display cpu info for all cpu's.
  388. */
  389. static int
  390. show_cpuinfo (struct seq_file *m, void *v)
  391. {
  392. #ifdef CONFIG_SMP
  393. # define lpj c->loops_per_jiffy
  394. # define cpunum c->cpu
  395. #else
  396. # define lpj loops_per_jiffy
  397. # define cpunum 0
  398. #endif
  399. static struct {
  400. unsigned long mask;
  401. const char *feature_name;
  402. } feature_bits[] = {
  403. { 1UL << 0, "branchlong" },
  404. { 1UL << 1, "spontaneous deferral"},
  405. { 1UL << 2, "16-byte atomic ops" }
  406. };
  407. char family[32], features[128], *cp, sep;
  408. struct cpuinfo_ia64 *c = v;
  409. unsigned long mask;
  410. int i;
  411. mask = c->features;
  412. switch (c->family) {
  413. case 0x07: memcpy(family, "Itanium", 8); break;
  414. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  415. default: sprintf(family, "%u", c->family); break;
  416. }
  417. /* build the feature string: */
  418. memcpy(features, " standard", 10);
  419. cp = features;
  420. sep = 0;
  421. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  422. if (mask & feature_bits[i].mask) {
  423. if (sep)
  424. *cp++ = sep;
  425. sep = ',';
  426. *cp++ = ' ';
  427. strcpy(cp, feature_bits[i].feature_name);
  428. cp += strlen(feature_bits[i].feature_name);
  429. mask &= ~feature_bits[i].mask;
  430. }
  431. }
  432. if (mask) {
  433. /* print unknown features as a hex value: */
  434. if (sep)
  435. *cp++ = sep;
  436. sprintf(cp, " 0x%lx", mask);
  437. }
  438. seq_printf(m,
  439. "processor : %d\n"
  440. "vendor : %s\n"
  441. "arch : IA-64\n"
  442. "family : %s\n"
  443. "model : %u\n"
  444. "revision : %u\n"
  445. "archrev : %u\n"
  446. "features :%s\n" /* don't change this---it _is_ right! */
  447. "cpu number : %lu\n"
  448. "cpu regs : %u\n"
  449. "cpu MHz : %lu.%06lu\n"
  450. "itc MHz : %lu.%06lu\n"
  451. "BogoMIPS : %lu.%02lu\n",
  452. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  453. features, c->ppn, c->number,
  454. c->proc_freq / 1000000, c->proc_freq % 1000000,
  455. c->itc_freq / 1000000, c->itc_freq % 1000000,
  456. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  457. #ifdef CONFIG_SMP
  458. seq_printf(m, "siblings : %u\n", c->num_log);
  459. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  460. seq_printf(m,
  461. "physical id: %u\n"
  462. "core id : %u\n"
  463. "thread id : %u\n",
  464. c->socket_id, c->core_id, c->thread_id);
  465. #endif
  466. seq_printf(m,"\n");
  467. return 0;
  468. }
  469. static void *
  470. c_start (struct seq_file *m, loff_t *pos)
  471. {
  472. #ifdef CONFIG_SMP
  473. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  474. ++*pos;
  475. #endif
  476. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  477. }
  478. static void *
  479. c_next (struct seq_file *m, void *v, loff_t *pos)
  480. {
  481. ++*pos;
  482. return c_start(m, pos);
  483. }
  484. static void
  485. c_stop (struct seq_file *m, void *v)
  486. {
  487. }
  488. struct seq_operations cpuinfo_op = {
  489. .start = c_start,
  490. .next = c_next,
  491. .stop = c_stop,
  492. .show = show_cpuinfo
  493. };
  494. void
  495. identify_cpu (struct cpuinfo_ia64 *c)
  496. {
  497. union {
  498. unsigned long bits[5];
  499. struct {
  500. /* id 0 & 1: */
  501. char vendor[16];
  502. /* id 2 */
  503. u64 ppn; /* processor serial number */
  504. /* id 3: */
  505. unsigned number : 8;
  506. unsigned revision : 8;
  507. unsigned model : 8;
  508. unsigned family : 8;
  509. unsigned archrev : 8;
  510. unsigned reserved : 24;
  511. /* id 4: */
  512. u64 features;
  513. } field;
  514. } cpuid;
  515. pal_vm_info_1_u_t vm1;
  516. pal_vm_info_2_u_t vm2;
  517. pal_status_t status;
  518. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  519. int i;
  520. for (i = 0; i < 5; ++i)
  521. cpuid.bits[i] = ia64_get_cpuid(i);
  522. memcpy(c->vendor, cpuid.field.vendor, 16);
  523. #ifdef CONFIG_SMP
  524. c->cpu = smp_processor_id();
  525. /* below default values will be overwritten by identify_siblings()
  526. * for Multi-Threading/Multi-Core capable cpu's
  527. */
  528. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  529. c->socket_id = -1;
  530. identify_siblings(c);
  531. #endif
  532. c->ppn = cpuid.field.ppn;
  533. c->number = cpuid.field.number;
  534. c->revision = cpuid.field.revision;
  535. c->model = cpuid.field.model;
  536. c->family = cpuid.field.family;
  537. c->archrev = cpuid.field.archrev;
  538. c->features = cpuid.field.features;
  539. status = ia64_pal_vm_summary(&vm1, &vm2);
  540. if (status == PAL_STATUS_SUCCESS) {
  541. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  542. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  543. }
  544. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  545. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  546. }
  547. void
  548. setup_per_cpu_areas (void)
  549. {
  550. /* start_kernel() requires this... */
  551. }
  552. static void
  553. get_max_cacheline_size (void)
  554. {
  555. unsigned long line_size, max = 1;
  556. u64 l, levels, unique_caches;
  557. pal_cache_config_info_t cci;
  558. s64 status;
  559. status = ia64_pal_cache_summary(&levels, &unique_caches);
  560. if (status != 0) {
  561. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  562. __FUNCTION__, status);
  563. max = SMP_CACHE_BYTES;
  564. goto out;
  565. }
  566. for (l = 0; l < levels; ++l) {
  567. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  568. &cci);
  569. if (status != 0) {
  570. printk(KERN_ERR
  571. "%s: ia64_pal_cache_config_info(l=%lu) failed (status=%ld)\n",
  572. __FUNCTION__, l, status);
  573. max = SMP_CACHE_BYTES;
  574. }
  575. line_size = 1 << cci.pcci_line_size;
  576. if (line_size > max)
  577. max = line_size;
  578. }
  579. out:
  580. if (max > ia64_max_cacheline_size)
  581. ia64_max_cacheline_size = max;
  582. }
  583. /*
  584. * cpu_init() initializes state that is per-CPU. This function acts
  585. * as a 'CPU state barrier', nothing should get across.
  586. */
  587. void
  588. cpu_init (void)
  589. {
  590. extern void __devinit ia64_mmu_init (void *);
  591. unsigned long num_phys_stacked;
  592. pal_vm_info_2_u_t vmi;
  593. unsigned int max_ctx;
  594. struct cpuinfo_ia64 *cpu_info;
  595. void *cpu_data;
  596. cpu_data = per_cpu_init();
  597. /*
  598. * We set ar.k3 so that assembly code in MCA handler can compute
  599. * physical addresses of per cpu variables with a simple:
  600. * phys = ar.k3 + &per_cpu_var
  601. */
  602. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  603. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  604. get_max_cacheline_size();
  605. /*
  606. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  607. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  608. * depends on the data returned by identify_cpu(). We break the dependency by
  609. * accessing cpu_data() through the canonical per-CPU address.
  610. */
  611. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  612. identify_cpu(cpu_info);
  613. #ifdef CONFIG_MCKINLEY
  614. {
  615. # define FEATURE_SET 16
  616. struct ia64_pal_retval iprv;
  617. if (cpu_info->family == 0x1f) {
  618. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  619. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  620. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  621. (iprv.v1 | 0x80), FEATURE_SET, 0);
  622. }
  623. }
  624. #endif
  625. /* Clear the stack memory reserved for pt_regs: */
  626. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  627. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  628. /*
  629. * Initialize the page-table base register to a global
  630. * directory with all zeroes. This ensure that we can handle
  631. * TLB-misses to user address-space even before we created the
  632. * first user address-space. This may happen, e.g., due to
  633. * aggressive use of lfetch.fault.
  634. */
  635. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  636. /*
  637. * Initialize default control register to defer speculative faults except
  638. * for those arising from TLB misses, which are not deferred. The
  639. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  640. * the kernel must have recovery code for all speculative accesses). Turn on
  641. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  642. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  643. * be fine).
  644. */
  645. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  646. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  647. atomic_inc(&init_mm.mm_count);
  648. current->active_mm = &init_mm;
  649. if (current->mm)
  650. BUG();
  651. ia64_mmu_init(ia64_imva(cpu_data));
  652. ia64_mca_cpu_init(ia64_imva(cpu_data));
  653. #ifdef CONFIG_IA32_SUPPORT
  654. ia32_cpu_init();
  655. #endif
  656. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  657. ia64_set_itc(0);
  658. /* disable all local interrupt sources: */
  659. ia64_set_itv(1 << 16);
  660. ia64_set_lrr0(1 << 16);
  661. ia64_set_lrr1(1 << 16);
  662. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  663. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  664. /* clear TPR & XTP to enable all interrupt classes: */
  665. ia64_setreg(_IA64_REG_CR_TPR, 0);
  666. #ifdef CONFIG_SMP
  667. normal_xtp();
  668. #endif
  669. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  670. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  671. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  672. else {
  673. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  674. max_ctx = (1U << 15) - 1; /* use architected minimum */
  675. }
  676. while (max_ctx < ia64_ctx.max_ctx) {
  677. unsigned int old = ia64_ctx.max_ctx;
  678. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  679. break;
  680. }
  681. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  682. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  683. "stacked regs\n");
  684. num_phys_stacked = 96;
  685. }
  686. /* size of physical stacked register partition plus 8 bytes: */
  687. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  688. platform_cpu_init();
  689. }
  690. void
  691. check_bugs (void)
  692. {
  693. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  694. (unsigned long) __end___mckinley_e9_bundles);
  695. }