visws.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * Low-Level PCI Support for SGI Visual Workstation
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/config.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include "cobalt.h"
  11. #include "lithium.h"
  12. #include "pci.h"
  13. extern struct pci_raw_ops pci_direct_conf1;
  14. static int pci_visws_enable_irq(struct pci_dev *dev) { return 0; }
  15. int (*pcibios_enable_irq)(struct pci_dev *dev) = &pci_visws_enable_irq;
  16. void __init pcibios_penalize_isa_irq(int irq) {}
  17. unsigned int pci_bus0, pci_bus1;
  18. static inline u8 bridge_swizzle(u8 pin, u8 slot)
  19. {
  20. return (((pin - 1) + slot) % 4) + 1;
  21. }
  22. static u8 __init visws_swizzle(struct pci_dev *dev, u8 *pinp)
  23. {
  24. u8 pin = *pinp;
  25. while (dev->bus->self) { /* Move up the chain of bridges. */
  26. pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
  27. dev = dev->bus->self;
  28. }
  29. *pinp = pin;
  30. return PCI_SLOT(dev->devfn);
  31. }
  32. static int __init visws_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  33. {
  34. int irq, bus = dev->bus->number;
  35. pin--;
  36. /* Nothing useful at PIIX4 pin 1 */
  37. if (bus == pci_bus0 && slot == 4 && pin == 0)
  38. return -1;
  39. /* PIIX4 USB is on Bus 0, Slot 4, Line 3 */
  40. if (bus == pci_bus0 && slot == 4 && pin == 3) {
  41. irq = CO_IRQ(CO_APIC_PIIX4_USB);
  42. goto out;
  43. }
  44. /* First pin spread down 1 APIC entry per slot */
  45. if (pin == 0) {
  46. irq = CO_IRQ((bus == pci_bus0 ? CO_APIC_PCIB_BASE0 :
  47. CO_APIC_PCIA_BASE0) + slot);
  48. goto out;
  49. }
  50. /* lines 1,2,3 from any slot is shared in this twirly pattern */
  51. if (bus == pci_bus1) {
  52. /* lines 1-3 from devices 0 1 rotate over 2 apic entries */
  53. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((slot + (pin - 1)) % 2));
  54. } else { /* bus == pci_bus0 */
  55. /* lines 1-3 from devices 0-3 rotate over 3 apic entries */
  56. if (slot == 0)
  57. slot = 3; /* same pattern */
  58. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((3 - slot) + (pin - 1) % 3));
  59. }
  60. out:
  61. printk(KERN_DEBUG "PCI: Bus %d Slot %d Line %d -> IRQ %d\n", bus, slot, pin, irq);
  62. return irq;
  63. }
  64. void __init pcibios_update_irq(struct pci_dev *dev, int irq)
  65. {
  66. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  67. }
  68. static int __init pcibios_init(void)
  69. {
  70. /* The VISWS supports configuration access type 1 only */
  71. pci_probe = (pci_probe | PCI_PROBE_CONF1) &
  72. ~(PCI_PROBE_BIOS | PCI_PROBE_CONF2);
  73. pci_bus0 = li_pcib_read16(LI_PCI_BUSNUM) & 0xff;
  74. pci_bus1 = li_pcia_read16(LI_PCI_BUSNUM) & 0xff;
  75. printk(KERN_INFO "PCI: Lithium bridge A bus: %u, "
  76. "bridge B (PIIX4) bus: %u\n", pci_bus1, pci_bus0);
  77. raw_pci_ops = &pci_direct_conf1;
  78. pci_scan_bus(pci_bus0, &pci_root_ops, NULL);
  79. pci_scan_bus(pci_bus1, &pci_root_ops, NULL);
  80. pci_fixup_irqs(visws_swizzle, visws_map_irq);
  81. pcibios_resource_survey();
  82. return 0;
  83. }
  84. subsys_initcall(pcibios_init);