voyager_smp.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * linux/arch/i386/kernel/voyager_smp.c
  7. *
  8. * This file provides all the same external entries as smp.c but uses
  9. * the voyager hal to provide the functionality
  10. */
  11. #include <linux/config.h>
  12. #include <linux/mm.h>
  13. #include <linux/kernel_stat.h>
  14. #include <linux/delay.h>
  15. #include <linux/mc146818rtc.h>
  16. #include <linux/cache.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/smp_lock.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/completion.h>
  23. #include <asm/desc.h>
  24. #include <asm/voyager.h>
  25. #include <asm/vic.h>
  26. #include <asm/mtrr.h>
  27. #include <asm/pgalloc.h>
  28. #include <asm/tlbflush.h>
  29. #include <asm/arch_hooks.h>
  30. #include <linux/irq.h>
  31. /* TLB state -- visible externally, indexed physically */
  32. DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0 };
  33. /* CPU IRQ affinity -- set to all ones initially */
  34. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned = { [0 ... NR_CPUS-1] = ~0UL };
  35. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  36. * indexed physically */
  37. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  38. /* physical ID of the CPU used to boot the system */
  39. unsigned char boot_cpu_id;
  40. /* The memory line addresses for the Quad CPIs */
  41. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  42. /* The masks for the Extended VIC processors, filled in by cat_init */
  43. __u32 voyager_extended_vic_processors = 0;
  44. /* Masks for the extended Quad processors which cannot be VIC booted */
  45. __u32 voyager_allowed_boot_processors = 0;
  46. /* The mask for the Quad Processors (both extended and non-extended) */
  47. __u32 voyager_quad_processors = 0;
  48. /* Total count of live CPUs, used in process.c to display
  49. * the CPU information and in irq.c for the per CPU irq
  50. * activity count. Finally exported by i386_ksyms.c */
  51. static int voyager_extended_cpus = 1;
  52. /* Have we found an SMP box - used by time.c to do the profiling
  53. interrupt for timeslicing; do not set to 1 until the per CPU timer
  54. interrupt is active */
  55. int smp_found_config = 0;
  56. /* Used for the invalidate map that's also checked in the spinlock */
  57. static volatile unsigned long smp_invalidate_needed;
  58. /* Bitmask of currently online CPUs - used by setup.c for
  59. /proc/cpuinfo, visible externally but still physical */
  60. cpumask_t cpu_online_map = CPU_MASK_NONE;
  61. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  62. * by scheduler but indexed physically */
  63. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  64. /* The internal functions */
  65. static void send_CPI(__u32 cpuset, __u8 cpi);
  66. static void ack_CPI(__u8 cpi);
  67. static int ack_QIC_CPI(__u8 cpi);
  68. static void ack_special_QIC_CPI(__u8 cpi);
  69. static void ack_VIC_CPI(__u8 cpi);
  70. static void send_CPI_allbutself(__u8 cpi);
  71. static void enable_vic_irq(unsigned int irq);
  72. static void disable_vic_irq(unsigned int irq);
  73. static unsigned int startup_vic_irq(unsigned int irq);
  74. static void enable_local_vic_irq(unsigned int irq);
  75. static void disable_local_vic_irq(unsigned int irq);
  76. static void before_handle_vic_irq(unsigned int irq);
  77. static void after_handle_vic_irq(unsigned int irq);
  78. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  79. static void ack_vic_irq(unsigned int irq);
  80. static void vic_enable_cpi(void);
  81. static void do_boot_cpu(__u8 cpuid);
  82. static void do_quad_bootstrap(void);
  83. int hard_smp_processor_id(void);
  84. /* Inline functions */
  85. static inline void
  86. send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  87. {
  88. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  89. (smp_processor_id() << 16) + cpi;
  90. }
  91. static inline void
  92. send_QIC_CPI(__u32 cpuset, __u8 cpi)
  93. {
  94. int cpu;
  95. for_each_online_cpu(cpu) {
  96. if(cpuset & (1<<cpu)) {
  97. #ifdef VOYAGER_DEBUG
  98. if(!cpu_isset(cpu, cpu_online_map))
  99. VDEBUG(("CPU%d sending cpi %d to CPU%d not in cpu_online_map\n", hard_smp_processor_id(), cpi, cpu));
  100. #endif
  101. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  102. }
  103. }
  104. }
  105. static inline void
  106. wrapper_smp_local_timer_interrupt(struct pt_regs *regs)
  107. {
  108. irq_enter();
  109. smp_local_timer_interrupt(regs);
  110. irq_exit();
  111. }
  112. static inline void
  113. send_one_CPI(__u8 cpu, __u8 cpi)
  114. {
  115. if(voyager_quad_processors & (1<<cpu))
  116. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  117. else
  118. send_CPI(1<<cpu, cpi);
  119. }
  120. static inline void
  121. send_CPI_allbutself(__u8 cpi)
  122. {
  123. __u8 cpu = smp_processor_id();
  124. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  125. send_CPI(mask, cpi);
  126. }
  127. static inline int
  128. is_cpu_quad(void)
  129. {
  130. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  131. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  132. }
  133. static inline int
  134. is_cpu_extended(void)
  135. {
  136. __u8 cpu = hard_smp_processor_id();
  137. return(voyager_extended_vic_processors & (1<<cpu));
  138. }
  139. static inline int
  140. is_cpu_vic_boot(void)
  141. {
  142. __u8 cpu = hard_smp_processor_id();
  143. return(voyager_extended_vic_processors
  144. & voyager_allowed_boot_processors & (1<<cpu));
  145. }
  146. static inline void
  147. ack_CPI(__u8 cpi)
  148. {
  149. switch(cpi) {
  150. case VIC_CPU_BOOT_CPI:
  151. if(is_cpu_quad() && !is_cpu_vic_boot())
  152. ack_QIC_CPI(cpi);
  153. else
  154. ack_VIC_CPI(cpi);
  155. break;
  156. case VIC_SYS_INT:
  157. case VIC_CMN_INT:
  158. /* These are slightly strange. Even on the Quad card,
  159. * They are vectored as VIC CPIs */
  160. if(is_cpu_quad())
  161. ack_special_QIC_CPI(cpi);
  162. else
  163. ack_VIC_CPI(cpi);
  164. break;
  165. default:
  166. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  167. break;
  168. }
  169. }
  170. /* local variables */
  171. /* The VIC IRQ descriptors -- these look almost identical to the
  172. * 8259 IRQs except that masks and things must be kept per processor
  173. */
  174. static struct hw_interrupt_type vic_irq_type = {
  175. .typename = "VIC-level",
  176. .startup = startup_vic_irq,
  177. .shutdown = disable_vic_irq,
  178. .enable = enable_vic_irq,
  179. .disable = disable_vic_irq,
  180. .ack = before_handle_vic_irq,
  181. .end = after_handle_vic_irq,
  182. .set_affinity = set_vic_irq_affinity,
  183. };
  184. /* used to count up as CPUs are brought on line (starts at 0) */
  185. static int cpucount = 0;
  186. /* steal a page from the bottom of memory for the trampoline and
  187. * squirrel its address away here. This will be in kernel virtual
  188. * space */
  189. static __u32 trampoline_base;
  190. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  191. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  192. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  193. static DEFINE_PER_CPU(int, prof_counter) = 1;
  194. /* the map used to check if a CPU has booted */
  195. static __u32 cpu_booted_map;
  196. /* the synchronize flag used to hold all secondary CPUs spinning in
  197. * a tight loop until the boot sequence is ready for them */
  198. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  199. /* This is for the new dynamic CPU boot code */
  200. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  201. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  202. /* The per processor IRQ masks (these are usually kept in sync) */
  203. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  204. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  205. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  206. /* Lock for enable/disable of VIC interrupts */
  207. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  208. /* The boot processor is correctly set up in PC mode when it
  209. * comes up, but the secondaries need their master/slave 8259
  210. * pairs initializing correctly */
  211. /* Interrupt counters (per cpu) and total - used to try to
  212. * even up the interrupt handling routines */
  213. static long vic_intr_total = 0;
  214. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  215. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  216. /* Since we can only use CPI0, we fake all the other CPIs */
  217. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  218. /* debugging routine to read the isr of the cpu's pic */
  219. static inline __u16
  220. vic_read_isr(void)
  221. {
  222. __u16 isr;
  223. outb(0x0b, 0xa0);
  224. isr = inb(0xa0) << 8;
  225. outb(0x0b, 0x20);
  226. isr |= inb(0x20);
  227. return isr;
  228. }
  229. static __init void
  230. qic_setup(void)
  231. {
  232. if(!is_cpu_quad()) {
  233. /* not a quad, no setup */
  234. return;
  235. }
  236. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  237. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  238. if(is_cpu_extended()) {
  239. /* the QIC duplicate of the VIC base register */
  240. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  241. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  242. /* FIXME: should set up the QIC timer and memory parity
  243. * error vectors here */
  244. }
  245. }
  246. static __init void
  247. vic_setup_pic(void)
  248. {
  249. outb(1, VIC_REDIRECT_REGISTER_1);
  250. /* clear the claim registers for dynamic routing */
  251. outb(0, VIC_CLAIM_REGISTER_0);
  252. outb(0, VIC_CLAIM_REGISTER_1);
  253. outb(0, VIC_PRIORITY_REGISTER);
  254. /* Set the Primary and Secondary Microchannel vector
  255. * bases to be the same as the ordinary interrupts
  256. *
  257. * FIXME: This would be more efficient using separate
  258. * vectors. */
  259. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  260. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  261. /* Now initiallise the master PIC belonging to this CPU by
  262. * sending the four ICWs */
  263. /* ICW1: level triggered, ICW4 needed */
  264. outb(0x19, 0x20);
  265. /* ICW2: vector base */
  266. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  267. /* ICW3: slave at line 2 */
  268. outb(0x04, 0x21);
  269. /* ICW4: 8086 mode */
  270. outb(0x01, 0x21);
  271. /* now the same for the slave PIC */
  272. /* ICW1: level trigger, ICW4 needed */
  273. outb(0x19, 0xA0);
  274. /* ICW2: slave vector base */
  275. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  276. /* ICW3: slave ID */
  277. outb(0x02, 0xA1);
  278. /* ICW4: 8086 mode */
  279. outb(0x01, 0xA1);
  280. }
  281. static void
  282. do_quad_bootstrap(void)
  283. {
  284. if(is_cpu_quad() && is_cpu_vic_boot()) {
  285. int i;
  286. unsigned long flags;
  287. __u8 cpuid = hard_smp_processor_id();
  288. local_irq_save(flags);
  289. for(i = 0; i<4; i++) {
  290. /* FIXME: this would be >>3 &0x7 on the 32 way */
  291. if(((cpuid >> 2) & 0x03) == i)
  292. /* don't lower our own mask! */
  293. continue;
  294. /* masquerade as local Quad CPU */
  295. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  296. /* enable the startup CPI */
  297. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  298. /* restore cpu id */
  299. outb(0, QIC_PROCESSOR_ID);
  300. }
  301. local_irq_restore(flags);
  302. }
  303. }
  304. /* Set up all the basic stuff: read the SMP config and make all the
  305. * SMP information reflect only the boot cpu. All others will be
  306. * brought on-line later. */
  307. void __init
  308. find_smp_config(void)
  309. {
  310. int i;
  311. boot_cpu_id = hard_smp_processor_id();
  312. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  313. /* initialize the CPU structures (moved from smp_boot_cpus) */
  314. for(i=0; i<NR_CPUS; i++) {
  315. cpu_irq_affinity[i] = ~0;
  316. }
  317. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  318. /* The boot CPU must be extended */
  319. voyager_extended_vic_processors = 1<<boot_cpu_id;
  320. /* initially, all of the first 8 cpu's can boot */
  321. voyager_allowed_boot_processors = 0xff;
  322. /* set up everything for just this CPU, we can alter
  323. * this as we start the other CPUs later */
  324. /* now get the CPU disposition from the extended CMOS */
  325. cpus_addr(phys_cpu_present_map)[0] = voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  326. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  327. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 2) << 16;
  328. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 3) << 24;
  329. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n", cpus_addr(phys_cpu_present_map)[0]);
  330. /* Here we set up the VIC to enable SMP */
  331. /* enable the CPIs by writing the base vector to their register */
  332. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  333. outb(1, VIC_REDIRECT_REGISTER_1);
  334. /* set the claim registers for static routing --- Boot CPU gets
  335. * all interrupts untill all other CPUs started */
  336. outb(0xff, VIC_CLAIM_REGISTER_0);
  337. outb(0xff, VIC_CLAIM_REGISTER_1);
  338. /* Set the Primary and Secondary Microchannel vector
  339. * bases to be the same as the ordinary interrupts
  340. *
  341. * FIXME: This would be more efficient using separate
  342. * vectors. */
  343. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  344. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  345. /* Finally tell the firmware that we're driving */
  346. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  347. VOYAGER_SUS_IN_CONTROL_PORT);
  348. current_thread_info()->cpu = boot_cpu_id;
  349. }
  350. /*
  351. * The bootstrap kernel entry code has set these up. Save them
  352. * for a given CPU, id is physical */
  353. void __init
  354. smp_store_cpu_info(int id)
  355. {
  356. struct cpuinfo_x86 *c=&cpu_data[id];
  357. *c = boot_cpu_data;
  358. identify_cpu(c);
  359. }
  360. /* set up the trampoline and return the physical address of the code */
  361. static __u32 __init
  362. setup_trampoline(void)
  363. {
  364. /* these two are global symbols in trampoline.S */
  365. extern __u8 trampoline_end[];
  366. extern __u8 trampoline_data[];
  367. memcpy((__u8 *)trampoline_base, trampoline_data,
  368. trampoline_end - trampoline_data);
  369. return virt_to_phys((__u8 *)trampoline_base);
  370. }
  371. /* Routine initially called when a non-boot CPU is brought online */
  372. static void __init
  373. start_secondary(void *unused)
  374. {
  375. __u8 cpuid = hard_smp_processor_id();
  376. /* external functions not defined in the headers */
  377. extern void calibrate_delay(void);
  378. cpu_init();
  379. /* OK, we're in the routine */
  380. ack_CPI(VIC_CPU_BOOT_CPI);
  381. /* setup the 8259 master slave pair belonging to this CPU ---
  382. * we won't actually receive any until the boot CPU
  383. * relinquishes it's static routing mask */
  384. vic_setup_pic();
  385. qic_setup();
  386. if(is_cpu_quad() && !is_cpu_vic_boot()) {
  387. /* clear the boot CPI */
  388. __u8 dummy;
  389. dummy = voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  390. printk("read dummy %d\n", dummy);
  391. }
  392. /* lower the mask to receive CPIs */
  393. vic_enable_cpi();
  394. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  395. /* enable interrupts */
  396. local_irq_enable();
  397. /* get our bogomips */
  398. calibrate_delay();
  399. /* save our processor parameters */
  400. smp_store_cpu_info(cpuid);
  401. /* if we're a quad, we may need to bootstrap other CPUs */
  402. do_quad_bootstrap();
  403. /* FIXME: this is rather a poor hack to prevent the CPU
  404. * activating softirqs while it's supposed to be waiting for
  405. * permission to proceed. Without this, the new per CPU stuff
  406. * in the softirqs will fail */
  407. local_irq_disable();
  408. cpu_set(cpuid, cpu_callin_map);
  409. /* signal that we're done */
  410. cpu_booted_map = 1;
  411. while (!cpu_isset(cpuid, smp_commenced_mask))
  412. rep_nop();
  413. local_irq_enable();
  414. local_flush_tlb();
  415. cpu_set(cpuid, cpu_online_map);
  416. wmb();
  417. cpu_idle();
  418. }
  419. /* Routine to kick start the given CPU and wait for it to report ready
  420. * (or timeout in startup). When this routine returns, the requested
  421. * CPU is either fully running and configured or known to be dead.
  422. *
  423. * We call this routine sequentially 1 CPU at a time, so no need for
  424. * locking */
  425. static void __init
  426. do_boot_cpu(__u8 cpu)
  427. {
  428. struct task_struct *idle;
  429. int timeout;
  430. unsigned long flags;
  431. int quad_boot = (1<<cpu) & voyager_quad_processors
  432. & ~( voyager_extended_vic_processors
  433. & voyager_allowed_boot_processors);
  434. /* For the 486, we can't use the 4Mb page table trick, so
  435. * must map a region of memory */
  436. #ifdef CONFIG_M486
  437. int i;
  438. unsigned long *page_table_copies = (unsigned long *)
  439. __get_free_page(GFP_KERNEL);
  440. #endif
  441. pgd_t orig_swapper_pg_dir0;
  442. /* This is an area in head.S which was used to set up the
  443. * initial kernel stack. We need to alter this to give the
  444. * booting CPU a new stack (taken from its idle process) */
  445. extern struct {
  446. __u8 *esp;
  447. unsigned short ss;
  448. } stack_start;
  449. /* This is the format of the CPI IDT gate (in real mode) which
  450. * we're hijacking to boot the CPU */
  451. union IDTFormat {
  452. struct seg {
  453. __u16 Offset;
  454. __u16 Segment;
  455. } idt;
  456. __u32 val;
  457. } hijack_source;
  458. __u32 *hijack_vector;
  459. __u32 start_phys_address = setup_trampoline();
  460. /* There's a clever trick to this: The linux trampoline is
  461. * compiled to begin at absolute location zero, so make the
  462. * address zero but have the data segment selector compensate
  463. * for the actual address */
  464. hijack_source.idt.Offset = start_phys_address & 0x000F;
  465. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  466. cpucount++;
  467. idle = fork_idle(cpu);
  468. if(IS_ERR(idle))
  469. panic("failed fork for CPU%d", cpu);
  470. idle->thread.eip = (unsigned long) start_secondary;
  471. /* init_tasks (in sched.c) is indexed logically */
  472. stack_start.esp = (void *) idle->thread.esp;
  473. irq_ctx_init(cpu);
  474. /* Note: Don't modify initial ss override */
  475. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  476. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  477. hijack_source.idt.Offset, stack_start.esp));
  478. /* set the original swapper_pg_dir[0] to map 0 to 4Mb transparently
  479. * (so that the booting CPU can find start_32 */
  480. orig_swapper_pg_dir0 = swapper_pg_dir[0];
  481. #ifdef CONFIG_M486
  482. if(page_table_copies == NULL)
  483. panic("No free memory for 486 page tables\n");
  484. for(i = 0; i < PAGE_SIZE/sizeof(unsigned long); i++)
  485. page_table_copies[i] = (i * PAGE_SIZE)
  486. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  487. ((unsigned long *)swapper_pg_dir)[0] =
  488. ((virt_to_phys(page_table_copies)) & PAGE_MASK)
  489. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  490. #else
  491. ((unsigned long *)swapper_pg_dir)[0] =
  492. (virt_to_phys(pg0) & PAGE_MASK)
  493. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  494. #endif
  495. if(quad_boot) {
  496. printk("CPU %d: non extended Quad boot\n", cpu);
  497. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE)*4);
  498. *hijack_vector = hijack_source.val;
  499. } else {
  500. printk("CPU%d: extended VIC boot\n", cpu);
  501. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE)*4);
  502. *hijack_vector = hijack_source.val;
  503. /* VIC errata, may also receive interrupt at this address */
  504. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI + VIC_DEFAULT_CPI_BASE)*4);
  505. *hijack_vector = hijack_source.val;
  506. }
  507. /* All non-boot CPUs start with interrupts fully masked. Need
  508. * to lower the mask of the CPI we're about to send. We do
  509. * this in the VIC by masquerading as the processor we're
  510. * about to boot and lowering its interrupt mask */
  511. local_irq_save(flags);
  512. if(quad_boot) {
  513. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  514. } else {
  515. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  516. /* here we're altering registers belonging to `cpu' */
  517. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  518. /* now go back to our original identity */
  519. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  520. /* and boot the CPU */
  521. send_CPI((1<<cpu), VIC_CPU_BOOT_CPI);
  522. }
  523. cpu_booted_map = 0;
  524. local_irq_restore(flags);
  525. /* now wait for it to become ready (or timeout) */
  526. for(timeout = 0; timeout < 50000; timeout++) {
  527. if(cpu_booted_map)
  528. break;
  529. udelay(100);
  530. }
  531. /* reset the page table */
  532. swapper_pg_dir[0] = orig_swapper_pg_dir0;
  533. local_flush_tlb();
  534. #ifdef CONFIG_M486
  535. free_page((unsigned long)page_table_copies);
  536. #endif
  537. if (cpu_booted_map) {
  538. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  539. cpu, smp_processor_id()));
  540. printk("CPU%d: ", cpu);
  541. print_cpu_info(&cpu_data[cpu]);
  542. wmb();
  543. cpu_set(cpu, cpu_callout_map);
  544. }
  545. else {
  546. printk("CPU%d FAILED TO BOOT: ", cpu);
  547. if (*((volatile unsigned char *)phys_to_virt(start_phys_address))==0xA5)
  548. printk("Stuck.\n");
  549. else
  550. printk("Not responding.\n");
  551. cpucount--;
  552. }
  553. }
  554. void __init
  555. smp_boot_cpus(void)
  556. {
  557. int i;
  558. /* CAT BUS initialisation must be done after the memory */
  559. /* FIXME: The L4 has a catbus too, it just needs to be
  560. * accessed in a totally different way */
  561. if(voyager_level == 5) {
  562. voyager_cat_init();
  563. /* now that the cat has probed the Voyager System Bus, sanity
  564. * check the cpu map */
  565. if( ((voyager_quad_processors | voyager_extended_vic_processors)
  566. & cpus_addr(phys_cpu_present_map)[0]) != cpus_addr(phys_cpu_present_map)[0]) {
  567. /* should panic */
  568. printk("\n\n***WARNING*** Sanity check of CPU present map FAILED\n");
  569. }
  570. } else if(voyager_level == 4)
  571. voyager_extended_vic_processors = cpus_addr(phys_cpu_present_map)[0];
  572. /* this sets up the idle task to run on the current cpu */
  573. voyager_extended_cpus = 1;
  574. /* Remove the global_irq_holder setting, it triggers a BUG() on
  575. * schedule at the moment */
  576. //global_irq_holder = boot_cpu_id;
  577. /* FIXME: Need to do something about this but currently only works
  578. * on CPUs with a tsc which none of mine have.
  579. smp_tune_scheduling();
  580. */
  581. smp_store_cpu_info(boot_cpu_id);
  582. printk("CPU%d: ", boot_cpu_id);
  583. print_cpu_info(&cpu_data[boot_cpu_id]);
  584. if(is_cpu_quad()) {
  585. /* booting on a Quad CPU */
  586. printk("VOYAGER SMP: Boot CPU is Quad\n");
  587. qic_setup();
  588. do_quad_bootstrap();
  589. }
  590. /* enable our own CPIs */
  591. vic_enable_cpi();
  592. cpu_set(boot_cpu_id, cpu_online_map);
  593. cpu_set(boot_cpu_id, cpu_callout_map);
  594. /* loop over all the extended VIC CPUs and boot them. The
  595. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  596. for(i = 0; i < NR_CPUS; i++) {
  597. if(i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  598. continue;
  599. do_boot_cpu(i);
  600. /* This udelay seems to be needed for the Quad boots
  601. * don't remove unless you know what you're doing */
  602. udelay(1000);
  603. }
  604. /* we could compute the total bogomips here, but why bother?,
  605. * Code added from smpboot.c */
  606. {
  607. unsigned long bogosum = 0;
  608. for (i = 0; i < NR_CPUS; i++)
  609. if (cpu_isset(i, cpu_online_map))
  610. bogosum += cpu_data[i].loops_per_jiffy;
  611. printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  612. cpucount+1,
  613. bogosum/(500000/HZ),
  614. (bogosum/(5000/HZ))%100);
  615. }
  616. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  617. printk("VOYAGER: Extended (interrupt handling CPUs): %d, non-extended: %d\n", voyager_extended_cpus, num_booting_cpus() - voyager_extended_cpus);
  618. /* that's it, switch to symmetric mode */
  619. outb(0, VIC_PRIORITY_REGISTER);
  620. outb(0, VIC_CLAIM_REGISTER_0);
  621. outb(0, VIC_CLAIM_REGISTER_1);
  622. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  623. }
  624. /* Reload the secondary CPUs task structure (this function does not
  625. * return ) */
  626. void __init
  627. initialize_secondary(void)
  628. {
  629. #if 0
  630. // AC kernels only
  631. set_current(hard_get_current());
  632. #endif
  633. /*
  634. * We don't actually need to load the full TSS,
  635. * basically just the stack pointer and the eip.
  636. */
  637. asm volatile(
  638. "movl %0,%%esp\n\t"
  639. "jmp *%1"
  640. :
  641. :"r" (current->thread.esp),"r" (current->thread.eip));
  642. }
  643. /* handle a Voyager SYS_INT -- If we don't, the base board will
  644. * panic the system.
  645. *
  646. * System interrupts occur because some problem was detected on the
  647. * various busses. To find out what you have to probe all the
  648. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  649. fastcall void
  650. smp_vic_sys_interrupt(struct pt_regs *regs)
  651. {
  652. ack_CPI(VIC_SYS_INT);
  653. printk("Voyager SYSTEM INTERRUPT\n");
  654. }
  655. /* Handle a voyager CMN_INT; These interrupts occur either because of
  656. * a system status change or because a single bit memory error
  657. * occurred. FIXME: At the moment, ignore all this. */
  658. fastcall void
  659. smp_vic_cmn_interrupt(struct pt_regs *regs)
  660. {
  661. static __u8 in_cmn_int = 0;
  662. static DEFINE_SPINLOCK(cmn_int_lock);
  663. /* common ints are broadcast, so make sure we only do this once */
  664. _raw_spin_lock(&cmn_int_lock);
  665. if(in_cmn_int)
  666. goto unlock_end;
  667. in_cmn_int++;
  668. _raw_spin_unlock(&cmn_int_lock);
  669. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  670. if(voyager_level == 5)
  671. voyager_cat_do_common_interrupt();
  672. _raw_spin_lock(&cmn_int_lock);
  673. in_cmn_int = 0;
  674. unlock_end:
  675. _raw_spin_unlock(&cmn_int_lock);
  676. ack_CPI(VIC_CMN_INT);
  677. }
  678. /*
  679. * Reschedule call back. Nothing to do, all the work is done
  680. * automatically when we return from the interrupt. */
  681. static void
  682. smp_reschedule_interrupt(void)
  683. {
  684. /* do nothing */
  685. }
  686. static struct mm_struct * flush_mm;
  687. static unsigned long flush_va;
  688. static DEFINE_SPINLOCK(tlbstate_lock);
  689. #define FLUSH_ALL 0xffffffff
  690. /*
  691. * We cannot call mmdrop() because we are in interrupt context,
  692. * instead update mm->cpu_vm_mask.
  693. *
  694. * We need to reload %cr3 since the page tables may be going
  695. * away from under us..
  696. */
  697. static inline void
  698. leave_mm (unsigned long cpu)
  699. {
  700. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  701. BUG();
  702. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  703. load_cr3(swapper_pg_dir);
  704. }
  705. /*
  706. * Invalidate call-back
  707. */
  708. static void
  709. smp_invalidate_interrupt(void)
  710. {
  711. __u8 cpu = smp_processor_id();
  712. if (!test_bit(cpu, &smp_invalidate_needed))
  713. return;
  714. /* This will flood messages. Don't uncomment unless you see
  715. * Problems with cross cpu invalidation
  716. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  717. smp_processor_id()));
  718. */
  719. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  720. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  721. if (flush_va == FLUSH_ALL)
  722. local_flush_tlb();
  723. else
  724. __flush_tlb_one(flush_va);
  725. } else
  726. leave_mm(cpu);
  727. }
  728. smp_mb__before_clear_bit();
  729. clear_bit(cpu, &smp_invalidate_needed);
  730. smp_mb__after_clear_bit();
  731. }
  732. /* All the new flush operations for 2.4 */
  733. /* This routine is called with a physical cpu mask */
  734. static void
  735. flush_tlb_others (unsigned long cpumask, struct mm_struct *mm,
  736. unsigned long va)
  737. {
  738. int stuck = 50000;
  739. if (!cpumask)
  740. BUG();
  741. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  742. BUG();
  743. if (cpumask & (1 << smp_processor_id()))
  744. BUG();
  745. if (!mm)
  746. BUG();
  747. spin_lock(&tlbstate_lock);
  748. flush_mm = mm;
  749. flush_va = va;
  750. atomic_set_mask(cpumask, &smp_invalidate_needed);
  751. /*
  752. * We have to send the CPI only to
  753. * CPUs affected.
  754. */
  755. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  756. while (smp_invalidate_needed) {
  757. mb();
  758. if(--stuck == 0) {
  759. printk("***WARNING*** Stuck doing invalidate CPI (CPU%d)\n", smp_processor_id());
  760. break;
  761. }
  762. }
  763. /* Uncomment only to debug invalidation problems
  764. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  765. */
  766. flush_mm = NULL;
  767. flush_va = 0;
  768. spin_unlock(&tlbstate_lock);
  769. }
  770. void
  771. flush_tlb_current_task(void)
  772. {
  773. struct mm_struct *mm = current->mm;
  774. unsigned long cpu_mask;
  775. preempt_disable();
  776. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  777. local_flush_tlb();
  778. if (cpu_mask)
  779. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  780. preempt_enable();
  781. }
  782. void
  783. flush_tlb_mm (struct mm_struct * mm)
  784. {
  785. unsigned long cpu_mask;
  786. preempt_disable();
  787. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  788. if (current->active_mm == mm) {
  789. if (current->mm)
  790. local_flush_tlb();
  791. else
  792. leave_mm(smp_processor_id());
  793. }
  794. if (cpu_mask)
  795. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  796. preempt_enable();
  797. }
  798. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  799. {
  800. struct mm_struct *mm = vma->vm_mm;
  801. unsigned long cpu_mask;
  802. preempt_disable();
  803. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  804. if (current->active_mm == mm) {
  805. if(current->mm)
  806. __flush_tlb_one(va);
  807. else
  808. leave_mm(smp_processor_id());
  809. }
  810. if (cpu_mask)
  811. flush_tlb_others(cpu_mask, mm, va);
  812. preempt_enable();
  813. }
  814. /* enable the requested IRQs */
  815. static void
  816. smp_enable_irq_interrupt(void)
  817. {
  818. __u8 irq;
  819. __u8 cpu = get_cpu();
  820. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  821. vic_irq_enable_mask[cpu]));
  822. spin_lock(&vic_irq_lock);
  823. for(irq = 0; irq < 16; irq++) {
  824. if(vic_irq_enable_mask[cpu] & (1<<irq))
  825. enable_local_vic_irq(irq);
  826. }
  827. vic_irq_enable_mask[cpu] = 0;
  828. spin_unlock(&vic_irq_lock);
  829. put_cpu_no_resched();
  830. }
  831. /*
  832. * CPU halt call-back
  833. */
  834. static void
  835. smp_stop_cpu_function(void *dummy)
  836. {
  837. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  838. cpu_clear(smp_processor_id(), cpu_online_map);
  839. local_irq_disable();
  840. for(;;)
  841. __asm__("hlt");
  842. }
  843. static DEFINE_SPINLOCK(call_lock);
  844. struct call_data_struct {
  845. void (*func) (void *info);
  846. void *info;
  847. volatile unsigned long started;
  848. volatile unsigned long finished;
  849. int wait;
  850. };
  851. static struct call_data_struct * call_data;
  852. /* execute a thread on a new CPU. The function to be called must be
  853. * previously set up. This is used to schedule a function for
  854. * execution on all CPU's - set up the function then broadcast a
  855. * function_interrupt CPI to come here on each CPU */
  856. static void
  857. smp_call_function_interrupt(void)
  858. {
  859. void (*func) (void *info) = call_data->func;
  860. void *info = call_data->info;
  861. /* must take copy of wait because call_data may be replaced
  862. * unless the function is waiting for us to finish */
  863. int wait = call_data->wait;
  864. __u8 cpu = smp_processor_id();
  865. /*
  866. * Notify initiating CPU that I've grabbed the data and am
  867. * about to execute the function
  868. */
  869. mb();
  870. if(!test_and_clear_bit(cpu, &call_data->started)) {
  871. /* If the bit wasn't set, this could be a replay */
  872. printk(KERN_WARNING "VOYAGER SMP: CPU %d received call funtion with no call pending\n", cpu);
  873. return;
  874. }
  875. /*
  876. * At this point the info structure may be out of scope unless wait==1
  877. */
  878. irq_enter();
  879. (*func)(info);
  880. irq_exit();
  881. if (wait) {
  882. mb();
  883. clear_bit(cpu, &call_data->finished);
  884. }
  885. }
  886. /* Call this function on all CPUs using the function_interrupt above
  887. <func> The function to run. This must be fast and non-blocking.
  888. <info> An arbitrary pointer to pass to the function.
  889. <retry> If true, keep retrying until ready.
  890. <wait> If true, wait until function has completed on other CPUs.
  891. [RETURNS] 0 on success, else a negative status code. Does not return until
  892. remote CPUs are nearly ready to execute <<func>> or are or have executed.
  893. */
  894. int
  895. smp_call_function (void (*func) (void *info), void *info, int retry,
  896. int wait)
  897. {
  898. struct call_data_struct data;
  899. __u32 mask = cpus_addr(cpu_online_map)[0];
  900. mask &= ~(1<<smp_processor_id());
  901. if (!mask)
  902. return 0;
  903. /* Can deadlock when called with interrupts disabled */
  904. WARN_ON(irqs_disabled());
  905. data.func = func;
  906. data.info = info;
  907. data.started = mask;
  908. data.wait = wait;
  909. if (wait)
  910. data.finished = mask;
  911. spin_lock(&call_lock);
  912. call_data = &data;
  913. wmb();
  914. /* Send a message to all other CPUs and wait for them to respond */
  915. send_CPI_allbutself(VIC_CALL_FUNCTION_CPI);
  916. /* Wait for response */
  917. while (data.started)
  918. barrier();
  919. if (wait)
  920. while (data.finished)
  921. barrier();
  922. spin_unlock(&call_lock);
  923. return 0;
  924. }
  925. /* Sorry about the name. In an APIC based system, the APICs
  926. * themselves are programmed to send a timer interrupt. This is used
  927. * by linux to reschedule the processor. Voyager doesn't have this,
  928. * so we use the system clock to interrupt one processor, which in
  929. * turn, broadcasts a timer CPI to all the others --- we receive that
  930. * CPI here. We don't use this actually for counting so losing
  931. * ticks doesn't matter
  932. *
  933. * FIXME: For those CPU's which actually have a local APIC, we could
  934. * try to use it to trigger this interrupt instead of having to
  935. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  936. * no local APIC, so I can't do this
  937. *
  938. * This function is currently a placeholder and is unused in the code */
  939. fastcall void
  940. smp_apic_timer_interrupt(struct pt_regs *regs)
  941. {
  942. wrapper_smp_local_timer_interrupt(regs);
  943. }
  944. /* All of the QUAD interrupt GATES */
  945. fastcall void
  946. smp_qic_timer_interrupt(struct pt_regs *regs)
  947. {
  948. ack_QIC_CPI(QIC_TIMER_CPI);
  949. wrapper_smp_local_timer_interrupt(regs);
  950. }
  951. fastcall void
  952. smp_qic_invalidate_interrupt(struct pt_regs *regs)
  953. {
  954. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  955. smp_invalidate_interrupt();
  956. }
  957. fastcall void
  958. smp_qic_reschedule_interrupt(struct pt_regs *regs)
  959. {
  960. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  961. smp_reschedule_interrupt();
  962. }
  963. fastcall void
  964. smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  965. {
  966. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  967. smp_enable_irq_interrupt();
  968. }
  969. fastcall void
  970. smp_qic_call_function_interrupt(struct pt_regs *regs)
  971. {
  972. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  973. smp_call_function_interrupt();
  974. }
  975. fastcall void
  976. smp_vic_cpi_interrupt(struct pt_regs *regs)
  977. {
  978. __u8 cpu = smp_processor_id();
  979. if(is_cpu_quad())
  980. ack_QIC_CPI(VIC_CPI_LEVEL0);
  981. else
  982. ack_VIC_CPI(VIC_CPI_LEVEL0);
  983. if(test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  984. wrapper_smp_local_timer_interrupt(regs);
  985. if(test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  986. smp_invalidate_interrupt();
  987. if(test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  988. smp_reschedule_interrupt();
  989. if(test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  990. smp_enable_irq_interrupt();
  991. if(test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  992. smp_call_function_interrupt();
  993. }
  994. static void
  995. do_flush_tlb_all(void* info)
  996. {
  997. unsigned long cpu = smp_processor_id();
  998. __flush_tlb_all();
  999. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  1000. leave_mm(cpu);
  1001. }
  1002. /* flush the TLB of every active CPU in the system */
  1003. void
  1004. flush_tlb_all(void)
  1005. {
  1006. on_each_cpu(do_flush_tlb_all, 0, 1, 1);
  1007. }
  1008. /* used to set up the trampoline for other CPUs when the memory manager
  1009. * is sorted out */
  1010. void __init
  1011. smp_alloc_memory(void)
  1012. {
  1013. trampoline_base = (__u32)alloc_bootmem_low_pages(PAGE_SIZE);
  1014. if(__pa(trampoline_base) >= 0x93000)
  1015. BUG();
  1016. }
  1017. /* send a reschedule CPI to one CPU by physical CPU number*/
  1018. void
  1019. smp_send_reschedule(int cpu)
  1020. {
  1021. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  1022. }
  1023. int
  1024. hard_smp_processor_id(void)
  1025. {
  1026. __u8 i;
  1027. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  1028. if((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  1029. return cpumask & 0x1F;
  1030. for(i = 0; i < 8; i++) {
  1031. if(cpumask & (1<<i))
  1032. return i;
  1033. }
  1034. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  1035. return 0;
  1036. }
  1037. /* broadcast a halt to all other CPUs */
  1038. void
  1039. smp_send_stop(void)
  1040. {
  1041. smp_call_function(smp_stop_cpu_function, NULL, 1, 1);
  1042. }
  1043. /* this function is triggered in time.c when a clock tick fires
  1044. * we need to re-broadcast the tick to all CPUs */
  1045. void
  1046. smp_vic_timer_interrupt(struct pt_regs *regs)
  1047. {
  1048. send_CPI_allbutself(VIC_TIMER_CPI);
  1049. smp_local_timer_interrupt(regs);
  1050. }
  1051. /* local (per CPU) timer interrupt. It does both profiling and
  1052. * process statistics/rescheduling.
  1053. *
  1054. * We do profiling in every local tick, statistics/rescheduling
  1055. * happen only every 'profiling multiplier' ticks. The default
  1056. * multiplier is 1 and it can be changed by writing the new multiplier
  1057. * value into /proc/profile.
  1058. */
  1059. void
  1060. smp_local_timer_interrupt(struct pt_regs * regs)
  1061. {
  1062. int cpu = smp_processor_id();
  1063. long weight;
  1064. profile_tick(CPU_PROFILING, regs);
  1065. if (--per_cpu(prof_counter, cpu) <= 0) {
  1066. /*
  1067. * The multiplier may have changed since the last time we got
  1068. * to this point as a result of the user writing to
  1069. * /proc/profile. In this case we need to adjust the APIC
  1070. * timer accordingly.
  1071. *
  1072. * Interrupts are already masked off at this point.
  1073. */
  1074. per_cpu(prof_counter,cpu) = per_cpu(prof_multiplier, cpu);
  1075. if (per_cpu(prof_counter, cpu) !=
  1076. per_cpu(prof_old_multiplier, cpu)) {
  1077. /* FIXME: need to update the vic timer tick here */
  1078. per_cpu(prof_old_multiplier, cpu) =
  1079. per_cpu(prof_counter, cpu);
  1080. }
  1081. update_process_times(user_mode_vm(regs));
  1082. }
  1083. if( ((1<<cpu) & voyager_extended_vic_processors) == 0)
  1084. /* only extended VIC processors participate in
  1085. * interrupt distribution */
  1086. return;
  1087. /*
  1088. * We take the 'long' return path, and there every subsystem
  1089. * grabs the apropriate locks (kernel lock/ irq lock).
  1090. *
  1091. * we might want to decouple profiling from the 'long path',
  1092. * and do the profiling totally in assembly.
  1093. *
  1094. * Currently this isn't too much of an issue (performance wise),
  1095. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1096. */
  1097. if((++vic_tick[cpu] & 0x7) != 0)
  1098. return;
  1099. /* get here every 16 ticks (about every 1/6 of a second) */
  1100. /* Change our priority to give someone else a chance at getting
  1101. * the IRQ. The algorithm goes like this:
  1102. *
  1103. * In the VIC, the dynamically routed interrupt is always
  1104. * handled by the lowest priority eligible (i.e. receiving
  1105. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  1106. * lowest processor number gets it.
  1107. *
  1108. * The priority of a CPU is controlled by a special per-CPU
  1109. * VIC priority register which is 3 bits wide 0 being lowest
  1110. * and 7 highest priority..
  1111. *
  1112. * Therefore we subtract the average number of interrupts from
  1113. * the number we've fielded. If this number is negative, we
  1114. * lower the activity count and if it is positive, we raise
  1115. * it.
  1116. *
  1117. * I'm afraid this still leads to odd looking interrupt counts:
  1118. * the totals are all roughly equal, but the individual ones
  1119. * look rather skewed.
  1120. *
  1121. * FIXME: This algorithm is total crap when mixed with SMP
  1122. * affinity code since we now try to even up the interrupt
  1123. * counts when an affinity binding is keeping them on a
  1124. * particular CPU*/
  1125. weight = (vic_intr_count[cpu]*voyager_extended_cpus
  1126. - vic_intr_total) >> 4;
  1127. weight += 4;
  1128. if(weight > 7)
  1129. weight = 7;
  1130. if(weight < 0)
  1131. weight = 0;
  1132. outb((__u8)weight, VIC_PRIORITY_REGISTER);
  1133. #ifdef VOYAGER_DEBUG
  1134. if((vic_tick[cpu] & 0xFFF) == 0) {
  1135. /* print this message roughly every 25 secs */
  1136. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1137. cpu, vic_tick[cpu], weight);
  1138. }
  1139. #endif
  1140. }
  1141. /* setup the profiling timer */
  1142. int
  1143. setup_profiling_timer(unsigned int multiplier)
  1144. {
  1145. int i;
  1146. if ( (!multiplier))
  1147. return -EINVAL;
  1148. /*
  1149. * Set the new multiplier for each CPU. CPUs don't start using the
  1150. * new values until the next timer interrupt in which they do process
  1151. * accounting.
  1152. */
  1153. for (i = 0; i < NR_CPUS; ++i)
  1154. per_cpu(prof_multiplier, i) = multiplier;
  1155. return 0;
  1156. }
  1157. /* The CPIs are handled in the per cpu 8259s, so they must be
  1158. * enabled to be received: FIX: enabling the CPIs in the early
  1159. * boot sequence interferes with bug checking; enable them later
  1160. * on in smp_init */
  1161. #define VIC_SET_GATE(cpi, vector) \
  1162. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1163. #define QIC_SET_GATE(cpi, vector) \
  1164. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1165. void __init
  1166. smp_intr_init(void)
  1167. {
  1168. int i;
  1169. /* initialize the per cpu irq mask to all disabled */
  1170. for(i = 0; i < NR_CPUS; i++)
  1171. vic_irq_mask[i] = 0xFFFF;
  1172. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1173. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1174. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1175. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1176. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1177. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1178. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1179. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1180. /* now put the VIC descriptor into the first 48 IRQs
  1181. *
  1182. * This is for later: first 16 correspond to PC IRQs; next 16
  1183. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1184. for(i = 0; i < 48; i++)
  1185. irq_desc[i].handler = &vic_irq_type;
  1186. }
  1187. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1188. * processor to receive CPI */
  1189. static void
  1190. send_CPI(__u32 cpuset, __u8 cpi)
  1191. {
  1192. int cpu;
  1193. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1194. if(cpi < VIC_START_FAKE_CPI) {
  1195. /* fake CPI are only used for booting, so send to the
  1196. * extended quads as well---Quads must be VIC booted */
  1197. outb((__u8)(cpuset), VIC_CPI_Registers[cpi]);
  1198. return;
  1199. }
  1200. if(quad_cpuset)
  1201. send_QIC_CPI(quad_cpuset, cpi);
  1202. cpuset &= ~quad_cpuset;
  1203. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1204. if(cpuset == 0)
  1205. return;
  1206. for_each_online_cpu(cpu) {
  1207. if(cpuset & (1<<cpu))
  1208. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1209. }
  1210. if(cpuset)
  1211. outb((__u8)cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1212. }
  1213. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1214. * set the cache line to shared by reading it.
  1215. *
  1216. * DON'T make this inline otherwise the cache line read will be
  1217. * optimised away
  1218. * */
  1219. static int
  1220. ack_QIC_CPI(__u8 cpi) {
  1221. __u8 cpu = hard_smp_processor_id();
  1222. cpi &= 7;
  1223. outb(1<<cpi, QIC_INTERRUPT_CLEAR1);
  1224. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1225. }
  1226. static void
  1227. ack_special_QIC_CPI(__u8 cpi)
  1228. {
  1229. switch(cpi) {
  1230. case VIC_CMN_INT:
  1231. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1232. break;
  1233. case VIC_SYS_INT:
  1234. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1235. break;
  1236. }
  1237. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1238. ack_VIC_CPI(cpi);
  1239. }
  1240. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1241. static void
  1242. ack_VIC_CPI(__u8 cpi)
  1243. {
  1244. #ifdef VOYAGER_DEBUG
  1245. unsigned long flags;
  1246. __u16 isr;
  1247. __u8 cpu = smp_processor_id();
  1248. local_irq_save(flags);
  1249. isr = vic_read_isr();
  1250. if((isr & (1<<(cpi &7))) == 0) {
  1251. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1252. }
  1253. #endif
  1254. /* send specific EOI; the two system interrupts have
  1255. * bit 4 set for a separate vector but behave as the
  1256. * corresponding 3 bit intr */
  1257. outb_p(0x60|(cpi & 7),0x20);
  1258. #ifdef VOYAGER_DEBUG
  1259. if((vic_read_isr() & (1<<(cpi &7))) != 0) {
  1260. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1261. }
  1262. local_irq_restore(flags);
  1263. #endif
  1264. }
  1265. /* cribbed with thanks from irq.c */
  1266. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1267. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1268. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1269. static unsigned int
  1270. startup_vic_irq(unsigned int irq)
  1271. {
  1272. enable_vic_irq(irq);
  1273. return 0;
  1274. }
  1275. /* The enable and disable routines. This is where we run into
  1276. * conflicting architectural philosophy. Fundamentally, the voyager
  1277. * architecture does not expect to have to disable interrupts globally
  1278. * (the IRQ controllers belong to each CPU). The processor masquerade
  1279. * which is used to start the system shouldn't be used in a running OS
  1280. * since it will cause great confusion if two separate CPUs drive to
  1281. * the same IRQ controller (I know, I've tried it).
  1282. *
  1283. * The solution is a variant on the NCR lazy SPL design:
  1284. *
  1285. * 1) To disable an interrupt, do nothing (other than set the
  1286. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1287. *
  1288. * 2) If the interrupt dares to come in, raise the local mask against
  1289. * it (this will result in all the CPU masks being raised
  1290. * eventually).
  1291. *
  1292. * 3) To enable the interrupt, lower the mask on the local CPU and
  1293. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1294. * adjust their masks accordingly. */
  1295. static void
  1296. enable_vic_irq(unsigned int irq)
  1297. {
  1298. /* linux doesn't to processor-irq affinity, so enable on
  1299. * all CPUs we know about */
  1300. int cpu = smp_processor_id(), real_cpu;
  1301. __u16 mask = (1<<irq);
  1302. __u32 processorList = 0;
  1303. unsigned long flags;
  1304. VDEBUG(("VOYAGER: enable_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1305. irq, cpu, cpu_irq_affinity[cpu]));
  1306. spin_lock_irqsave(&vic_irq_lock, flags);
  1307. for_each_online_cpu(real_cpu) {
  1308. if(!(voyager_extended_vic_processors & (1<<real_cpu)))
  1309. continue;
  1310. if(!(cpu_irq_affinity[real_cpu] & mask)) {
  1311. /* irq has no affinity for this CPU, ignore */
  1312. continue;
  1313. }
  1314. if(real_cpu == cpu) {
  1315. enable_local_vic_irq(irq);
  1316. }
  1317. else if(vic_irq_mask[real_cpu] & mask) {
  1318. vic_irq_enable_mask[real_cpu] |= mask;
  1319. processorList |= (1<<real_cpu);
  1320. }
  1321. }
  1322. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1323. if(processorList)
  1324. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1325. }
  1326. static void
  1327. disable_vic_irq(unsigned int irq)
  1328. {
  1329. /* lazy disable, do nothing */
  1330. }
  1331. static void
  1332. enable_local_vic_irq(unsigned int irq)
  1333. {
  1334. __u8 cpu = smp_processor_id();
  1335. __u16 mask = ~(1 << irq);
  1336. __u16 old_mask = vic_irq_mask[cpu];
  1337. vic_irq_mask[cpu] &= mask;
  1338. if(vic_irq_mask[cpu] == old_mask)
  1339. return;
  1340. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1341. irq, cpu));
  1342. if (irq & 8) {
  1343. outb_p(cached_A1(cpu),0xA1);
  1344. (void)inb_p(0xA1);
  1345. }
  1346. else {
  1347. outb_p(cached_21(cpu),0x21);
  1348. (void)inb_p(0x21);
  1349. }
  1350. }
  1351. static void
  1352. disable_local_vic_irq(unsigned int irq)
  1353. {
  1354. __u8 cpu = smp_processor_id();
  1355. __u16 mask = (1 << irq);
  1356. __u16 old_mask = vic_irq_mask[cpu];
  1357. if(irq == 7)
  1358. return;
  1359. vic_irq_mask[cpu] |= mask;
  1360. if(old_mask == vic_irq_mask[cpu])
  1361. return;
  1362. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1363. irq, cpu));
  1364. if (irq & 8) {
  1365. outb_p(cached_A1(cpu),0xA1);
  1366. (void)inb_p(0xA1);
  1367. }
  1368. else {
  1369. outb_p(cached_21(cpu),0x21);
  1370. (void)inb_p(0x21);
  1371. }
  1372. }
  1373. /* The VIC is level triggered, so the ack can only be issued after the
  1374. * interrupt completes. However, we do Voyager lazy interrupt
  1375. * handling here: It is an extremely expensive operation to mask an
  1376. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1377. * this interrupt actually comes in, then we mask and ack here to push
  1378. * the interrupt off to another CPU */
  1379. static void
  1380. before_handle_vic_irq(unsigned int irq)
  1381. {
  1382. irq_desc_t *desc = irq_desc + irq;
  1383. __u8 cpu = smp_processor_id();
  1384. _raw_spin_lock(&vic_irq_lock);
  1385. vic_intr_total++;
  1386. vic_intr_count[cpu]++;
  1387. if(!(cpu_irq_affinity[cpu] & (1<<irq))) {
  1388. /* The irq is not in our affinity mask, push it off
  1389. * onto another CPU */
  1390. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d on cpu %d\n",
  1391. irq, cpu));
  1392. disable_local_vic_irq(irq);
  1393. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1394. * actually calling the interrupt routine */
  1395. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1396. } else if(desc->status & IRQ_DISABLED) {
  1397. /* Damn, the interrupt actually arrived, do the lazy
  1398. * disable thing. The interrupt routine in irq.c will
  1399. * not handle a IRQ_DISABLED interrupt, so nothing more
  1400. * need be done here */
  1401. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1402. irq, cpu));
  1403. disable_local_vic_irq(irq);
  1404. desc->status |= IRQ_REPLAY;
  1405. } else {
  1406. desc->status &= ~IRQ_REPLAY;
  1407. }
  1408. _raw_spin_unlock(&vic_irq_lock);
  1409. }
  1410. /* Finish the VIC interrupt: basically mask */
  1411. static void
  1412. after_handle_vic_irq(unsigned int irq)
  1413. {
  1414. irq_desc_t *desc = irq_desc + irq;
  1415. _raw_spin_lock(&vic_irq_lock);
  1416. {
  1417. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1418. #ifdef VOYAGER_DEBUG
  1419. __u16 isr;
  1420. #endif
  1421. desc->status = status;
  1422. if ((status & IRQ_DISABLED))
  1423. disable_local_vic_irq(irq);
  1424. #ifdef VOYAGER_DEBUG
  1425. /* DEBUG: before we ack, check what's in progress */
  1426. isr = vic_read_isr();
  1427. if((isr & (1<<irq) && !(status & IRQ_REPLAY)) == 0) {
  1428. int i;
  1429. __u8 cpu = smp_processor_id();
  1430. __u8 real_cpu;
  1431. int mask; /* Um... initialize me??? --RR */
  1432. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1433. cpu, irq);
  1434. for_each_cpu(real_cpu, mask) {
  1435. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1436. VIC_PROCESSOR_ID);
  1437. isr = vic_read_isr();
  1438. if(isr & (1<<irq)) {
  1439. printk("VOYAGER SMP: CPU%d ack irq %d\n",
  1440. real_cpu, irq);
  1441. ack_vic_irq(irq);
  1442. }
  1443. outb(cpu, VIC_PROCESSOR_ID);
  1444. }
  1445. }
  1446. #endif /* VOYAGER_DEBUG */
  1447. /* as soon as we ack, the interrupt is eligible for
  1448. * receipt by another CPU so everything must be in
  1449. * order here */
  1450. ack_vic_irq(irq);
  1451. if(status & IRQ_REPLAY) {
  1452. /* replay is set if we disable the interrupt
  1453. * in the before_handle_vic_irq() routine, so
  1454. * clear the in progress bit here to allow the
  1455. * next CPU to handle this correctly */
  1456. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1457. }
  1458. #ifdef VOYAGER_DEBUG
  1459. isr = vic_read_isr();
  1460. if((isr & (1<<irq)) != 0)
  1461. printk("VOYAGER SMP: after_handle_vic_irq() after ack irq=%d, isr=0x%x\n",
  1462. irq, isr);
  1463. #endif /* VOYAGER_DEBUG */
  1464. }
  1465. _raw_spin_unlock(&vic_irq_lock);
  1466. /* All code after this point is out of the main path - the IRQ
  1467. * may be intercepted by another CPU if reasserted */
  1468. }
  1469. /* Linux processor - interrupt affinity manipulations.
  1470. *
  1471. * For each processor, we maintain a 32 bit irq affinity mask.
  1472. * Initially it is set to all 1's so every processor accepts every
  1473. * interrupt. In this call, we change the processor's affinity mask:
  1474. *
  1475. * Change from enable to disable:
  1476. *
  1477. * If the interrupt ever comes in to the processor, we will disable it
  1478. * and ack it to push it off to another CPU, so just accept the mask here.
  1479. *
  1480. * Change from disable to enable:
  1481. *
  1482. * change the mask and then do an interrupt enable CPI to re-enable on
  1483. * the selected processors */
  1484. void
  1485. set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1486. {
  1487. /* Only extended processors handle interrupts */
  1488. unsigned long real_mask;
  1489. unsigned long irq_mask = 1 << irq;
  1490. int cpu;
  1491. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1492. if(cpus_addr(mask)[0] == 0)
  1493. /* can't have no cpu's to accept the interrupt -- extremely
  1494. * bad things will happen */
  1495. return;
  1496. if(irq == 0)
  1497. /* can't change the affinity of the timer IRQ. This
  1498. * is due to the constraint in the voyager
  1499. * architecture that the CPI also comes in on and IRQ
  1500. * line and we have chosen IRQ0 for this. If you
  1501. * raise the mask on this interrupt, the processor
  1502. * will no-longer be able to accept VIC CPIs */
  1503. return;
  1504. if(irq >= 32)
  1505. /* You can only have 32 interrupts in a voyager system
  1506. * (and 32 only if you have a secondary microchannel
  1507. * bus) */
  1508. return;
  1509. for_each_online_cpu(cpu) {
  1510. unsigned long cpu_mask = 1 << cpu;
  1511. if(cpu_mask & real_mask) {
  1512. /* enable the interrupt for this cpu */
  1513. cpu_irq_affinity[cpu] |= irq_mask;
  1514. } else {
  1515. /* disable the interrupt for this cpu */
  1516. cpu_irq_affinity[cpu] &= ~irq_mask;
  1517. }
  1518. }
  1519. /* this is magic, we now have the correct affinity maps, so
  1520. * enable the interrupt. This will send an enable CPI to
  1521. * those cpu's who need to enable it in their local masks,
  1522. * causing them to correct for the new affinity . If the
  1523. * interrupt is currently globally disabled, it will simply be
  1524. * disabled again as it comes in (voyager lazy disable). If
  1525. * the affinity map is tightened to disable the interrupt on a
  1526. * cpu, it will be pushed off when it comes in */
  1527. enable_vic_irq(irq);
  1528. }
  1529. static void
  1530. ack_vic_irq(unsigned int irq)
  1531. {
  1532. if (irq & 8) {
  1533. outb(0x62,0x20); /* Specific EOI to cascade */
  1534. outb(0x60|(irq & 7),0xA0);
  1535. } else {
  1536. outb(0x60 | (irq & 7),0x20);
  1537. }
  1538. }
  1539. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1540. * but are not vectored by it. This means that the 8259 mask must be
  1541. * lowered to receive them */
  1542. static __init void
  1543. vic_enable_cpi(void)
  1544. {
  1545. __u8 cpu = smp_processor_id();
  1546. /* just take a copy of the current mask (nop for boot cpu) */
  1547. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1548. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1549. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1550. /* for sys int and cmn int */
  1551. enable_local_vic_irq(7);
  1552. if(is_cpu_quad()) {
  1553. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1554. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1555. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1556. cpu, QIC_CPI_ENABLE));
  1557. }
  1558. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1559. cpu, vic_irq_mask[cpu]));
  1560. }
  1561. void
  1562. voyager_smp_dump()
  1563. {
  1564. int old_cpu = smp_processor_id(), cpu;
  1565. /* dump the interrupt masks of each processor */
  1566. for_each_online_cpu(cpu) {
  1567. __u16 imr, isr, irr;
  1568. unsigned long flags;
  1569. local_irq_save(flags);
  1570. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1571. imr = (inb(0xa1) << 8) | inb(0x21);
  1572. outb(0x0a, 0xa0);
  1573. irr = inb(0xa0) << 8;
  1574. outb(0x0a, 0x20);
  1575. irr |= inb(0x20);
  1576. outb(0x0b, 0xa0);
  1577. isr = inb(0xa0) << 8;
  1578. outb(0x0b, 0x20);
  1579. isr |= inb(0x20);
  1580. outb(old_cpu, VIC_PROCESSOR_ID);
  1581. local_irq_restore(flags);
  1582. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1583. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1584. #if 0
  1585. /* These lines are put in to try to unstick an un ack'd irq */
  1586. if(isr != 0) {
  1587. int irq;
  1588. for(irq=0; irq<16; irq++) {
  1589. if(isr & (1<<irq)) {
  1590. printk("\tCPU%d: ack irq %d\n",
  1591. cpu, irq);
  1592. local_irq_save(flags);
  1593. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1594. VIC_PROCESSOR_ID);
  1595. ack_vic_irq(irq);
  1596. outb(old_cpu, VIC_PROCESSOR_ID);
  1597. local_irq_restore(flags);
  1598. }
  1599. }
  1600. }
  1601. #endif
  1602. }
  1603. }
  1604. void
  1605. smp_voyager_power_off(void *dummy)
  1606. {
  1607. if(smp_processor_id() == boot_cpu_id)
  1608. voyager_power_off();
  1609. else
  1610. smp_stop_cpu_function(NULL);
  1611. }
  1612. void __init
  1613. smp_prepare_cpus(unsigned int max_cpus)
  1614. {
  1615. /* FIXME: ignore max_cpus for now */
  1616. smp_boot_cpus();
  1617. }
  1618. void __devinit smp_prepare_boot_cpu(void)
  1619. {
  1620. cpu_set(smp_processor_id(), cpu_online_map);
  1621. cpu_set(smp_processor_id(), cpu_callout_map);
  1622. }
  1623. int __devinit
  1624. __cpu_up(unsigned int cpu)
  1625. {
  1626. /* This only works at boot for x86. See "rewrite" above. */
  1627. if (cpu_isset(cpu, smp_commenced_mask))
  1628. return -ENOSYS;
  1629. /* In case one didn't come up */
  1630. if (!cpu_isset(cpu, cpu_callin_map))
  1631. return -EIO;
  1632. /* Unleash the CPU! */
  1633. cpu_set(cpu, smp_commenced_mask);
  1634. while (!cpu_isset(cpu, cpu_online_map))
  1635. mb();
  1636. return 0;
  1637. }
  1638. void __init
  1639. smp_cpus_done(unsigned int max_cpus)
  1640. {
  1641. zap_low_mappings();
  1642. }