smpboot.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/config.h>
  37. #include <linux/init.h>
  38. #include <linux/kernel.h>
  39. #include <linux/mm.h>
  40. #include <linux/sched.h>
  41. #include <linux/kernel_stat.h>
  42. #include <linux/smp_lock.h>
  43. #include <linux/irq.h>
  44. #include <linux/bootmem.h>
  45. #include <linux/notifier.h>
  46. #include <linux/cpu.h>
  47. #include <linux/percpu.h>
  48. #include <linux/delay.h>
  49. #include <linux/mc146818rtc.h>
  50. #include <asm/tlbflush.h>
  51. #include <asm/desc.h>
  52. #include <asm/arch_hooks.h>
  53. #include <mach_apic.h>
  54. #include <mach_wakecpu.h>
  55. #include <smpboot_hooks.h>
  56. /* Set if we find a B stepping CPU */
  57. static int __devinitdata smp_b_stepping;
  58. /* Number of siblings per CPU package */
  59. int smp_num_siblings = 1;
  60. #ifdef CONFIG_X86_HT
  61. EXPORT_SYMBOL(smp_num_siblings);
  62. #endif
  63. /* Package ID of each logical CPU */
  64. int phys_proc_id[NR_CPUS] = {[0 ... NR_CPUS-1] = BAD_APICID};
  65. EXPORT_SYMBOL(phys_proc_id);
  66. /* Core ID of each logical CPU */
  67. int cpu_core_id[NR_CPUS] = {[0 ... NR_CPUS-1] = BAD_APICID};
  68. EXPORT_SYMBOL(cpu_core_id);
  69. cpumask_t cpu_sibling_map[NR_CPUS];
  70. EXPORT_SYMBOL(cpu_sibling_map);
  71. cpumask_t cpu_core_map[NR_CPUS];
  72. EXPORT_SYMBOL(cpu_core_map);
  73. /* bitmap of online cpus */
  74. cpumask_t cpu_online_map;
  75. EXPORT_SYMBOL(cpu_online_map);
  76. cpumask_t cpu_callin_map;
  77. cpumask_t cpu_callout_map;
  78. EXPORT_SYMBOL(cpu_callout_map);
  79. static cpumask_t smp_commenced_mask;
  80. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  81. * is no way to resync one AP against BP. TBD: for prescott and above, we
  82. * should use IA64's algorithm
  83. */
  84. static int __devinitdata tsc_sync_disabled;
  85. /* Per CPU bogomips and other parameters */
  86. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  87. EXPORT_SYMBOL(cpu_data);
  88. u8 x86_cpu_to_apicid[NR_CPUS] =
  89. { [0 ... NR_CPUS-1] = 0xff };
  90. EXPORT_SYMBOL(x86_cpu_to_apicid);
  91. /*
  92. * Trampoline 80x86 program as an array.
  93. */
  94. extern unsigned char trampoline_data [];
  95. extern unsigned char trampoline_end [];
  96. static unsigned char *trampoline_base;
  97. static int trampoline_exec;
  98. static void map_cpu_to_logical_apicid(void);
  99. /* State of each CPU. */
  100. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  101. /*
  102. * Currently trivial. Write the real->protected mode
  103. * bootstrap into the page concerned. The caller
  104. * has made sure it's suitably aligned.
  105. */
  106. static unsigned long __devinit setup_trampoline(void)
  107. {
  108. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  109. return virt_to_phys(trampoline_base);
  110. }
  111. /*
  112. * We are called very early to get the low memory for the
  113. * SMP bootup trampoline page.
  114. */
  115. void __init smp_alloc_memory(void)
  116. {
  117. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  118. /*
  119. * Has to be in very low memory so we can execute
  120. * real-mode AP code.
  121. */
  122. if (__pa(trampoline_base) >= 0x9F000)
  123. BUG();
  124. /*
  125. * Make the SMP trampoline executable:
  126. */
  127. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  128. }
  129. /*
  130. * The bootstrap kernel entry code has set these up. Save them for
  131. * a given CPU
  132. */
  133. static void __devinit smp_store_cpu_info(int id)
  134. {
  135. struct cpuinfo_x86 *c = cpu_data + id;
  136. *c = boot_cpu_data;
  137. if (id!=0)
  138. identify_cpu(c);
  139. /*
  140. * Mask B, Pentium, but not Pentium MMX
  141. */
  142. if (c->x86_vendor == X86_VENDOR_INTEL &&
  143. c->x86 == 5 &&
  144. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  145. c->x86_model <= 3)
  146. /*
  147. * Remember we have B step Pentia with bugs
  148. */
  149. smp_b_stepping = 1;
  150. /*
  151. * Certain Athlons might work (for various values of 'work') in SMP
  152. * but they are not certified as MP capable.
  153. */
  154. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  155. /* Athlon 660/661 is valid. */
  156. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  157. goto valid_k7;
  158. /* Duron 670 is valid */
  159. if ((c->x86_model==7) && (c->x86_mask==0))
  160. goto valid_k7;
  161. /*
  162. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  163. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  164. * have the MP bit set.
  165. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  166. */
  167. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  168. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  169. (c->x86_model> 7))
  170. if (cpu_has_mp)
  171. goto valid_k7;
  172. /* If we get here, it's not a certified SMP capable AMD system. */
  173. tainted |= TAINT_UNSAFE_SMP;
  174. }
  175. valid_k7:
  176. ;
  177. }
  178. /*
  179. * TSC synchronization.
  180. *
  181. * We first check whether all CPUs have their TSC's synchronized,
  182. * then we print a warning if not, and always resync.
  183. */
  184. static atomic_t tsc_start_flag = ATOMIC_INIT(0);
  185. static atomic_t tsc_count_start = ATOMIC_INIT(0);
  186. static atomic_t tsc_count_stop = ATOMIC_INIT(0);
  187. static unsigned long long tsc_values[NR_CPUS];
  188. #define NR_LOOPS 5
  189. static void __init synchronize_tsc_bp (void)
  190. {
  191. int i;
  192. unsigned long long t0;
  193. unsigned long long sum, avg;
  194. long long delta;
  195. unsigned int one_usec;
  196. int buggy = 0;
  197. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  198. /* convert from kcyc/sec to cyc/usec */
  199. one_usec = cpu_khz / 1000;
  200. atomic_set(&tsc_start_flag, 1);
  201. wmb();
  202. /*
  203. * We loop a few times to get a primed instruction cache,
  204. * then the last pass is more or less synchronized and
  205. * the BP and APs set their cycle counters to zero all at
  206. * once. This reduces the chance of having random offsets
  207. * between the processors, and guarantees that the maximum
  208. * delay between the cycle counters is never bigger than
  209. * the latency of information-passing (cachelines) between
  210. * two CPUs.
  211. */
  212. for (i = 0; i < NR_LOOPS; i++) {
  213. /*
  214. * all APs synchronize but they loop on '== num_cpus'
  215. */
  216. while (atomic_read(&tsc_count_start) != num_booting_cpus()-1)
  217. mb();
  218. atomic_set(&tsc_count_stop, 0);
  219. wmb();
  220. /*
  221. * this lets the APs save their current TSC:
  222. */
  223. atomic_inc(&tsc_count_start);
  224. rdtscll(tsc_values[smp_processor_id()]);
  225. /*
  226. * We clear the TSC in the last loop:
  227. */
  228. if (i == NR_LOOPS-1)
  229. write_tsc(0, 0);
  230. /*
  231. * Wait for all APs to leave the synchronization point:
  232. */
  233. while (atomic_read(&tsc_count_stop) != num_booting_cpus()-1)
  234. mb();
  235. atomic_set(&tsc_count_start, 0);
  236. wmb();
  237. atomic_inc(&tsc_count_stop);
  238. }
  239. sum = 0;
  240. for (i = 0; i < NR_CPUS; i++) {
  241. if (cpu_isset(i, cpu_callout_map)) {
  242. t0 = tsc_values[i];
  243. sum += t0;
  244. }
  245. }
  246. avg = sum;
  247. do_div(avg, num_booting_cpus());
  248. sum = 0;
  249. for (i = 0; i < NR_CPUS; i++) {
  250. if (!cpu_isset(i, cpu_callout_map))
  251. continue;
  252. delta = tsc_values[i] - avg;
  253. if (delta < 0)
  254. delta = -delta;
  255. /*
  256. * We report bigger than 2 microseconds clock differences.
  257. */
  258. if (delta > 2*one_usec) {
  259. long realdelta;
  260. if (!buggy) {
  261. buggy = 1;
  262. printk("\n");
  263. }
  264. realdelta = delta;
  265. do_div(realdelta, one_usec);
  266. if (tsc_values[i] < avg)
  267. realdelta = -realdelta;
  268. printk(KERN_INFO "CPU#%d had %ld usecs TSC skew, fixed it up.\n", i, realdelta);
  269. }
  270. sum += delta;
  271. }
  272. if (!buggy)
  273. printk("passed.\n");
  274. }
  275. static void __init synchronize_tsc_ap (void)
  276. {
  277. int i;
  278. /*
  279. * Not every cpu is online at the time
  280. * this gets called, so we first wait for the BP to
  281. * finish SMP initialization:
  282. */
  283. while (!atomic_read(&tsc_start_flag)) mb();
  284. for (i = 0; i < NR_LOOPS; i++) {
  285. atomic_inc(&tsc_count_start);
  286. while (atomic_read(&tsc_count_start) != num_booting_cpus())
  287. mb();
  288. rdtscll(tsc_values[smp_processor_id()]);
  289. if (i == NR_LOOPS-1)
  290. write_tsc(0, 0);
  291. atomic_inc(&tsc_count_stop);
  292. while (atomic_read(&tsc_count_stop) != num_booting_cpus()) mb();
  293. }
  294. }
  295. #undef NR_LOOPS
  296. extern void calibrate_delay(void);
  297. static atomic_t init_deasserted;
  298. static void __devinit smp_callin(void)
  299. {
  300. int cpuid, phys_id;
  301. unsigned long timeout;
  302. /*
  303. * If waken up by an INIT in an 82489DX configuration
  304. * we may get here before an INIT-deassert IPI reaches
  305. * our local APIC. We have to wait for the IPI or we'll
  306. * lock up on an APIC access.
  307. */
  308. wait_for_init_deassert(&init_deasserted);
  309. /*
  310. * (This works even if the APIC is not enabled.)
  311. */
  312. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  313. cpuid = smp_processor_id();
  314. if (cpu_isset(cpuid, cpu_callin_map)) {
  315. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  316. phys_id, cpuid);
  317. BUG();
  318. }
  319. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  320. /*
  321. * STARTUP IPIs are fragile beasts as they might sometimes
  322. * trigger some glue motherboard logic. Complete APIC bus
  323. * silence for 1 second, this overestimates the time the
  324. * boot CPU is spending to send the up to 2 STARTUP IPIs
  325. * by a factor of two. This should be enough.
  326. */
  327. /*
  328. * Waiting 2s total for startup (udelay is not yet working)
  329. */
  330. timeout = jiffies + 2*HZ;
  331. while (time_before(jiffies, timeout)) {
  332. /*
  333. * Has the boot CPU finished it's STARTUP sequence?
  334. */
  335. if (cpu_isset(cpuid, cpu_callout_map))
  336. break;
  337. rep_nop();
  338. }
  339. if (!time_before(jiffies, timeout)) {
  340. printk("BUG: CPU%d started up but did not get a callout!\n",
  341. cpuid);
  342. BUG();
  343. }
  344. /*
  345. * the boot CPU has finished the init stage and is spinning
  346. * on callin_map until we finish. We are free to set up this
  347. * CPU, first the APIC. (this is probably redundant on most
  348. * boards)
  349. */
  350. Dprintk("CALLIN, before setup_local_APIC().\n");
  351. smp_callin_clear_local_apic();
  352. setup_local_APIC();
  353. map_cpu_to_logical_apicid();
  354. /*
  355. * Get our bogomips.
  356. */
  357. calibrate_delay();
  358. Dprintk("Stack at about %p\n",&cpuid);
  359. /*
  360. * Save our processor parameters
  361. */
  362. smp_store_cpu_info(cpuid);
  363. disable_APIC_timer();
  364. /*
  365. * Allow the master to continue.
  366. */
  367. cpu_set(cpuid, cpu_callin_map);
  368. /*
  369. * Synchronize the TSC with the BP
  370. */
  371. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  372. synchronize_tsc_ap();
  373. }
  374. static int cpucount;
  375. static inline void
  376. set_cpu_sibling_map(int cpu)
  377. {
  378. int i;
  379. if (smp_num_siblings > 1) {
  380. for (i = 0; i < NR_CPUS; i++) {
  381. if (!cpu_isset(i, cpu_callout_map))
  382. continue;
  383. if (cpu_core_id[cpu] == cpu_core_id[i]) {
  384. cpu_set(i, cpu_sibling_map[cpu]);
  385. cpu_set(cpu, cpu_sibling_map[i]);
  386. }
  387. }
  388. } else {
  389. cpu_set(cpu, cpu_sibling_map[cpu]);
  390. }
  391. if (current_cpu_data.x86_num_cores > 1) {
  392. for (i = 0; i < NR_CPUS; i++) {
  393. if (!cpu_isset(i, cpu_callout_map))
  394. continue;
  395. if (phys_proc_id[cpu] == phys_proc_id[i]) {
  396. cpu_set(i, cpu_core_map[cpu]);
  397. cpu_set(cpu, cpu_core_map[i]);
  398. }
  399. }
  400. } else {
  401. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  402. }
  403. }
  404. /*
  405. * Activate a secondary processor.
  406. */
  407. static void __devinit start_secondary(void *unused)
  408. {
  409. /*
  410. * Dont put anything before smp_callin(), SMP
  411. * booting is too fragile that we want to limit the
  412. * things done here to the most necessary things.
  413. */
  414. cpu_init();
  415. smp_callin();
  416. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  417. rep_nop();
  418. setup_secondary_APIC_clock();
  419. if (nmi_watchdog == NMI_IO_APIC) {
  420. disable_8259A_irq(0);
  421. enable_NMI_through_LVT0(NULL);
  422. enable_8259A_irq(0);
  423. }
  424. enable_APIC_timer();
  425. /*
  426. * low-memory mappings have been cleared, flush them from
  427. * the local TLBs too.
  428. */
  429. local_flush_tlb();
  430. /* This must be done before setting cpu_online_map */
  431. set_cpu_sibling_map(raw_smp_processor_id());
  432. wmb();
  433. /*
  434. * We need to hold call_lock, so there is no inconsistency
  435. * between the time smp_call_function() determines number of
  436. * IPI receipients, and the time when the determination is made
  437. * for which cpus receive the IPI. Holding this
  438. * lock helps us to not include this cpu in a currently in progress
  439. * smp_call_function().
  440. */
  441. lock_ipi_call_lock();
  442. cpu_set(smp_processor_id(), cpu_online_map);
  443. unlock_ipi_call_lock();
  444. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  445. /* We can take interrupts now: we're officially "up". */
  446. local_irq_enable();
  447. wmb();
  448. cpu_idle();
  449. }
  450. /*
  451. * Everything has been set up for the secondary
  452. * CPUs - they just need to reload everything
  453. * from the task structure
  454. * This function must not return.
  455. */
  456. void __devinit initialize_secondary(void)
  457. {
  458. /*
  459. * We don't actually need to load the full TSS,
  460. * basically just the stack pointer and the eip.
  461. */
  462. asm volatile(
  463. "movl %0,%%esp\n\t"
  464. "jmp *%1"
  465. :
  466. :"r" (current->thread.esp),"r" (current->thread.eip));
  467. }
  468. extern struct {
  469. void * esp;
  470. unsigned short ss;
  471. } stack_start;
  472. #ifdef CONFIG_NUMA
  473. /* which logical CPUs are on which nodes */
  474. cpumask_t node_2_cpu_mask[MAX_NUMNODES] =
  475. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  476. /* which node each logical CPU is on */
  477. int cpu_2_node[NR_CPUS] = { [0 ... NR_CPUS-1] = 0 };
  478. EXPORT_SYMBOL(cpu_2_node);
  479. /* set up a mapping between cpu and node. */
  480. static inline void map_cpu_to_node(int cpu, int node)
  481. {
  482. printk("Mapping cpu %d to node %d\n", cpu, node);
  483. cpu_set(cpu, node_2_cpu_mask[node]);
  484. cpu_2_node[cpu] = node;
  485. }
  486. /* undo a mapping between cpu and node. */
  487. static inline void unmap_cpu_to_node(int cpu)
  488. {
  489. int node;
  490. printk("Unmapping cpu %d from all nodes\n", cpu);
  491. for (node = 0; node < MAX_NUMNODES; node ++)
  492. cpu_clear(cpu, node_2_cpu_mask[node]);
  493. cpu_2_node[cpu] = 0;
  494. }
  495. #else /* !CONFIG_NUMA */
  496. #define map_cpu_to_node(cpu, node) ({})
  497. #define unmap_cpu_to_node(cpu) ({})
  498. #endif /* CONFIG_NUMA */
  499. u8 cpu_2_logical_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  500. static void map_cpu_to_logical_apicid(void)
  501. {
  502. int cpu = smp_processor_id();
  503. int apicid = logical_smp_processor_id();
  504. cpu_2_logical_apicid[cpu] = apicid;
  505. map_cpu_to_node(cpu, apicid_to_node(apicid));
  506. }
  507. static void unmap_cpu_to_logical_apicid(int cpu)
  508. {
  509. cpu_2_logical_apicid[cpu] = BAD_APICID;
  510. unmap_cpu_to_node(cpu);
  511. }
  512. #if APIC_DEBUG
  513. static inline void __inquire_remote_apic(int apicid)
  514. {
  515. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  516. char *names[] = { "ID", "VERSION", "SPIV" };
  517. int timeout, status;
  518. printk("Inquiring remote APIC #%d...\n", apicid);
  519. for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
  520. printk("... APIC #%d %s: ", apicid, names[i]);
  521. /*
  522. * Wait for idle.
  523. */
  524. apic_wait_icr_idle();
  525. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  526. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  527. timeout = 0;
  528. do {
  529. udelay(100);
  530. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  531. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  532. switch (status) {
  533. case APIC_ICR_RR_VALID:
  534. status = apic_read(APIC_RRR);
  535. printk("%08x\n", status);
  536. break;
  537. default:
  538. printk("failed\n");
  539. }
  540. }
  541. }
  542. #endif
  543. #ifdef WAKE_SECONDARY_VIA_NMI
  544. /*
  545. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  546. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  547. * won't ... remember to clear down the APIC, etc later.
  548. */
  549. static int __devinit
  550. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  551. {
  552. unsigned long send_status = 0, accept_status = 0;
  553. int timeout, maxlvt;
  554. /* Target chip */
  555. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  556. /* Boot on the stack */
  557. /* Kick the second */
  558. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  559. Dprintk("Waiting for send to finish...\n");
  560. timeout = 0;
  561. do {
  562. Dprintk("+");
  563. udelay(100);
  564. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  565. } while (send_status && (timeout++ < 1000));
  566. /*
  567. * Give the other CPU some time to accept the IPI.
  568. */
  569. udelay(200);
  570. /*
  571. * Due to the Pentium erratum 3AP.
  572. */
  573. maxlvt = get_maxlvt();
  574. if (maxlvt > 3) {
  575. apic_read_around(APIC_SPIV);
  576. apic_write(APIC_ESR, 0);
  577. }
  578. accept_status = (apic_read(APIC_ESR) & 0xEF);
  579. Dprintk("NMI sent.\n");
  580. if (send_status)
  581. printk("APIC never delivered???\n");
  582. if (accept_status)
  583. printk("APIC delivery error (%lx).\n", accept_status);
  584. return (send_status | accept_status);
  585. }
  586. #endif /* WAKE_SECONDARY_VIA_NMI */
  587. #ifdef WAKE_SECONDARY_VIA_INIT
  588. static int __devinit
  589. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  590. {
  591. unsigned long send_status = 0, accept_status = 0;
  592. int maxlvt, timeout, num_starts, j;
  593. /*
  594. * Be paranoid about clearing APIC errors.
  595. */
  596. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  597. apic_read_around(APIC_SPIV);
  598. apic_write(APIC_ESR, 0);
  599. apic_read(APIC_ESR);
  600. }
  601. Dprintk("Asserting INIT.\n");
  602. /*
  603. * Turn INIT on target chip
  604. */
  605. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  606. /*
  607. * Send IPI
  608. */
  609. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  610. | APIC_DM_INIT);
  611. Dprintk("Waiting for send to finish...\n");
  612. timeout = 0;
  613. do {
  614. Dprintk("+");
  615. udelay(100);
  616. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  617. } while (send_status && (timeout++ < 1000));
  618. mdelay(10);
  619. Dprintk("Deasserting INIT.\n");
  620. /* Target chip */
  621. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  622. /* Send IPI */
  623. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  624. Dprintk("Waiting for send to finish...\n");
  625. timeout = 0;
  626. do {
  627. Dprintk("+");
  628. udelay(100);
  629. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  630. } while (send_status && (timeout++ < 1000));
  631. atomic_set(&init_deasserted, 1);
  632. /*
  633. * Should we send STARTUP IPIs ?
  634. *
  635. * Determine this based on the APIC version.
  636. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  637. */
  638. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  639. num_starts = 2;
  640. else
  641. num_starts = 0;
  642. /*
  643. * Run STARTUP IPI loop.
  644. */
  645. Dprintk("#startup loops: %d.\n", num_starts);
  646. maxlvt = get_maxlvt();
  647. for (j = 1; j <= num_starts; j++) {
  648. Dprintk("Sending STARTUP #%d.\n",j);
  649. apic_read_around(APIC_SPIV);
  650. apic_write(APIC_ESR, 0);
  651. apic_read(APIC_ESR);
  652. Dprintk("After apic_write.\n");
  653. /*
  654. * STARTUP IPI
  655. */
  656. /* Target chip */
  657. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  658. /* Boot on the stack */
  659. /* Kick the second */
  660. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  661. | (start_eip >> 12));
  662. /*
  663. * Give the other CPU some time to accept the IPI.
  664. */
  665. udelay(300);
  666. Dprintk("Startup point 1.\n");
  667. Dprintk("Waiting for send to finish...\n");
  668. timeout = 0;
  669. do {
  670. Dprintk("+");
  671. udelay(100);
  672. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  673. } while (send_status && (timeout++ < 1000));
  674. /*
  675. * Give the other CPU some time to accept the IPI.
  676. */
  677. udelay(200);
  678. /*
  679. * Due to the Pentium erratum 3AP.
  680. */
  681. if (maxlvt > 3) {
  682. apic_read_around(APIC_SPIV);
  683. apic_write(APIC_ESR, 0);
  684. }
  685. accept_status = (apic_read(APIC_ESR) & 0xEF);
  686. if (send_status || accept_status)
  687. break;
  688. }
  689. Dprintk("After Startup.\n");
  690. if (send_status)
  691. printk("APIC never delivered???\n");
  692. if (accept_status)
  693. printk("APIC delivery error (%lx).\n", accept_status);
  694. return (send_status | accept_status);
  695. }
  696. #endif /* WAKE_SECONDARY_VIA_INIT */
  697. extern cpumask_t cpu_initialized;
  698. static inline int alloc_cpu_id(void)
  699. {
  700. cpumask_t tmp_map;
  701. int cpu;
  702. cpus_complement(tmp_map, cpu_present_map);
  703. cpu = first_cpu(tmp_map);
  704. if (cpu >= NR_CPUS)
  705. return -ENODEV;
  706. return cpu;
  707. }
  708. #ifdef CONFIG_HOTPLUG_CPU
  709. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  710. static inline struct task_struct * alloc_idle_task(int cpu)
  711. {
  712. struct task_struct *idle;
  713. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  714. /* initialize thread_struct. we really want to avoid destroy
  715. * idle tread
  716. */
  717. idle->thread.esp = (unsigned long)(((struct pt_regs *)
  718. (THREAD_SIZE + (unsigned long) idle->thread_info)) - 1);
  719. init_idle(idle, cpu);
  720. return idle;
  721. }
  722. idle = fork_idle(cpu);
  723. if (!IS_ERR(idle))
  724. cpu_idle_tasks[cpu] = idle;
  725. return idle;
  726. }
  727. #else
  728. #define alloc_idle_task(cpu) fork_idle(cpu)
  729. #endif
  730. static int __devinit do_boot_cpu(int apicid, int cpu)
  731. /*
  732. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  733. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  734. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  735. */
  736. {
  737. struct task_struct *idle;
  738. unsigned long boot_error;
  739. int timeout;
  740. unsigned long start_eip;
  741. unsigned short nmi_high = 0, nmi_low = 0;
  742. ++cpucount;
  743. /*
  744. * We can't use kernel_thread since we must avoid to
  745. * reschedule the child.
  746. */
  747. idle = alloc_idle_task(cpu);
  748. if (IS_ERR(idle))
  749. panic("failed fork for CPU %d", cpu);
  750. idle->thread.eip = (unsigned long) start_secondary;
  751. /* start_eip had better be page-aligned! */
  752. start_eip = setup_trampoline();
  753. /* So we see what's up */
  754. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  755. /* Stack for startup_32 can be just as for start_secondary onwards */
  756. stack_start.esp = (void *) idle->thread.esp;
  757. irq_ctx_init(cpu);
  758. /*
  759. * This grunge runs the startup process for
  760. * the targeted processor.
  761. */
  762. atomic_set(&init_deasserted, 0);
  763. Dprintk("Setting warm reset code and vector.\n");
  764. store_NMI_vector(&nmi_high, &nmi_low);
  765. smpboot_setup_warm_reset_vector(start_eip);
  766. /*
  767. * Starting actual IPI sequence...
  768. */
  769. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  770. if (!boot_error) {
  771. /*
  772. * allow APs to start initializing.
  773. */
  774. Dprintk("Before Callout %d.\n", cpu);
  775. cpu_set(cpu, cpu_callout_map);
  776. Dprintk("After Callout %d.\n", cpu);
  777. /*
  778. * Wait 5s total for a response
  779. */
  780. for (timeout = 0; timeout < 50000; timeout++) {
  781. if (cpu_isset(cpu, cpu_callin_map))
  782. break; /* It has booted */
  783. udelay(100);
  784. }
  785. if (cpu_isset(cpu, cpu_callin_map)) {
  786. /* number CPUs logically, starting from 1 (BSP is 0) */
  787. Dprintk("OK.\n");
  788. printk("CPU%d: ", cpu);
  789. print_cpu_info(&cpu_data[cpu]);
  790. Dprintk("CPU has booted.\n");
  791. } else {
  792. boot_error= 1;
  793. if (*((volatile unsigned char *)trampoline_base)
  794. == 0xA5)
  795. /* trampoline started but...? */
  796. printk("Stuck ??\n");
  797. else
  798. /* trampoline code not run */
  799. printk("Not responding.\n");
  800. inquire_remote_apic(apicid);
  801. }
  802. }
  803. if (boot_error) {
  804. /* Try to put things back the way they were before ... */
  805. unmap_cpu_to_logical_apicid(cpu);
  806. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  807. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  808. cpucount--;
  809. } else {
  810. x86_cpu_to_apicid[cpu] = apicid;
  811. cpu_set(cpu, cpu_present_map);
  812. }
  813. /* mark "stuck" area as not stuck */
  814. *((volatile unsigned long *)trampoline_base) = 0;
  815. return boot_error;
  816. }
  817. #ifdef CONFIG_HOTPLUG_CPU
  818. void cpu_exit_clear(void)
  819. {
  820. int cpu = raw_smp_processor_id();
  821. idle_task_exit();
  822. cpucount --;
  823. cpu_uninit();
  824. irq_ctx_exit(cpu);
  825. cpu_clear(cpu, cpu_callout_map);
  826. cpu_clear(cpu, cpu_callin_map);
  827. cpu_clear(cpu, cpu_present_map);
  828. cpu_clear(cpu, smp_commenced_mask);
  829. unmap_cpu_to_logical_apicid(cpu);
  830. }
  831. struct warm_boot_cpu_info {
  832. struct completion *complete;
  833. int apicid;
  834. int cpu;
  835. };
  836. static void __devinit do_warm_boot_cpu(void *p)
  837. {
  838. struct warm_boot_cpu_info *info = p;
  839. do_boot_cpu(info->apicid, info->cpu);
  840. complete(info->complete);
  841. }
  842. int __devinit smp_prepare_cpu(int cpu)
  843. {
  844. DECLARE_COMPLETION(done);
  845. struct warm_boot_cpu_info info;
  846. struct work_struct task;
  847. int apicid, ret;
  848. lock_cpu_hotplug();
  849. apicid = x86_cpu_to_apicid[cpu];
  850. if (apicid == BAD_APICID) {
  851. ret = -ENODEV;
  852. goto exit;
  853. }
  854. info.complete = &done;
  855. info.apicid = apicid;
  856. info.cpu = cpu;
  857. INIT_WORK(&task, do_warm_boot_cpu, &info);
  858. tsc_sync_disabled = 1;
  859. /* init low mem mapping */
  860. memcpy(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  861. sizeof(swapper_pg_dir[0]) * KERNEL_PGD_PTRS);
  862. flush_tlb_all();
  863. schedule_work(&task);
  864. wait_for_completion(&done);
  865. tsc_sync_disabled = 0;
  866. zap_low_mappings();
  867. ret = 0;
  868. exit:
  869. unlock_cpu_hotplug();
  870. return ret;
  871. }
  872. #endif
  873. static void smp_tune_scheduling (void)
  874. {
  875. unsigned long cachesize; /* kB */
  876. unsigned long bandwidth = 350; /* MB/s */
  877. /*
  878. * Rough estimation for SMP scheduling, this is the number of
  879. * cycles it takes for a fully memory-limited process to flush
  880. * the SMP-local cache.
  881. *
  882. * (For a P5 this pretty much means we will choose another idle
  883. * CPU almost always at wakeup time (this is due to the small
  884. * L1 cache), on PIIs it's around 50-100 usecs, depending on
  885. * the cache size)
  886. */
  887. if (!cpu_khz) {
  888. /*
  889. * this basically disables processor-affinity
  890. * scheduling on SMP without a TSC.
  891. */
  892. return;
  893. } else {
  894. cachesize = boot_cpu_data.x86_cache_size;
  895. if (cachesize == -1) {
  896. cachesize = 16; /* Pentiums, 2x8kB cache */
  897. bandwidth = 100;
  898. }
  899. }
  900. }
  901. /*
  902. * Cycle through the processors sending APIC IPIs to boot each.
  903. */
  904. static int boot_cpu_logical_apicid;
  905. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  906. void *xquad_portio;
  907. #ifdef CONFIG_X86_NUMAQ
  908. EXPORT_SYMBOL(xquad_portio);
  909. #endif
  910. static void __init smp_boot_cpus(unsigned int max_cpus)
  911. {
  912. int apicid, cpu, bit, kicked;
  913. unsigned long bogosum = 0;
  914. /*
  915. * Setup boot CPU information
  916. */
  917. smp_store_cpu_info(0); /* Final full version of the data */
  918. printk("CPU%d: ", 0);
  919. print_cpu_info(&cpu_data[0]);
  920. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  921. boot_cpu_logical_apicid = logical_smp_processor_id();
  922. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  923. current_thread_info()->cpu = 0;
  924. smp_tune_scheduling();
  925. cpus_clear(cpu_sibling_map[0]);
  926. cpu_set(0, cpu_sibling_map[0]);
  927. cpus_clear(cpu_core_map[0]);
  928. cpu_set(0, cpu_core_map[0]);
  929. /*
  930. * If we couldn't find an SMP configuration at boot time,
  931. * get out of here now!
  932. */
  933. if (!smp_found_config && !acpi_lapic) {
  934. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  935. smpboot_clear_io_apic_irqs();
  936. phys_cpu_present_map = physid_mask_of_physid(0);
  937. if (APIC_init_uniprocessor())
  938. printk(KERN_NOTICE "Local APIC not detected."
  939. " Using dummy APIC emulation.\n");
  940. map_cpu_to_logical_apicid();
  941. cpu_set(0, cpu_sibling_map[0]);
  942. cpu_set(0, cpu_core_map[0]);
  943. return;
  944. }
  945. /*
  946. * Should not be necessary because the MP table should list the boot
  947. * CPU too, but we do it for the sake of robustness anyway.
  948. * Makes no sense to do this check in clustered apic mode, so skip it
  949. */
  950. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  951. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  952. boot_cpu_physical_apicid);
  953. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  954. }
  955. /*
  956. * If we couldn't find a local APIC, then get out of here now!
  957. */
  958. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  959. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  960. boot_cpu_physical_apicid);
  961. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  962. smpboot_clear_io_apic_irqs();
  963. phys_cpu_present_map = physid_mask_of_physid(0);
  964. cpu_set(0, cpu_sibling_map[0]);
  965. cpu_set(0, cpu_core_map[0]);
  966. return;
  967. }
  968. verify_local_APIC();
  969. /*
  970. * If SMP should be disabled, then really disable it!
  971. */
  972. if (!max_cpus) {
  973. smp_found_config = 0;
  974. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  975. smpboot_clear_io_apic_irqs();
  976. phys_cpu_present_map = physid_mask_of_physid(0);
  977. cpu_set(0, cpu_sibling_map[0]);
  978. cpu_set(0, cpu_core_map[0]);
  979. return;
  980. }
  981. connect_bsp_APIC();
  982. setup_local_APIC();
  983. map_cpu_to_logical_apicid();
  984. setup_portio_remap();
  985. /*
  986. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  987. *
  988. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  989. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  990. * clustered apic ID.
  991. */
  992. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  993. kicked = 1;
  994. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  995. apicid = cpu_present_to_apicid(bit);
  996. /*
  997. * Don't even attempt to start the boot CPU!
  998. */
  999. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1000. continue;
  1001. if (!check_apicid_present(bit))
  1002. continue;
  1003. if (max_cpus <= cpucount+1)
  1004. continue;
  1005. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1006. printk("CPU #%d not responding - cannot use it.\n",
  1007. apicid);
  1008. else
  1009. ++kicked;
  1010. }
  1011. /*
  1012. * Cleanup possible dangling ends...
  1013. */
  1014. smpboot_restore_warm_reset_vector();
  1015. /*
  1016. * Allow the user to impress friends.
  1017. */
  1018. Dprintk("Before bogomips.\n");
  1019. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1020. if (cpu_isset(cpu, cpu_callout_map))
  1021. bogosum += cpu_data[cpu].loops_per_jiffy;
  1022. printk(KERN_INFO
  1023. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1024. cpucount+1,
  1025. bogosum/(500000/HZ),
  1026. (bogosum/(5000/HZ))%100);
  1027. Dprintk("Before bogocount - setting activated=1.\n");
  1028. if (smp_b_stepping)
  1029. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1030. /*
  1031. * Don't taint if we are running SMP kernel on a single non-MP
  1032. * approved Athlon
  1033. */
  1034. if (tainted & TAINT_UNSAFE_SMP) {
  1035. if (cpucount)
  1036. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1037. else
  1038. tainted &= ~TAINT_UNSAFE_SMP;
  1039. }
  1040. Dprintk("Boot done.\n");
  1041. /*
  1042. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1043. * efficiently.
  1044. */
  1045. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1046. cpus_clear(cpu_sibling_map[cpu]);
  1047. cpus_clear(cpu_core_map[cpu]);
  1048. }
  1049. cpu_set(0, cpu_sibling_map[0]);
  1050. cpu_set(0, cpu_core_map[0]);
  1051. smpboot_setup_io_apic();
  1052. setup_boot_APIC_clock();
  1053. /*
  1054. * Synchronize the TSC with the AP
  1055. */
  1056. if (cpu_has_tsc && cpucount && cpu_khz)
  1057. synchronize_tsc_bp();
  1058. }
  1059. /* These are wrappers to interface to the new boot process. Someone
  1060. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1061. void __init smp_prepare_cpus(unsigned int max_cpus)
  1062. {
  1063. smp_commenced_mask = cpumask_of_cpu(0);
  1064. cpu_callin_map = cpumask_of_cpu(0);
  1065. mb();
  1066. smp_boot_cpus(max_cpus);
  1067. }
  1068. void __devinit smp_prepare_boot_cpu(void)
  1069. {
  1070. cpu_set(smp_processor_id(), cpu_online_map);
  1071. cpu_set(smp_processor_id(), cpu_callout_map);
  1072. cpu_set(smp_processor_id(), cpu_present_map);
  1073. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1074. }
  1075. #ifdef CONFIG_HOTPLUG_CPU
  1076. static void
  1077. remove_siblinginfo(int cpu)
  1078. {
  1079. int sibling;
  1080. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1081. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1082. for_each_cpu_mask(sibling, cpu_core_map[cpu])
  1083. cpu_clear(cpu, cpu_core_map[sibling]);
  1084. cpus_clear(cpu_sibling_map[cpu]);
  1085. cpus_clear(cpu_core_map[cpu]);
  1086. phys_proc_id[cpu] = BAD_APICID;
  1087. cpu_core_id[cpu] = BAD_APICID;
  1088. }
  1089. int __cpu_disable(void)
  1090. {
  1091. cpumask_t map = cpu_online_map;
  1092. int cpu = smp_processor_id();
  1093. /*
  1094. * Perhaps use cpufreq to drop frequency, but that could go
  1095. * into generic code.
  1096. *
  1097. * We won't take down the boot processor on i386 due to some
  1098. * interrupts only being able to be serviced by the BSP.
  1099. * Especially so if we're not using an IOAPIC -zwane
  1100. */
  1101. if (cpu == 0)
  1102. return -EBUSY;
  1103. /* We enable the timer again on the exit path of the death loop */
  1104. disable_APIC_timer();
  1105. /* Allow any queued timer interrupts to get serviced */
  1106. local_irq_enable();
  1107. mdelay(1);
  1108. local_irq_disable();
  1109. remove_siblinginfo(cpu);
  1110. cpu_clear(cpu, map);
  1111. fixup_irqs(map);
  1112. /* It's now safe to remove this processor from the online map */
  1113. cpu_clear(cpu, cpu_online_map);
  1114. return 0;
  1115. }
  1116. void __cpu_die(unsigned int cpu)
  1117. {
  1118. /* We don't do anything here: idle task is faking death itself. */
  1119. unsigned int i;
  1120. for (i = 0; i < 10; i++) {
  1121. /* They ack this in play_dead by setting CPU_DEAD */
  1122. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1123. printk ("CPU %d is now offline\n", cpu);
  1124. return;
  1125. }
  1126. current->state = TASK_UNINTERRUPTIBLE;
  1127. schedule_timeout(HZ/10);
  1128. }
  1129. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1130. }
  1131. #else /* ... !CONFIG_HOTPLUG_CPU */
  1132. int __cpu_disable(void)
  1133. {
  1134. return -ENOSYS;
  1135. }
  1136. void __cpu_die(unsigned int cpu)
  1137. {
  1138. /* We said "no" in __cpu_disable */
  1139. BUG();
  1140. }
  1141. #endif /* CONFIG_HOTPLUG_CPU */
  1142. int __devinit __cpu_up(unsigned int cpu)
  1143. {
  1144. /* In case one didn't come up */
  1145. if (!cpu_isset(cpu, cpu_callin_map)) {
  1146. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1147. local_irq_enable();
  1148. return -EIO;
  1149. }
  1150. local_irq_enable();
  1151. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1152. /* Unleash the CPU! */
  1153. cpu_set(cpu, smp_commenced_mask);
  1154. while (!cpu_isset(cpu, cpu_online_map))
  1155. mb();
  1156. return 0;
  1157. }
  1158. void __init smp_cpus_done(unsigned int max_cpus)
  1159. {
  1160. #ifdef CONFIG_X86_IO_APIC
  1161. setup_ioapic_dest();
  1162. #endif
  1163. zap_low_mappings();
  1164. #ifndef CONFIG_HOTPLUG_CPU
  1165. /*
  1166. * Disable executability of the SMP trampoline:
  1167. */
  1168. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1169. #endif
  1170. }
  1171. void __init smp_intr_init(void)
  1172. {
  1173. /*
  1174. * IRQ0 must be given a fixed assignment and initialized,
  1175. * because it's used before the IO-APIC is set up.
  1176. */
  1177. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1178. /*
  1179. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1180. * IPI, driven by wakeup.
  1181. */
  1182. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1183. /* IPI for invalidation */
  1184. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1185. /* IPI for generic function call */
  1186. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1187. }