mach-bast.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /* linux/arch/arm/mach-s3c2410/mach-bast.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Modifications:
  13. * 14-Sep-2004 BJD USB power control
  14. * 20-Aug-2004 BJD Added s3c2410_board struct
  15. * 18-Aug-2004 BJD Added platform devices from default set
  16. * 16-May-2003 BJD Created initial version
  17. * 16-Aug-2003 BJD Fixed header files and copyright, added URL
  18. * 05-Sep-2003 BJD Moved to v2.6 kernel
  19. * 06-Jan-2003 BJD Updates for <arch/map.h>
  20. * 18-Jan-2003 BJD Added serial port configuration
  21. * 05-Oct-2004 BJD Power management code
  22. * 04-Nov-2004 BJD Updated serial port clocks
  23. * 04-Jan-2005 BJD New uart init call
  24. * 10-Jan-2005 BJD Removed include of s3c2410.h
  25. * 14-Jan-2005 BJD Add support for muitlple NAND devices
  26. * 03-Mar-2005 BJD Ensured that bast-cpld.h is included
  27. * 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
  28. * 14-Mar-2006 BJD Updated for __iomem changes
  29. * 22-Jun-2006 BJD Added DM9000 platform information
  30. * 28-Jun-2006 BJD Moved pm functionality out to common code
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/list.h>
  36. #include <linux/timer.h>
  37. #include <linux/init.h>
  38. #include <linux/device.h>
  39. #include <linux/dm9000.h>
  40. #include <asm/mach/arch.h>
  41. #include <asm/mach/map.h>
  42. #include <asm/mach/irq.h>
  43. #include <asm/arch/bast-map.h>
  44. #include <asm/arch/bast-irq.h>
  45. #include <asm/arch/bast-cpld.h>
  46. #include <asm/hardware.h>
  47. #include <asm/io.h>
  48. #include <asm/irq.h>
  49. #include <asm/mach-types.h>
  50. //#include <asm/debug-ll.h>
  51. #include <asm/arch/regs-serial.h>
  52. #include <asm/arch/regs-gpio.h>
  53. #include <asm/arch/regs-mem.h>
  54. #include <asm/arch/regs-lcd.h>
  55. #include <asm/arch/nand.h>
  56. #include <linux/mtd/mtd.h>
  57. #include <linux/mtd/nand.h>
  58. #include <linux/mtd/nand_ecc.h>
  59. #include <linux/mtd/partitions.h>
  60. #include "clock.h"
  61. #include "devs.h"
  62. #include "cpu.h"
  63. #include "usb-simtec.h"
  64. #define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
  65. /* macros for virtual address mods for the io space entries */
  66. #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
  67. #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
  68. #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
  69. #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
  70. /* macros to modify the physical addresses for io space */
  71. #define PA_CS2(item) ((item) + S3C2410_CS2)
  72. #define PA_CS3(item) ((item) + S3C2410_CS3)
  73. #define PA_CS4(item) ((item) + S3C2410_CS4)
  74. #define PA_CS5(item) ((item) + S3C2410_CS5)
  75. static struct map_desc bast_iodesc[] __initdata = {
  76. /* ISA IO areas */
  77. { (u32)S3C24XX_VA_ISA_BYTE, PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  78. { (u32)S3C24XX_VA_ISA_WORD, PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  79. /* we could possibly compress the next set down into a set of smaller tables
  80. * pagetables, but that would mean using an L2 section, and it still means
  81. * we cannot actually feed the same register to an LDR due to 16K spacing
  82. */
  83. /* bast CPLD control registers, and external interrupt controls */
  84. { (u32)BAST_VA_CTRL1, BAST_PA_CTRL1, SZ_1M, MT_DEVICE },
  85. { (u32)BAST_VA_CTRL2, BAST_PA_CTRL2, SZ_1M, MT_DEVICE },
  86. { (u32)BAST_VA_CTRL3, BAST_PA_CTRL3, SZ_1M, MT_DEVICE },
  87. { (u32)BAST_VA_CTRL4, BAST_PA_CTRL4, SZ_1M, MT_DEVICE },
  88. /* PC104 IRQ mux */
  89. { (u32)BAST_VA_PC104_IRQREQ, BAST_PA_PC104_IRQREQ, SZ_1M, MT_DEVICE },
  90. { (u32)BAST_VA_PC104_IRQRAW, BAST_PA_PC104_IRQRAW, SZ_1M, MT_DEVICE },
  91. { (u32)BAST_VA_PC104_IRQMASK, BAST_PA_PC104_IRQMASK, SZ_1M, MT_DEVICE },
  92. /* peripheral space... one for each of fast/slow/byte/16bit */
  93. /* note, ide is only decoded in word space, even though some registers
  94. * are only 8bit */
  95. /* slow, byte */
  96. { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  97. { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  98. { VA_C2(BAST_VA_ASIXNET), PA_CS3(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  99. { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  100. { VA_C2(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  101. { VA_C2(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  102. { VA_C2(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  103. { VA_C2(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  104. /* slow, word */
  105. { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  106. { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  107. { VA_C3(BAST_VA_ASIXNET), PA_CS3(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  108. { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  109. { VA_C3(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  110. { VA_C3(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  111. { VA_C3(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  112. { VA_C3(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  113. /* fast, byte */
  114. { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  115. { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  116. { VA_C4(BAST_VA_ASIXNET), PA_CS5(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  117. { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  118. { VA_C4(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  119. { VA_C4(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  120. { VA_C4(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  121. { VA_C4(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  122. /* fast, word */
  123. { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  124. { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  125. { VA_C5(BAST_VA_ASIXNET), PA_CS5(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  126. { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  127. { VA_C5(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  128. { VA_C5(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  129. { VA_C5(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  130. { VA_C5(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  131. };
  132. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  133. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  134. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  135. static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
  136. [0] = {
  137. .name = "uclk",
  138. .divisor = 1,
  139. .min_baud = 0,
  140. .max_baud = 0,
  141. },
  142. [1] = {
  143. .name = "pclk",
  144. .divisor = 1,
  145. .min_baud = 0,
  146. .max_baud = 0.
  147. }
  148. };
  149. static struct s3c2410_uartcfg bast_uartcfgs[] = {
  150. [0] = {
  151. .hwport = 0,
  152. .flags = 0,
  153. .ucon = UCON,
  154. .ulcon = ULCON,
  155. .ufcon = UFCON,
  156. .clocks = bast_serial_clocks,
  157. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  158. },
  159. [1] = {
  160. .hwport = 1,
  161. .flags = 0,
  162. .ucon = UCON,
  163. .ulcon = ULCON,
  164. .ufcon = UFCON,
  165. .clocks = bast_serial_clocks,
  166. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  167. },
  168. /* port 2 is not actually used */
  169. [2] = {
  170. .hwport = 2,
  171. .flags = 0,
  172. .ucon = UCON,
  173. .ulcon = ULCON,
  174. .ufcon = UFCON,
  175. .clocks = bast_serial_clocks,
  176. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  177. }
  178. };
  179. /* NOR Flash on BAST board */
  180. static struct resource bast_nor_resource[] = {
  181. [0] = {
  182. .start = S3C2410_CS1 + 0x4000000,
  183. .end = S3C2410_CS1 + 0x4000000 + (32*1024*1024) - 1,
  184. .flags = IORESOURCE_MEM,
  185. }
  186. };
  187. static struct platform_device bast_device_nor = {
  188. .name = "bast-nor",
  189. .id = -1,
  190. .num_resources = ARRAY_SIZE(bast_nor_resource),
  191. .resource = bast_nor_resource,
  192. };
  193. /* NAND Flash on BAST board */
  194. static int smartmedia_map[] = { 0 };
  195. static int chip0_map[] = { 1 };
  196. static int chip1_map[] = { 2 };
  197. static int chip2_map[] = { 3 };
  198. struct mtd_partition bast_default_nand_part[] = {
  199. [0] = {
  200. .name = "Boot Agent",
  201. .size = SZ_16K,
  202. .offset = 0
  203. },
  204. [1] = {
  205. .name = "/boot",
  206. .size = SZ_4M - SZ_16K,
  207. .offset = SZ_16K,
  208. },
  209. [2] = {
  210. .name = "user",
  211. .offset = SZ_4M,
  212. .size = MTDPART_SIZ_FULL,
  213. }
  214. };
  215. /* the bast has 4 selectable slots for nand-flash, the three
  216. * on-board chip areas, as well as the external SmartMedia
  217. * slot.
  218. *
  219. * Note, there is no current hot-plug support for the SmartMedia
  220. * socket.
  221. */
  222. static struct s3c2410_nand_set bast_nand_sets[] = {
  223. [0] = {
  224. .name = "SmartMedia",
  225. .nr_chips = 1,
  226. .nr_map = smartmedia_map,
  227. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  228. .partitions = bast_default_nand_part
  229. },
  230. [1] = {
  231. .name = "chip0",
  232. .nr_chips = 1,
  233. .nr_map = chip0_map,
  234. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  235. .partitions = bast_default_nand_part
  236. },
  237. [2] = {
  238. .name = "chip1",
  239. .nr_chips = 1,
  240. .nr_map = chip1_map,
  241. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  242. .partitions = bast_default_nand_part
  243. },
  244. [3] = {
  245. .name = "chip2",
  246. .nr_chips = 1,
  247. .nr_map = chip2_map,
  248. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  249. .partitions = bast_default_nand_part
  250. }
  251. };
  252. static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
  253. {
  254. unsigned int tmp;
  255. slot = set->nr_map[slot] & 3;
  256. pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
  257. slot, set, set->nr_map);
  258. tmp = __raw_readb(BAST_VA_CTRL2);
  259. tmp &= BAST_CPLD_CTLR2_IDERST;
  260. tmp |= slot;
  261. tmp |= BAST_CPLD_CTRL2_WNAND;
  262. pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
  263. __raw_writeb(tmp, BAST_VA_CTRL2);
  264. }
  265. static struct s3c2410_platform_nand bast_nand_info = {
  266. .tacls = 80,
  267. .twrph0 = 80,
  268. .twrph1 = 80,
  269. .nr_sets = ARRAY_SIZE(bast_nand_sets),
  270. .sets = bast_nand_sets,
  271. .select_chip = bast_nand_select,
  272. };
  273. /* DM9000 */
  274. static struct resource bast_dm9k_resource[] = {
  275. [0] = {
  276. .start = S3C2410_CS5 + BAST_PA_DM9000,
  277. .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
  278. .flags = IORESOURCE_MEM
  279. },
  280. [1] = {
  281. .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
  282. .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
  283. .flags = IORESOURCE_MEM
  284. },
  285. [2] = {
  286. .start = IRQ_DM9000,
  287. .end = IRQ_DM9000,
  288. .flags = IORESOURCE_IRQ
  289. }
  290. };
  291. /* for the moment we limit ourselves to 16bit IO until some
  292. * better IO routines can be written and tested
  293. */
  294. struct dm9000_plat_data bast_dm9k_platdata = {
  295. .flags = DM9000_PLATF_16BITONLY
  296. };
  297. static struct platform_device bast_device_dm9k = {
  298. .name = "dm9000",
  299. .id = 0,
  300. .num_resources = ARRAY_SIZE(bast_dm9k_resource),
  301. .resource = bast_dm9k_resource,
  302. .dev = {
  303. .platform_data = &bast_dm9k_platdata,
  304. }
  305. };
  306. /* Standard BAST devices */
  307. static struct platform_device *bast_devices[] __initdata = {
  308. &s3c_device_usb,
  309. &s3c_device_lcd,
  310. &s3c_device_wdt,
  311. &s3c_device_i2c,
  312. &s3c_device_iis,
  313. &s3c_device_rtc,
  314. &s3c_device_nand,
  315. &bast_device_nor,
  316. &bast_device_dm9k,
  317. };
  318. static struct clk *bast_clocks[] = {
  319. &s3c24xx_dclk0,
  320. &s3c24xx_dclk1,
  321. &s3c24xx_clkout0,
  322. &s3c24xx_clkout1,
  323. &s3c24xx_uclk,
  324. };
  325. static struct s3c24xx_board bast_board __initdata = {
  326. .devices = bast_devices,
  327. .devices_count = ARRAY_SIZE(bast_devices),
  328. .clocks = bast_clocks,
  329. .clocks_count = ARRAY_SIZE(bast_clocks)
  330. };
  331. void __init bast_map_io(void)
  332. {
  333. /* initialise the clocks */
  334. s3c24xx_dclk0.parent = NULL;
  335. s3c24xx_dclk0.rate = 12*1000*1000;
  336. s3c24xx_dclk1.parent = NULL;
  337. s3c24xx_dclk1.rate = 24*1000*1000;
  338. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  339. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  340. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  341. s3c_device_nand.dev.platform_data = &bast_nand_info;
  342. s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
  343. s3c24xx_init_clocks(0);
  344. s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
  345. s3c24xx_set_board(&bast_board);
  346. usb_simtec_init();
  347. }
  348. MACHINE_START(BAST, "Simtec-BAST")
  349. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  350. .phys_ram = S3C2410_SDRAM_PA,
  351. .phys_io = S3C2410_PA_UART,
  352. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  353. .boot_params = S3C2410_SDRAM_PA + 0x100,
  354. .map_io = bast_map_io,
  355. .init_irq = s3c24xx_init_irq,
  356. .timer = &s3c24xx_timer,
  357. MACHINE_END