irq.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967
  1. /* linux/arch/arm/mach-s3c2410/irq.c
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * Changelog:
  21. *
  22. * 22-Jul-2004 Ben Dooks <ben@simtec.co.uk>
  23. * Fixed compile warnings
  24. *
  25. * 22-Jul-2004 Roc Wu <cooloney@yahoo.com.cn>
  26. * Fixed s3c_extirq_type
  27. *
  28. * 21-Jul-2004 Arnaud Patard (Rtp) <arnaud.patard@rtp-net.org>
  29. * Addition of ADC/TC demux
  30. *
  31. * 04-Oct-2004 Klaus Fetscher <k.fetscher@fetron.de>
  32. * Fix for set_irq_type() on low EINT numbers
  33. *
  34. * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk>
  35. * Tidy up KF's patch and sort out new release
  36. *
  37. * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk>
  38. * Add support for power management controls
  39. *
  40. * 04-Nov-2004 Ben Dooks
  41. * Fix standard IRQ wake for EINT0..4 and RTC
  42. *
  43. * 22-Feb-2005 Ben Dooks
  44. * Fixed edge-triggering on ADC IRQ
  45. *
  46. * 28-Jun-2005 Ben Dooks
  47. * Mark IRQ_LCD valid
  48. */
  49. #include <linux/init.h>
  50. #include <linux/module.h>
  51. #include <linux/interrupt.h>
  52. #include <linux/ioport.h>
  53. #include <linux/ptrace.h>
  54. #include <linux/sysdev.h>
  55. #include <asm/hardware.h>
  56. #include <asm/irq.h>
  57. #include <asm/io.h>
  58. #include <asm/mach/irq.h>
  59. #include <asm/arch/regs-irq.h>
  60. #include <asm/arch/regs-gpio.h>
  61. #include "cpu.h"
  62. #include "pm.h"
  63. #define irqdbf(x...)
  64. #define irqdbf2(x...)
  65. #define EXTINT_OFF (IRQ_EINT4 - 4)
  66. /* wakeup irq control */
  67. #ifdef CONFIG_PM
  68. /* state for IRQs over sleep */
  69. /* default is to allow for EINT0..EINT15, and IRQ_RTC as wakeup sources
  70. *
  71. * set bit to 1 in allow bitfield to enable the wakeup settings on it
  72. */
  73. unsigned long s3c_irqwake_intallow = 1L << (IRQ_RTC - IRQ_EINT0) | 0xfL;
  74. unsigned long s3c_irqwake_intmask = 0xffffffffL;
  75. unsigned long s3c_irqwake_eintallow = 0x0000fff0L;
  76. unsigned long s3c_irqwake_eintmask = 0xffffffffL;
  77. static int
  78. s3c_irq_wake(unsigned int irqno, unsigned int state)
  79. {
  80. unsigned long irqbit = 1 << (irqno - IRQ_EINT0);
  81. if (!(s3c_irqwake_intallow & irqbit))
  82. return -ENOENT;
  83. printk(KERN_INFO "wake %s for irq %d\n",
  84. state ? "enabled" : "disabled", irqno);
  85. if (!state)
  86. s3c_irqwake_intmask |= irqbit;
  87. else
  88. s3c_irqwake_intmask &= ~irqbit;
  89. return 0;
  90. }
  91. static int
  92. s3c_irqext_wake(unsigned int irqno, unsigned int state)
  93. {
  94. unsigned long bit = 1L << (irqno - EXTINT_OFF);
  95. if (!(s3c_irqwake_eintallow & bit))
  96. return -ENOENT;
  97. printk(KERN_INFO "wake %s for irq %d\n",
  98. state ? "enabled" : "disabled", irqno);
  99. if (!state)
  100. s3c_irqwake_eintmask |= bit;
  101. else
  102. s3c_irqwake_eintmask &= ~bit;
  103. return 0;
  104. }
  105. #else
  106. #define s3c_irqext_wake NULL
  107. #define s3c_irq_wake NULL
  108. #endif
  109. static void
  110. s3c_irq_mask(unsigned int irqno)
  111. {
  112. unsigned long mask;
  113. irqno -= IRQ_EINT0;
  114. mask = __raw_readl(S3C2410_INTMSK);
  115. mask |= 1UL << irqno;
  116. __raw_writel(mask, S3C2410_INTMSK);
  117. }
  118. static inline void
  119. s3c_irq_ack(unsigned int irqno)
  120. {
  121. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  122. __raw_writel(bitval, S3C2410_SRCPND);
  123. __raw_writel(bitval, S3C2410_INTPND);
  124. }
  125. static inline void
  126. s3c_irq_maskack(unsigned int irqno)
  127. {
  128. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  129. unsigned long mask;
  130. mask = __raw_readl(S3C2410_INTMSK);
  131. __raw_writel(mask|bitval, S3C2410_INTMSK);
  132. __raw_writel(bitval, S3C2410_SRCPND);
  133. __raw_writel(bitval, S3C2410_INTPND);
  134. }
  135. static void
  136. s3c_irq_unmask(unsigned int irqno)
  137. {
  138. unsigned long mask;
  139. if (irqno != IRQ_TIMER4 && irqno != IRQ_EINT8t23)
  140. irqdbf2("s3c_irq_unmask %d\n", irqno);
  141. irqno -= IRQ_EINT0;
  142. mask = __raw_readl(S3C2410_INTMSK);
  143. mask &= ~(1UL << irqno);
  144. __raw_writel(mask, S3C2410_INTMSK);
  145. }
  146. static struct irqchip s3c_irq_level_chip = {
  147. .ack = s3c_irq_maskack,
  148. .mask = s3c_irq_mask,
  149. .unmask = s3c_irq_unmask,
  150. .wake = s3c_irq_wake
  151. };
  152. static struct irqchip s3c_irq_chip = {
  153. .ack = s3c_irq_ack,
  154. .mask = s3c_irq_mask,
  155. .unmask = s3c_irq_unmask,
  156. .wake = s3c_irq_wake
  157. };
  158. /* S3C2410_EINTMASK
  159. * S3C2410_EINTPEND
  160. */
  161. static void
  162. s3c_irqext_mask(unsigned int irqno)
  163. {
  164. unsigned long mask;
  165. irqno -= EXTINT_OFF;
  166. mask = __raw_readl(S3C2410_EINTMASK);
  167. mask |= ( 1UL << irqno);
  168. __raw_writel(mask, S3C2410_EINTMASK);
  169. if (irqno <= (IRQ_EINT7 - EXTINT_OFF)) {
  170. /* check to see if all need masking */
  171. if ((mask & (0xf << 4)) == (0xf << 4)) {
  172. /* all masked, mask the parent */
  173. s3c_irq_mask(IRQ_EINT4t7);
  174. }
  175. } else {
  176. /* todo: the same check as above for the rest of the irq regs...*/
  177. }
  178. }
  179. static void
  180. s3c_irqext_ack(unsigned int irqno)
  181. {
  182. unsigned long req;
  183. unsigned long bit;
  184. unsigned long mask;
  185. bit = 1UL << (irqno - EXTINT_OFF);
  186. mask = __raw_readl(S3C2410_EINTMASK);
  187. __raw_writel(bit, S3C2410_EINTPEND);
  188. req = __raw_readl(S3C2410_EINTPEND);
  189. req &= ~mask;
  190. /* not sure if we should be acking the parent irq... */
  191. if (irqno <= IRQ_EINT7 ) {
  192. if ((req & 0xf0) == 0)
  193. s3c_irq_ack(IRQ_EINT4t7);
  194. } else {
  195. if ((req >> 8) == 0)
  196. s3c_irq_ack(IRQ_EINT8t23);
  197. }
  198. }
  199. static void
  200. s3c_irqext_unmask(unsigned int irqno)
  201. {
  202. unsigned long mask;
  203. irqno -= EXTINT_OFF;
  204. mask = __raw_readl(S3C2410_EINTMASK);
  205. mask &= ~( 1UL << irqno);
  206. __raw_writel(mask, S3C2410_EINTMASK);
  207. s3c_irq_unmask((irqno <= (IRQ_EINT7 - EXTINT_OFF)) ? IRQ_EINT4t7 : IRQ_EINT8t23);
  208. }
  209. static int
  210. s3c_irqext_type(unsigned int irq, unsigned int type)
  211. {
  212. void __iomem *extint_reg;
  213. void __iomem *gpcon_reg;
  214. unsigned long gpcon_offset, extint_offset;
  215. unsigned long newvalue = 0, value;
  216. if ((irq >= IRQ_EINT0) && (irq <= IRQ_EINT3))
  217. {
  218. gpcon_reg = S3C2410_GPFCON;
  219. extint_reg = S3C2410_EXTINT0;
  220. gpcon_offset = (irq - IRQ_EINT0) * 2;
  221. extint_offset = (irq - IRQ_EINT0) * 4;
  222. }
  223. else if ((irq >= IRQ_EINT4) && (irq <= IRQ_EINT7))
  224. {
  225. gpcon_reg = S3C2410_GPFCON;
  226. extint_reg = S3C2410_EXTINT0;
  227. gpcon_offset = (irq - (EXTINT_OFF)) * 2;
  228. extint_offset = (irq - (EXTINT_OFF)) * 4;
  229. }
  230. else if ((irq >= IRQ_EINT8) && (irq <= IRQ_EINT15))
  231. {
  232. gpcon_reg = S3C2410_GPGCON;
  233. extint_reg = S3C2410_EXTINT1;
  234. gpcon_offset = (irq - IRQ_EINT8) * 2;
  235. extint_offset = (irq - IRQ_EINT8) * 4;
  236. }
  237. else if ((irq >= IRQ_EINT16) && (irq <= IRQ_EINT23))
  238. {
  239. gpcon_reg = S3C2410_GPGCON;
  240. extint_reg = S3C2410_EXTINT2;
  241. gpcon_offset = (irq - IRQ_EINT8) * 2;
  242. extint_offset = (irq - IRQ_EINT16) * 4;
  243. } else
  244. return -1;
  245. /* Set the GPIO to external interrupt mode */
  246. value = __raw_readl(gpcon_reg);
  247. value = (value & ~(3 << gpcon_offset)) | (0x02 << gpcon_offset);
  248. __raw_writel(value, gpcon_reg);
  249. /* Set the external interrupt to pointed trigger type */
  250. switch (type)
  251. {
  252. case IRQT_NOEDGE:
  253. printk(KERN_WARNING "No edge setting!\n");
  254. break;
  255. case IRQT_RISING:
  256. newvalue = S3C2410_EXTINT_RISEEDGE;
  257. break;
  258. case IRQT_FALLING:
  259. newvalue = S3C2410_EXTINT_FALLEDGE;
  260. break;
  261. case IRQT_BOTHEDGE:
  262. newvalue = S3C2410_EXTINT_BOTHEDGE;
  263. break;
  264. case IRQT_LOW:
  265. newvalue = S3C2410_EXTINT_LOWLEV;
  266. break;
  267. case IRQT_HIGH:
  268. newvalue = S3C2410_EXTINT_HILEV;
  269. break;
  270. default:
  271. printk(KERN_ERR "No such irq type %d", type);
  272. return -1;
  273. }
  274. value = __raw_readl(extint_reg);
  275. value = (value & ~(7 << extint_offset)) | (newvalue << extint_offset);
  276. __raw_writel(value, extint_reg);
  277. return 0;
  278. }
  279. static struct irqchip s3c_irqext_chip = {
  280. .mask = s3c_irqext_mask,
  281. .unmask = s3c_irqext_unmask,
  282. .ack = s3c_irqext_ack,
  283. .type = s3c_irqext_type,
  284. .wake = s3c_irqext_wake
  285. };
  286. static struct irqchip s3c_irq_eint0t4 = {
  287. .ack = s3c_irq_ack,
  288. .mask = s3c_irq_mask,
  289. .unmask = s3c_irq_unmask,
  290. .wake = s3c_irq_wake,
  291. .type = s3c_irqext_type,
  292. };
  293. /* mask values for the parent registers for each of the interrupt types */
  294. #define INTMSK_UART0 (1UL << (IRQ_UART0 - IRQ_EINT0))
  295. #define INTMSK_UART1 (1UL << (IRQ_UART1 - IRQ_EINT0))
  296. #define INTMSK_UART2 (1UL << (IRQ_UART2 - IRQ_EINT0))
  297. #define INTMSK_ADCPARENT (1UL << (IRQ_ADCPARENT - IRQ_EINT0))
  298. static inline void
  299. s3c_irqsub_mask(unsigned int irqno, unsigned int parentbit,
  300. int subcheck)
  301. {
  302. unsigned long mask;
  303. unsigned long submask;
  304. submask = __raw_readl(S3C2410_INTSUBMSK);
  305. mask = __raw_readl(S3C2410_INTMSK);
  306. submask |= (1UL << (irqno - IRQ_S3CUART_RX0));
  307. /* check to see if we need to mask the parent IRQ */
  308. if ((submask & subcheck) == subcheck) {
  309. __raw_writel(mask | parentbit, S3C2410_INTMSK);
  310. }
  311. /* write back masks */
  312. __raw_writel(submask, S3C2410_INTSUBMSK);
  313. }
  314. static inline void
  315. s3c_irqsub_unmask(unsigned int irqno, unsigned int parentbit)
  316. {
  317. unsigned long mask;
  318. unsigned long submask;
  319. submask = __raw_readl(S3C2410_INTSUBMSK);
  320. mask = __raw_readl(S3C2410_INTMSK);
  321. submask &= ~(1UL << (irqno - IRQ_S3CUART_RX0));
  322. mask &= ~parentbit;
  323. /* write back masks */
  324. __raw_writel(submask, S3C2410_INTSUBMSK);
  325. __raw_writel(mask, S3C2410_INTMSK);
  326. }
  327. static inline void
  328. s3c_irqsub_maskack(unsigned int irqno, unsigned int parentmask, unsigned int group)
  329. {
  330. unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0);
  331. s3c_irqsub_mask(irqno, parentmask, group);
  332. __raw_writel(bit, S3C2410_SUBSRCPND);
  333. /* only ack parent if we've got all the irqs (seems we must
  334. * ack, all and hope that the irq system retriggers ok when
  335. * the interrupt goes off again)
  336. */
  337. if (1) {
  338. __raw_writel(parentmask, S3C2410_SRCPND);
  339. __raw_writel(parentmask, S3C2410_INTPND);
  340. }
  341. }
  342. static inline void
  343. s3c_irqsub_ack(unsigned int irqno, unsigned int parentmask, unsigned int group)
  344. {
  345. unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0);
  346. __raw_writel(bit, S3C2410_SUBSRCPND);
  347. /* only ack parent if we've got all the irqs (seems we must
  348. * ack, all and hope that the irq system retriggers ok when
  349. * the interrupt goes off again)
  350. */
  351. if (1) {
  352. __raw_writel(parentmask, S3C2410_SRCPND);
  353. __raw_writel(parentmask, S3C2410_INTPND);
  354. }
  355. }
  356. /* UART0 */
  357. static void
  358. s3c_irq_uart0_mask(unsigned int irqno)
  359. {
  360. s3c_irqsub_mask(irqno, INTMSK_UART0, 7);
  361. }
  362. static void
  363. s3c_irq_uart0_unmask(unsigned int irqno)
  364. {
  365. s3c_irqsub_unmask(irqno, INTMSK_UART0);
  366. }
  367. static void
  368. s3c_irq_uart0_ack(unsigned int irqno)
  369. {
  370. s3c_irqsub_maskack(irqno, INTMSK_UART0, 7);
  371. }
  372. static struct irqchip s3c_irq_uart0 = {
  373. .mask = s3c_irq_uart0_mask,
  374. .unmask = s3c_irq_uart0_unmask,
  375. .ack = s3c_irq_uart0_ack,
  376. };
  377. /* UART1 */
  378. static void
  379. s3c_irq_uart1_mask(unsigned int irqno)
  380. {
  381. s3c_irqsub_mask(irqno, INTMSK_UART1, 7 << 3);
  382. }
  383. static void
  384. s3c_irq_uart1_unmask(unsigned int irqno)
  385. {
  386. s3c_irqsub_unmask(irqno, INTMSK_UART1);
  387. }
  388. static void
  389. s3c_irq_uart1_ack(unsigned int irqno)
  390. {
  391. s3c_irqsub_maskack(irqno, INTMSK_UART1, 7 << 3);
  392. }
  393. static struct irqchip s3c_irq_uart1 = {
  394. .mask = s3c_irq_uart1_mask,
  395. .unmask = s3c_irq_uart1_unmask,
  396. .ack = s3c_irq_uart1_ack,
  397. };
  398. /* UART2 */
  399. static void
  400. s3c_irq_uart2_mask(unsigned int irqno)
  401. {
  402. s3c_irqsub_mask(irqno, INTMSK_UART2, 7 << 6);
  403. }
  404. static void
  405. s3c_irq_uart2_unmask(unsigned int irqno)
  406. {
  407. s3c_irqsub_unmask(irqno, INTMSK_UART2);
  408. }
  409. static void
  410. s3c_irq_uart2_ack(unsigned int irqno)
  411. {
  412. s3c_irqsub_maskack(irqno, INTMSK_UART2, 7 << 6);
  413. }
  414. static struct irqchip s3c_irq_uart2 = {
  415. .mask = s3c_irq_uart2_mask,
  416. .unmask = s3c_irq_uart2_unmask,
  417. .ack = s3c_irq_uart2_ack,
  418. };
  419. /* ADC and Touchscreen */
  420. static void
  421. s3c_irq_adc_mask(unsigned int irqno)
  422. {
  423. s3c_irqsub_mask(irqno, INTMSK_ADCPARENT, 3 << 9);
  424. }
  425. static void
  426. s3c_irq_adc_unmask(unsigned int irqno)
  427. {
  428. s3c_irqsub_unmask(irqno, INTMSK_ADCPARENT);
  429. }
  430. static void
  431. s3c_irq_adc_ack(unsigned int irqno)
  432. {
  433. s3c_irqsub_ack(irqno, INTMSK_ADCPARENT, 3 << 9);
  434. }
  435. static struct irqchip s3c_irq_adc = {
  436. .mask = s3c_irq_adc_mask,
  437. .unmask = s3c_irq_adc_unmask,
  438. .ack = s3c_irq_adc_ack,
  439. };
  440. /* irq demux for adc */
  441. static void s3c_irq_demux_adc(unsigned int irq,
  442. struct irqdesc *desc,
  443. struct pt_regs *regs)
  444. {
  445. unsigned int subsrc, submsk;
  446. unsigned int offset = 9;
  447. struct irqdesc *mydesc;
  448. /* read the current pending interrupts, and the mask
  449. * for what it is available */
  450. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  451. submsk = __raw_readl(S3C2410_INTSUBMSK);
  452. subsrc &= ~submsk;
  453. subsrc >>= offset;
  454. subsrc &= 3;
  455. if (subsrc != 0) {
  456. if (subsrc & 1) {
  457. mydesc = irq_desc + IRQ_TC;
  458. mydesc->handle( IRQ_TC, mydesc, regs);
  459. }
  460. if (subsrc & 2) {
  461. mydesc = irq_desc + IRQ_ADC;
  462. mydesc->handle(IRQ_ADC, mydesc, regs);
  463. }
  464. }
  465. }
  466. static void s3c_irq_demux_uart(unsigned int start,
  467. struct pt_regs *regs)
  468. {
  469. unsigned int subsrc, submsk;
  470. unsigned int offset = start - IRQ_S3CUART_RX0;
  471. struct irqdesc *desc;
  472. /* read the current pending interrupts, and the mask
  473. * for what it is available */
  474. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  475. submsk = __raw_readl(S3C2410_INTSUBMSK);
  476. irqdbf2("s3c_irq_demux_uart: start=%d (%d), subsrc=0x%08x,0x%08x\n",
  477. start, offset, subsrc, submsk);
  478. subsrc &= ~submsk;
  479. subsrc >>= offset;
  480. subsrc &= 7;
  481. if (subsrc != 0) {
  482. desc = irq_desc + start;
  483. if (subsrc & 1)
  484. desc->handle(start, desc, regs);
  485. desc++;
  486. if (subsrc & 2)
  487. desc->handle(start+1, desc, regs);
  488. desc++;
  489. if (subsrc & 4)
  490. desc->handle(start+2, desc, regs);
  491. }
  492. }
  493. /* uart demux entry points */
  494. static void
  495. s3c_irq_demux_uart0(unsigned int irq,
  496. struct irqdesc *desc,
  497. struct pt_regs *regs)
  498. {
  499. irq = irq;
  500. s3c_irq_demux_uart(IRQ_S3CUART_RX0, regs);
  501. }
  502. static void
  503. s3c_irq_demux_uart1(unsigned int irq,
  504. struct irqdesc *desc,
  505. struct pt_regs *regs)
  506. {
  507. irq = irq;
  508. s3c_irq_demux_uart(IRQ_S3CUART_RX1, regs);
  509. }
  510. static void
  511. s3c_irq_demux_uart2(unsigned int irq,
  512. struct irqdesc *desc,
  513. struct pt_regs *regs)
  514. {
  515. irq = irq;
  516. s3c_irq_demux_uart(IRQ_S3CUART_RX2, regs);
  517. }
  518. /* s3c24xx_init_irq
  519. *
  520. * Initialise S3C2410 IRQ system
  521. */
  522. void __init s3c24xx_init_irq(void)
  523. {
  524. unsigned long pend;
  525. unsigned long last;
  526. int irqno;
  527. int i;
  528. irqdbf("s3c2410_init_irq: clearing interrupt status flags\n");
  529. /* first, clear all interrupts pending... */
  530. last = 0;
  531. for (i = 0; i < 4; i++) {
  532. pend = __raw_readl(S3C2410_EINTPEND);
  533. if (pend == 0 || pend == last)
  534. break;
  535. __raw_writel(pend, S3C2410_EINTPEND);
  536. printk("irq: clearing pending ext status %08x\n", (int)pend);
  537. last = pend;
  538. }
  539. last = 0;
  540. for (i = 0; i < 4; i++) {
  541. pend = __raw_readl(S3C2410_INTPND);
  542. if (pend == 0 || pend == last)
  543. break;
  544. __raw_writel(pend, S3C2410_SRCPND);
  545. __raw_writel(pend, S3C2410_INTPND);
  546. printk("irq: clearing pending status %08x\n", (int)pend);
  547. last = pend;
  548. }
  549. last = 0;
  550. for (i = 0; i < 4; i++) {
  551. pend = __raw_readl(S3C2410_SUBSRCPND);
  552. if (pend == 0 || pend == last)
  553. break;
  554. printk("irq: clearing subpending status %08x\n", (int)pend);
  555. __raw_writel(pend, S3C2410_SUBSRCPND);
  556. last = pend;
  557. }
  558. /* register the main interrupts */
  559. irqdbf("s3c2410_init_irq: registering s3c2410 interrupt handlers\n");
  560. for (irqno = IRQ_BATT_FLT; irqno <= IRQ_ADCPARENT; irqno++) {
  561. /* set all the s3c2410 internal irqs */
  562. switch (irqno) {
  563. /* deal with the special IRQs (cascaded) */
  564. case IRQ_UART0:
  565. case IRQ_UART1:
  566. case IRQ_UART2:
  567. case IRQ_ADCPARENT:
  568. set_irq_chip(irqno, &s3c_irq_level_chip);
  569. set_irq_handler(irqno, do_level_IRQ);
  570. break;
  571. case IRQ_RESERVED6:
  572. case IRQ_RESERVED24:
  573. /* no IRQ here */
  574. break;
  575. default:
  576. //irqdbf("registering irq %d (s3c irq)\n", irqno);
  577. set_irq_chip(irqno, &s3c_irq_chip);
  578. set_irq_handler(irqno, do_edge_IRQ);
  579. set_irq_flags(irqno, IRQF_VALID);
  580. }
  581. }
  582. /* setup the cascade irq handlers */
  583. set_irq_chained_handler(IRQ_UART0, s3c_irq_demux_uart0);
  584. set_irq_chained_handler(IRQ_UART1, s3c_irq_demux_uart1);
  585. set_irq_chained_handler(IRQ_UART2, s3c_irq_demux_uart2);
  586. set_irq_chained_handler(IRQ_ADCPARENT, s3c_irq_demux_adc);
  587. /* external interrupts */
  588. for (irqno = IRQ_EINT0; irqno <= IRQ_EINT3; irqno++) {
  589. irqdbf("registering irq %d (ext int)\n", irqno);
  590. set_irq_chip(irqno, &s3c_irq_eint0t4);
  591. set_irq_handler(irqno, do_edge_IRQ);
  592. set_irq_flags(irqno, IRQF_VALID);
  593. }
  594. for (irqno = IRQ_EINT4; irqno <= IRQ_EINT23; irqno++) {
  595. irqdbf("registering irq %d (extended s3c irq)\n", irqno);
  596. set_irq_chip(irqno, &s3c_irqext_chip);
  597. set_irq_handler(irqno, do_edge_IRQ);
  598. set_irq_flags(irqno, IRQF_VALID);
  599. }
  600. /* register the uart interrupts */
  601. irqdbf("s3c2410: registering external interrupts\n");
  602. for (irqno = IRQ_S3CUART_RX0; irqno <= IRQ_S3CUART_ERR0; irqno++) {
  603. irqdbf("registering irq %d (s3c uart0 irq)\n", irqno);
  604. set_irq_chip(irqno, &s3c_irq_uart0);
  605. set_irq_handler(irqno, do_level_IRQ);
  606. set_irq_flags(irqno, IRQF_VALID);
  607. }
  608. for (irqno = IRQ_S3CUART_RX1; irqno <= IRQ_S3CUART_ERR1; irqno++) {
  609. irqdbf("registering irq %d (s3c uart1 irq)\n", irqno);
  610. set_irq_chip(irqno, &s3c_irq_uart1);
  611. set_irq_handler(irqno, do_level_IRQ);
  612. set_irq_flags(irqno, IRQF_VALID);
  613. }
  614. for (irqno = IRQ_S3CUART_RX2; irqno <= IRQ_S3CUART_ERR2; irqno++) {
  615. irqdbf("registering irq %d (s3c uart2 irq)\n", irqno);
  616. set_irq_chip(irqno, &s3c_irq_uart2);
  617. set_irq_handler(irqno, do_level_IRQ);
  618. set_irq_flags(irqno, IRQF_VALID);
  619. }
  620. for (irqno = IRQ_TC; irqno <= IRQ_ADC; irqno++) {
  621. irqdbf("registering irq %d (s3c adc irq)\n", irqno);
  622. set_irq_chip(irqno, &s3c_irq_adc);
  623. set_irq_handler(irqno, do_edge_IRQ);
  624. set_irq_flags(irqno, IRQF_VALID);
  625. }
  626. irqdbf("s3c2410: registered interrupt handlers\n");
  627. }
  628. /* s3c2440 irq code
  629. */
  630. #ifdef CONFIG_CPU_S3C2440
  631. /* WDT/AC97 */
  632. static void s3c_irq_demux_wdtac97(unsigned int irq,
  633. struct irqdesc *desc,
  634. struct pt_regs *regs)
  635. {
  636. unsigned int subsrc, submsk;
  637. struct irqdesc *mydesc;
  638. /* read the current pending interrupts, and the mask
  639. * for what it is available */
  640. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  641. submsk = __raw_readl(S3C2410_INTSUBMSK);
  642. subsrc &= ~submsk;
  643. subsrc >>= 13;
  644. subsrc &= 3;
  645. if (subsrc != 0) {
  646. if (subsrc & 1) {
  647. mydesc = irq_desc + IRQ_S3C2440_WDT;
  648. mydesc->handle( IRQ_S3C2440_WDT, mydesc, regs);
  649. }
  650. if (subsrc & 2) {
  651. mydesc = irq_desc + IRQ_S3C2440_AC97;
  652. mydesc->handle(IRQ_S3C2440_AC97, mydesc, regs);
  653. }
  654. }
  655. }
  656. #define INTMSK_WDT (1UL << (IRQ_WDT - IRQ_EINT0))
  657. static void
  658. s3c_irq_wdtac97_mask(unsigned int irqno)
  659. {
  660. s3c_irqsub_mask(irqno, INTMSK_WDT, 3<<13);
  661. }
  662. static void
  663. s3c_irq_wdtac97_unmask(unsigned int irqno)
  664. {
  665. s3c_irqsub_unmask(irqno, INTMSK_WDT);
  666. }
  667. static void
  668. s3c_irq_wdtac97_ack(unsigned int irqno)
  669. {
  670. s3c_irqsub_maskack(irqno, INTMSK_WDT, 3<<13);
  671. }
  672. static struct irqchip s3c_irq_wdtac97 = {
  673. .mask = s3c_irq_wdtac97_mask,
  674. .unmask = s3c_irq_wdtac97_unmask,
  675. .ack = s3c_irq_wdtac97_ack,
  676. };
  677. /* camera irq */
  678. static void s3c_irq_demux_cam(unsigned int irq,
  679. struct irqdesc *desc,
  680. struct pt_regs *regs)
  681. {
  682. unsigned int subsrc, submsk;
  683. struct irqdesc *mydesc;
  684. /* read the current pending interrupts, and the mask
  685. * for what it is available */
  686. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  687. submsk = __raw_readl(S3C2410_INTSUBMSK);
  688. subsrc &= ~submsk;
  689. subsrc >>= 11;
  690. subsrc &= 3;
  691. if (subsrc != 0) {
  692. if (subsrc & 1) {
  693. mydesc = irq_desc + IRQ_S3C2440_CAM_C;
  694. mydesc->handle( IRQ_S3C2440_WDT, mydesc, regs);
  695. }
  696. if (subsrc & 2) {
  697. mydesc = irq_desc + IRQ_S3C2440_CAM_P;
  698. mydesc->handle(IRQ_S3C2440_AC97, mydesc, regs);
  699. }
  700. }
  701. }
  702. #define INTMSK_CAM (1UL << (IRQ_CAM - IRQ_EINT0))
  703. static void
  704. s3c_irq_cam_mask(unsigned int irqno)
  705. {
  706. s3c_irqsub_mask(irqno, INTMSK_CAM, 3<<11);
  707. }
  708. static void
  709. s3c_irq_cam_unmask(unsigned int irqno)
  710. {
  711. s3c_irqsub_unmask(irqno, INTMSK_CAM);
  712. }
  713. static void
  714. s3c_irq_cam_ack(unsigned int irqno)
  715. {
  716. s3c_irqsub_maskack(irqno, INTMSK_CAM, 3<<11);
  717. }
  718. static struct irqchip s3c_irq_cam = {
  719. .mask = s3c_irq_cam_mask,
  720. .unmask = s3c_irq_cam_unmask,
  721. .ack = s3c_irq_cam_ack,
  722. };
  723. static int s3c2440_irq_add(struct sys_device *sysdev)
  724. {
  725. unsigned int irqno;
  726. printk("S3C2440: IRQ Support\n");
  727. set_irq_chip(IRQ_NFCON, &s3c_irq_level_chip);
  728. set_irq_handler(IRQ_NFCON, do_level_IRQ);
  729. set_irq_flags(IRQ_NFCON, IRQF_VALID);
  730. /* add new chained handler for wdt, ac7 */
  731. set_irq_chip(IRQ_WDT, &s3c_irq_level_chip);
  732. set_irq_handler(IRQ_WDT, do_level_IRQ);
  733. set_irq_chained_handler(IRQ_WDT, s3c_irq_demux_wdtac97);
  734. for (irqno = IRQ_S3C2440_WDT; irqno <= IRQ_S3C2440_AC97; irqno++) {
  735. set_irq_chip(irqno, &s3c_irq_wdtac97);
  736. set_irq_handler(irqno, do_level_IRQ);
  737. set_irq_flags(irqno, IRQF_VALID);
  738. }
  739. /* add chained handler for camera */
  740. set_irq_chip(IRQ_CAM, &s3c_irq_level_chip);
  741. set_irq_handler(IRQ_CAM, do_level_IRQ);
  742. set_irq_chained_handler(IRQ_CAM, s3c_irq_demux_cam);
  743. for (irqno = IRQ_S3C2440_CAM_C; irqno <= IRQ_S3C2440_CAM_P; irqno++) {
  744. set_irq_chip(irqno, &s3c_irq_cam);
  745. set_irq_handler(irqno, do_level_IRQ);
  746. set_irq_flags(irqno, IRQF_VALID);
  747. }
  748. return 0;
  749. }
  750. static struct sysdev_driver s3c2440_irq_driver = {
  751. .add = s3c2440_irq_add,
  752. };
  753. static int s3c24xx_irq_driver(void)
  754. {
  755. return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_irq_driver);
  756. }
  757. arch_initcall(s3c24xx_irq_driver);
  758. #endif /* CONFIG_CPU_S3C2440 */