time.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * linux/arch/arm/mach-omap/time.c
  3. *
  4. * OMAP Timers
  5. *
  6. * Copyright (C) 2004 Nokia Corporation
  7. * Partial timer rewrite and additional dynamic tick timer support by
  8. * Tony Lindgen <tony@atomide.com> and
  9. * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. *
  11. * MPU timer code based on the older MPU timer code for OMAP
  12. * Copyright (C) 2000 RidgeRun, Inc.
  13. * Author: Greg Lonnon <glonnon@ridgerun.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #include <linux/config.h>
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/sched.h>
  41. #include <linux/spinlock.h>
  42. #include <asm/system.h>
  43. #include <asm/hardware.h>
  44. #include <asm/io.h>
  45. #include <asm/leds.h>
  46. #include <asm/irq.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/mach/time.h>
  49. struct sys_timer omap_timer;
  50. #ifdef CONFIG_OMAP_MPU_TIMER
  51. /*
  52. * ---------------------------------------------------------------------------
  53. * MPU timer
  54. * ---------------------------------------------------------------------------
  55. */
  56. #define OMAP_MPU_TIMER1_BASE (0xfffec500)
  57. #define OMAP_MPU_TIMER2_BASE (0xfffec600)
  58. #define OMAP_MPU_TIMER3_BASE (0xfffec700)
  59. #define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
  60. #define OMAP_MPU_TIMER_OFFSET 0x100
  61. #define MPU_TIMER_FREE (1 << 6)
  62. #define MPU_TIMER_CLOCK_ENABLE (1 << 5)
  63. #define MPU_TIMER_AR (1 << 1)
  64. #define MPU_TIMER_ST (1 << 0)
  65. /* cycles to nsec conversions taken from arch/i386/kernel/timers/timer_tsc.c,
  66. * converted to use kHz by Kevin Hilman */
  67. /* convert from cycles(64bits) => nanoseconds (64bits)
  68. * basic equation:
  69. * ns = cycles / (freq / ns_per_sec)
  70. * ns = cycles * (ns_per_sec / freq)
  71. * ns = cycles * (10^9 / (cpu_khz * 10^3))
  72. * ns = cycles * (10^6 / cpu_khz)
  73. *
  74. * Then we use scaling math (suggested by george at mvista.com) to get:
  75. * ns = cycles * (10^6 * SC / cpu_khz / SC
  76. * ns = cycles * cyc2ns_scale / SC
  77. *
  78. * And since SC is a constant power of two, we can convert the div
  79. * into a shift.
  80. * -johnstul at us.ibm.com "math is hard, lets go shopping!"
  81. */
  82. static unsigned long cyc2ns_scale;
  83. #define CYC2NS_SCALE_FACTOR 10 /* 2^10, carefully chosen */
  84. static inline void set_cyc2ns_scale(unsigned long cpu_khz)
  85. {
  86. cyc2ns_scale = (1000000 << CYC2NS_SCALE_FACTOR)/cpu_khz;
  87. }
  88. static inline unsigned long long cycles_2_ns(unsigned long long cyc)
  89. {
  90. return (cyc * cyc2ns_scale) >> CYC2NS_SCALE_FACTOR;
  91. }
  92. /*
  93. * MPU_TICKS_PER_SEC must be an even number, otherwise machinecycles_to_usecs
  94. * will break. On P2, the timer count rate is 6.5 MHz after programming PTV
  95. * with 0. This divides the 13MHz input by 2, and is undocumented.
  96. */
  97. #ifdef CONFIG_MACH_OMAP_PERSEUS2
  98. /* REVISIT: This ifdef construct should be replaced by a query to clock
  99. * framework to see if timer base frequency is 12.0, 13.0 or 19.2 MHz.
  100. */
  101. #define MPU_TICKS_PER_SEC (13000000 / 2)
  102. #else
  103. #define MPU_TICKS_PER_SEC (12000000 / 2)
  104. #endif
  105. #define MPU_TIMER_TICK_PERIOD ((MPU_TICKS_PER_SEC / HZ) - 1)
  106. typedef struct {
  107. u32 cntl; /* CNTL_TIMER, R/W */
  108. u32 load_tim; /* LOAD_TIM, W */
  109. u32 read_tim; /* READ_TIM, R */
  110. } omap_mpu_timer_regs_t;
  111. #define omap_mpu_timer_base(n) \
  112. ((volatile omap_mpu_timer_regs_t*)IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
  113. (n)*OMAP_MPU_TIMER_OFFSET))
  114. static inline unsigned long omap_mpu_timer_read(int nr)
  115. {
  116. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  117. return timer->read_tim;
  118. }
  119. static inline void omap_mpu_timer_start(int nr, unsigned long load_val)
  120. {
  121. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  122. timer->cntl = MPU_TIMER_CLOCK_ENABLE;
  123. udelay(1);
  124. timer->load_tim = load_val;
  125. udelay(1);
  126. timer->cntl = (MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_AR | MPU_TIMER_ST);
  127. }
  128. unsigned long omap_mpu_timer_ticks_to_usecs(unsigned long nr_ticks)
  129. {
  130. unsigned long long nsec;
  131. nsec = cycles_2_ns((unsigned long long)nr_ticks);
  132. return (unsigned long)nsec / 1000;
  133. }
  134. /*
  135. * Last processed system timer interrupt
  136. */
  137. static unsigned long omap_mpu_timer_last = 0;
  138. /*
  139. * Returns elapsed usecs since last system timer interrupt
  140. */
  141. static unsigned long omap_mpu_timer_gettimeoffset(void)
  142. {
  143. unsigned long now = 0 - omap_mpu_timer_read(0);
  144. unsigned long elapsed = now - omap_mpu_timer_last;
  145. return omap_mpu_timer_ticks_to_usecs(elapsed);
  146. }
  147. /*
  148. * Elapsed time between interrupts is calculated using timer0.
  149. * Latency during the interrupt is calculated using timer1.
  150. * Both timer0 and timer1 are counting at 6MHz (P2 6.5MHz).
  151. */
  152. static irqreturn_t omap_mpu_timer_interrupt(int irq, void *dev_id,
  153. struct pt_regs *regs)
  154. {
  155. unsigned long now, latency;
  156. write_seqlock(&xtime_lock);
  157. now = 0 - omap_mpu_timer_read(0);
  158. latency = MPU_TICKS_PER_SEC / HZ - omap_mpu_timer_read(1);
  159. omap_mpu_timer_last = now - latency;
  160. timer_tick(regs);
  161. write_sequnlock(&xtime_lock);
  162. return IRQ_HANDLED;
  163. }
  164. static struct irqaction omap_mpu_timer_irq = {
  165. .name = "mpu timer",
  166. .flags = SA_INTERRUPT | SA_TIMER,
  167. .handler = omap_mpu_timer_interrupt,
  168. };
  169. static unsigned long omap_mpu_timer1_overflows;
  170. static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id,
  171. struct pt_regs *regs)
  172. {
  173. omap_mpu_timer1_overflows++;
  174. return IRQ_HANDLED;
  175. }
  176. static struct irqaction omap_mpu_timer1_irq = {
  177. .name = "mpu timer1 overflow",
  178. .flags = SA_INTERRUPT,
  179. .handler = omap_mpu_timer1_interrupt,
  180. };
  181. static __init void omap_init_mpu_timer(void)
  182. {
  183. set_cyc2ns_scale(MPU_TICKS_PER_SEC / 1000);
  184. omap_timer.offset = omap_mpu_timer_gettimeoffset;
  185. setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
  186. setup_irq(INT_TIMER2, &omap_mpu_timer_irq);
  187. omap_mpu_timer_start(0, 0xffffffff);
  188. omap_mpu_timer_start(1, MPU_TIMER_TICK_PERIOD);
  189. }
  190. /*
  191. * Scheduler clock - returns current time in nanosec units.
  192. */
  193. unsigned long long sched_clock(void)
  194. {
  195. unsigned long ticks = 0 - omap_mpu_timer_read(0);
  196. unsigned long long ticks64;
  197. ticks64 = omap_mpu_timer1_overflows;
  198. ticks64 <<= 32;
  199. ticks64 |= ticks;
  200. return cycles_2_ns(ticks64);
  201. }
  202. #endif /* CONFIG_OMAP_MPU_TIMER */
  203. #ifdef CONFIG_OMAP_32K_TIMER
  204. #ifdef CONFIG_ARCH_OMAP1510
  205. #error OMAP 32KHz timer does not currently work on 1510!
  206. #endif
  207. /*
  208. * ---------------------------------------------------------------------------
  209. * 32KHz OS timer
  210. *
  211. * This currently works only on 16xx, as 1510 does not have the continuous
  212. * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
  213. * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
  214. * on 1510 would be possible, but the timer would not be as accurate as
  215. * with the 32KHz synchronized timer.
  216. * ---------------------------------------------------------------------------
  217. */
  218. #define OMAP_32K_TIMER_BASE 0xfffb9000
  219. #define OMAP_32K_TIMER_CR 0x08
  220. #define OMAP_32K_TIMER_TVR 0x00
  221. #define OMAP_32K_TIMER_TCR 0x04
  222. #define OMAP_32K_TICKS_PER_HZ (32768 / HZ)
  223. /*
  224. * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
  225. * so with HZ = 100, TVR = 327.68.
  226. */
  227. #define OMAP_32K_TIMER_TICK_PERIOD ((32768 / HZ) - 1)
  228. #define TIMER_32K_SYNCHRONIZED 0xfffbc410
  229. #define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
  230. (((nr_jiffies) * (clock_rate)) / HZ)
  231. static inline void omap_32k_timer_write(int val, int reg)
  232. {
  233. omap_writew(val, reg + OMAP_32K_TIMER_BASE);
  234. }
  235. static inline unsigned long omap_32k_timer_read(int reg)
  236. {
  237. return omap_readl(reg + OMAP_32K_TIMER_BASE) & 0xffffff;
  238. }
  239. /*
  240. * The 32KHz synchronized timer is an additional timer on 16xx.
  241. * It is always running.
  242. */
  243. static inline unsigned long omap_32k_sync_timer_read(void)
  244. {
  245. return omap_readl(TIMER_32K_SYNCHRONIZED);
  246. }
  247. static inline void omap_32k_timer_start(unsigned long load_val)
  248. {
  249. omap_32k_timer_write(load_val, OMAP_32K_TIMER_TVR);
  250. omap_32k_timer_write(0x0f, OMAP_32K_TIMER_CR);
  251. }
  252. static inline void omap_32k_timer_stop(void)
  253. {
  254. omap_32k_timer_write(0x0, OMAP_32K_TIMER_CR);
  255. }
  256. /*
  257. * Rounds down to nearest usec
  258. */
  259. static inline unsigned long omap_32k_ticks_to_usecs(unsigned long ticks_32k)
  260. {
  261. return (ticks_32k * 5*5*5*5*5*5) >> 9;
  262. }
  263. static unsigned long omap_32k_last_tick = 0;
  264. /*
  265. * Returns elapsed usecs since last 32k timer interrupt
  266. */
  267. static unsigned long omap_32k_timer_gettimeoffset(void)
  268. {
  269. unsigned long now = omap_32k_sync_timer_read();
  270. return omap_32k_ticks_to_usecs(now - omap_32k_last_tick);
  271. }
  272. /*
  273. * Timer interrupt for 32KHz timer. When dynamic tick is enabled, this
  274. * function is also called from other interrupts to remove latency
  275. * issues with dynamic tick. In the dynamic tick case, we need to lock
  276. * with irqsave.
  277. */
  278. static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id,
  279. struct pt_regs *regs)
  280. {
  281. unsigned long flags;
  282. unsigned long now;
  283. write_seqlock_irqsave(&xtime_lock, flags);
  284. now = omap_32k_sync_timer_read();
  285. while (now - omap_32k_last_tick >= OMAP_32K_TICKS_PER_HZ) {
  286. omap_32k_last_tick += OMAP_32K_TICKS_PER_HZ;
  287. timer_tick(regs);
  288. }
  289. /* Restart timer so we don't drift off due to modulo or dynamic tick.
  290. * By default we program the next timer to be continuous to avoid
  291. * latencies during high system load. During dynamic tick operation the
  292. * continuous timer can be overridden from pm_idle to be longer.
  293. */
  294. omap_32k_timer_start(omap_32k_last_tick + OMAP_32K_TICKS_PER_HZ - now);
  295. write_sequnlock_irqrestore(&xtime_lock, flags);
  296. return IRQ_HANDLED;
  297. }
  298. #ifdef CONFIG_NO_IDLE_HZ
  299. /*
  300. * Programs the next timer interrupt needed. Called when dynamic tick is
  301. * enabled, and to reprogram the ticks to skip from pm_idle. Note that
  302. * we can keep the timer continuous, and don't need to set it to run in
  303. * one-shot mode. This is because the timer will get reprogrammed again
  304. * after next interrupt.
  305. */
  306. void omap_32k_timer_reprogram(unsigned long next_tick)
  307. {
  308. omap_32k_timer_start(JIFFIES_TO_HW_TICKS(next_tick, 32768) + 1);
  309. }
  310. static struct irqaction omap_32k_timer_irq;
  311. extern struct timer_update_handler timer_update;
  312. static int omap_32k_timer_enable_dyn_tick(void)
  313. {
  314. /* No need to reprogram timer, just use the next interrupt */
  315. return 0;
  316. }
  317. static int omap_32k_timer_disable_dyn_tick(void)
  318. {
  319. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  320. return 0;
  321. }
  322. static struct dyn_tick_timer omap_dyn_tick_timer = {
  323. .enable = omap_32k_timer_enable_dyn_tick,
  324. .disable = omap_32k_timer_disable_dyn_tick,
  325. .reprogram = omap_32k_timer_reprogram,
  326. .handler = omap_32k_timer_interrupt,
  327. };
  328. #endif /* CONFIG_NO_IDLE_HZ */
  329. static struct irqaction omap_32k_timer_irq = {
  330. .name = "32KHz timer",
  331. .flags = SA_INTERRUPT | SA_TIMER,
  332. .handler = omap_32k_timer_interrupt,
  333. };
  334. static __init void omap_init_32k_timer(void)
  335. {
  336. #ifdef CONFIG_NO_IDLE_HZ
  337. omap_timer.dyn_tick = &omap_dyn_tick_timer;
  338. #endif
  339. setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
  340. omap_timer.offset = omap_32k_timer_gettimeoffset;
  341. omap_32k_last_tick = omap_32k_sync_timer_read();
  342. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  343. }
  344. #endif /* CONFIG_OMAP_32K_TIMER */
  345. /*
  346. * ---------------------------------------------------------------------------
  347. * Timer initialization
  348. * ---------------------------------------------------------------------------
  349. */
  350. void __init omap_timer_init(void)
  351. {
  352. #if defined(CONFIG_OMAP_MPU_TIMER)
  353. omap_init_mpu_timer();
  354. #elif defined(CONFIG_OMAP_32K_TIMER)
  355. omap_init_32k_timer();
  356. #else
  357. #error No system timer selected in Kconfig!
  358. #endif
  359. }
  360. struct sys_timer omap_timer = {
  361. .init = omap_timer_init,
  362. .offset = NULL, /* Initialized later */
  363. };