cpu-db8500.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Copyright (C) 2008-2009 ST-Ericsson
  3. *
  4. * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/amba/bus.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/gpio.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/io.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/pmu.h>
  22. #include <mach/hardware.h>
  23. #include <mach/setup.h>
  24. #include <mach/devices.h>
  25. #include "devices-db8500.h"
  26. /* minimum static i/o mapping required to boot U8500 platforms */
  27. static struct map_desc u8500_uart_io_desc[] __initdata = {
  28. __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
  29. __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
  30. };
  31. static struct map_desc u8500_io_desc[] __initdata = {
  32. __IO_DEV_DESC(U8500_GIC_CPU_BASE, SZ_4K),
  33. __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
  34. __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
  35. __IO_DEV_DESC(U8500_TWD_BASE, SZ_4K),
  36. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  37. __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
  38. __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
  39. __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
  40. __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
  41. __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
  42. __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
  43. __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
  44. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
  45. __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
  46. __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
  47. __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
  48. __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
  49. };
  50. static struct map_desc u8500_ed_io_desc[] __initdata = {
  51. __IO_DEV_DESC(U8500_MTU0_BASE_ED, SZ_4K),
  52. __IO_DEV_DESC(U8500_CLKRST7_BASE_ED, SZ_8K),
  53. };
  54. static struct map_desc u8500_v1_io_desc[] __initdata = {
  55. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  56. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE_V1, SZ_4K),
  57. };
  58. static struct map_desc u8500_v2_io_desc[] __initdata = {
  59. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
  60. };
  61. void __init u8500_map_io(void)
  62. {
  63. /*
  64. * Map the UARTs early so that the DEBUG_LL stuff continues to work.
  65. */
  66. iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
  67. ux500_map_io();
  68. iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
  69. if (cpu_is_u8500ed())
  70. iotable_init(u8500_ed_io_desc, ARRAY_SIZE(u8500_ed_io_desc));
  71. else if (cpu_is_u8500v1())
  72. iotable_init(u8500_v1_io_desc, ARRAY_SIZE(u8500_v1_io_desc));
  73. else if (cpu_is_u8500v2())
  74. iotable_init(u8500_v2_io_desc, ARRAY_SIZE(u8500_v2_io_desc));
  75. }
  76. static struct resource db8500_pmu_resources[] = {
  77. [0] = {
  78. .start = IRQ_DB8500_PMU,
  79. .end = IRQ_DB8500_PMU,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. /*
  84. * The PMU IRQ lines of two cores are wired together into a single interrupt.
  85. * Bounce the interrupt to the other core if it's not ours.
  86. */
  87. static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
  88. {
  89. irqreturn_t ret = handler(irq, dev);
  90. int other = !smp_processor_id();
  91. if (ret == IRQ_NONE && cpu_online(other))
  92. irq_set_affinity(irq, cpumask_of(other));
  93. /*
  94. * We should be able to get away with the amount of IRQ_NONEs we give,
  95. * while still having the spurious IRQ detection code kick in if the
  96. * interrupt really starts hitting spuriously.
  97. */
  98. return ret;
  99. }
  100. static struct arm_pmu_platdata db8500_pmu_platdata = {
  101. .handle_irq = db8500_pmu_handler,
  102. };
  103. static struct platform_device db8500_pmu_device = {
  104. .name = "arm-pmu",
  105. .id = ARM_PMU_DEVICE_CPU,
  106. .num_resources = ARRAY_SIZE(db8500_pmu_resources),
  107. .resource = db8500_pmu_resources,
  108. .dev.platform_data = &db8500_pmu_platdata,
  109. };
  110. static struct platform_device *platform_devs[] __initdata = {
  111. &u8500_dma40_device,
  112. &db8500_pmu_device,
  113. };
  114. static resource_size_t __initdata db8500_gpio_base[] = {
  115. U8500_GPIOBANK0_BASE,
  116. U8500_GPIOBANK1_BASE,
  117. U8500_GPIOBANK2_BASE,
  118. U8500_GPIOBANK3_BASE,
  119. U8500_GPIOBANK4_BASE,
  120. U8500_GPIOBANK5_BASE,
  121. U8500_GPIOBANK6_BASE,
  122. U8500_GPIOBANK7_BASE,
  123. U8500_GPIOBANK8_BASE,
  124. };
  125. static void __init db8500_add_gpios(void)
  126. {
  127. struct nmk_gpio_platform_data pdata = {
  128. /* No custom data yet */
  129. };
  130. dbx500_add_gpios(ARRAY_AND_SIZE(db8500_gpio_base),
  131. IRQ_DB8500_GPIO0, &pdata);
  132. }
  133. /*
  134. * This function is called from the board init
  135. */
  136. void __init u8500_init_devices(void)
  137. {
  138. if (cpu_is_u8500ed())
  139. dma40_u8500ed_fixup();
  140. db8500_add_rtc();
  141. db8500_add_gpios();
  142. platform_device_register_simple("cpufreq-u8500", -1, NULL, 0);
  143. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  144. return ;
  145. }