mthca_cmd.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  33. */
  34. #include <linux/sched.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <asm/io.h>
  38. #include <ib_mad.h>
  39. #include "mthca_dev.h"
  40. #include "mthca_config_reg.h"
  41. #include "mthca_cmd.h"
  42. #include "mthca_memfree.h"
  43. #define CMD_POLL_TOKEN 0xffff
  44. enum {
  45. HCR_IN_PARAM_OFFSET = 0x00,
  46. HCR_IN_MODIFIER_OFFSET = 0x08,
  47. HCR_OUT_PARAM_OFFSET = 0x0c,
  48. HCR_TOKEN_OFFSET = 0x14,
  49. HCR_STATUS_OFFSET = 0x18,
  50. HCR_OPMOD_SHIFT = 12,
  51. HCA_E_BIT = 22,
  52. HCR_GO_BIT = 23
  53. };
  54. enum {
  55. /* initialization and general commands */
  56. CMD_SYS_EN = 0x1,
  57. CMD_SYS_DIS = 0x2,
  58. CMD_MAP_FA = 0xfff,
  59. CMD_UNMAP_FA = 0xffe,
  60. CMD_RUN_FW = 0xff6,
  61. CMD_MOD_STAT_CFG = 0x34,
  62. CMD_QUERY_DEV_LIM = 0x3,
  63. CMD_QUERY_FW = 0x4,
  64. CMD_ENABLE_LAM = 0xff8,
  65. CMD_DISABLE_LAM = 0xff7,
  66. CMD_QUERY_DDR = 0x5,
  67. CMD_QUERY_ADAPTER = 0x6,
  68. CMD_INIT_HCA = 0x7,
  69. CMD_CLOSE_HCA = 0x8,
  70. CMD_INIT_IB = 0x9,
  71. CMD_CLOSE_IB = 0xa,
  72. CMD_QUERY_HCA = 0xb,
  73. CMD_SET_IB = 0xc,
  74. CMD_ACCESS_DDR = 0x2e,
  75. CMD_MAP_ICM = 0xffa,
  76. CMD_UNMAP_ICM = 0xff9,
  77. CMD_MAP_ICM_AUX = 0xffc,
  78. CMD_UNMAP_ICM_AUX = 0xffb,
  79. CMD_SET_ICM_SIZE = 0xffd,
  80. /* TPT commands */
  81. CMD_SW2HW_MPT = 0xd,
  82. CMD_QUERY_MPT = 0xe,
  83. CMD_HW2SW_MPT = 0xf,
  84. CMD_READ_MTT = 0x10,
  85. CMD_WRITE_MTT = 0x11,
  86. CMD_SYNC_TPT = 0x2f,
  87. /* EQ commands */
  88. CMD_MAP_EQ = 0x12,
  89. CMD_SW2HW_EQ = 0x13,
  90. CMD_HW2SW_EQ = 0x14,
  91. CMD_QUERY_EQ = 0x15,
  92. /* CQ commands */
  93. CMD_SW2HW_CQ = 0x16,
  94. CMD_HW2SW_CQ = 0x17,
  95. CMD_QUERY_CQ = 0x18,
  96. CMD_RESIZE_CQ = 0x2c,
  97. /* SRQ commands */
  98. CMD_SW2HW_SRQ = 0x35,
  99. CMD_HW2SW_SRQ = 0x36,
  100. CMD_QUERY_SRQ = 0x37,
  101. /* QP/EE commands */
  102. CMD_RST2INIT_QPEE = 0x19,
  103. CMD_INIT2RTR_QPEE = 0x1a,
  104. CMD_RTR2RTS_QPEE = 0x1b,
  105. CMD_RTS2RTS_QPEE = 0x1c,
  106. CMD_SQERR2RTS_QPEE = 0x1d,
  107. CMD_2ERR_QPEE = 0x1e,
  108. CMD_RTS2SQD_QPEE = 0x1f,
  109. CMD_SQD2SQD_QPEE = 0x38,
  110. CMD_SQD2RTS_QPEE = 0x20,
  111. CMD_ERR2RST_QPEE = 0x21,
  112. CMD_QUERY_QPEE = 0x22,
  113. CMD_INIT2INIT_QPEE = 0x2d,
  114. CMD_SUSPEND_QPEE = 0x32,
  115. CMD_UNSUSPEND_QPEE = 0x33,
  116. /* special QPs and management commands */
  117. CMD_CONF_SPECIAL_QP = 0x23,
  118. CMD_MAD_IFC = 0x24,
  119. /* multicast commands */
  120. CMD_READ_MGM = 0x25,
  121. CMD_WRITE_MGM = 0x26,
  122. CMD_MGID_HASH = 0x27,
  123. /* miscellaneous commands */
  124. CMD_DIAG_RPRT = 0x30,
  125. CMD_NOP = 0x31,
  126. /* debug commands */
  127. CMD_QUERY_DEBUG_MSG = 0x2a,
  128. CMD_SET_DEBUG_MSG = 0x2b,
  129. };
  130. /*
  131. * According to Mellanox code, FW may be starved and never complete
  132. * commands. So we can't use strict timeouts described in PRM -- we
  133. * just arbitrarily select 60 seconds for now.
  134. */
  135. #if 0
  136. /*
  137. * Round up and add 1 to make sure we get the full wait time (since we
  138. * will be starting in the middle of a jiffy)
  139. */
  140. enum {
  141. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  142. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  143. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  144. };
  145. #else
  146. enum {
  147. CMD_TIME_CLASS_A = 60 * HZ,
  148. CMD_TIME_CLASS_B = 60 * HZ,
  149. CMD_TIME_CLASS_C = 60 * HZ
  150. };
  151. #endif
  152. enum {
  153. GO_BIT_TIMEOUT = HZ * 10
  154. };
  155. struct mthca_cmd_context {
  156. struct completion done;
  157. struct timer_list timer;
  158. int result;
  159. int next;
  160. u64 out_param;
  161. u16 token;
  162. u8 status;
  163. };
  164. static inline int go_bit(struct mthca_dev *dev)
  165. {
  166. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  167. swab32(1 << HCR_GO_BIT);
  168. }
  169. static int mthca_cmd_post(struct mthca_dev *dev,
  170. u64 in_param,
  171. u64 out_param,
  172. u32 in_modifier,
  173. u8 op_modifier,
  174. u16 op,
  175. u16 token,
  176. int event)
  177. {
  178. int err = 0;
  179. if (down_interruptible(&dev->cmd.hcr_sem))
  180. return -EINTR;
  181. if (event) {
  182. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  183. while (go_bit(dev) && time_before(jiffies, end)) {
  184. set_current_state(TASK_RUNNING);
  185. schedule();
  186. }
  187. }
  188. if (go_bit(dev)) {
  189. err = -EAGAIN;
  190. goto out;
  191. }
  192. /*
  193. * We use writel (instead of something like memcpy_toio)
  194. * because writes of less than 32 bits to the HCR don't work
  195. * (and some architectures such as ia64 implement memcpy_toio
  196. * in terms of writeb).
  197. */
  198. __raw_writel(cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  199. __raw_writel(cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  200. __raw_writel(cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  201. __raw_writel(cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  202. __raw_writel(cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  203. __raw_writel(cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  204. /* __raw_writel may not order writes. */
  205. wmb();
  206. __raw_writel(cpu_to_be32((1 << HCR_GO_BIT) |
  207. (event ? (1 << HCA_E_BIT) : 0) |
  208. (op_modifier << HCR_OPMOD_SHIFT) |
  209. op), dev->hcr + 6 * 4);
  210. out:
  211. up(&dev->cmd.hcr_sem);
  212. return err;
  213. }
  214. static int mthca_cmd_poll(struct mthca_dev *dev,
  215. u64 in_param,
  216. u64 *out_param,
  217. int out_is_imm,
  218. u32 in_modifier,
  219. u8 op_modifier,
  220. u16 op,
  221. unsigned long timeout,
  222. u8 *status)
  223. {
  224. int err = 0;
  225. unsigned long end;
  226. if (down_interruptible(&dev->cmd.poll_sem))
  227. return -EINTR;
  228. err = mthca_cmd_post(dev, in_param,
  229. out_param ? *out_param : 0,
  230. in_modifier, op_modifier,
  231. op, CMD_POLL_TOKEN, 0);
  232. if (err)
  233. goto out;
  234. end = timeout + jiffies;
  235. while (go_bit(dev) && time_before(jiffies, end)) {
  236. set_current_state(TASK_RUNNING);
  237. schedule();
  238. }
  239. if (go_bit(dev)) {
  240. err = -EBUSY;
  241. goto out;
  242. }
  243. if (out_is_imm) {
  244. memcpy_fromio(out_param, dev->hcr + HCR_OUT_PARAM_OFFSET, sizeof (u64));
  245. be64_to_cpus(out_param);
  246. }
  247. *status = be32_to_cpu(__raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  248. out:
  249. up(&dev->cmd.poll_sem);
  250. return err;
  251. }
  252. void mthca_cmd_event(struct mthca_dev *dev,
  253. u16 token,
  254. u8 status,
  255. u64 out_param)
  256. {
  257. struct mthca_cmd_context *context =
  258. &dev->cmd.context[token & dev->cmd.token_mask];
  259. /* previously timed out command completing at long last */
  260. if (token != context->token)
  261. return;
  262. context->result = 0;
  263. context->status = status;
  264. context->out_param = out_param;
  265. context->token += dev->cmd.token_mask + 1;
  266. complete(&context->done);
  267. }
  268. static void event_timeout(unsigned long context_ptr)
  269. {
  270. struct mthca_cmd_context *context =
  271. (struct mthca_cmd_context *) context_ptr;
  272. context->result = -EBUSY;
  273. complete(&context->done);
  274. }
  275. static int mthca_cmd_wait(struct mthca_dev *dev,
  276. u64 in_param,
  277. u64 *out_param,
  278. int out_is_imm,
  279. u32 in_modifier,
  280. u8 op_modifier,
  281. u16 op,
  282. unsigned long timeout,
  283. u8 *status)
  284. {
  285. int err = 0;
  286. struct mthca_cmd_context *context;
  287. if (down_interruptible(&dev->cmd.event_sem))
  288. return -EINTR;
  289. spin_lock(&dev->cmd.context_lock);
  290. BUG_ON(dev->cmd.free_head < 0);
  291. context = &dev->cmd.context[dev->cmd.free_head];
  292. dev->cmd.free_head = context->next;
  293. spin_unlock(&dev->cmd.context_lock);
  294. init_completion(&context->done);
  295. err = mthca_cmd_post(dev, in_param,
  296. out_param ? *out_param : 0,
  297. in_modifier, op_modifier,
  298. op, context->token, 1);
  299. if (err)
  300. goto out;
  301. context->timer.expires = jiffies + timeout;
  302. add_timer(&context->timer);
  303. wait_for_completion(&context->done);
  304. del_timer_sync(&context->timer);
  305. err = context->result;
  306. if (err)
  307. goto out;
  308. *status = context->status;
  309. if (*status)
  310. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  311. op, *status);
  312. if (out_is_imm)
  313. *out_param = context->out_param;
  314. out:
  315. spin_lock(&dev->cmd.context_lock);
  316. context->next = dev->cmd.free_head;
  317. dev->cmd.free_head = context - dev->cmd.context;
  318. spin_unlock(&dev->cmd.context_lock);
  319. up(&dev->cmd.event_sem);
  320. return err;
  321. }
  322. /* Invoke a command with an output mailbox */
  323. static int mthca_cmd_box(struct mthca_dev *dev,
  324. u64 in_param,
  325. u64 out_param,
  326. u32 in_modifier,
  327. u8 op_modifier,
  328. u16 op,
  329. unsigned long timeout,
  330. u8 *status)
  331. {
  332. if (dev->cmd.use_events)
  333. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  334. in_modifier, op_modifier, op,
  335. timeout, status);
  336. else
  337. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  338. in_modifier, op_modifier, op,
  339. timeout, status);
  340. }
  341. /* Invoke a command with no output parameter */
  342. static int mthca_cmd(struct mthca_dev *dev,
  343. u64 in_param,
  344. u32 in_modifier,
  345. u8 op_modifier,
  346. u16 op,
  347. unsigned long timeout,
  348. u8 *status)
  349. {
  350. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  351. op_modifier, op, timeout, status);
  352. }
  353. /*
  354. * Invoke a command with an immediate output parameter (and copy the
  355. * output into the caller's out_param pointer after the command
  356. * executes).
  357. */
  358. static int mthca_cmd_imm(struct mthca_dev *dev,
  359. u64 in_param,
  360. u64 *out_param,
  361. u32 in_modifier,
  362. u8 op_modifier,
  363. u16 op,
  364. unsigned long timeout,
  365. u8 *status)
  366. {
  367. if (dev->cmd.use_events)
  368. return mthca_cmd_wait(dev, in_param, out_param, 1,
  369. in_modifier, op_modifier, op,
  370. timeout, status);
  371. else
  372. return mthca_cmd_poll(dev, in_param, out_param, 1,
  373. in_modifier, op_modifier, op,
  374. timeout, status);
  375. }
  376. int mthca_cmd_init(struct mthca_dev *dev)
  377. {
  378. sema_init(&dev->cmd.hcr_sem, 1);
  379. sema_init(&dev->cmd.poll_sem, 1);
  380. dev->cmd.use_events = 0;
  381. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  382. MTHCA_HCR_SIZE);
  383. if (!dev->hcr) {
  384. mthca_err(dev, "Couldn't map command register.");
  385. return -ENOMEM;
  386. }
  387. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  388. MTHCA_MAILBOX_SIZE,
  389. MTHCA_MAILBOX_SIZE, 0);
  390. if (!dev->cmd.pool) {
  391. iounmap(dev->hcr);
  392. return -ENOMEM;
  393. }
  394. return 0;
  395. }
  396. void mthca_cmd_cleanup(struct mthca_dev *dev)
  397. {
  398. pci_pool_destroy(dev->cmd.pool);
  399. iounmap(dev->hcr);
  400. }
  401. /*
  402. * Switch to using events to issue FW commands (should be called after
  403. * event queue to command events has been initialized).
  404. */
  405. int mthca_cmd_use_events(struct mthca_dev *dev)
  406. {
  407. int i;
  408. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  409. sizeof (struct mthca_cmd_context),
  410. GFP_KERNEL);
  411. if (!dev->cmd.context)
  412. return -ENOMEM;
  413. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  414. dev->cmd.context[i].token = i;
  415. dev->cmd.context[i].next = i + 1;
  416. init_timer(&dev->cmd.context[i].timer);
  417. dev->cmd.context[i].timer.data =
  418. (unsigned long) &dev->cmd.context[i];
  419. dev->cmd.context[i].timer.function = event_timeout;
  420. }
  421. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  422. dev->cmd.free_head = 0;
  423. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  424. spin_lock_init(&dev->cmd.context_lock);
  425. for (dev->cmd.token_mask = 1;
  426. dev->cmd.token_mask < dev->cmd.max_cmds;
  427. dev->cmd.token_mask <<= 1)
  428. ; /* nothing */
  429. --dev->cmd.token_mask;
  430. dev->cmd.use_events = 1;
  431. down(&dev->cmd.poll_sem);
  432. return 0;
  433. }
  434. /*
  435. * Switch back to polling (used when shutting down the device)
  436. */
  437. void mthca_cmd_use_polling(struct mthca_dev *dev)
  438. {
  439. int i;
  440. dev->cmd.use_events = 0;
  441. for (i = 0; i < dev->cmd.max_cmds; ++i)
  442. down(&dev->cmd.event_sem);
  443. kfree(dev->cmd.context);
  444. up(&dev->cmd.poll_sem);
  445. }
  446. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  447. unsigned int gfp_mask)
  448. {
  449. struct mthca_mailbox *mailbox;
  450. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  451. if (!mailbox)
  452. return ERR_PTR(-ENOMEM);
  453. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  454. if (!mailbox->buf) {
  455. kfree(mailbox);
  456. return ERR_PTR(-ENOMEM);
  457. }
  458. return mailbox;
  459. }
  460. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  461. {
  462. if (!mailbox)
  463. return;
  464. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  465. kfree(mailbox);
  466. }
  467. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  468. {
  469. u64 out;
  470. int ret;
  471. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  472. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  473. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  474. "sladdr=%d, SPD source=%s\n",
  475. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  476. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  477. return ret;
  478. }
  479. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  480. {
  481. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  482. }
  483. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  484. u64 virt, u8 *status)
  485. {
  486. struct mthca_mailbox *mailbox;
  487. struct mthca_icm_iter iter;
  488. __be64 *pages;
  489. int lg;
  490. int nent = 0;
  491. int i;
  492. int err = 0;
  493. int ts = 0, tc = 0;
  494. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  495. if (IS_ERR(mailbox))
  496. return PTR_ERR(mailbox);
  497. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  498. pages = mailbox->buf;
  499. for (mthca_icm_first(icm, &iter);
  500. !mthca_icm_last(&iter);
  501. mthca_icm_next(&iter)) {
  502. /*
  503. * We have to pass pages that are aligned to their
  504. * size, so find the least significant 1 in the
  505. * address or size and use that as our log2 size.
  506. */
  507. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  508. if (lg < 12) {
  509. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  510. (unsigned long long) mthca_icm_addr(&iter),
  511. mthca_icm_size(&iter));
  512. err = -EINVAL;
  513. goto out;
  514. }
  515. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) {
  516. if (virt != -1) {
  517. pages[nent * 2] = cpu_to_be64(virt);
  518. virt += 1 << lg;
  519. }
  520. pages[nent * 2 + 1] = cpu_to_be64((mthca_icm_addr(&iter) +
  521. (i << lg)) | (lg - 12));
  522. ts += 1 << (lg - 10);
  523. ++tc;
  524. if (nent == MTHCA_MAILBOX_SIZE / 16) {
  525. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  526. CMD_TIME_CLASS_B, status);
  527. if (err || *status)
  528. goto out;
  529. nent = 0;
  530. }
  531. }
  532. }
  533. if (nent)
  534. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  535. CMD_TIME_CLASS_B, status);
  536. switch (op) {
  537. case CMD_MAP_FA:
  538. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  539. break;
  540. case CMD_MAP_ICM_AUX:
  541. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  542. break;
  543. case CMD_MAP_ICM:
  544. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  545. tc, ts, (unsigned long long) virt - (ts << 10));
  546. break;
  547. }
  548. out:
  549. mthca_free_mailbox(dev, mailbox);
  550. return err;
  551. }
  552. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  553. {
  554. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  555. }
  556. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  557. {
  558. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  559. }
  560. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  561. {
  562. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  563. }
  564. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  565. {
  566. struct mthca_mailbox *mailbox;
  567. u32 *outbox;
  568. int err = 0;
  569. u8 lg;
  570. #define QUERY_FW_OUT_SIZE 0x100
  571. #define QUERY_FW_VER_OFFSET 0x00
  572. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  573. #define QUERY_FW_ERR_START_OFFSET 0x30
  574. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  575. #define QUERY_FW_START_OFFSET 0x20
  576. #define QUERY_FW_END_OFFSET 0x28
  577. #define QUERY_FW_SIZE_OFFSET 0x00
  578. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  579. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  580. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  581. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  582. if (IS_ERR(mailbox))
  583. return PTR_ERR(mailbox);
  584. outbox = mailbox->buf;
  585. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  586. CMD_TIME_CLASS_A, status);
  587. if (err)
  588. goto out;
  589. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  590. /*
  591. * FW subminor version is at more signifant bits than minor
  592. * version, so swap here.
  593. */
  594. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  595. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  596. ((dev->fw_ver & 0x0000ffffull) << 16);
  597. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  598. dev->cmd.max_cmds = 1 << lg;
  599. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  600. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  601. if (mthca_is_memfree(dev)) {
  602. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  603. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  604. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  605. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  606. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  607. /*
  608. * Arbel page size is always 4 KB; round up number of
  609. * system pages needed.
  610. */
  611. dev->fw.arbel.fw_pages =
  612. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  613. (PAGE_SHIFT - 12);
  614. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  615. (unsigned long long) dev->fw.arbel.clr_int_base,
  616. (unsigned long long) dev->fw.arbel.eq_arm_base,
  617. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  618. } else {
  619. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  620. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  621. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  622. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  623. (unsigned long long) dev->fw.tavor.fw_start,
  624. (unsigned long long) dev->fw.tavor.fw_end);
  625. }
  626. out:
  627. mthca_free_mailbox(dev, mailbox);
  628. return err;
  629. }
  630. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  631. {
  632. struct mthca_mailbox *mailbox;
  633. u8 info;
  634. u32 *outbox;
  635. int err = 0;
  636. #define ENABLE_LAM_OUT_SIZE 0x100
  637. #define ENABLE_LAM_START_OFFSET 0x00
  638. #define ENABLE_LAM_END_OFFSET 0x08
  639. #define ENABLE_LAM_INFO_OFFSET 0x13
  640. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  641. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  642. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  643. if (IS_ERR(mailbox))
  644. return PTR_ERR(mailbox);
  645. outbox = mailbox->buf;
  646. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  647. CMD_TIME_CLASS_C, status);
  648. if (err)
  649. goto out;
  650. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  651. goto out;
  652. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  653. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  654. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  655. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  656. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  657. mthca_info(dev, "FW reports that HCA-attached memory "
  658. "is %s hidden; does not match PCI config\n",
  659. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  660. "" : "not");
  661. }
  662. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  663. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  664. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  665. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  666. (unsigned long long) dev->ddr_start,
  667. (unsigned long long) dev->ddr_end);
  668. out:
  669. mthca_free_mailbox(dev, mailbox);
  670. return err;
  671. }
  672. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  673. {
  674. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  675. }
  676. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  677. {
  678. struct mthca_mailbox *mailbox;
  679. u8 info;
  680. u32 *outbox;
  681. int err = 0;
  682. #define QUERY_DDR_OUT_SIZE 0x100
  683. #define QUERY_DDR_START_OFFSET 0x00
  684. #define QUERY_DDR_END_OFFSET 0x08
  685. #define QUERY_DDR_INFO_OFFSET 0x13
  686. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  687. #define QUERY_DDR_INFO_ECC_MASK 0x3
  688. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  689. if (IS_ERR(mailbox))
  690. return PTR_ERR(mailbox);
  691. outbox = mailbox->buf;
  692. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  693. CMD_TIME_CLASS_A, status);
  694. if (err)
  695. goto out;
  696. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  697. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  698. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  699. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  700. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  701. mthca_info(dev, "FW reports that HCA-attached memory "
  702. "is %s hidden; does not match PCI config\n",
  703. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  704. "" : "not");
  705. }
  706. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  707. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  708. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  709. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  710. (unsigned long long) dev->ddr_start,
  711. (unsigned long long) dev->ddr_end);
  712. out:
  713. mthca_free_mailbox(dev, mailbox);
  714. return err;
  715. }
  716. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  717. struct mthca_dev_lim *dev_lim, u8 *status)
  718. {
  719. struct mthca_mailbox *mailbox;
  720. u32 *outbox;
  721. u8 field;
  722. u16 size;
  723. int err;
  724. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  725. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  726. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  727. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  728. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  729. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  730. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  731. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  732. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  733. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  734. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  735. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  736. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  737. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  738. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  739. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  740. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  741. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  742. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  743. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  744. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  745. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  746. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  747. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  748. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  749. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  750. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  751. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  752. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  753. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  754. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  755. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  756. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  757. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  758. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  759. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  760. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  761. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  762. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  763. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  764. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  765. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  766. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  767. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  768. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  769. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  770. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  771. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  772. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  773. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  774. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  775. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  776. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  777. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  778. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  779. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  780. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  781. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  782. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  783. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  784. if (IS_ERR(mailbox))
  785. return PTR_ERR(mailbox);
  786. outbox = mailbox->buf;
  787. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  788. CMD_TIME_CLASS_A, status);
  789. if (err)
  790. goto out;
  791. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  792. dev_lim->max_srq_sz = 1 << field;
  793. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  794. dev_lim->max_qp_sz = 1 << field;
  795. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  796. dev_lim->reserved_qps = 1 << (field & 0xf);
  797. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  798. dev_lim->max_qps = 1 << (field & 0x1f);
  799. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  800. dev_lim->reserved_srqs = 1 << (field >> 4);
  801. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  802. dev_lim->max_srqs = 1 << (field & 0x1f);
  803. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  804. dev_lim->reserved_eecs = 1 << (field & 0xf);
  805. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  806. dev_lim->max_eecs = 1 << (field & 0x1f);
  807. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  808. dev_lim->max_cq_sz = 1 << field;
  809. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  810. dev_lim->reserved_cqs = 1 << (field & 0xf);
  811. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  812. dev_lim->max_cqs = 1 << (field & 0x1f);
  813. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  814. dev_lim->max_mpts = 1 << (field & 0x3f);
  815. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  816. dev_lim->reserved_eqs = 1 << (field & 0xf);
  817. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  818. dev_lim->max_eqs = 1 << (field & 0x7);
  819. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  820. dev_lim->reserved_mtts = 1 << (field >> 4);
  821. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  822. dev_lim->max_mrw_sz = 1 << field;
  823. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  824. dev_lim->reserved_mrws = 1 << (field & 0xf);
  825. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  826. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  827. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  828. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  829. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  830. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  831. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  832. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  833. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  834. dev_lim->local_ca_ack_delay = field & 0x1f;
  835. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  836. dev_lim->max_mtu = field >> 4;
  837. dev_lim->max_port_width = field & 0xf;
  838. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  839. dev_lim->max_vl = field >> 4;
  840. dev_lim->num_ports = field & 0xf;
  841. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  842. dev_lim->max_gids = 1 << (field & 0xf);
  843. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  844. dev_lim->max_pkeys = 1 << (field & 0xf);
  845. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  846. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  847. dev_lim->reserved_uars = field >> 4;
  848. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  849. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  850. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  851. dev_lim->min_page_sz = 1 << field;
  852. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  853. dev_lim->max_sg = field;
  854. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  855. dev_lim->max_desc_sz = size;
  856. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  857. dev_lim->max_qp_per_mcg = 1 << field;
  858. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  859. dev_lim->reserved_mgms = field & 0xf;
  860. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  861. dev_lim->max_mcgs = 1 << field;
  862. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  863. dev_lim->reserved_pds = field >> 4;
  864. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  865. dev_lim->max_pds = 1 << (field & 0x3f);
  866. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  867. dev_lim->reserved_rdds = field >> 4;
  868. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  869. dev_lim->max_rdds = 1 << (field & 0x3f);
  870. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  871. dev_lim->eec_entry_sz = size;
  872. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  873. dev_lim->qpc_entry_sz = size;
  874. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  875. dev_lim->eeec_entry_sz = size;
  876. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  877. dev_lim->eqpc_entry_sz = size;
  878. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  879. dev_lim->eqc_entry_sz = size;
  880. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  881. dev_lim->cqc_entry_sz = size;
  882. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  883. dev_lim->srq_entry_sz = size;
  884. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  885. dev_lim->uar_scratch_entry_sz = size;
  886. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  887. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  888. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  889. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  890. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  891. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  892. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  893. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  894. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  895. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  896. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  897. dev_lim->max_pds, dev_lim->reserved_mgms);
  898. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  899. if (mthca_is_memfree(dev)) {
  900. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  901. dev_lim->hca.arbel.resize_srq = field & 1;
  902. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  903. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  904. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  905. dev_lim->mpt_entry_sz = size;
  906. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  907. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  908. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  909. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  910. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  911. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  912. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  913. dev_lim->hca.arbel.lam_required = field & 1;
  914. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  915. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  916. if (dev_lim->hca.arbel.bmme_flags & 1)
  917. mthca_dbg(dev, "Base MM extensions: yes "
  918. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  919. dev_lim->hca.arbel.bmme_flags,
  920. dev_lim->hca.arbel.max_pbl_sz,
  921. dev_lim->hca.arbel.reserved_lkey);
  922. else
  923. mthca_dbg(dev, "Base MM extensions: no\n");
  924. mthca_dbg(dev, "Max ICM size %lld MB\n",
  925. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  926. } else {
  927. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  928. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  929. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  930. }
  931. out:
  932. mthca_free_mailbox(dev, mailbox);
  933. return err;
  934. }
  935. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  936. struct mthca_adapter *adapter, u8 *status)
  937. {
  938. struct mthca_mailbox *mailbox;
  939. u32 *outbox;
  940. int err;
  941. #define QUERY_ADAPTER_OUT_SIZE 0x100
  942. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  943. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  944. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  945. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  946. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  947. if (IS_ERR(mailbox))
  948. return PTR_ERR(mailbox);
  949. outbox = mailbox->buf;
  950. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  951. CMD_TIME_CLASS_A, status);
  952. if (err)
  953. goto out;
  954. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  955. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  956. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  957. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  958. out:
  959. mthca_free_mailbox(dev, mailbox);
  960. return err;
  961. }
  962. int mthca_INIT_HCA(struct mthca_dev *dev,
  963. struct mthca_init_hca_param *param,
  964. u8 *status)
  965. {
  966. struct mthca_mailbox *mailbox;
  967. u32 *inbox;
  968. int err;
  969. #define INIT_HCA_IN_SIZE 0x200
  970. #define INIT_HCA_FLAGS_OFFSET 0x014
  971. #define INIT_HCA_QPC_OFFSET 0x020
  972. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  973. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  974. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  975. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  976. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  977. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  978. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  979. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  980. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  981. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  982. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  983. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  984. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  985. #define INIT_HCA_UDAV_OFFSET 0x0b0
  986. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  987. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  988. #define INIT_HCA_MCAST_OFFSET 0x0c0
  989. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  990. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  991. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  992. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  993. #define INIT_HCA_TPT_OFFSET 0x0f0
  994. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  995. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  996. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  997. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  998. #define INIT_HCA_UAR_OFFSET 0x120
  999. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1000. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1001. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1002. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1003. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1004. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1005. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1006. if (IS_ERR(mailbox))
  1007. return PTR_ERR(mailbox);
  1008. inbox = mailbox->buf;
  1009. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1010. #if defined(__LITTLE_ENDIAN)
  1011. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1012. #elif defined(__BIG_ENDIAN)
  1013. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1014. #else
  1015. #error Host endianness not defined
  1016. #endif
  1017. /* Check port for UD address vector: */
  1018. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1019. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1020. /* QPC/EEC/CQC/EQC/RDB attributes */
  1021. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1022. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1023. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1024. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1025. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1026. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1027. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1028. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1029. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1030. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1031. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1032. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1033. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1034. /* UD AV attributes */
  1035. /* multicast attributes */
  1036. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1037. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1038. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1039. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1040. /* TPT attributes */
  1041. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1042. if (!mthca_is_memfree(dev))
  1043. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1044. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1045. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1046. /* UAR attributes */
  1047. {
  1048. u8 uar_page_sz = PAGE_SHIFT - 12;
  1049. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1050. }
  1051. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1052. if (mthca_is_memfree(dev)) {
  1053. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1054. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1055. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1056. }
  1057. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1058. mthca_free_mailbox(dev, mailbox);
  1059. return err;
  1060. }
  1061. int mthca_INIT_IB(struct mthca_dev *dev,
  1062. struct mthca_init_ib_param *param,
  1063. int port, u8 *status)
  1064. {
  1065. struct mthca_mailbox *mailbox;
  1066. u32 *inbox;
  1067. int err;
  1068. u32 flags;
  1069. #define INIT_IB_IN_SIZE 56
  1070. #define INIT_IB_FLAGS_OFFSET 0x00
  1071. #define INIT_IB_FLAG_SIG (1 << 18)
  1072. #define INIT_IB_FLAG_NG (1 << 17)
  1073. #define INIT_IB_FLAG_G0 (1 << 16)
  1074. #define INIT_IB_FLAG_1X (1 << 8)
  1075. #define INIT_IB_FLAG_4X (1 << 9)
  1076. #define INIT_IB_FLAG_12X (1 << 11)
  1077. #define INIT_IB_VL_SHIFT 4
  1078. #define INIT_IB_MTU_SHIFT 12
  1079. #define INIT_IB_MAX_GID_OFFSET 0x06
  1080. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1081. #define INIT_IB_GUID0_OFFSET 0x10
  1082. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1083. #define INIT_IB_SI_GUID_OFFSET 0x20
  1084. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1085. if (IS_ERR(mailbox))
  1086. return PTR_ERR(mailbox);
  1087. inbox = mailbox->buf;
  1088. memset(inbox, 0, INIT_IB_IN_SIZE);
  1089. flags = 0;
  1090. flags |= param->enable_1x ? INIT_IB_FLAG_1X : 0;
  1091. flags |= param->enable_4x ? INIT_IB_FLAG_4X : 0;
  1092. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1093. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1094. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1095. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1096. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1097. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1098. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1099. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1100. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1101. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1102. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1103. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1104. CMD_TIME_CLASS_A, status);
  1105. mthca_free_mailbox(dev, mailbox);
  1106. return err;
  1107. }
  1108. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1109. {
  1110. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1111. }
  1112. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1113. {
  1114. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1115. }
  1116. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1117. int port, u8 *status)
  1118. {
  1119. struct mthca_mailbox *mailbox;
  1120. u32 *inbox;
  1121. int err;
  1122. u32 flags = 0;
  1123. #define SET_IB_IN_SIZE 0x40
  1124. #define SET_IB_FLAGS_OFFSET 0x00
  1125. #define SET_IB_FLAG_SIG (1 << 18)
  1126. #define SET_IB_FLAG_RQK (1 << 0)
  1127. #define SET_IB_CAP_MASK_OFFSET 0x04
  1128. #define SET_IB_SI_GUID_OFFSET 0x08
  1129. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1130. if (IS_ERR(mailbox))
  1131. return PTR_ERR(mailbox);
  1132. inbox = mailbox->buf;
  1133. memset(inbox, 0, SET_IB_IN_SIZE);
  1134. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1135. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1136. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1137. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1138. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1139. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1140. CMD_TIME_CLASS_B, status);
  1141. mthca_free_mailbox(dev, mailbox);
  1142. return err;
  1143. }
  1144. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1145. {
  1146. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1147. }
  1148. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1149. {
  1150. struct mthca_mailbox *mailbox;
  1151. u64 *inbox;
  1152. int err;
  1153. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1154. if (IS_ERR(mailbox))
  1155. return PTR_ERR(mailbox);
  1156. inbox = mailbox->buf;
  1157. inbox[0] = cpu_to_be64(virt);
  1158. inbox[1] = cpu_to_be64(dma_addr);
  1159. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1160. CMD_TIME_CLASS_B, status);
  1161. mthca_free_mailbox(dev, mailbox);
  1162. if (!err)
  1163. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1164. (unsigned long long) dma_addr, (unsigned long long) virt);
  1165. return err;
  1166. }
  1167. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1168. {
  1169. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1170. page_count, (unsigned long long) virt);
  1171. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1172. }
  1173. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1174. {
  1175. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1176. }
  1177. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1178. {
  1179. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1180. }
  1181. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1182. u8 *status)
  1183. {
  1184. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1185. CMD_TIME_CLASS_A, status);
  1186. if (ret || status)
  1187. return ret;
  1188. /*
  1189. * Arbel page size is always 4 KB; round up number of system
  1190. * pages needed.
  1191. */
  1192. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1193. return 0;
  1194. }
  1195. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1196. int mpt_index, u8 *status)
  1197. {
  1198. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1199. CMD_TIME_CLASS_B, status);
  1200. }
  1201. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1202. int mpt_index, u8 *status)
  1203. {
  1204. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1205. !mailbox, CMD_HW2SW_MPT,
  1206. CMD_TIME_CLASS_B, status);
  1207. }
  1208. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1209. int num_mtt, u8 *status)
  1210. {
  1211. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1212. CMD_TIME_CLASS_B, status);
  1213. }
  1214. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1215. {
  1216. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1217. }
  1218. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1219. int eq_num, u8 *status)
  1220. {
  1221. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1222. unmap ? "Clearing" : "Setting",
  1223. (unsigned long long) event_mask, eq_num);
  1224. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1225. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1226. }
  1227. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1228. int eq_num, u8 *status)
  1229. {
  1230. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1231. CMD_TIME_CLASS_A, status);
  1232. }
  1233. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1234. int eq_num, u8 *status)
  1235. {
  1236. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1237. CMD_HW2SW_EQ,
  1238. CMD_TIME_CLASS_A, status);
  1239. }
  1240. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1241. int cq_num, u8 *status)
  1242. {
  1243. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1244. CMD_TIME_CLASS_A, status);
  1245. }
  1246. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1247. int cq_num, u8 *status)
  1248. {
  1249. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1250. CMD_HW2SW_CQ,
  1251. CMD_TIME_CLASS_A, status);
  1252. }
  1253. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1254. int is_ee, struct mthca_mailbox *mailbox, u32 optmask,
  1255. u8 *status)
  1256. {
  1257. static const u16 op[] = {
  1258. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1259. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1260. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1261. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1262. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1263. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1264. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1265. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1266. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1267. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1268. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1269. };
  1270. u8 op_mod = 0;
  1271. int my_mailbox = 0;
  1272. int err;
  1273. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1274. return -EINVAL;
  1275. if (trans == MTHCA_TRANS_ANY2RST) {
  1276. op_mod = 3; /* don't write outbox, any->reset */
  1277. /* For debugging */
  1278. if (!mailbox) {
  1279. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1280. if (!IS_ERR(mailbox)) {
  1281. my_mailbox = 1;
  1282. op_mod = 2; /* write outbox, any->reset */
  1283. } else
  1284. mailbox = NULL;
  1285. }
  1286. } else {
  1287. if (0) {
  1288. int i;
  1289. mthca_dbg(dev, "Dumping QP context:\n");
  1290. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1291. for (i = 0; i < 0x100 / 4; ++i) {
  1292. if (i % 8 == 0)
  1293. printk(" [%02x] ", i * 4);
  1294. printk(" %08x",
  1295. be32_to_cpu(((u32 *) mailbox->buf)[i + 2]));
  1296. if ((i + 1) % 8 == 0)
  1297. printk("\n");
  1298. }
  1299. }
  1300. }
  1301. if (trans == MTHCA_TRANS_ANY2RST) {
  1302. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1303. (!!is_ee << 24) | num, op_mod,
  1304. op[trans], CMD_TIME_CLASS_C, status);
  1305. if (0 && mailbox) {
  1306. int i;
  1307. mthca_dbg(dev, "Dumping QP context:\n");
  1308. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1309. for (i = 0; i < 0x100 / 4; ++i) {
  1310. if (i % 8 == 0)
  1311. printk("[%02x] ", i * 4);
  1312. printk(" %08x",
  1313. be32_to_cpu(((u32 *) mailbox->buf)[i + 2]));
  1314. if ((i + 1) % 8 == 0)
  1315. printk("\n");
  1316. }
  1317. }
  1318. } else
  1319. err = mthca_cmd(dev, mailbox->dma, (!!is_ee << 24) | num,
  1320. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1321. if (my_mailbox)
  1322. mthca_free_mailbox(dev, mailbox);
  1323. return err;
  1324. }
  1325. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1326. struct mthca_mailbox *mailbox, u8 *status)
  1327. {
  1328. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1329. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1330. }
  1331. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1332. u8 *status)
  1333. {
  1334. u8 op_mod;
  1335. switch (type) {
  1336. case IB_QPT_SMI:
  1337. op_mod = 0;
  1338. break;
  1339. case IB_QPT_GSI:
  1340. op_mod = 1;
  1341. break;
  1342. case IB_QPT_RAW_IPV6:
  1343. op_mod = 2;
  1344. break;
  1345. case IB_QPT_RAW_ETY:
  1346. op_mod = 3;
  1347. break;
  1348. default:
  1349. return -EINVAL;
  1350. }
  1351. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1352. CMD_TIME_CLASS_B, status);
  1353. }
  1354. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1355. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1356. void *in_mad, void *response_mad, u8 *status)
  1357. {
  1358. struct mthca_mailbox *inmailbox, *outmailbox;
  1359. void *inbox;
  1360. int err;
  1361. u32 in_modifier = port;
  1362. u8 op_modifier = 0;
  1363. #define MAD_IFC_BOX_SIZE 0x400
  1364. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1365. #define MAD_IFC_RQPN_OFFSET 0x104
  1366. #define MAD_IFC_SL_OFFSET 0x108
  1367. #define MAD_IFC_G_PATH_OFFSET 0x109
  1368. #define MAD_IFC_RLID_OFFSET 0x10a
  1369. #define MAD_IFC_PKEY_OFFSET 0x10e
  1370. #define MAD_IFC_GRH_OFFSET 0x140
  1371. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1372. if (IS_ERR(inmailbox))
  1373. return PTR_ERR(inmailbox);
  1374. inbox = inmailbox->buf;
  1375. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1376. if (IS_ERR(outmailbox)) {
  1377. mthca_free_mailbox(dev, inmailbox);
  1378. return PTR_ERR(outmailbox);
  1379. }
  1380. memcpy(inbox, in_mad, 256);
  1381. /*
  1382. * Key check traps can't be generated unless we have in_wc to
  1383. * tell us where to send the trap.
  1384. */
  1385. if (ignore_mkey || !in_wc)
  1386. op_modifier |= 0x1;
  1387. if (ignore_bkey || !in_wc)
  1388. op_modifier |= 0x2;
  1389. if (in_wc) {
  1390. u8 val;
  1391. memset(inbox + 256, 0, 256);
  1392. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1393. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1394. val = in_wc->sl << 4;
  1395. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1396. val = in_wc->dlid_path_bits |
  1397. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1398. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1399. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1400. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1401. if (in_grh)
  1402. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1403. op_modifier |= 0x10;
  1404. in_modifier |= in_wc->slid << 16;
  1405. }
  1406. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1407. in_modifier, op_modifier,
  1408. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1409. if (!err && !*status)
  1410. memcpy(response_mad, outmailbox->buf, 256);
  1411. mthca_free_mailbox(dev, inmailbox);
  1412. mthca_free_mailbox(dev, outmailbox);
  1413. return err;
  1414. }
  1415. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1416. struct mthca_mailbox *mailbox, u8 *status)
  1417. {
  1418. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1419. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1420. }
  1421. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1422. struct mthca_mailbox *mailbox, u8 *status)
  1423. {
  1424. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1425. CMD_TIME_CLASS_A, status);
  1426. }
  1427. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1428. u16 *hash, u8 *status)
  1429. {
  1430. u64 imm;
  1431. int err;
  1432. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1433. CMD_TIME_CLASS_A, status);
  1434. *hash = imm;
  1435. return err;
  1436. }
  1437. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1438. {
  1439. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1440. }