pm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * linux/arch/arm/mach-omap/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/pm.h>
  38. #include <linux/sched.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/pm.h>
  41. #include <asm/io.h>
  42. #include <asm/mach-types.h>
  43. #include <asm/arch/omap16xx.h>
  44. #include <asm/arch/pm.h>
  45. #include <asm/arch/mux.h>
  46. #include <asm/arch/tc.h>
  47. #include <asm/arch/tps65010.h>
  48. #include "clock.h"
  49. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  50. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  51. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  52. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  53. /*
  54. * Let's power down on idle, but only if we are really
  55. * idle, because once we start down the path of
  56. * going idle we continue to do idle even if we get
  57. * a clock tick interrupt . .
  58. */
  59. void omap_pm_idle(void)
  60. {
  61. int (*func_ptr)(void) = 0;
  62. unsigned int mask32 = 0;
  63. /*
  64. * If the DSP is being used let's just idle the CPU, the overhead
  65. * to wake up from Big Sleep is big, milliseconds versus micro
  66. * seconds for wait for interrupt.
  67. */
  68. local_irq_disable();
  69. local_fiq_disable();
  70. if (need_resched()) {
  71. local_fiq_enable();
  72. local_irq_enable();
  73. return;
  74. }
  75. mask32 = omap_readl(ARM_SYSST);
  76. local_fiq_enable();
  77. local_irq_enable();
  78. #if defined(CONFIG_OMAP_32K_TIMER) && defined(CONFIG_NO_IDLE_HZ)
  79. /* Override timer to use VST for the next cycle */
  80. omap_32k_timer_next_vst_interrupt();
  81. #endif
  82. if ((mask32 & DSP_IDLE) == 0) {
  83. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  84. } else {
  85. if (cpu_is_omap1510()) {
  86. func_ptr = (void *)(OMAP1510_SRAM_IDLE_SUSPEND);
  87. } else if (cpu_is_omap1610() || cpu_is_omap1710()) {
  88. func_ptr = (void *)(OMAP1610_SRAM_IDLE_SUSPEND);
  89. } else if (cpu_is_omap5912()) {
  90. func_ptr = (void *)(OMAP5912_SRAM_IDLE_SUSPEND);
  91. }
  92. func_ptr();
  93. }
  94. }
  95. /*
  96. * Configuration of the wakeup event is board specific. For the
  97. * moment we put it into this helper function. Later it may move
  98. * to board specific files.
  99. */
  100. static void omap_pm_wakeup_setup(void)
  101. {
  102. /*
  103. * Enable ARM XOR clock and release peripheral from reset by
  104. * writing 1 to PER_EN bit in ARM_RSTCT2, this is required
  105. * for UART configuration to use UART2 to wake up.
  106. */
  107. omap_writel(omap_readl(ARM_IDLECT2) | ENABLE_XORCLK, ARM_IDLECT2);
  108. omap_writel(omap_readl(ARM_RSTCT2) | PER_EN, ARM_RSTCT2);
  109. omap_writew(MODEM_32K_EN, ULPD_CLOCK_CTRL);
  110. /*
  111. * Turn off all interrupts except L1-2nd level cascade,
  112. * and the L2 wakeup interrupts: keypad and UART2.
  113. */
  114. omap_writel(~IRQ_LEVEL2, OMAP_IH1_MIR);
  115. if (cpu_is_omap1510()) {
  116. omap_writel(~(IRQ_UART2 | IRQ_KEYBOARD), OMAP_IH2_MIR);
  117. }
  118. if (cpu_is_omap16xx()) {
  119. omap_writel(~(IRQ_UART2 | IRQ_KEYBOARD), OMAP_IH2_0_MIR);
  120. omap_writel(~0x0, OMAP_IH2_1_MIR);
  121. omap_writel(~0x0, OMAP_IH2_2_MIR);
  122. omap_writel(~0x0, OMAP_IH2_3_MIR);
  123. }
  124. /* New IRQ agreement */
  125. omap_writel(1, OMAP_IH1_CONTROL);
  126. /* external PULL to down, bit 22 = 0 */
  127. omap_writel(omap_readl(PULL_DWN_CTRL_2) & ~(1<<22), PULL_DWN_CTRL_2);
  128. }
  129. void omap_pm_suspend(void)
  130. {
  131. unsigned int mask32 = 0;
  132. unsigned long arg0 = 0, arg1 = 0;
  133. int (*func_ptr)(unsigned short, unsigned short) = 0;
  134. unsigned short save_dsp_idlect2;
  135. printk("PM: OMAP%x is entering deep sleep now ...\n", system_rev);
  136. if (machine_is_omap_osk()) {
  137. /* Stop LED1 (D9) blink */
  138. tps65010_set_led(LED1, OFF);
  139. }
  140. /*
  141. * Step 1: turn off interrupts
  142. */
  143. local_irq_disable();
  144. local_fiq_disable();
  145. /*
  146. * Step 2: save registers
  147. *
  148. * The omap is a strange/beautiful device. The caches, memory
  149. * and register state are preserved across power saves.
  150. * We have to save and restore very little register state to
  151. * idle the omap.
  152. *
  153. * Save interrupt, MPUI, ARM and UPLD control registers.
  154. */
  155. if (cpu_is_omap1510()) {
  156. MPUI1510_SAVE(OMAP_IH1_MIR);
  157. MPUI1510_SAVE(OMAP_IH2_MIR);
  158. MPUI1510_SAVE(MPUI_CTRL);
  159. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  160. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  161. MPUI1510_SAVE(EMIFS_CONFIG);
  162. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  163. } else if (cpu_is_omap16xx()) {
  164. MPUI1610_SAVE(OMAP_IH1_MIR);
  165. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  166. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  167. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  168. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  169. MPUI1610_SAVE(MPUI_CTRL);
  170. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  171. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  172. MPUI1610_SAVE(EMIFS_CONFIG);
  173. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  174. }
  175. ARM_SAVE(ARM_CKCTL);
  176. ARM_SAVE(ARM_IDLECT1);
  177. ARM_SAVE(ARM_IDLECT2);
  178. ARM_SAVE(ARM_EWUPCT);
  179. ARM_SAVE(ARM_RSTCT1);
  180. ARM_SAVE(ARM_RSTCT2);
  181. ARM_SAVE(ARM_SYSST);
  182. ULPD_SAVE(ULPD_CLOCK_CTRL);
  183. ULPD_SAVE(ULPD_STATUS_REQ);
  184. /*
  185. * Step 3: LOW_PWR signal enabling
  186. *
  187. * Allow the LOW_PWR signal to be visible on MPUIO5 ball.
  188. */
  189. if (cpu_is_omap1510()) {
  190. /* POWER_CTRL_REG = 0x1 (LOW_POWER is available) */
  191. omap_writew(omap_readw(ULPD_POWER_CTRL) |
  192. OMAP1510_ULPD_LOW_POWER_REQ, ULPD_POWER_CTRL);
  193. } else if (cpu_is_omap16xx()) {
  194. /* POWER_CTRL_REG = 0x1 (LOW_POWER is available) */
  195. omap_writew(omap_readw(ULPD_POWER_CTRL) |
  196. OMAP1610_ULPD_LOW_POWER_REQ, ULPD_POWER_CTRL);
  197. }
  198. /* configure LOW_PWR pin */
  199. omap_cfg_reg(T20_1610_LOW_PWR);
  200. /*
  201. * Step 4: OMAP DSP Shutdown
  202. */
  203. /* Set DSP_RST = 1 and DSP_EN = 0, put DSP block into reset */
  204. omap_writel((omap_readl(ARM_RSTCT1) | DSP_RST) & ~DSP_ENABLE,
  205. ARM_RSTCT1);
  206. /* Set DSP boot mode to DSP-IDLE, DSP_BOOT_MODE = 0x2 */
  207. omap_writel(DSP_IDLE_MODE, MPUI_DSP_BOOT_CONFIG);
  208. /* Set EN_DSPCK = 0, stop DSP block clock */
  209. omap_writel(omap_readl(ARM_CKCTL) & ~DSP_CLOCK_ENABLE, ARM_CKCTL);
  210. /* Stop any DSP domain clocks */
  211. omap_writel(omap_readl(ARM_IDLECT2) | (1<<EN_APICK), ARM_IDLECT2);
  212. save_dsp_idlect2 = __raw_readw(DSP_IDLECT2);
  213. __raw_writew(0, DSP_IDLECT2);
  214. /*
  215. * Step 5: Wakeup Event Setup
  216. */
  217. omap_pm_wakeup_setup();
  218. /*
  219. * Step 6a: ARM and Traffic controller shutdown
  220. *
  221. * Step 6 starts here with clock and watchdog disable
  222. */
  223. /* stop clocks */
  224. mask32 = omap_readl(ARM_IDLECT2);
  225. mask32 &= ~(1<<EN_WDTCK); /* bit 0 -> 0 (WDT clock) */
  226. mask32 |= (1<<EN_XORPCK); /* bit 1 -> 1 (XORPCK clock) */
  227. mask32 &= ~(1<<EN_PERCK); /* bit 2 -> 0 (MPUPER_CK clock) */
  228. mask32 &= ~(1<<EN_LCDCK); /* bit 3 -> 0 (LCDC clock) */
  229. mask32 &= ~(1<<EN_LBCK); /* bit 4 -> 0 (local bus clock) */
  230. mask32 |= (1<<EN_APICK); /* bit 6 -> 1 (MPUI clock) */
  231. mask32 &= ~(1<<EN_TIMCK); /* bit 7 -> 0 (MPU timer clock) */
  232. mask32 &= ~(1<<DMACK_REQ); /* bit 8 -> 0 (DMAC clock) */
  233. mask32 &= ~(1<<EN_GPIOCK); /* bit 9 -> 0 (GPIO clock) */
  234. omap_writel(mask32, ARM_IDLECT2);
  235. /* disable ARM watchdog */
  236. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  237. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  238. /*
  239. * Step 6b: ARM and Traffic controller shutdown
  240. *
  241. * Step 6 continues here. Prepare jump to power management
  242. * assembly code in internal SRAM.
  243. *
  244. * Since the omap_cpu_suspend routine has been copied to
  245. * SRAM, we'll do an indirect procedure call to it and pass the
  246. * contents of arm_idlect1 and arm_idlect2 so it can restore
  247. * them when it wakes up and it will return.
  248. */
  249. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  250. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  251. if (cpu_is_omap1510()) {
  252. func_ptr = (void *)(OMAP1510_SRAM_API_SUSPEND);
  253. } else if (cpu_is_omap1610() || cpu_is_omap1710()) {
  254. func_ptr = (void *)(OMAP1610_SRAM_API_SUSPEND);
  255. } else if (cpu_is_omap5912()) {
  256. func_ptr = (void *)(OMAP5912_SRAM_API_SUSPEND);
  257. }
  258. /*
  259. * Step 6c: ARM and Traffic controller shutdown
  260. *
  261. * Jump to assembly code. The processor will stay there
  262. * until wake up.
  263. */
  264. func_ptr(arg0, arg1);
  265. /*
  266. * If we are here, processor is woken up!
  267. */
  268. if (cpu_is_omap1510()) {
  269. /* POWER_CTRL_REG = 0x0 (LOW_POWER is disabled) */
  270. omap_writew(omap_readw(ULPD_POWER_CTRL) &
  271. ~OMAP1510_ULPD_LOW_POWER_REQ, ULPD_POWER_CTRL);
  272. } else if (cpu_is_omap16xx()) {
  273. /* POWER_CTRL_REG = 0x0 (LOW_POWER is disabled) */
  274. omap_writew(omap_readw(ULPD_POWER_CTRL) &
  275. ~OMAP1610_ULPD_LOW_POWER_REQ, ULPD_POWER_CTRL);
  276. }
  277. /* Restore DSP clocks */
  278. omap_writel(omap_readl(ARM_IDLECT2) | (1<<EN_APICK), ARM_IDLECT2);
  279. __raw_writew(save_dsp_idlect2, DSP_IDLECT2);
  280. ARM_RESTORE(ARM_IDLECT2);
  281. /*
  282. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  283. */
  284. ARM_RESTORE(ARM_CKCTL);
  285. ARM_RESTORE(ARM_EWUPCT);
  286. ARM_RESTORE(ARM_RSTCT1);
  287. ARM_RESTORE(ARM_RSTCT2);
  288. ARM_RESTORE(ARM_SYSST);
  289. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  290. ULPD_RESTORE(ULPD_STATUS_REQ);
  291. if (cpu_is_omap1510()) {
  292. MPUI1510_RESTORE(MPUI_CTRL);
  293. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  294. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  295. MPUI1510_RESTORE(EMIFS_CONFIG);
  296. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  297. MPUI1510_RESTORE(OMAP_IH1_MIR);
  298. MPUI1510_RESTORE(OMAP_IH2_MIR);
  299. } else if (cpu_is_omap16xx()) {
  300. MPUI1610_RESTORE(MPUI_CTRL);
  301. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  302. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  303. MPUI1610_RESTORE(EMIFS_CONFIG);
  304. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  305. MPUI1610_RESTORE(OMAP_IH1_MIR);
  306. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  307. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  308. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  309. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  310. }
  311. /*
  312. * Reenable interrupts
  313. */
  314. local_irq_enable();
  315. local_fiq_enable();
  316. printk("PM: OMAP%x is re-starting from deep sleep...\n", system_rev);
  317. if (machine_is_omap_osk()) {
  318. /* Let LED1 (D9) blink again */
  319. tps65010_set_led(LED1, BLINK);
  320. }
  321. }
  322. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  323. static int g_read_completed;
  324. /*
  325. * Read system PM registers for debugging
  326. */
  327. static int omap_pm_read_proc(
  328. char *page_buffer,
  329. char **my_first_byte,
  330. off_t virtual_start,
  331. int length,
  332. int *eof,
  333. void *data)
  334. {
  335. int my_buffer_offset = 0;
  336. char * const my_base = page_buffer;
  337. ARM_SAVE(ARM_CKCTL);
  338. ARM_SAVE(ARM_IDLECT1);
  339. ARM_SAVE(ARM_IDLECT2);
  340. ARM_SAVE(ARM_EWUPCT);
  341. ARM_SAVE(ARM_RSTCT1);
  342. ARM_SAVE(ARM_RSTCT2);
  343. ARM_SAVE(ARM_SYSST);
  344. ULPD_SAVE(ULPD_IT_STATUS);
  345. ULPD_SAVE(ULPD_CLOCK_CTRL);
  346. ULPD_SAVE(ULPD_SOFT_REQ);
  347. ULPD_SAVE(ULPD_STATUS_REQ);
  348. ULPD_SAVE(ULPD_DPLL_CTRL);
  349. ULPD_SAVE(ULPD_POWER_CTRL);
  350. if (cpu_is_omap1510()) {
  351. MPUI1510_SAVE(MPUI_CTRL);
  352. MPUI1510_SAVE(MPUI_DSP_STATUS);
  353. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  354. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  355. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  356. MPUI1510_SAVE(EMIFS_CONFIG);
  357. } else if (cpu_is_omap16xx()) {
  358. MPUI1610_SAVE(MPUI_CTRL);
  359. MPUI1610_SAVE(MPUI_DSP_STATUS);
  360. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  361. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  362. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  363. MPUI1610_SAVE(EMIFS_CONFIG);
  364. }
  365. if (virtual_start == 0) {
  366. g_read_completed = 0;
  367. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  368. "ARM_CKCTL_REG: 0x%-8x \n"
  369. "ARM_IDLECT1_REG: 0x%-8x \n"
  370. "ARM_IDLECT2_REG: 0x%-8x \n"
  371. "ARM_EWUPCT_REG: 0x%-8x \n"
  372. "ARM_RSTCT1_REG: 0x%-8x \n"
  373. "ARM_RSTCT2_REG: 0x%-8x \n"
  374. "ARM_SYSST_REG: 0x%-8x \n"
  375. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  376. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  377. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  378. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  379. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  380. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  381. ARM_SHOW(ARM_CKCTL),
  382. ARM_SHOW(ARM_IDLECT1),
  383. ARM_SHOW(ARM_IDLECT2),
  384. ARM_SHOW(ARM_EWUPCT),
  385. ARM_SHOW(ARM_RSTCT1),
  386. ARM_SHOW(ARM_RSTCT2),
  387. ARM_SHOW(ARM_SYSST),
  388. ULPD_SHOW(ULPD_IT_STATUS),
  389. ULPD_SHOW(ULPD_CLOCK_CTRL),
  390. ULPD_SHOW(ULPD_SOFT_REQ),
  391. ULPD_SHOW(ULPD_DPLL_CTRL),
  392. ULPD_SHOW(ULPD_STATUS_REQ),
  393. ULPD_SHOW(ULPD_POWER_CTRL));
  394. if (cpu_is_omap1510()) {
  395. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  396. "MPUI1510_CTRL_REG 0x%-8x \n"
  397. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  398. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  399. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  400. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  401. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  402. MPUI1510_SHOW(MPUI_CTRL),
  403. MPUI1510_SHOW(MPUI_DSP_STATUS),
  404. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  405. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  406. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  407. MPUI1510_SHOW(EMIFS_CONFIG));
  408. } else if (cpu_is_omap16xx()) {
  409. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  410. "MPUI1610_CTRL_REG 0x%-8x \n"
  411. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  412. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  413. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  414. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  415. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  416. MPUI1610_SHOW(MPUI_CTRL),
  417. MPUI1610_SHOW(MPUI_DSP_STATUS),
  418. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  419. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  420. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  421. MPUI1610_SHOW(EMIFS_CONFIG));
  422. }
  423. g_read_completed++;
  424. } else if (g_read_completed >= 1) {
  425. *eof = 1;
  426. return 0;
  427. }
  428. g_read_completed++;
  429. *my_first_byte = page_buffer;
  430. return my_buffer_offset;
  431. }
  432. static void omap_pm_init_proc(void)
  433. {
  434. struct proc_dir_entry *entry;
  435. entry = create_proc_read_entry("driver/omap_pm",
  436. S_IWUSR | S_IRUGO, NULL,
  437. omap_pm_read_proc, 0);
  438. }
  439. #endif /* DEBUG && CONFIG_PROC_FS */
  440. /*
  441. * omap_pm_prepare - Do preliminary suspend work.
  442. * @state: suspend state we're entering.
  443. *
  444. */
  445. //#include <asm/arch/hardware.h>
  446. static int omap_pm_prepare(suspend_state_t state)
  447. {
  448. int error = 0;
  449. switch (state)
  450. {
  451. case PM_SUSPEND_STANDBY:
  452. case PM_SUSPEND_MEM:
  453. break;
  454. case PM_SUSPEND_DISK:
  455. return -ENOTSUPP;
  456. default:
  457. return -EINVAL;
  458. }
  459. return error;
  460. }
  461. /*
  462. * omap_pm_enter - Actually enter a sleep state.
  463. * @state: State we're entering.
  464. *
  465. */
  466. static int omap_pm_enter(suspend_state_t state)
  467. {
  468. switch (state)
  469. {
  470. case PM_SUSPEND_STANDBY:
  471. case PM_SUSPEND_MEM:
  472. omap_pm_suspend();
  473. break;
  474. case PM_SUSPEND_DISK:
  475. return -ENOTSUPP;
  476. default:
  477. return -EINVAL;
  478. }
  479. return 0;
  480. }
  481. /**
  482. * omap_pm_finish - Finish up suspend sequence.
  483. * @state: State we're coming out of.
  484. *
  485. * This is called after we wake back up (or if entering the sleep state
  486. * failed).
  487. */
  488. static int omap_pm_finish(suspend_state_t state)
  489. {
  490. return 0;
  491. }
  492. struct pm_ops omap_pm_ops ={
  493. .pm_disk_mode = 0,
  494. .prepare = omap_pm_prepare,
  495. .enter = omap_pm_enter,
  496. .finish = omap_pm_finish,
  497. };
  498. static int __init omap_pm_init(void)
  499. {
  500. printk("Power Management for TI OMAP.\n");
  501. pm_idle = omap_pm_idle;
  502. /*
  503. * We copy the assembler sleep/wakeup routines to SRAM.
  504. * These routines need to be in SRAM as that's the only
  505. * memory the MPU can see when it wakes up.
  506. */
  507. #ifdef CONFIG_ARCH_OMAP1510
  508. if (cpu_is_omap1510()) {
  509. memcpy((void *)OMAP1510_SRAM_IDLE_SUSPEND,
  510. omap1510_idle_loop_suspend,
  511. omap1510_idle_loop_suspend_sz);
  512. memcpy((void *)OMAP1510_SRAM_API_SUSPEND, omap1510_cpu_suspend,
  513. omap1510_cpu_suspend_sz);
  514. } else
  515. #endif
  516. if (cpu_is_omap1610() || cpu_is_omap1710()) {
  517. memcpy((void *)OMAP1610_SRAM_IDLE_SUSPEND,
  518. omap1610_idle_loop_suspend,
  519. omap1610_idle_loop_suspend_sz);
  520. memcpy((void *)OMAP1610_SRAM_API_SUSPEND, omap1610_cpu_suspend,
  521. omap1610_cpu_suspend_sz);
  522. } else if (cpu_is_omap5912()) {
  523. memcpy((void *)OMAP5912_SRAM_IDLE_SUSPEND,
  524. omap1610_idle_loop_suspend,
  525. omap1610_idle_loop_suspend_sz);
  526. memcpy((void *)OMAP5912_SRAM_API_SUSPEND, omap1610_cpu_suspend,
  527. omap1610_cpu_suspend_sz);
  528. }
  529. pm_set_ops(&omap_pm_ops);
  530. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  531. omap_pm_init_proc();
  532. #endif
  533. return 0;
  534. }
  535. __initcall(omap_pm_init);