tg3.c 347 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #define TG3_TSO_SUPPORT 1
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define PFX DRV_MODULE_NAME ": "
  59. #define DRV_MODULE_VERSION "3.75"
  60. #define DRV_MODULE_RELDATE "March 23, 2007"
  61. #define TG3_DEF_MAC_MODE 0
  62. #define TG3_DEF_RX_MODE 0
  63. #define TG3_DEF_TX_MODE 0
  64. #define TG3_DEF_MSG_ENABLE \
  65. (NETIF_MSG_DRV | \
  66. NETIF_MSG_PROBE | \
  67. NETIF_MSG_LINK | \
  68. NETIF_MSG_TIMER | \
  69. NETIF_MSG_IFDOWN | \
  70. NETIF_MSG_IFUP | \
  71. NETIF_MSG_RX_ERR | \
  72. NETIF_MSG_TX_ERR)
  73. /* length of time before we decide the hardware is borked,
  74. * and dev->tx_timeout() should be called to fix the problem
  75. */
  76. #define TG3_TX_TIMEOUT (5 * HZ)
  77. /* hardware minimum and maximum for a single frame's data payload */
  78. #define TG3_MIN_MTU 60
  79. #define TG3_MAX_MTU(tp) \
  80. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  81. /* These numbers seem to be hard coded in the NIC firmware somehow.
  82. * You can't change the ring sizes, but you can change where you place
  83. * them in the NIC onboard memory.
  84. */
  85. #define TG3_RX_RING_SIZE 512
  86. #define TG3_DEF_RX_RING_PENDING 200
  87. #define TG3_RX_JUMBO_RING_SIZE 256
  88. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  89. /* Do not place this n-ring entries value into the tp struct itself,
  90. * we really want to expose these constants to GCC so that modulo et
  91. * al. operations are done with shifts and masks instead of with
  92. * hw multiply/modulo instructions. Another solution would be to
  93. * replace things like '% foo' with '& (foo - 1)'.
  94. */
  95. #define TG3_RX_RCB_RING_SIZE(tp) \
  96. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  97. #define TG3_TX_RING_SIZE 512
  98. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  99. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  100. TG3_RX_RING_SIZE)
  101. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_JUMBO_RING_SIZE)
  103. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RCB_RING_SIZE(tp))
  105. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  106. TG3_TX_RING_SIZE)
  107. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  108. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  109. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  110. /* minimum number of free TX descriptors required to wake up TX process */
  111. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  112. /* number of ETHTOOL_GSTATS u64's */
  113. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  114. #define TG3_NUM_TEST 6
  115. static char version[] __devinitdata =
  116. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  117. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  118. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  119. MODULE_LICENSE("GPL");
  120. MODULE_VERSION(DRV_MODULE_VERSION);
  121. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  122. module_param(tg3_debug, int, 0);
  123. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  124. static struct pci_device_id tg3_pci_tbl[] = {
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  185. {}
  186. };
  187. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  188. static const struct {
  189. const char string[ETH_GSTRING_LEN];
  190. } ethtool_stats_keys[TG3_NUM_STATS] = {
  191. { "rx_octets" },
  192. { "rx_fragments" },
  193. { "rx_ucast_packets" },
  194. { "rx_mcast_packets" },
  195. { "rx_bcast_packets" },
  196. { "rx_fcs_errors" },
  197. { "rx_align_errors" },
  198. { "rx_xon_pause_rcvd" },
  199. { "rx_xoff_pause_rcvd" },
  200. { "rx_mac_ctrl_rcvd" },
  201. { "rx_xoff_entered" },
  202. { "rx_frame_too_long_errors" },
  203. { "rx_jabbers" },
  204. { "rx_undersize_packets" },
  205. { "rx_in_length_errors" },
  206. { "rx_out_length_errors" },
  207. { "rx_64_or_less_octet_packets" },
  208. { "rx_65_to_127_octet_packets" },
  209. { "rx_128_to_255_octet_packets" },
  210. { "rx_256_to_511_octet_packets" },
  211. { "rx_512_to_1023_octet_packets" },
  212. { "rx_1024_to_1522_octet_packets" },
  213. { "rx_1523_to_2047_octet_packets" },
  214. { "rx_2048_to_4095_octet_packets" },
  215. { "rx_4096_to_8191_octet_packets" },
  216. { "rx_8192_to_9022_octet_packets" },
  217. { "tx_octets" },
  218. { "tx_collisions" },
  219. { "tx_xon_sent" },
  220. { "tx_xoff_sent" },
  221. { "tx_flow_control" },
  222. { "tx_mac_errors" },
  223. { "tx_single_collisions" },
  224. { "tx_mult_collisions" },
  225. { "tx_deferred" },
  226. { "tx_excessive_collisions" },
  227. { "tx_late_collisions" },
  228. { "tx_collide_2times" },
  229. { "tx_collide_3times" },
  230. { "tx_collide_4times" },
  231. { "tx_collide_5times" },
  232. { "tx_collide_6times" },
  233. { "tx_collide_7times" },
  234. { "tx_collide_8times" },
  235. { "tx_collide_9times" },
  236. { "tx_collide_10times" },
  237. { "tx_collide_11times" },
  238. { "tx_collide_12times" },
  239. { "tx_collide_13times" },
  240. { "tx_collide_14times" },
  241. { "tx_collide_15times" },
  242. { "tx_ucast_packets" },
  243. { "tx_mcast_packets" },
  244. { "tx_bcast_packets" },
  245. { "tx_carrier_sense_errors" },
  246. { "tx_discards" },
  247. { "tx_errors" },
  248. { "dma_writeq_full" },
  249. { "dma_write_prioq_full" },
  250. { "rxbds_empty" },
  251. { "rx_discards" },
  252. { "rx_errors" },
  253. { "rx_threshold_hit" },
  254. { "dma_readq_full" },
  255. { "dma_read_prioq_full" },
  256. { "tx_comp_queue_full" },
  257. { "ring_set_send_prod_index" },
  258. { "ring_status_update" },
  259. { "nic_irqs" },
  260. { "nic_avoided_irqs" },
  261. { "nic_tx_threshold_hit" }
  262. };
  263. static const struct {
  264. const char string[ETH_GSTRING_LEN];
  265. } ethtool_test_keys[TG3_NUM_TEST] = {
  266. { "nvram test (online) " },
  267. { "link test (online) " },
  268. { "register test (offline)" },
  269. { "memory test (offline)" },
  270. { "loopback test (offline)" },
  271. { "interrupt test (offline)" },
  272. };
  273. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  274. {
  275. writel(val, tp->regs + off);
  276. }
  277. static u32 tg3_read32(struct tg3 *tp, u32 off)
  278. {
  279. return (readl(tp->regs + off));
  280. }
  281. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  282. {
  283. unsigned long flags;
  284. spin_lock_irqsave(&tp->indirect_lock, flags);
  285. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  286. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  287. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  288. }
  289. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  290. {
  291. writel(val, tp->regs + off);
  292. readl(tp->regs + off);
  293. }
  294. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  295. {
  296. unsigned long flags;
  297. u32 val;
  298. spin_lock_irqsave(&tp->indirect_lock, flags);
  299. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  300. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  301. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  302. return val;
  303. }
  304. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. unsigned long flags;
  307. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  308. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  309. TG3_64BIT_REG_LOW, val);
  310. return;
  311. }
  312. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  313. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  314. TG3_64BIT_REG_LOW, val);
  315. return;
  316. }
  317. spin_lock_irqsave(&tp->indirect_lock, flags);
  318. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  319. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  320. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  321. /* In indirect mode when disabling interrupts, we also need
  322. * to clear the interrupt bit in the GRC local ctrl register.
  323. */
  324. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  325. (val == 0x1)) {
  326. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  327. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  328. }
  329. }
  330. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  331. {
  332. unsigned long flags;
  333. u32 val;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  336. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. return val;
  339. }
  340. /* usec_wait specifies the wait time in usec when writing to certain registers
  341. * where it is unsafe to read back the register without some delay.
  342. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  343. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  344. */
  345. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  346. {
  347. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  348. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  349. /* Non-posted methods */
  350. tp->write32(tp, off, val);
  351. else {
  352. /* Posted method */
  353. tg3_write32(tp, off, val);
  354. if (usec_wait)
  355. udelay(usec_wait);
  356. tp->read32(tp, off);
  357. }
  358. /* Wait again after the read for the posted method to guarantee that
  359. * the wait time is met.
  360. */
  361. if (usec_wait)
  362. udelay(usec_wait);
  363. }
  364. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  365. {
  366. tp->write32_mbox(tp, off, val);
  367. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  368. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  369. tp->read32_mbox(tp, off);
  370. }
  371. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. void __iomem *mbox = tp->regs + off;
  374. writel(val, mbox);
  375. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  376. writel(val, mbox);
  377. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  378. readl(mbox);
  379. }
  380. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  381. {
  382. return (readl(tp->regs + off + GRCMBOX_BASE));
  383. }
  384. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. writel(val, tp->regs + off + GRCMBOX_BASE);
  387. }
  388. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  389. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  390. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  391. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  392. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  393. #define tw32(reg,val) tp->write32(tp, reg, val)
  394. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  395. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  396. #define tr32(reg) tp->read32(tp, reg)
  397. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  398. {
  399. unsigned long flags;
  400. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  401. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  402. return;
  403. spin_lock_irqsave(&tp->indirect_lock, flags);
  404. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  405. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  406. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  407. /* Always leave this as zero. */
  408. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  409. } else {
  410. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  411. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  412. /* Always leave this as zero. */
  413. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  414. }
  415. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  416. }
  417. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  418. {
  419. unsigned long flags;
  420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  421. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  422. *val = 0;
  423. return;
  424. }
  425. spin_lock_irqsave(&tp->indirect_lock, flags);
  426. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  427. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  428. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  429. /* Always leave this as zero. */
  430. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  431. } else {
  432. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  433. *val = tr32(TG3PCI_MEM_WIN_DATA);
  434. /* Always leave this as zero. */
  435. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  436. }
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. }
  439. static void tg3_disable_ints(struct tg3 *tp)
  440. {
  441. tw32(TG3PCI_MISC_HOST_CTRL,
  442. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  443. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  444. }
  445. static inline void tg3_cond_int(struct tg3 *tp)
  446. {
  447. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  448. (tp->hw_status->status & SD_STATUS_UPDATED))
  449. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  450. else
  451. tw32(HOSTCC_MODE, tp->coalesce_mode |
  452. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  453. }
  454. static void tg3_enable_ints(struct tg3 *tp)
  455. {
  456. tp->irq_sync = 0;
  457. wmb();
  458. tw32(TG3PCI_MISC_HOST_CTRL,
  459. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  460. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  461. (tp->last_tag << 24));
  462. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  463. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  464. (tp->last_tag << 24));
  465. tg3_cond_int(tp);
  466. }
  467. static inline unsigned int tg3_has_work(struct tg3 *tp)
  468. {
  469. struct tg3_hw_status *sblk = tp->hw_status;
  470. unsigned int work_exists = 0;
  471. /* check for phy events */
  472. if (!(tp->tg3_flags &
  473. (TG3_FLAG_USE_LINKCHG_REG |
  474. TG3_FLAG_POLL_SERDES))) {
  475. if (sblk->status & SD_STATUS_LINK_CHG)
  476. work_exists = 1;
  477. }
  478. /* check for RX/TX work to do */
  479. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  480. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  481. work_exists = 1;
  482. return work_exists;
  483. }
  484. /* tg3_restart_ints
  485. * similar to tg3_enable_ints, but it accurately determines whether there
  486. * is new work pending and can return without flushing the PIO write
  487. * which reenables interrupts
  488. */
  489. static void tg3_restart_ints(struct tg3 *tp)
  490. {
  491. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  492. tp->last_tag << 24);
  493. mmiowb();
  494. /* When doing tagged status, this work check is unnecessary.
  495. * The last_tag we write above tells the chip which piece of
  496. * work we've completed.
  497. */
  498. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  499. tg3_has_work(tp))
  500. tw32(HOSTCC_MODE, tp->coalesce_mode |
  501. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  502. }
  503. static inline void tg3_netif_stop(struct tg3 *tp)
  504. {
  505. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  506. netif_poll_disable(tp->dev);
  507. netif_tx_disable(tp->dev);
  508. }
  509. static inline void tg3_netif_start(struct tg3 *tp)
  510. {
  511. netif_wake_queue(tp->dev);
  512. /* NOTE: unconditional netif_wake_queue is only appropriate
  513. * so long as all callers are assured to have free tx slots
  514. * (such as after tg3_init_hw)
  515. */
  516. netif_poll_enable(tp->dev);
  517. tp->hw_status->status |= SD_STATUS_UPDATED;
  518. tg3_enable_ints(tp);
  519. }
  520. static void tg3_switch_clocks(struct tg3 *tp)
  521. {
  522. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  523. u32 orig_clock_ctrl;
  524. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  525. return;
  526. orig_clock_ctrl = clock_ctrl;
  527. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  528. CLOCK_CTRL_CLKRUN_OENABLE |
  529. 0x1f);
  530. tp->pci_clock_ctrl = clock_ctrl;
  531. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  532. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  533. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  534. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  535. }
  536. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  537. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  538. clock_ctrl |
  539. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  540. 40);
  541. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  542. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  543. 40);
  544. }
  545. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  546. }
  547. #define PHY_BUSY_LOOPS 5000
  548. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  549. {
  550. u32 frame_val;
  551. unsigned int loops;
  552. int ret;
  553. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  554. tw32_f(MAC_MI_MODE,
  555. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  556. udelay(80);
  557. }
  558. *val = 0x0;
  559. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  560. MI_COM_PHY_ADDR_MASK);
  561. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  562. MI_COM_REG_ADDR_MASK);
  563. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  564. tw32_f(MAC_MI_COM, frame_val);
  565. loops = PHY_BUSY_LOOPS;
  566. while (loops != 0) {
  567. udelay(10);
  568. frame_val = tr32(MAC_MI_COM);
  569. if ((frame_val & MI_COM_BUSY) == 0) {
  570. udelay(5);
  571. frame_val = tr32(MAC_MI_COM);
  572. break;
  573. }
  574. loops -= 1;
  575. }
  576. ret = -EBUSY;
  577. if (loops != 0) {
  578. *val = frame_val & MI_COM_DATA_MASK;
  579. ret = 0;
  580. }
  581. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  582. tw32_f(MAC_MI_MODE, tp->mi_mode);
  583. udelay(80);
  584. }
  585. return ret;
  586. }
  587. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  588. {
  589. u32 frame_val;
  590. unsigned int loops;
  591. int ret;
  592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  593. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  594. return 0;
  595. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  596. tw32_f(MAC_MI_MODE,
  597. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  598. udelay(80);
  599. }
  600. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  601. MI_COM_PHY_ADDR_MASK);
  602. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  603. MI_COM_REG_ADDR_MASK);
  604. frame_val |= (val & MI_COM_DATA_MASK);
  605. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  606. tw32_f(MAC_MI_COM, frame_val);
  607. loops = PHY_BUSY_LOOPS;
  608. while (loops != 0) {
  609. udelay(10);
  610. frame_val = tr32(MAC_MI_COM);
  611. if ((frame_val & MI_COM_BUSY) == 0) {
  612. udelay(5);
  613. frame_val = tr32(MAC_MI_COM);
  614. break;
  615. }
  616. loops -= 1;
  617. }
  618. ret = -EBUSY;
  619. if (loops != 0)
  620. ret = 0;
  621. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  622. tw32_f(MAC_MI_MODE, tp->mi_mode);
  623. udelay(80);
  624. }
  625. return ret;
  626. }
  627. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  628. {
  629. u32 val;
  630. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  631. return;
  632. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  633. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  634. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  635. (val | (1 << 15) | (1 << 4)));
  636. }
  637. static int tg3_bmcr_reset(struct tg3 *tp)
  638. {
  639. u32 phy_control;
  640. int limit, err;
  641. /* OK, reset it, and poll the BMCR_RESET bit until it
  642. * clears or we time out.
  643. */
  644. phy_control = BMCR_RESET;
  645. err = tg3_writephy(tp, MII_BMCR, phy_control);
  646. if (err != 0)
  647. return -EBUSY;
  648. limit = 5000;
  649. while (limit--) {
  650. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  651. if (err != 0)
  652. return -EBUSY;
  653. if ((phy_control & BMCR_RESET) == 0) {
  654. udelay(40);
  655. break;
  656. }
  657. udelay(10);
  658. }
  659. if (limit <= 0)
  660. return -EBUSY;
  661. return 0;
  662. }
  663. static int tg3_wait_macro_done(struct tg3 *tp)
  664. {
  665. int limit = 100;
  666. while (limit--) {
  667. u32 tmp32;
  668. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  669. if ((tmp32 & 0x1000) == 0)
  670. break;
  671. }
  672. }
  673. if (limit <= 0)
  674. return -EBUSY;
  675. return 0;
  676. }
  677. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  678. {
  679. static const u32 test_pat[4][6] = {
  680. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  681. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  682. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  683. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  684. };
  685. int chan;
  686. for (chan = 0; chan < 4; chan++) {
  687. int i;
  688. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  689. (chan * 0x2000) | 0x0200);
  690. tg3_writephy(tp, 0x16, 0x0002);
  691. for (i = 0; i < 6; i++)
  692. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  693. test_pat[chan][i]);
  694. tg3_writephy(tp, 0x16, 0x0202);
  695. if (tg3_wait_macro_done(tp)) {
  696. *resetp = 1;
  697. return -EBUSY;
  698. }
  699. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  700. (chan * 0x2000) | 0x0200);
  701. tg3_writephy(tp, 0x16, 0x0082);
  702. if (tg3_wait_macro_done(tp)) {
  703. *resetp = 1;
  704. return -EBUSY;
  705. }
  706. tg3_writephy(tp, 0x16, 0x0802);
  707. if (tg3_wait_macro_done(tp)) {
  708. *resetp = 1;
  709. return -EBUSY;
  710. }
  711. for (i = 0; i < 6; i += 2) {
  712. u32 low, high;
  713. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  714. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  715. tg3_wait_macro_done(tp)) {
  716. *resetp = 1;
  717. return -EBUSY;
  718. }
  719. low &= 0x7fff;
  720. high &= 0x000f;
  721. if (low != test_pat[chan][i] ||
  722. high != test_pat[chan][i+1]) {
  723. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  724. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  725. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  726. return -EBUSY;
  727. }
  728. }
  729. }
  730. return 0;
  731. }
  732. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  733. {
  734. int chan;
  735. for (chan = 0; chan < 4; chan++) {
  736. int i;
  737. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  738. (chan * 0x2000) | 0x0200);
  739. tg3_writephy(tp, 0x16, 0x0002);
  740. for (i = 0; i < 6; i++)
  741. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  742. tg3_writephy(tp, 0x16, 0x0202);
  743. if (tg3_wait_macro_done(tp))
  744. return -EBUSY;
  745. }
  746. return 0;
  747. }
  748. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  749. {
  750. u32 reg32, phy9_orig;
  751. int retries, do_phy_reset, err;
  752. retries = 10;
  753. do_phy_reset = 1;
  754. do {
  755. if (do_phy_reset) {
  756. err = tg3_bmcr_reset(tp);
  757. if (err)
  758. return err;
  759. do_phy_reset = 0;
  760. }
  761. /* Disable transmitter and interrupt. */
  762. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  763. continue;
  764. reg32 |= 0x3000;
  765. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  766. /* Set full-duplex, 1000 mbps. */
  767. tg3_writephy(tp, MII_BMCR,
  768. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  769. /* Set to master mode. */
  770. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  771. continue;
  772. tg3_writephy(tp, MII_TG3_CTRL,
  773. (MII_TG3_CTRL_AS_MASTER |
  774. MII_TG3_CTRL_ENABLE_AS_MASTER));
  775. /* Enable SM_DSP_CLOCK and 6dB. */
  776. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  777. /* Block the PHY control access. */
  778. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  779. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  780. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  781. if (!err)
  782. break;
  783. } while (--retries);
  784. err = tg3_phy_reset_chanpat(tp);
  785. if (err)
  786. return err;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  788. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  789. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  790. tg3_writephy(tp, 0x16, 0x0000);
  791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  793. /* Set Extended packet length bit for jumbo frames */
  794. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  795. }
  796. else {
  797. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  798. }
  799. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  800. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  801. reg32 &= ~0x3000;
  802. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  803. } else if (!err)
  804. err = -EBUSY;
  805. return err;
  806. }
  807. static void tg3_link_report(struct tg3 *);
  808. /* This will reset the tigon3 PHY if there is no valid
  809. * link unless the FORCE argument is non-zero.
  810. */
  811. static int tg3_phy_reset(struct tg3 *tp)
  812. {
  813. u32 phy_status;
  814. int err;
  815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  816. u32 val;
  817. val = tr32(GRC_MISC_CFG);
  818. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  819. udelay(40);
  820. }
  821. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  822. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  823. if (err != 0)
  824. return -EBUSY;
  825. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  826. netif_carrier_off(tp->dev);
  827. tg3_link_report(tp);
  828. }
  829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  832. err = tg3_phy_reset_5703_4_5(tp);
  833. if (err)
  834. return err;
  835. goto out;
  836. }
  837. err = tg3_bmcr_reset(tp);
  838. if (err)
  839. return err;
  840. out:
  841. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  842. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  843. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  844. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  845. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  846. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  847. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  848. }
  849. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  850. tg3_writephy(tp, 0x1c, 0x8d68);
  851. tg3_writephy(tp, 0x1c, 0x8d68);
  852. }
  853. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  854. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  855. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  856. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  857. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  858. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  859. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  860. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  861. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  862. }
  863. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  864. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  865. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  866. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  867. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  868. tg3_writephy(tp, MII_TG3_TEST1,
  869. MII_TG3_TEST1_TRIM_EN | 0x4);
  870. } else
  871. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  872. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  873. }
  874. /* Set Extended packet length bit (bit 14) on all chips that */
  875. /* support jumbo frames */
  876. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  877. /* Cannot do read-modify-write on 5401 */
  878. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  879. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  880. u32 phy_reg;
  881. /* Set bit 14 with read-modify-write to preserve other bits */
  882. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  883. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  884. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  885. }
  886. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  887. * jumbo frames transmission.
  888. */
  889. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  890. u32 phy_reg;
  891. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  892. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  893. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  894. }
  895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  896. u32 phy_reg;
  897. /* adjust output voltage */
  898. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  899. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phy_reg)) {
  900. u32 phy_reg2;
  901. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  902. phy_reg | MII_TG3_EPHY_SHADOW_EN);
  903. /* Enable auto-MDIX */
  904. if (!tg3_readphy(tp, 0x10, &phy_reg2))
  905. tg3_writephy(tp, 0x10, phy_reg2 | 0x4000);
  906. tg3_writephy(tp, MII_TG3_EPHY_TEST, phy_reg);
  907. }
  908. }
  909. tg3_phy_set_wirespeed(tp);
  910. return 0;
  911. }
  912. static void tg3_frob_aux_power(struct tg3 *tp)
  913. {
  914. struct tg3 *tp_peer = tp;
  915. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  916. return;
  917. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  918. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  919. struct net_device *dev_peer;
  920. dev_peer = pci_get_drvdata(tp->pdev_peer);
  921. /* remove_one() may have been run on the peer. */
  922. if (!dev_peer)
  923. tp_peer = tp;
  924. else
  925. tp_peer = netdev_priv(dev_peer);
  926. }
  927. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  928. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  929. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  930. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  933. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  934. (GRC_LCLCTRL_GPIO_OE0 |
  935. GRC_LCLCTRL_GPIO_OE1 |
  936. GRC_LCLCTRL_GPIO_OE2 |
  937. GRC_LCLCTRL_GPIO_OUTPUT0 |
  938. GRC_LCLCTRL_GPIO_OUTPUT1),
  939. 100);
  940. } else {
  941. u32 no_gpio2;
  942. u32 grc_local_ctrl = 0;
  943. if (tp_peer != tp &&
  944. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  945. return;
  946. /* Workaround to prevent overdrawing Amps. */
  947. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  948. ASIC_REV_5714) {
  949. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  950. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  951. grc_local_ctrl, 100);
  952. }
  953. /* On 5753 and variants, GPIO2 cannot be used. */
  954. no_gpio2 = tp->nic_sram_data_cfg &
  955. NIC_SRAM_DATA_CFG_NO_GPIO2;
  956. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  957. GRC_LCLCTRL_GPIO_OE1 |
  958. GRC_LCLCTRL_GPIO_OE2 |
  959. GRC_LCLCTRL_GPIO_OUTPUT1 |
  960. GRC_LCLCTRL_GPIO_OUTPUT2;
  961. if (no_gpio2) {
  962. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  963. GRC_LCLCTRL_GPIO_OUTPUT2);
  964. }
  965. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  966. grc_local_ctrl, 100);
  967. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  968. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  969. grc_local_ctrl, 100);
  970. if (!no_gpio2) {
  971. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  972. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  973. grc_local_ctrl, 100);
  974. }
  975. }
  976. } else {
  977. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  978. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  979. if (tp_peer != tp &&
  980. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  981. return;
  982. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  983. (GRC_LCLCTRL_GPIO_OE1 |
  984. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  985. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  986. GRC_LCLCTRL_GPIO_OE1, 100);
  987. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  988. (GRC_LCLCTRL_GPIO_OE1 |
  989. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  990. }
  991. }
  992. }
  993. static int tg3_setup_phy(struct tg3 *, int);
  994. #define RESET_KIND_SHUTDOWN 0
  995. #define RESET_KIND_INIT 1
  996. #define RESET_KIND_SUSPEND 2
  997. static void tg3_write_sig_post_reset(struct tg3 *, int);
  998. static int tg3_halt_cpu(struct tg3 *, u32);
  999. static int tg3_nvram_lock(struct tg3 *);
  1000. static void tg3_nvram_unlock(struct tg3 *);
  1001. static void tg3_power_down_phy(struct tg3 *tp)
  1002. {
  1003. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1005. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1006. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1007. sg_dig_ctrl |=
  1008. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1009. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1010. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1011. }
  1012. return;
  1013. }
  1014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1015. u32 val;
  1016. tg3_bmcr_reset(tp);
  1017. val = tr32(GRC_MISC_CFG);
  1018. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1019. udelay(40);
  1020. return;
  1021. } else {
  1022. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1023. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1024. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1025. }
  1026. /* The PHY should not be powered down on some chips because
  1027. * of bugs.
  1028. */
  1029. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1030. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1031. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1032. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1033. return;
  1034. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1035. }
  1036. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1037. {
  1038. u32 misc_host_ctrl;
  1039. u16 power_control, power_caps;
  1040. int pm = tp->pm_cap;
  1041. /* Make sure register accesses (indirect or otherwise)
  1042. * will function correctly.
  1043. */
  1044. pci_write_config_dword(tp->pdev,
  1045. TG3PCI_MISC_HOST_CTRL,
  1046. tp->misc_host_ctrl);
  1047. pci_read_config_word(tp->pdev,
  1048. pm + PCI_PM_CTRL,
  1049. &power_control);
  1050. power_control |= PCI_PM_CTRL_PME_STATUS;
  1051. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1052. switch (state) {
  1053. case PCI_D0:
  1054. power_control |= 0;
  1055. pci_write_config_word(tp->pdev,
  1056. pm + PCI_PM_CTRL,
  1057. power_control);
  1058. udelay(100); /* Delay after power state change */
  1059. /* Switch out of Vaux if it is a NIC */
  1060. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1061. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1062. return 0;
  1063. case PCI_D1:
  1064. power_control |= 1;
  1065. break;
  1066. case PCI_D2:
  1067. power_control |= 2;
  1068. break;
  1069. case PCI_D3hot:
  1070. power_control |= 3;
  1071. break;
  1072. default:
  1073. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1074. "requested.\n",
  1075. tp->dev->name, state);
  1076. return -EINVAL;
  1077. };
  1078. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1079. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1080. tw32(TG3PCI_MISC_HOST_CTRL,
  1081. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1082. if (tp->link_config.phy_is_low_power == 0) {
  1083. tp->link_config.phy_is_low_power = 1;
  1084. tp->link_config.orig_speed = tp->link_config.speed;
  1085. tp->link_config.orig_duplex = tp->link_config.duplex;
  1086. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1087. }
  1088. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1089. tp->link_config.speed = SPEED_10;
  1090. tp->link_config.duplex = DUPLEX_HALF;
  1091. tp->link_config.autoneg = AUTONEG_ENABLE;
  1092. tg3_setup_phy(tp, 0);
  1093. }
  1094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1095. u32 val;
  1096. val = tr32(GRC_VCPU_EXT_CTRL);
  1097. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1098. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1099. int i;
  1100. u32 val;
  1101. for (i = 0; i < 200; i++) {
  1102. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1103. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1104. break;
  1105. msleep(1);
  1106. }
  1107. }
  1108. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1109. WOL_DRV_STATE_SHUTDOWN |
  1110. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1111. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1112. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1113. u32 mac_mode;
  1114. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1115. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1116. udelay(40);
  1117. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1118. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1119. else
  1120. mac_mode = MAC_MODE_PORT_MODE_MII;
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1122. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1123. mac_mode |= MAC_MODE_LINK_POLARITY;
  1124. } else {
  1125. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1126. }
  1127. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1128. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1129. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1130. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1131. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1132. tw32_f(MAC_MODE, mac_mode);
  1133. udelay(100);
  1134. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1135. udelay(10);
  1136. }
  1137. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1138. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1140. u32 base_val;
  1141. base_val = tp->pci_clock_ctrl;
  1142. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1143. CLOCK_CTRL_TXCLK_DISABLE);
  1144. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1145. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1146. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1148. /* do nothing */
  1149. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1150. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1151. u32 newbits1, newbits2;
  1152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1154. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1155. CLOCK_CTRL_TXCLK_DISABLE |
  1156. CLOCK_CTRL_ALTCLK);
  1157. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1158. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1159. newbits1 = CLOCK_CTRL_625_CORE;
  1160. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1161. } else {
  1162. newbits1 = CLOCK_CTRL_ALTCLK;
  1163. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1164. }
  1165. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1166. 40);
  1167. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1168. 40);
  1169. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1170. u32 newbits3;
  1171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1173. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1174. CLOCK_CTRL_TXCLK_DISABLE |
  1175. CLOCK_CTRL_44MHZ_CORE);
  1176. } else {
  1177. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1178. }
  1179. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1180. tp->pci_clock_ctrl | newbits3, 40);
  1181. }
  1182. }
  1183. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1184. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1185. tg3_power_down_phy(tp);
  1186. tg3_frob_aux_power(tp);
  1187. /* Workaround for unstable PLL clock */
  1188. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1189. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1190. u32 val = tr32(0x7d00);
  1191. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1192. tw32(0x7d00, val);
  1193. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1194. int err;
  1195. err = tg3_nvram_lock(tp);
  1196. tg3_halt_cpu(tp, RX_CPU_BASE);
  1197. if (!err)
  1198. tg3_nvram_unlock(tp);
  1199. }
  1200. }
  1201. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1202. /* Finally, set the new power state. */
  1203. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1204. udelay(100); /* Delay after power state change */
  1205. return 0;
  1206. }
  1207. static void tg3_link_report(struct tg3 *tp)
  1208. {
  1209. if (!netif_carrier_ok(tp->dev)) {
  1210. if (netif_msg_link(tp))
  1211. printk(KERN_INFO PFX "%s: Link is down.\n",
  1212. tp->dev->name);
  1213. } else if (netif_msg_link(tp)) {
  1214. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1215. tp->dev->name,
  1216. (tp->link_config.active_speed == SPEED_1000 ?
  1217. 1000 :
  1218. (tp->link_config.active_speed == SPEED_100 ?
  1219. 100 : 10)),
  1220. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1221. "full" : "half"));
  1222. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1223. "%s for RX.\n",
  1224. tp->dev->name,
  1225. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1226. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1227. }
  1228. }
  1229. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1230. {
  1231. u32 new_tg3_flags = 0;
  1232. u32 old_rx_mode = tp->rx_mode;
  1233. u32 old_tx_mode = tp->tx_mode;
  1234. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1235. /* Convert 1000BaseX flow control bits to 1000BaseT
  1236. * bits before resolving flow control.
  1237. */
  1238. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1239. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1240. ADVERTISE_PAUSE_ASYM);
  1241. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1242. if (local_adv & ADVERTISE_1000XPAUSE)
  1243. local_adv |= ADVERTISE_PAUSE_CAP;
  1244. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1245. local_adv |= ADVERTISE_PAUSE_ASYM;
  1246. if (remote_adv & LPA_1000XPAUSE)
  1247. remote_adv |= LPA_PAUSE_CAP;
  1248. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1249. remote_adv |= LPA_PAUSE_ASYM;
  1250. }
  1251. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1252. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1253. if (remote_adv & LPA_PAUSE_CAP)
  1254. new_tg3_flags |=
  1255. (TG3_FLAG_RX_PAUSE |
  1256. TG3_FLAG_TX_PAUSE);
  1257. else if (remote_adv & LPA_PAUSE_ASYM)
  1258. new_tg3_flags |=
  1259. (TG3_FLAG_RX_PAUSE);
  1260. } else {
  1261. if (remote_adv & LPA_PAUSE_CAP)
  1262. new_tg3_flags |=
  1263. (TG3_FLAG_RX_PAUSE |
  1264. TG3_FLAG_TX_PAUSE);
  1265. }
  1266. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1267. if ((remote_adv & LPA_PAUSE_CAP) &&
  1268. (remote_adv & LPA_PAUSE_ASYM))
  1269. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1270. }
  1271. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1272. tp->tg3_flags |= new_tg3_flags;
  1273. } else {
  1274. new_tg3_flags = tp->tg3_flags;
  1275. }
  1276. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1277. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1278. else
  1279. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1280. if (old_rx_mode != tp->rx_mode) {
  1281. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1282. }
  1283. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1284. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1285. else
  1286. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1287. if (old_tx_mode != tp->tx_mode) {
  1288. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1289. }
  1290. }
  1291. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1292. {
  1293. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1294. case MII_TG3_AUX_STAT_10HALF:
  1295. *speed = SPEED_10;
  1296. *duplex = DUPLEX_HALF;
  1297. break;
  1298. case MII_TG3_AUX_STAT_10FULL:
  1299. *speed = SPEED_10;
  1300. *duplex = DUPLEX_FULL;
  1301. break;
  1302. case MII_TG3_AUX_STAT_100HALF:
  1303. *speed = SPEED_100;
  1304. *duplex = DUPLEX_HALF;
  1305. break;
  1306. case MII_TG3_AUX_STAT_100FULL:
  1307. *speed = SPEED_100;
  1308. *duplex = DUPLEX_FULL;
  1309. break;
  1310. case MII_TG3_AUX_STAT_1000HALF:
  1311. *speed = SPEED_1000;
  1312. *duplex = DUPLEX_HALF;
  1313. break;
  1314. case MII_TG3_AUX_STAT_1000FULL:
  1315. *speed = SPEED_1000;
  1316. *duplex = DUPLEX_FULL;
  1317. break;
  1318. default:
  1319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1320. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1321. SPEED_10;
  1322. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1323. DUPLEX_HALF;
  1324. break;
  1325. }
  1326. *speed = SPEED_INVALID;
  1327. *duplex = DUPLEX_INVALID;
  1328. break;
  1329. };
  1330. }
  1331. static void tg3_phy_copper_begin(struct tg3 *tp)
  1332. {
  1333. u32 new_adv;
  1334. int i;
  1335. if (tp->link_config.phy_is_low_power) {
  1336. /* Entering low power mode. Disable gigabit and
  1337. * 100baseT advertisements.
  1338. */
  1339. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1340. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1341. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1342. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1343. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1344. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1345. } else if (tp->link_config.speed == SPEED_INVALID) {
  1346. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1347. tp->link_config.advertising &=
  1348. ~(ADVERTISED_1000baseT_Half |
  1349. ADVERTISED_1000baseT_Full);
  1350. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1351. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1352. new_adv |= ADVERTISE_10HALF;
  1353. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1354. new_adv |= ADVERTISE_10FULL;
  1355. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1356. new_adv |= ADVERTISE_100HALF;
  1357. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1358. new_adv |= ADVERTISE_100FULL;
  1359. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1360. if (tp->link_config.advertising &
  1361. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1362. new_adv = 0;
  1363. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1364. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1365. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1366. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1367. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1368. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1369. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1370. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1371. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1372. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1373. } else {
  1374. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1375. }
  1376. } else {
  1377. /* Asking for a specific link mode. */
  1378. if (tp->link_config.speed == SPEED_1000) {
  1379. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1380. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1381. if (tp->link_config.duplex == DUPLEX_FULL)
  1382. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1383. else
  1384. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1385. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1386. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1387. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1388. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1389. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1390. } else {
  1391. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1392. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1393. if (tp->link_config.speed == SPEED_100) {
  1394. if (tp->link_config.duplex == DUPLEX_FULL)
  1395. new_adv |= ADVERTISE_100FULL;
  1396. else
  1397. new_adv |= ADVERTISE_100HALF;
  1398. } else {
  1399. if (tp->link_config.duplex == DUPLEX_FULL)
  1400. new_adv |= ADVERTISE_10FULL;
  1401. else
  1402. new_adv |= ADVERTISE_10HALF;
  1403. }
  1404. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1405. }
  1406. }
  1407. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1408. tp->link_config.speed != SPEED_INVALID) {
  1409. u32 bmcr, orig_bmcr;
  1410. tp->link_config.active_speed = tp->link_config.speed;
  1411. tp->link_config.active_duplex = tp->link_config.duplex;
  1412. bmcr = 0;
  1413. switch (tp->link_config.speed) {
  1414. default:
  1415. case SPEED_10:
  1416. break;
  1417. case SPEED_100:
  1418. bmcr |= BMCR_SPEED100;
  1419. break;
  1420. case SPEED_1000:
  1421. bmcr |= TG3_BMCR_SPEED1000;
  1422. break;
  1423. };
  1424. if (tp->link_config.duplex == DUPLEX_FULL)
  1425. bmcr |= BMCR_FULLDPLX;
  1426. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1427. (bmcr != orig_bmcr)) {
  1428. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1429. for (i = 0; i < 1500; i++) {
  1430. u32 tmp;
  1431. udelay(10);
  1432. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1433. tg3_readphy(tp, MII_BMSR, &tmp))
  1434. continue;
  1435. if (!(tmp & BMSR_LSTATUS)) {
  1436. udelay(40);
  1437. break;
  1438. }
  1439. }
  1440. tg3_writephy(tp, MII_BMCR, bmcr);
  1441. udelay(40);
  1442. }
  1443. } else {
  1444. tg3_writephy(tp, MII_BMCR,
  1445. BMCR_ANENABLE | BMCR_ANRESTART);
  1446. }
  1447. }
  1448. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1449. {
  1450. int err;
  1451. /* Turn off tap power management. */
  1452. /* Set Extended packet length bit */
  1453. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1454. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1455. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1456. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1457. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1458. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1459. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1460. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1461. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1462. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1463. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1464. udelay(40);
  1465. return err;
  1466. }
  1467. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1468. {
  1469. u32 adv_reg, all_mask = 0;
  1470. if (mask & ADVERTISED_10baseT_Half)
  1471. all_mask |= ADVERTISE_10HALF;
  1472. if (mask & ADVERTISED_10baseT_Full)
  1473. all_mask |= ADVERTISE_10FULL;
  1474. if (mask & ADVERTISED_100baseT_Half)
  1475. all_mask |= ADVERTISE_100HALF;
  1476. if (mask & ADVERTISED_100baseT_Full)
  1477. all_mask |= ADVERTISE_100FULL;
  1478. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1479. return 0;
  1480. if ((adv_reg & all_mask) != all_mask)
  1481. return 0;
  1482. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1483. u32 tg3_ctrl;
  1484. all_mask = 0;
  1485. if (mask & ADVERTISED_1000baseT_Half)
  1486. all_mask |= ADVERTISE_1000HALF;
  1487. if (mask & ADVERTISED_1000baseT_Full)
  1488. all_mask |= ADVERTISE_1000FULL;
  1489. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1490. return 0;
  1491. if ((tg3_ctrl & all_mask) != all_mask)
  1492. return 0;
  1493. }
  1494. return 1;
  1495. }
  1496. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1497. {
  1498. int current_link_up;
  1499. u32 bmsr, dummy;
  1500. u16 current_speed;
  1501. u8 current_duplex;
  1502. int i, err;
  1503. tw32(MAC_EVENT, 0);
  1504. tw32_f(MAC_STATUS,
  1505. (MAC_STATUS_SYNC_CHANGED |
  1506. MAC_STATUS_CFG_CHANGED |
  1507. MAC_STATUS_MI_COMPLETION |
  1508. MAC_STATUS_LNKSTATE_CHANGED));
  1509. udelay(40);
  1510. tp->mi_mode = MAC_MI_MODE_BASE;
  1511. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1512. udelay(80);
  1513. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1514. /* Some third-party PHYs need to be reset on link going
  1515. * down.
  1516. */
  1517. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1520. netif_carrier_ok(tp->dev)) {
  1521. tg3_readphy(tp, MII_BMSR, &bmsr);
  1522. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1523. !(bmsr & BMSR_LSTATUS))
  1524. force_reset = 1;
  1525. }
  1526. if (force_reset)
  1527. tg3_phy_reset(tp);
  1528. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1529. tg3_readphy(tp, MII_BMSR, &bmsr);
  1530. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1531. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1532. bmsr = 0;
  1533. if (!(bmsr & BMSR_LSTATUS)) {
  1534. err = tg3_init_5401phy_dsp(tp);
  1535. if (err)
  1536. return err;
  1537. tg3_readphy(tp, MII_BMSR, &bmsr);
  1538. for (i = 0; i < 1000; i++) {
  1539. udelay(10);
  1540. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1541. (bmsr & BMSR_LSTATUS)) {
  1542. udelay(40);
  1543. break;
  1544. }
  1545. }
  1546. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1547. !(bmsr & BMSR_LSTATUS) &&
  1548. tp->link_config.active_speed == SPEED_1000) {
  1549. err = tg3_phy_reset(tp);
  1550. if (!err)
  1551. err = tg3_init_5401phy_dsp(tp);
  1552. if (err)
  1553. return err;
  1554. }
  1555. }
  1556. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1557. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1558. /* 5701 {A0,B0} CRC bug workaround */
  1559. tg3_writephy(tp, 0x15, 0x0a75);
  1560. tg3_writephy(tp, 0x1c, 0x8c68);
  1561. tg3_writephy(tp, 0x1c, 0x8d68);
  1562. tg3_writephy(tp, 0x1c, 0x8c68);
  1563. }
  1564. /* Clear pending interrupts... */
  1565. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1566. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1567. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1568. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1569. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1570. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1573. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1574. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1575. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1576. else
  1577. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1578. }
  1579. current_link_up = 0;
  1580. current_speed = SPEED_INVALID;
  1581. current_duplex = DUPLEX_INVALID;
  1582. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1583. u32 val;
  1584. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1585. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1586. if (!(val & (1 << 10))) {
  1587. val |= (1 << 10);
  1588. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1589. goto relink;
  1590. }
  1591. }
  1592. bmsr = 0;
  1593. for (i = 0; i < 100; i++) {
  1594. tg3_readphy(tp, MII_BMSR, &bmsr);
  1595. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1596. (bmsr & BMSR_LSTATUS))
  1597. break;
  1598. udelay(40);
  1599. }
  1600. if (bmsr & BMSR_LSTATUS) {
  1601. u32 aux_stat, bmcr;
  1602. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1603. for (i = 0; i < 2000; i++) {
  1604. udelay(10);
  1605. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1606. aux_stat)
  1607. break;
  1608. }
  1609. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1610. &current_speed,
  1611. &current_duplex);
  1612. bmcr = 0;
  1613. for (i = 0; i < 200; i++) {
  1614. tg3_readphy(tp, MII_BMCR, &bmcr);
  1615. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1616. continue;
  1617. if (bmcr && bmcr != 0x7fff)
  1618. break;
  1619. udelay(10);
  1620. }
  1621. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1622. if (bmcr & BMCR_ANENABLE) {
  1623. current_link_up = 1;
  1624. /* Force autoneg restart if we are exiting
  1625. * low power mode.
  1626. */
  1627. if (!tg3_copper_is_advertising_all(tp,
  1628. tp->link_config.advertising))
  1629. current_link_up = 0;
  1630. } else {
  1631. current_link_up = 0;
  1632. }
  1633. } else {
  1634. if (!(bmcr & BMCR_ANENABLE) &&
  1635. tp->link_config.speed == current_speed &&
  1636. tp->link_config.duplex == current_duplex) {
  1637. current_link_up = 1;
  1638. } else {
  1639. current_link_up = 0;
  1640. }
  1641. }
  1642. tp->link_config.active_speed = current_speed;
  1643. tp->link_config.active_duplex = current_duplex;
  1644. }
  1645. if (current_link_up == 1 &&
  1646. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1647. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1648. u32 local_adv, remote_adv;
  1649. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1650. local_adv = 0;
  1651. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1652. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1653. remote_adv = 0;
  1654. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1655. /* If we are not advertising full pause capability,
  1656. * something is wrong. Bring the link down and reconfigure.
  1657. */
  1658. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1659. current_link_up = 0;
  1660. } else {
  1661. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1662. }
  1663. }
  1664. relink:
  1665. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1666. u32 tmp;
  1667. tg3_phy_copper_begin(tp);
  1668. tg3_readphy(tp, MII_BMSR, &tmp);
  1669. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1670. (tmp & BMSR_LSTATUS))
  1671. current_link_up = 1;
  1672. }
  1673. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1674. if (current_link_up == 1) {
  1675. if (tp->link_config.active_speed == SPEED_100 ||
  1676. tp->link_config.active_speed == SPEED_10)
  1677. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1678. else
  1679. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1680. } else
  1681. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1682. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1683. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1684. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1685. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1687. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1688. (current_link_up == 1 &&
  1689. tp->link_config.active_speed == SPEED_10))
  1690. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1691. } else {
  1692. if (current_link_up == 1)
  1693. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1694. }
  1695. /* ??? Without this setting Netgear GA302T PHY does not
  1696. * ??? send/receive packets...
  1697. */
  1698. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1699. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1700. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1701. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1702. udelay(80);
  1703. }
  1704. tw32_f(MAC_MODE, tp->mac_mode);
  1705. udelay(40);
  1706. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1707. /* Polled via timer. */
  1708. tw32_f(MAC_EVENT, 0);
  1709. } else {
  1710. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1711. }
  1712. udelay(40);
  1713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1714. current_link_up == 1 &&
  1715. tp->link_config.active_speed == SPEED_1000 &&
  1716. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1717. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1718. udelay(120);
  1719. tw32_f(MAC_STATUS,
  1720. (MAC_STATUS_SYNC_CHANGED |
  1721. MAC_STATUS_CFG_CHANGED));
  1722. udelay(40);
  1723. tg3_write_mem(tp,
  1724. NIC_SRAM_FIRMWARE_MBOX,
  1725. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1726. }
  1727. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1728. if (current_link_up)
  1729. netif_carrier_on(tp->dev);
  1730. else
  1731. netif_carrier_off(tp->dev);
  1732. tg3_link_report(tp);
  1733. }
  1734. return 0;
  1735. }
  1736. struct tg3_fiber_aneginfo {
  1737. int state;
  1738. #define ANEG_STATE_UNKNOWN 0
  1739. #define ANEG_STATE_AN_ENABLE 1
  1740. #define ANEG_STATE_RESTART_INIT 2
  1741. #define ANEG_STATE_RESTART 3
  1742. #define ANEG_STATE_DISABLE_LINK_OK 4
  1743. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1744. #define ANEG_STATE_ABILITY_DETECT 6
  1745. #define ANEG_STATE_ACK_DETECT_INIT 7
  1746. #define ANEG_STATE_ACK_DETECT 8
  1747. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1748. #define ANEG_STATE_COMPLETE_ACK 10
  1749. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1750. #define ANEG_STATE_IDLE_DETECT 12
  1751. #define ANEG_STATE_LINK_OK 13
  1752. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1753. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1754. u32 flags;
  1755. #define MR_AN_ENABLE 0x00000001
  1756. #define MR_RESTART_AN 0x00000002
  1757. #define MR_AN_COMPLETE 0x00000004
  1758. #define MR_PAGE_RX 0x00000008
  1759. #define MR_NP_LOADED 0x00000010
  1760. #define MR_TOGGLE_TX 0x00000020
  1761. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1762. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1763. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1764. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1765. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1766. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1767. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1768. #define MR_TOGGLE_RX 0x00002000
  1769. #define MR_NP_RX 0x00004000
  1770. #define MR_LINK_OK 0x80000000
  1771. unsigned long link_time, cur_time;
  1772. u32 ability_match_cfg;
  1773. int ability_match_count;
  1774. char ability_match, idle_match, ack_match;
  1775. u32 txconfig, rxconfig;
  1776. #define ANEG_CFG_NP 0x00000080
  1777. #define ANEG_CFG_ACK 0x00000040
  1778. #define ANEG_CFG_RF2 0x00000020
  1779. #define ANEG_CFG_RF1 0x00000010
  1780. #define ANEG_CFG_PS2 0x00000001
  1781. #define ANEG_CFG_PS1 0x00008000
  1782. #define ANEG_CFG_HD 0x00004000
  1783. #define ANEG_CFG_FD 0x00002000
  1784. #define ANEG_CFG_INVAL 0x00001f06
  1785. };
  1786. #define ANEG_OK 0
  1787. #define ANEG_DONE 1
  1788. #define ANEG_TIMER_ENAB 2
  1789. #define ANEG_FAILED -1
  1790. #define ANEG_STATE_SETTLE_TIME 10000
  1791. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1792. struct tg3_fiber_aneginfo *ap)
  1793. {
  1794. unsigned long delta;
  1795. u32 rx_cfg_reg;
  1796. int ret;
  1797. if (ap->state == ANEG_STATE_UNKNOWN) {
  1798. ap->rxconfig = 0;
  1799. ap->link_time = 0;
  1800. ap->cur_time = 0;
  1801. ap->ability_match_cfg = 0;
  1802. ap->ability_match_count = 0;
  1803. ap->ability_match = 0;
  1804. ap->idle_match = 0;
  1805. ap->ack_match = 0;
  1806. }
  1807. ap->cur_time++;
  1808. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1809. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1810. if (rx_cfg_reg != ap->ability_match_cfg) {
  1811. ap->ability_match_cfg = rx_cfg_reg;
  1812. ap->ability_match = 0;
  1813. ap->ability_match_count = 0;
  1814. } else {
  1815. if (++ap->ability_match_count > 1) {
  1816. ap->ability_match = 1;
  1817. ap->ability_match_cfg = rx_cfg_reg;
  1818. }
  1819. }
  1820. if (rx_cfg_reg & ANEG_CFG_ACK)
  1821. ap->ack_match = 1;
  1822. else
  1823. ap->ack_match = 0;
  1824. ap->idle_match = 0;
  1825. } else {
  1826. ap->idle_match = 1;
  1827. ap->ability_match_cfg = 0;
  1828. ap->ability_match_count = 0;
  1829. ap->ability_match = 0;
  1830. ap->ack_match = 0;
  1831. rx_cfg_reg = 0;
  1832. }
  1833. ap->rxconfig = rx_cfg_reg;
  1834. ret = ANEG_OK;
  1835. switch(ap->state) {
  1836. case ANEG_STATE_UNKNOWN:
  1837. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1838. ap->state = ANEG_STATE_AN_ENABLE;
  1839. /* fallthru */
  1840. case ANEG_STATE_AN_ENABLE:
  1841. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1842. if (ap->flags & MR_AN_ENABLE) {
  1843. ap->link_time = 0;
  1844. ap->cur_time = 0;
  1845. ap->ability_match_cfg = 0;
  1846. ap->ability_match_count = 0;
  1847. ap->ability_match = 0;
  1848. ap->idle_match = 0;
  1849. ap->ack_match = 0;
  1850. ap->state = ANEG_STATE_RESTART_INIT;
  1851. } else {
  1852. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1853. }
  1854. break;
  1855. case ANEG_STATE_RESTART_INIT:
  1856. ap->link_time = ap->cur_time;
  1857. ap->flags &= ~(MR_NP_LOADED);
  1858. ap->txconfig = 0;
  1859. tw32(MAC_TX_AUTO_NEG, 0);
  1860. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1861. tw32_f(MAC_MODE, tp->mac_mode);
  1862. udelay(40);
  1863. ret = ANEG_TIMER_ENAB;
  1864. ap->state = ANEG_STATE_RESTART;
  1865. /* fallthru */
  1866. case ANEG_STATE_RESTART:
  1867. delta = ap->cur_time - ap->link_time;
  1868. if (delta > ANEG_STATE_SETTLE_TIME) {
  1869. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1870. } else {
  1871. ret = ANEG_TIMER_ENAB;
  1872. }
  1873. break;
  1874. case ANEG_STATE_DISABLE_LINK_OK:
  1875. ret = ANEG_DONE;
  1876. break;
  1877. case ANEG_STATE_ABILITY_DETECT_INIT:
  1878. ap->flags &= ~(MR_TOGGLE_TX);
  1879. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1880. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1881. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1882. tw32_f(MAC_MODE, tp->mac_mode);
  1883. udelay(40);
  1884. ap->state = ANEG_STATE_ABILITY_DETECT;
  1885. break;
  1886. case ANEG_STATE_ABILITY_DETECT:
  1887. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1888. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1889. }
  1890. break;
  1891. case ANEG_STATE_ACK_DETECT_INIT:
  1892. ap->txconfig |= ANEG_CFG_ACK;
  1893. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1894. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1895. tw32_f(MAC_MODE, tp->mac_mode);
  1896. udelay(40);
  1897. ap->state = ANEG_STATE_ACK_DETECT;
  1898. /* fallthru */
  1899. case ANEG_STATE_ACK_DETECT:
  1900. if (ap->ack_match != 0) {
  1901. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1902. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1903. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1904. } else {
  1905. ap->state = ANEG_STATE_AN_ENABLE;
  1906. }
  1907. } else if (ap->ability_match != 0 &&
  1908. ap->rxconfig == 0) {
  1909. ap->state = ANEG_STATE_AN_ENABLE;
  1910. }
  1911. break;
  1912. case ANEG_STATE_COMPLETE_ACK_INIT:
  1913. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1914. ret = ANEG_FAILED;
  1915. break;
  1916. }
  1917. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1918. MR_LP_ADV_HALF_DUPLEX |
  1919. MR_LP_ADV_SYM_PAUSE |
  1920. MR_LP_ADV_ASYM_PAUSE |
  1921. MR_LP_ADV_REMOTE_FAULT1 |
  1922. MR_LP_ADV_REMOTE_FAULT2 |
  1923. MR_LP_ADV_NEXT_PAGE |
  1924. MR_TOGGLE_RX |
  1925. MR_NP_RX);
  1926. if (ap->rxconfig & ANEG_CFG_FD)
  1927. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1928. if (ap->rxconfig & ANEG_CFG_HD)
  1929. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1930. if (ap->rxconfig & ANEG_CFG_PS1)
  1931. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1932. if (ap->rxconfig & ANEG_CFG_PS2)
  1933. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1934. if (ap->rxconfig & ANEG_CFG_RF1)
  1935. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1936. if (ap->rxconfig & ANEG_CFG_RF2)
  1937. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1938. if (ap->rxconfig & ANEG_CFG_NP)
  1939. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1940. ap->link_time = ap->cur_time;
  1941. ap->flags ^= (MR_TOGGLE_TX);
  1942. if (ap->rxconfig & 0x0008)
  1943. ap->flags |= MR_TOGGLE_RX;
  1944. if (ap->rxconfig & ANEG_CFG_NP)
  1945. ap->flags |= MR_NP_RX;
  1946. ap->flags |= MR_PAGE_RX;
  1947. ap->state = ANEG_STATE_COMPLETE_ACK;
  1948. ret = ANEG_TIMER_ENAB;
  1949. break;
  1950. case ANEG_STATE_COMPLETE_ACK:
  1951. if (ap->ability_match != 0 &&
  1952. ap->rxconfig == 0) {
  1953. ap->state = ANEG_STATE_AN_ENABLE;
  1954. break;
  1955. }
  1956. delta = ap->cur_time - ap->link_time;
  1957. if (delta > ANEG_STATE_SETTLE_TIME) {
  1958. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1959. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1960. } else {
  1961. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1962. !(ap->flags & MR_NP_RX)) {
  1963. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1964. } else {
  1965. ret = ANEG_FAILED;
  1966. }
  1967. }
  1968. }
  1969. break;
  1970. case ANEG_STATE_IDLE_DETECT_INIT:
  1971. ap->link_time = ap->cur_time;
  1972. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1973. tw32_f(MAC_MODE, tp->mac_mode);
  1974. udelay(40);
  1975. ap->state = ANEG_STATE_IDLE_DETECT;
  1976. ret = ANEG_TIMER_ENAB;
  1977. break;
  1978. case ANEG_STATE_IDLE_DETECT:
  1979. if (ap->ability_match != 0 &&
  1980. ap->rxconfig == 0) {
  1981. ap->state = ANEG_STATE_AN_ENABLE;
  1982. break;
  1983. }
  1984. delta = ap->cur_time - ap->link_time;
  1985. if (delta > ANEG_STATE_SETTLE_TIME) {
  1986. /* XXX another gem from the Broadcom driver :( */
  1987. ap->state = ANEG_STATE_LINK_OK;
  1988. }
  1989. break;
  1990. case ANEG_STATE_LINK_OK:
  1991. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1992. ret = ANEG_DONE;
  1993. break;
  1994. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1995. /* ??? unimplemented */
  1996. break;
  1997. case ANEG_STATE_NEXT_PAGE_WAIT:
  1998. /* ??? unimplemented */
  1999. break;
  2000. default:
  2001. ret = ANEG_FAILED;
  2002. break;
  2003. };
  2004. return ret;
  2005. }
  2006. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2007. {
  2008. int res = 0;
  2009. struct tg3_fiber_aneginfo aninfo;
  2010. int status = ANEG_FAILED;
  2011. unsigned int tick;
  2012. u32 tmp;
  2013. tw32_f(MAC_TX_AUTO_NEG, 0);
  2014. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2015. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2016. udelay(40);
  2017. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2018. udelay(40);
  2019. memset(&aninfo, 0, sizeof(aninfo));
  2020. aninfo.flags |= MR_AN_ENABLE;
  2021. aninfo.state = ANEG_STATE_UNKNOWN;
  2022. aninfo.cur_time = 0;
  2023. tick = 0;
  2024. while (++tick < 195000) {
  2025. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2026. if (status == ANEG_DONE || status == ANEG_FAILED)
  2027. break;
  2028. udelay(1);
  2029. }
  2030. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2031. tw32_f(MAC_MODE, tp->mac_mode);
  2032. udelay(40);
  2033. *flags = aninfo.flags;
  2034. if (status == ANEG_DONE &&
  2035. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2036. MR_LP_ADV_FULL_DUPLEX)))
  2037. res = 1;
  2038. return res;
  2039. }
  2040. static void tg3_init_bcm8002(struct tg3 *tp)
  2041. {
  2042. u32 mac_status = tr32(MAC_STATUS);
  2043. int i;
  2044. /* Reset when initting first time or we have a link. */
  2045. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2046. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2047. return;
  2048. /* Set PLL lock range. */
  2049. tg3_writephy(tp, 0x16, 0x8007);
  2050. /* SW reset */
  2051. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2052. /* Wait for reset to complete. */
  2053. /* XXX schedule_timeout() ... */
  2054. for (i = 0; i < 500; i++)
  2055. udelay(10);
  2056. /* Config mode; select PMA/Ch 1 regs. */
  2057. tg3_writephy(tp, 0x10, 0x8411);
  2058. /* Enable auto-lock and comdet, select txclk for tx. */
  2059. tg3_writephy(tp, 0x11, 0x0a10);
  2060. tg3_writephy(tp, 0x18, 0x00a0);
  2061. tg3_writephy(tp, 0x16, 0x41ff);
  2062. /* Assert and deassert POR. */
  2063. tg3_writephy(tp, 0x13, 0x0400);
  2064. udelay(40);
  2065. tg3_writephy(tp, 0x13, 0x0000);
  2066. tg3_writephy(tp, 0x11, 0x0a50);
  2067. udelay(40);
  2068. tg3_writephy(tp, 0x11, 0x0a10);
  2069. /* Wait for signal to stabilize */
  2070. /* XXX schedule_timeout() ... */
  2071. for (i = 0; i < 15000; i++)
  2072. udelay(10);
  2073. /* Deselect the channel register so we can read the PHYID
  2074. * later.
  2075. */
  2076. tg3_writephy(tp, 0x10, 0x8011);
  2077. }
  2078. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2079. {
  2080. u32 sg_dig_ctrl, sg_dig_status;
  2081. u32 serdes_cfg, expected_sg_dig_ctrl;
  2082. int workaround, port_a;
  2083. int current_link_up;
  2084. serdes_cfg = 0;
  2085. expected_sg_dig_ctrl = 0;
  2086. workaround = 0;
  2087. port_a = 1;
  2088. current_link_up = 0;
  2089. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2090. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2091. workaround = 1;
  2092. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2093. port_a = 0;
  2094. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2095. /* preserve bits 20-23 for voltage regulator */
  2096. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2097. }
  2098. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2099. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2100. if (sg_dig_ctrl & (1 << 31)) {
  2101. if (workaround) {
  2102. u32 val = serdes_cfg;
  2103. if (port_a)
  2104. val |= 0xc010000;
  2105. else
  2106. val |= 0x4010000;
  2107. tw32_f(MAC_SERDES_CFG, val);
  2108. }
  2109. tw32_f(SG_DIG_CTRL, 0x01388400);
  2110. }
  2111. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2112. tg3_setup_flow_control(tp, 0, 0);
  2113. current_link_up = 1;
  2114. }
  2115. goto out;
  2116. }
  2117. /* Want auto-negotiation. */
  2118. expected_sg_dig_ctrl = 0x81388400;
  2119. /* Pause capability */
  2120. expected_sg_dig_ctrl |= (1 << 11);
  2121. /* Asymettric pause */
  2122. expected_sg_dig_ctrl |= (1 << 12);
  2123. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2124. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2125. tp->serdes_counter &&
  2126. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2127. MAC_STATUS_RCVD_CFG)) ==
  2128. MAC_STATUS_PCS_SYNCED)) {
  2129. tp->serdes_counter--;
  2130. current_link_up = 1;
  2131. goto out;
  2132. }
  2133. restart_autoneg:
  2134. if (workaround)
  2135. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2136. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2137. udelay(5);
  2138. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2139. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2140. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2141. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2142. MAC_STATUS_SIGNAL_DET)) {
  2143. sg_dig_status = tr32(SG_DIG_STATUS);
  2144. mac_status = tr32(MAC_STATUS);
  2145. if ((sg_dig_status & (1 << 1)) &&
  2146. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2147. u32 local_adv, remote_adv;
  2148. local_adv = ADVERTISE_PAUSE_CAP;
  2149. remote_adv = 0;
  2150. if (sg_dig_status & (1 << 19))
  2151. remote_adv |= LPA_PAUSE_CAP;
  2152. if (sg_dig_status & (1 << 20))
  2153. remote_adv |= LPA_PAUSE_ASYM;
  2154. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2155. current_link_up = 1;
  2156. tp->serdes_counter = 0;
  2157. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2158. } else if (!(sg_dig_status & (1 << 1))) {
  2159. if (tp->serdes_counter)
  2160. tp->serdes_counter--;
  2161. else {
  2162. if (workaround) {
  2163. u32 val = serdes_cfg;
  2164. if (port_a)
  2165. val |= 0xc010000;
  2166. else
  2167. val |= 0x4010000;
  2168. tw32_f(MAC_SERDES_CFG, val);
  2169. }
  2170. tw32_f(SG_DIG_CTRL, 0x01388400);
  2171. udelay(40);
  2172. /* Link parallel detection - link is up */
  2173. /* only if we have PCS_SYNC and not */
  2174. /* receiving config code words */
  2175. mac_status = tr32(MAC_STATUS);
  2176. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2177. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2178. tg3_setup_flow_control(tp, 0, 0);
  2179. current_link_up = 1;
  2180. tp->tg3_flags2 |=
  2181. TG3_FLG2_PARALLEL_DETECT;
  2182. tp->serdes_counter =
  2183. SERDES_PARALLEL_DET_TIMEOUT;
  2184. } else
  2185. goto restart_autoneg;
  2186. }
  2187. }
  2188. } else {
  2189. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2190. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2191. }
  2192. out:
  2193. return current_link_up;
  2194. }
  2195. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2196. {
  2197. int current_link_up = 0;
  2198. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2199. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2200. goto out;
  2201. }
  2202. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2203. u32 flags;
  2204. int i;
  2205. if (fiber_autoneg(tp, &flags)) {
  2206. u32 local_adv, remote_adv;
  2207. local_adv = ADVERTISE_PAUSE_CAP;
  2208. remote_adv = 0;
  2209. if (flags & MR_LP_ADV_SYM_PAUSE)
  2210. remote_adv |= LPA_PAUSE_CAP;
  2211. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2212. remote_adv |= LPA_PAUSE_ASYM;
  2213. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2214. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2215. current_link_up = 1;
  2216. }
  2217. for (i = 0; i < 30; i++) {
  2218. udelay(20);
  2219. tw32_f(MAC_STATUS,
  2220. (MAC_STATUS_SYNC_CHANGED |
  2221. MAC_STATUS_CFG_CHANGED));
  2222. udelay(40);
  2223. if ((tr32(MAC_STATUS) &
  2224. (MAC_STATUS_SYNC_CHANGED |
  2225. MAC_STATUS_CFG_CHANGED)) == 0)
  2226. break;
  2227. }
  2228. mac_status = tr32(MAC_STATUS);
  2229. if (current_link_up == 0 &&
  2230. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2231. !(mac_status & MAC_STATUS_RCVD_CFG))
  2232. current_link_up = 1;
  2233. } else {
  2234. /* Forcing 1000FD link up. */
  2235. current_link_up = 1;
  2236. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2237. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2238. udelay(40);
  2239. }
  2240. out:
  2241. return current_link_up;
  2242. }
  2243. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2244. {
  2245. u32 orig_pause_cfg;
  2246. u16 orig_active_speed;
  2247. u8 orig_active_duplex;
  2248. u32 mac_status;
  2249. int current_link_up;
  2250. int i;
  2251. orig_pause_cfg =
  2252. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2253. TG3_FLAG_TX_PAUSE));
  2254. orig_active_speed = tp->link_config.active_speed;
  2255. orig_active_duplex = tp->link_config.active_duplex;
  2256. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2257. netif_carrier_ok(tp->dev) &&
  2258. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2259. mac_status = tr32(MAC_STATUS);
  2260. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2261. MAC_STATUS_SIGNAL_DET |
  2262. MAC_STATUS_CFG_CHANGED |
  2263. MAC_STATUS_RCVD_CFG);
  2264. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2265. MAC_STATUS_SIGNAL_DET)) {
  2266. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2267. MAC_STATUS_CFG_CHANGED));
  2268. return 0;
  2269. }
  2270. }
  2271. tw32_f(MAC_TX_AUTO_NEG, 0);
  2272. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2273. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2274. tw32_f(MAC_MODE, tp->mac_mode);
  2275. udelay(40);
  2276. if (tp->phy_id == PHY_ID_BCM8002)
  2277. tg3_init_bcm8002(tp);
  2278. /* Enable link change event even when serdes polling. */
  2279. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2280. udelay(40);
  2281. current_link_up = 0;
  2282. mac_status = tr32(MAC_STATUS);
  2283. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2284. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2285. else
  2286. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2287. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2288. tw32_f(MAC_MODE, tp->mac_mode);
  2289. udelay(40);
  2290. tp->hw_status->status =
  2291. (SD_STATUS_UPDATED |
  2292. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2293. for (i = 0; i < 100; i++) {
  2294. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2295. MAC_STATUS_CFG_CHANGED));
  2296. udelay(5);
  2297. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2298. MAC_STATUS_CFG_CHANGED |
  2299. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2300. break;
  2301. }
  2302. mac_status = tr32(MAC_STATUS);
  2303. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2304. current_link_up = 0;
  2305. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2306. tp->serdes_counter == 0) {
  2307. tw32_f(MAC_MODE, (tp->mac_mode |
  2308. MAC_MODE_SEND_CONFIGS));
  2309. udelay(1);
  2310. tw32_f(MAC_MODE, tp->mac_mode);
  2311. }
  2312. }
  2313. if (current_link_up == 1) {
  2314. tp->link_config.active_speed = SPEED_1000;
  2315. tp->link_config.active_duplex = DUPLEX_FULL;
  2316. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2317. LED_CTRL_LNKLED_OVERRIDE |
  2318. LED_CTRL_1000MBPS_ON));
  2319. } else {
  2320. tp->link_config.active_speed = SPEED_INVALID;
  2321. tp->link_config.active_duplex = DUPLEX_INVALID;
  2322. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2323. LED_CTRL_LNKLED_OVERRIDE |
  2324. LED_CTRL_TRAFFIC_OVERRIDE));
  2325. }
  2326. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2327. if (current_link_up)
  2328. netif_carrier_on(tp->dev);
  2329. else
  2330. netif_carrier_off(tp->dev);
  2331. tg3_link_report(tp);
  2332. } else {
  2333. u32 now_pause_cfg =
  2334. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2335. TG3_FLAG_TX_PAUSE);
  2336. if (orig_pause_cfg != now_pause_cfg ||
  2337. orig_active_speed != tp->link_config.active_speed ||
  2338. orig_active_duplex != tp->link_config.active_duplex)
  2339. tg3_link_report(tp);
  2340. }
  2341. return 0;
  2342. }
  2343. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2344. {
  2345. int current_link_up, err = 0;
  2346. u32 bmsr, bmcr;
  2347. u16 current_speed;
  2348. u8 current_duplex;
  2349. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2350. tw32_f(MAC_MODE, tp->mac_mode);
  2351. udelay(40);
  2352. tw32(MAC_EVENT, 0);
  2353. tw32_f(MAC_STATUS,
  2354. (MAC_STATUS_SYNC_CHANGED |
  2355. MAC_STATUS_CFG_CHANGED |
  2356. MAC_STATUS_MI_COMPLETION |
  2357. MAC_STATUS_LNKSTATE_CHANGED));
  2358. udelay(40);
  2359. if (force_reset)
  2360. tg3_phy_reset(tp);
  2361. current_link_up = 0;
  2362. current_speed = SPEED_INVALID;
  2363. current_duplex = DUPLEX_INVALID;
  2364. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2365. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2367. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2368. bmsr |= BMSR_LSTATUS;
  2369. else
  2370. bmsr &= ~BMSR_LSTATUS;
  2371. }
  2372. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2373. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2374. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2375. /* do nothing, just check for link up at the end */
  2376. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2377. u32 adv, new_adv;
  2378. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2379. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2380. ADVERTISE_1000XPAUSE |
  2381. ADVERTISE_1000XPSE_ASYM |
  2382. ADVERTISE_SLCT);
  2383. /* Always advertise symmetric PAUSE just like copper */
  2384. new_adv |= ADVERTISE_1000XPAUSE;
  2385. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2386. new_adv |= ADVERTISE_1000XHALF;
  2387. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2388. new_adv |= ADVERTISE_1000XFULL;
  2389. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2390. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2391. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2392. tg3_writephy(tp, MII_BMCR, bmcr);
  2393. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2394. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2395. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2396. return err;
  2397. }
  2398. } else {
  2399. u32 new_bmcr;
  2400. bmcr &= ~BMCR_SPEED1000;
  2401. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2402. if (tp->link_config.duplex == DUPLEX_FULL)
  2403. new_bmcr |= BMCR_FULLDPLX;
  2404. if (new_bmcr != bmcr) {
  2405. /* BMCR_SPEED1000 is a reserved bit that needs
  2406. * to be set on write.
  2407. */
  2408. new_bmcr |= BMCR_SPEED1000;
  2409. /* Force a linkdown */
  2410. if (netif_carrier_ok(tp->dev)) {
  2411. u32 adv;
  2412. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2413. adv &= ~(ADVERTISE_1000XFULL |
  2414. ADVERTISE_1000XHALF |
  2415. ADVERTISE_SLCT);
  2416. tg3_writephy(tp, MII_ADVERTISE, adv);
  2417. tg3_writephy(tp, MII_BMCR, bmcr |
  2418. BMCR_ANRESTART |
  2419. BMCR_ANENABLE);
  2420. udelay(10);
  2421. netif_carrier_off(tp->dev);
  2422. }
  2423. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2424. bmcr = new_bmcr;
  2425. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2426. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2427. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2428. ASIC_REV_5714) {
  2429. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2430. bmsr |= BMSR_LSTATUS;
  2431. else
  2432. bmsr &= ~BMSR_LSTATUS;
  2433. }
  2434. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2435. }
  2436. }
  2437. if (bmsr & BMSR_LSTATUS) {
  2438. current_speed = SPEED_1000;
  2439. current_link_up = 1;
  2440. if (bmcr & BMCR_FULLDPLX)
  2441. current_duplex = DUPLEX_FULL;
  2442. else
  2443. current_duplex = DUPLEX_HALF;
  2444. if (bmcr & BMCR_ANENABLE) {
  2445. u32 local_adv, remote_adv, common;
  2446. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2447. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2448. common = local_adv & remote_adv;
  2449. if (common & (ADVERTISE_1000XHALF |
  2450. ADVERTISE_1000XFULL)) {
  2451. if (common & ADVERTISE_1000XFULL)
  2452. current_duplex = DUPLEX_FULL;
  2453. else
  2454. current_duplex = DUPLEX_HALF;
  2455. tg3_setup_flow_control(tp, local_adv,
  2456. remote_adv);
  2457. }
  2458. else
  2459. current_link_up = 0;
  2460. }
  2461. }
  2462. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2463. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2464. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2465. tw32_f(MAC_MODE, tp->mac_mode);
  2466. udelay(40);
  2467. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2468. tp->link_config.active_speed = current_speed;
  2469. tp->link_config.active_duplex = current_duplex;
  2470. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2471. if (current_link_up)
  2472. netif_carrier_on(tp->dev);
  2473. else {
  2474. netif_carrier_off(tp->dev);
  2475. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2476. }
  2477. tg3_link_report(tp);
  2478. }
  2479. return err;
  2480. }
  2481. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2482. {
  2483. if (tp->serdes_counter) {
  2484. /* Give autoneg time to complete. */
  2485. tp->serdes_counter--;
  2486. return;
  2487. }
  2488. if (!netif_carrier_ok(tp->dev) &&
  2489. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2490. u32 bmcr;
  2491. tg3_readphy(tp, MII_BMCR, &bmcr);
  2492. if (bmcr & BMCR_ANENABLE) {
  2493. u32 phy1, phy2;
  2494. /* Select shadow register 0x1f */
  2495. tg3_writephy(tp, 0x1c, 0x7c00);
  2496. tg3_readphy(tp, 0x1c, &phy1);
  2497. /* Select expansion interrupt status register */
  2498. tg3_writephy(tp, 0x17, 0x0f01);
  2499. tg3_readphy(tp, 0x15, &phy2);
  2500. tg3_readphy(tp, 0x15, &phy2);
  2501. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2502. /* We have signal detect and not receiving
  2503. * config code words, link is up by parallel
  2504. * detection.
  2505. */
  2506. bmcr &= ~BMCR_ANENABLE;
  2507. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2508. tg3_writephy(tp, MII_BMCR, bmcr);
  2509. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2510. }
  2511. }
  2512. }
  2513. else if (netif_carrier_ok(tp->dev) &&
  2514. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2515. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2516. u32 phy2;
  2517. /* Select expansion interrupt status register */
  2518. tg3_writephy(tp, 0x17, 0x0f01);
  2519. tg3_readphy(tp, 0x15, &phy2);
  2520. if (phy2 & 0x20) {
  2521. u32 bmcr;
  2522. /* Config code words received, turn on autoneg. */
  2523. tg3_readphy(tp, MII_BMCR, &bmcr);
  2524. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2525. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2526. }
  2527. }
  2528. }
  2529. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2530. {
  2531. int err;
  2532. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2533. err = tg3_setup_fiber_phy(tp, force_reset);
  2534. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2535. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2536. } else {
  2537. err = tg3_setup_copper_phy(tp, force_reset);
  2538. }
  2539. if (tp->link_config.active_speed == SPEED_1000 &&
  2540. tp->link_config.active_duplex == DUPLEX_HALF)
  2541. tw32(MAC_TX_LENGTHS,
  2542. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2543. (6 << TX_LENGTHS_IPG_SHIFT) |
  2544. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2545. else
  2546. tw32(MAC_TX_LENGTHS,
  2547. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2548. (6 << TX_LENGTHS_IPG_SHIFT) |
  2549. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2550. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2551. if (netif_carrier_ok(tp->dev)) {
  2552. tw32(HOSTCC_STAT_COAL_TICKS,
  2553. tp->coal.stats_block_coalesce_usecs);
  2554. } else {
  2555. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2556. }
  2557. }
  2558. return err;
  2559. }
  2560. /* This is called whenever we suspect that the system chipset is re-
  2561. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2562. * is bogus tx completions. We try to recover by setting the
  2563. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2564. * in the workqueue.
  2565. */
  2566. static void tg3_tx_recover(struct tg3 *tp)
  2567. {
  2568. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2569. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2570. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2571. "mapped I/O cycles to the network device, attempting to "
  2572. "recover. Please report the problem to the driver maintainer "
  2573. "and include system chipset information.\n", tp->dev->name);
  2574. spin_lock(&tp->lock);
  2575. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2576. spin_unlock(&tp->lock);
  2577. }
  2578. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2579. {
  2580. smp_mb();
  2581. return (tp->tx_pending -
  2582. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2583. }
  2584. /* Tigon3 never reports partial packet sends. So we do not
  2585. * need special logic to handle SKBs that have not had all
  2586. * of their frags sent yet, like SunGEM does.
  2587. */
  2588. static void tg3_tx(struct tg3 *tp)
  2589. {
  2590. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2591. u32 sw_idx = tp->tx_cons;
  2592. while (sw_idx != hw_idx) {
  2593. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2594. struct sk_buff *skb = ri->skb;
  2595. int i, tx_bug = 0;
  2596. if (unlikely(skb == NULL)) {
  2597. tg3_tx_recover(tp);
  2598. return;
  2599. }
  2600. pci_unmap_single(tp->pdev,
  2601. pci_unmap_addr(ri, mapping),
  2602. skb_headlen(skb),
  2603. PCI_DMA_TODEVICE);
  2604. ri->skb = NULL;
  2605. sw_idx = NEXT_TX(sw_idx);
  2606. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2607. ri = &tp->tx_buffers[sw_idx];
  2608. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2609. tx_bug = 1;
  2610. pci_unmap_page(tp->pdev,
  2611. pci_unmap_addr(ri, mapping),
  2612. skb_shinfo(skb)->frags[i].size,
  2613. PCI_DMA_TODEVICE);
  2614. sw_idx = NEXT_TX(sw_idx);
  2615. }
  2616. dev_kfree_skb(skb);
  2617. if (unlikely(tx_bug)) {
  2618. tg3_tx_recover(tp);
  2619. return;
  2620. }
  2621. }
  2622. tp->tx_cons = sw_idx;
  2623. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2624. * before checking for netif_queue_stopped(). Without the
  2625. * memory barrier, there is a small possibility that tg3_start_xmit()
  2626. * will miss it and cause the queue to be stopped forever.
  2627. */
  2628. smp_mb();
  2629. if (unlikely(netif_queue_stopped(tp->dev) &&
  2630. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2631. netif_tx_lock(tp->dev);
  2632. if (netif_queue_stopped(tp->dev) &&
  2633. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2634. netif_wake_queue(tp->dev);
  2635. netif_tx_unlock(tp->dev);
  2636. }
  2637. }
  2638. /* Returns size of skb allocated or < 0 on error.
  2639. *
  2640. * We only need to fill in the address because the other members
  2641. * of the RX descriptor are invariant, see tg3_init_rings.
  2642. *
  2643. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2644. * posting buffers we only dirty the first cache line of the RX
  2645. * descriptor (containing the address). Whereas for the RX status
  2646. * buffers the cpu only reads the last cacheline of the RX descriptor
  2647. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2648. */
  2649. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2650. int src_idx, u32 dest_idx_unmasked)
  2651. {
  2652. struct tg3_rx_buffer_desc *desc;
  2653. struct ring_info *map, *src_map;
  2654. struct sk_buff *skb;
  2655. dma_addr_t mapping;
  2656. int skb_size, dest_idx;
  2657. src_map = NULL;
  2658. switch (opaque_key) {
  2659. case RXD_OPAQUE_RING_STD:
  2660. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2661. desc = &tp->rx_std[dest_idx];
  2662. map = &tp->rx_std_buffers[dest_idx];
  2663. if (src_idx >= 0)
  2664. src_map = &tp->rx_std_buffers[src_idx];
  2665. skb_size = tp->rx_pkt_buf_sz;
  2666. break;
  2667. case RXD_OPAQUE_RING_JUMBO:
  2668. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2669. desc = &tp->rx_jumbo[dest_idx];
  2670. map = &tp->rx_jumbo_buffers[dest_idx];
  2671. if (src_idx >= 0)
  2672. src_map = &tp->rx_jumbo_buffers[src_idx];
  2673. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2674. break;
  2675. default:
  2676. return -EINVAL;
  2677. };
  2678. /* Do not overwrite any of the map or rp information
  2679. * until we are sure we can commit to a new buffer.
  2680. *
  2681. * Callers depend upon this behavior and assume that
  2682. * we leave everything unchanged if we fail.
  2683. */
  2684. skb = netdev_alloc_skb(tp->dev, skb_size);
  2685. if (skb == NULL)
  2686. return -ENOMEM;
  2687. skb_reserve(skb, tp->rx_offset);
  2688. mapping = pci_map_single(tp->pdev, skb->data,
  2689. skb_size - tp->rx_offset,
  2690. PCI_DMA_FROMDEVICE);
  2691. map->skb = skb;
  2692. pci_unmap_addr_set(map, mapping, mapping);
  2693. if (src_map != NULL)
  2694. src_map->skb = NULL;
  2695. desc->addr_hi = ((u64)mapping >> 32);
  2696. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2697. return skb_size;
  2698. }
  2699. /* We only need to move over in the address because the other
  2700. * members of the RX descriptor are invariant. See notes above
  2701. * tg3_alloc_rx_skb for full details.
  2702. */
  2703. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2704. int src_idx, u32 dest_idx_unmasked)
  2705. {
  2706. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2707. struct ring_info *src_map, *dest_map;
  2708. int dest_idx;
  2709. switch (opaque_key) {
  2710. case RXD_OPAQUE_RING_STD:
  2711. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2712. dest_desc = &tp->rx_std[dest_idx];
  2713. dest_map = &tp->rx_std_buffers[dest_idx];
  2714. src_desc = &tp->rx_std[src_idx];
  2715. src_map = &tp->rx_std_buffers[src_idx];
  2716. break;
  2717. case RXD_OPAQUE_RING_JUMBO:
  2718. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2719. dest_desc = &tp->rx_jumbo[dest_idx];
  2720. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2721. src_desc = &tp->rx_jumbo[src_idx];
  2722. src_map = &tp->rx_jumbo_buffers[src_idx];
  2723. break;
  2724. default:
  2725. return;
  2726. };
  2727. dest_map->skb = src_map->skb;
  2728. pci_unmap_addr_set(dest_map, mapping,
  2729. pci_unmap_addr(src_map, mapping));
  2730. dest_desc->addr_hi = src_desc->addr_hi;
  2731. dest_desc->addr_lo = src_desc->addr_lo;
  2732. src_map->skb = NULL;
  2733. }
  2734. #if TG3_VLAN_TAG_USED
  2735. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2736. {
  2737. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2738. }
  2739. #endif
  2740. /* The RX ring scheme is composed of multiple rings which post fresh
  2741. * buffers to the chip, and one special ring the chip uses to report
  2742. * status back to the host.
  2743. *
  2744. * The special ring reports the status of received packets to the
  2745. * host. The chip does not write into the original descriptor the
  2746. * RX buffer was obtained from. The chip simply takes the original
  2747. * descriptor as provided by the host, updates the status and length
  2748. * field, then writes this into the next status ring entry.
  2749. *
  2750. * Each ring the host uses to post buffers to the chip is described
  2751. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2752. * it is first placed into the on-chip ram. When the packet's length
  2753. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2754. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2755. * which is within the range of the new packet's length is chosen.
  2756. *
  2757. * The "separate ring for rx status" scheme may sound queer, but it makes
  2758. * sense from a cache coherency perspective. If only the host writes
  2759. * to the buffer post rings, and only the chip writes to the rx status
  2760. * rings, then cache lines never move beyond shared-modified state.
  2761. * If both the host and chip were to write into the same ring, cache line
  2762. * eviction could occur since both entities want it in an exclusive state.
  2763. */
  2764. static int tg3_rx(struct tg3 *tp, int budget)
  2765. {
  2766. u32 work_mask, rx_std_posted = 0;
  2767. u32 sw_idx = tp->rx_rcb_ptr;
  2768. u16 hw_idx;
  2769. int received;
  2770. hw_idx = tp->hw_status->idx[0].rx_producer;
  2771. /*
  2772. * We need to order the read of hw_idx and the read of
  2773. * the opaque cookie.
  2774. */
  2775. rmb();
  2776. work_mask = 0;
  2777. received = 0;
  2778. while (sw_idx != hw_idx && budget > 0) {
  2779. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2780. unsigned int len;
  2781. struct sk_buff *skb;
  2782. dma_addr_t dma_addr;
  2783. u32 opaque_key, desc_idx, *post_ptr;
  2784. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2785. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2786. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2787. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2788. mapping);
  2789. skb = tp->rx_std_buffers[desc_idx].skb;
  2790. post_ptr = &tp->rx_std_ptr;
  2791. rx_std_posted++;
  2792. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2793. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2794. mapping);
  2795. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2796. post_ptr = &tp->rx_jumbo_ptr;
  2797. }
  2798. else {
  2799. goto next_pkt_nopost;
  2800. }
  2801. work_mask |= opaque_key;
  2802. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2803. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2804. drop_it:
  2805. tg3_recycle_rx(tp, opaque_key,
  2806. desc_idx, *post_ptr);
  2807. drop_it_no_recycle:
  2808. /* Other statistics kept track of by card. */
  2809. tp->net_stats.rx_dropped++;
  2810. goto next_pkt;
  2811. }
  2812. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2813. if (len > RX_COPY_THRESHOLD
  2814. && tp->rx_offset == 2
  2815. /* rx_offset != 2 iff this is a 5701 card running
  2816. * in PCI-X mode [see tg3_get_invariants()] */
  2817. ) {
  2818. int skb_size;
  2819. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2820. desc_idx, *post_ptr);
  2821. if (skb_size < 0)
  2822. goto drop_it;
  2823. pci_unmap_single(tp->pdev, dma_addr,
  2824. skb_size - tp->rx_offset,
  2825. PCI_DMA_FROMDEVICE);
  2826. skb_put(skb, len);
  2827. } else {
  2828. struct sk_buff *copy_skb;
  2829. tg3_recycle_rx(tp, opaque_key,
  2830. desc_idx, *post_ptr);
  2831. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2832. if (copy_skb == NULL)
  2833. goto drop_it_no_recycle;
  2834. skb_reserve(copy_skb, 2);
  2835. skb_put(copy_skb, len);
  2836. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2837. memcpy(copy_skb->data, skb->data, len);
  2838. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2839. /* We'll reuse the original ring buffer. */
  2840. skb = copy_skb;
  2841. }
  2842. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2843. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2844. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2845. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2846. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2847. else
  2848. skb->ip_summed = CHECKSUM_NONE;
  2849. skb->protocol = eth_type_trans(skb, tp->dev);
  2850. #if TG3_VLAN_TAG_USED
  2851. if (tp->vlgrp != NULL &&
  2852. desc->type_flags & RXD_FLAG_VLAN) {
  2853. tg3_vlan_rx(tp, skb,
  2854. desc->err_vlan & RXD_VLAN_MASK);
  2855. } else
  2856. #endif
  2857. netif_receive_skb(skb);
  2858. tp->dev->last_rx = jiffies;
  2859. received++;
  2860. budget--;
  2861. next_pkt:
  2862. (*post_ptr)++;
  2863. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2864. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2865. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2866. TG3_64BIT_REG_LOW, idx);
  2867. work_mask &= ~RXD_OPAQUE_RING_STD;
  2868. rx_std_posted = 0;
  2869. }
  2870. next_pkt_nopost:
  2871. sw_idx++;
  2872. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2873. /* Refresh hw_idx to see if there is new work */
  2874. if (sw_idx == hw_idx) {
  2875. hw_idx = tp->hw_status->idx[0].rx_producer;
  2876. rmb();
  2877. }
  2878. }
  2879. /* ACK the status ring. */
  2880. tp->rx_rcb_ptr = sw_idx;
  2881. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2882. /* Refill RX ring(s). */
  2883. if (work_mask & RXD_OPAQUE_RING_STD) {
  2884. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2885. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2886. sw_idx);
  2887. }
  2888. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2889. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2890. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2891. sw_idx);
  2892. }
  2893. mmiowb();
  2894. return received;
  2895. }
  2896. static int tg3_poll(struct net_device *netdev, int *budget)
  2897. {
  2898. struct tg3 *tp = netdev_priv(netdev);
  2899. struct tg3_hw_status *sblk = tp->hw_status;
  2900. int done;
  2901. /* handle link change and other phy events */
  2902. if (!(tp->tg3_flags &
  2903. (TG3_FLAG_USE_LINKCHG_REG |
  2904. TG3_FLAG_POLL_SERDES))) {
  2905. if (sblk->status & SD_STATUS_LINK_CHG) {
  2906. sblk->status = SD_STATUS_UPDATED |
  2907. (sblk->status & ~SD_STATUS_LINK_CHG);
  2908. spin_lock(&tp->lock);
  2909. tg3_setup_phy(tp, 0);
  2910. spin_unlock(&tp->lock);
  2911. }
  2912. }
  2913. /* run TX completion thread */
  2914. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2915. tg3_tx(tp);
  2916. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  2917. netif_rx_complete(netdev);
  2918. schedule_work(&tp->reset_task);
  2919. return 0;
  2920. }
  2921. }
  2922. /* run RX thread, within the bounds set by NAPI.
  2923. * All RX "locking" is done by ensuring outside
  2924. * code synchronizes with dev->poll()
  2925. */
  2926. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2927. int orig_budget = *budget;
  2928. int work_done;
  2929. if (orig_budget > netdev->quota)
  2930. orig_budget = netdev->quota;
  2931. work_done = tg3_rx(tp, orig_budget);
  2932. *budget -= work_done;
  2933. netdev->quota -= work_done;
  2934. }
  2935. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2936. tp->last_tag = sblk->status_tag;
  2937. rmb();
  2938. } else
  2939. sblk->status &= ~SD_STATUS_UPDATED;
  2940. /* if no more work, tell net stack and NIC we're done */
  2941. done = !tg3_has_work(tp);
  2942. if (done) {
  2943. netif_rx_complete(netdev);
  2944. tg3_restart_ints(tp);
  2945. }
  2946. return (done ? 0 : 1);
  2947. }
  2948. static void tg3_irq_quiesce(struct tg3 *tp)
  2949. {
  2950. BUG_ON(tp->irq_sync);
  2951. tp->irq_sync = 1;
  2952. smp_mb();
  2953. synchronize_irq(tp->pdev->irq);
  2954. }
  2955. static inline int tg3_irq_sync(struct tg3 *tp)
  2956. {
  2957. return tp->irq_sync;
  2958. }
  2959. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2960. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2961. * with as well. Most of the time, this is not necessary except when
  2962. * shutting down the device.
  2963. */
  2964. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2965. {
  2966. if (irq_sync)
  2967. tg3_irq_quiesce(tp);
  2968. spin_lock_bh(&tp->lock);
  2969. }
  2970. static inline void tg3_full_unlock(struct tg3 *tp)
  2971. {
  2972. spin_unlock_bh(&tp->lock);
  2973. }
  2974. /* One-shot MSI handler - Chip automatically disables interrupt
  2975. * after sending MSI so driver doesn't have to do it.
  2976. */
  2977. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  2978. {
  2979. struct net_device *dev = dev_id;
  2980. struct tg3 *tp = netdev_priv(dev);
  2981. prefetch(tp->hw_status);
  2982. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2983. if (likely(!tg3_irq_sync(tp)))
  2984. netif_rx_schedule(dev); /* schedule NAPI poll */
  2985. return IRQ_HANDLED;
  2986. }
  2987. /* MSI ISR - No need to check for interrupt sharing and no need to
  2988. * flush status block and interrupt mailbox. PCI ordering rules
  2989. * guarantee that MSI will arrive after the status block.
  2990. */
  2991. static irqreturn_t tg3_msi(int irq, void *dev_id)
  2992. {
  2993. struct net_device *dev = dev_id;
  2994. struct tg3 *tp = netdev_priv(dev);
  2995. prefetch(tp->hw_status);
  2996. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2997. /*
  2998. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2999. * chip-internal interrupt pending events.
  3000. * Writing non-zero to intr-mbox-0 additional tells the
  3001. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3002. * event coalescing.
  3003. */
  3004. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3005. if (likely(!tg3_irq_sync(tp)))
  3006. netif_rx_schedule(dev); /* schedule NAPI poll */
  3007. return IRQ_RETVAL(1);
  3008. }
  3009. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3010. {
  3011. struct net_device *dev = dev_id;
  3012. struct tg3 *tp = netdev_priv(dev);
  3013. struct tg3_hw_status *sblk = tp->hw_status;
  3014. unsigned int handled = 1;
  3015. /* In INTx mode, it is possible for the interrupt to arrive at
  3016. * the CPU before the status block posted prior to the interrupt.
  3017. * Reading the PCI State register will confirm whether the
  3018. * interrupt is ours and will flush the status block.
  3019. */
  3020. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3021. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3022. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3023. handled = 0;
  3024. goto out;
  3025. }
  3026. }
  3027. /*
  3028. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3029. * chip-internal interrupt pending events.
  3030. * Writing non-zero to intr-mbox-0 additional tells the
  3031. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3032. * event coalescing.
  3033. */
  3034. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3035. if (tg3_irq_sync(tp))
  3036. goto out;
  3037. sblk->status &= ~SD_STATUS_UPDATED;
  3038. if (likely(tg3_has_work(tp))) {
  3039. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3040. netif_rx_schedule(dev); /* schedule NAPI poll */
  3041. } else {
  3042. /* No work, shared interrupt perhaps? re-enable
  3043. * interrupts, and flush that PCI write
  3044. */
  3045. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3046. 0x00000000);
  3047. }
  3048. out:
  3049. return IRQ_RETVAL(handled);
  3050. }
  3051. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3052. {
  3053. struct net_device *dev = dev_id;
  3054. struct tg3 *tp = netdev_priv(dev);
  3055. struct tg3_hw_status *sblk = tp->hw_status;
  3056. unsigned int handled = 1;
  3057. /* In INTx mode, it is possible for the interrupt to arrive at
  3058. * the CPU before the status block posted prior to the interrupt.
  3059. * Reading the PCI State register will confirm whether the
  3060. * interrupt is ours and will flush the status block.
  3061. */
  3062. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3063. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3064. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3065. handled = 0;
  3066. goto out;
  3067. }
  3068. }
  3069. /*
  3070. * writing any value to intr-mbox-0 clears PCI INTA# and
  3071. * chip-internal interrupt pending events.
  3072. * writing non-zero to intr-mbox-0 additional tells the
  3073. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3074. * event coalescing.
  3075. */
  3076. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3077. if (tg3_irq_sync(tp))
  3078. goto out;
  3079. if (netif_rx_schedule_prep(dev)) {
  3080. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3081. /* Update last_tag to mark that this status has been
  3082. * seen. Because interrupt may be shared, we may be
  3083. * racing with tg3_poll(), so only update last_tag
  3084. * if tg3_poll() is not scheduled.
  3085. */
  3086. tp->last_tag = sblk->status_tag;
  3087. __netif_rx_schedule(dev);
  3088. }
  3089. out:
  3090. return IRQ_RETVAL(handled);
  3091. }
  3092. /* ISR for interrupt test */
  3093. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3094. {
  3095. struct net_device *dev = dev_id;
  3096. struct tg3 *tp = netdev_priv(dev);
  3097. struct tg3_hw_status *sblk = tp->hw_status;
  3098. if ((sblk->status & SD_STATUS_UPDATED) ||
  3099. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3100. tg3_disable_ints(tp);
  3101. return IRQ_RETVAL(1);
  3102. }
  3103. return IRQ_RETVAL(0);
  3104. }
  3105. static int tg3_init_hw(struct tg3 *, int);
  3106. static int tg3_halt(struct tg3 *, int, int);
  3107. /* Restart hardware after configuration changes, self-test, etc.
  3108. * Invoked with tp->lock held.
  3109. */
  3110. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3111. {
  3112. int err;
  3113. err = tg3_init_hw(tp, reset_phy);
  3114. if (err) {
  3115. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3116. "aborting.\n", tp->dev->name);
  3117. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3118. tg3_full_unlock(tp);
  3119. del_timer_sync(&tp->timer);
  3120. tp->irq_sync = 0;
  3121. netif_poll_enable(tp->dev);
  3122. dev_close(tp->dev);
  3123. tg3_full_lock(tp, 0);
  3124. }
  3125. return err;
  3126. }
  3127. #ifdef CONFIG_NET_POLL_CONTROLLER
  3128. static void tg3_poll_controller(struct net_device *dev)
  3129. {
  3130. struct tg3 *tp = netdev_priv(dev);
  3131. tg3_interrupt(tp->pdev->irq, dev);
  3132. }
  3133. #endif
  3134. static void tg3_reset_task(struct work_struct *work)
  3135. {
  3136. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3137. unsigned int restart_timer;
  3138. tg3_full_lock(tp, 0);
  3139. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  3140. if (!netif_running(tp->dev)) {
  3141. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3142. tg3_full_unlock(tp);
  3143. return;
  3144. }
  3145. tg3_full_unlock(tp);
  3146. tg3_netif_stop(tp);
  3147. tg3_full_lock(tp, 1);
  3148. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3149. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3150. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3151. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3152. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3153. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3154. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3155. }
  3156. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3157. if (tg3_init_hw(tp, 1))
  3158. goto out;
  3159. tg3_netif_start(tp);
  3160. if (restart_timer)
  3161. mod_timer(&tp->timer, jiffies + 1);
  3162. out:
  3163. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3164. tg3_full_unlock(tp);
  3165. }
  3166. static void tg3_dump_short_state(struct tg3 *tp)
  3167. {
  3168. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3169. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3170. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3171. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3172. }
  3173. static void tg3_tx_timeout(struct net_device *dev)
  3174. {
  3175. struct tg3 *tp = netdev_priv(dev);
  3176. if (netif_msg_tx_err(tp)) {
  3177. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3178. dev->name);
  3179. tg3_dump_short_state(tp);
  3180. }
  3181. schedule_work(&tp->reset_task);
  3182. }
  3183. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3184. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3185. {
  3186. u32 base = (u32) mapping & 0xffffffff;
  3187. return ((base > 0xffffdcc0) &&
  3188. (base + len + 8 < base));
  3189. }
  3190. /* Test for DMA addresses > 40-bit */
  3191. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3192. int len)
  3193. {
  3194. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3195. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3196. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3197. return 0;
  3198. #else
  3199. return 0;
  3200. #endif
  3201. }
  3202. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3203. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3204. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3205. u32 last_plus_one, u32 *start,
  3206. u32 base_flags, u32 mss)
  3207. {
  3208. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3209. dma_addr_t new_addr = 0;
  3210. u32 entry = *start;
  3211. int i, ret = 0;
  3212. if (!new_skb) {
  3213. ret = -1;
  3214. } else {
  3215. /* New SKB is guaranteed to be linear. */
  3216. entry = *start;
  3217. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3218. PCI_DMA_TODEVICE);
  3219. /* Make sure new skb does not cross any 4G boundaries.
  3220. * Drop the packet if it does.
  3221. */
  3222. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3223. ret = -1;
  3224. dev_kfree_skb(new_skb);
  3225. new_skb = NULL;
  3226. } else {
  3227. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3228. base_flags, 1 | (mss << 1));
  3229. *start = NEXT_TX(entry);
  3230. }
  3231. }
  3232. /* Now clean up the sw ring entries. */
  3233. i = 0;
  3234. while (entry != last_plus_one) {
  3235. int len;
  3236. if (i == 0)
  3237. len = skb_headlen(skb);
  3238. else
  3239. len = skb_shinfo(skb)->frags[i-1].size;
  3240. pci_unmap_single(tp->pdev,
  3241. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3242. len, PCI_DMA_TODEVICE);
  3243. if (i == 0) {
  3244. tp->tx_buffers[entry].skb = new_skb;
  3245. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3246. } else {
  3247. tp->tx_buffers[entry].skb = NULL;
  3248. }
  3249. entry = NEXT_TX(entry);
  3250. i++;
  3251. }
  3252. dev_kfree_skb(skb);
  3253. return ret;
  3254. }
  3255. static void tg3_set_txd(struct tg3 *tp, int entry,
  3256. dma_addr_t mapping, int len, u32 flags,
  3257. u32 mss_and_is_end)
  3258. {
  3259. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3260. int is_end = (mss_and_is_end & 0x1);
  3261. u32 mss = (mss_and_is_end >> 1);
  3262. u32 vlan_tag = 0;
  3263. if (is_end)
  3264. flags |= TXD_FLAG_END;
  3265. if (flags & TXD_FLAG_VLAN) {
  3266. vlan_tag = flags >> 16;
  3267. flags &= 0xffff;
  3268. }
  3269. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3270. txd->addr_hi = ((u64) mapping >> 32);
  3271. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3272. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3273. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3274. }
  3275. /* hard_start_xmit for devices that don't have any bugs and
  3276. * support TG3_FLG2_HW_TSO_2 only.
  3277. */
  3278. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3279. {
  3280. struct tg3 *tp = netdev_priv(dev);
  3281. dma_addr_t mapping;
  3282. u32 len, entry, base_flags, mss;
  3283. len = skb_headlen(skb);
  3284. /* We are running in BH disabled context with netif_tx_lock
  3285. * and TX reclaim runs via tp->poll inside of a software
  3286. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3287. * no IRQ context deadlocks to worry about either. Rejoice!
  3288. */
  3289. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3290. if (!netif_queue_stopped(dev)) {
  3291. netif_stop_queue(dev);
  3292. /* This is a hard error, log it. */
  3293. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3294. "queue awake!\n", dev->name);
  3295. }
  3296. return NETDEV_TX_BUSY;
  3297. }
  3298. entry = tp->tx_prod;
  3299. base_flags = 0;
  3300. mss = 0;
  3301. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3302. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3303. int tcp_opt_len, ip_tcp_len;
  3304. if (skb_header_cloned(skb) &&
  3305. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3306. dev_kfree_skb(skb);
  3307. goto out_unlock;
  3308. }
  3309. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3310. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3311. else {
  3312. struct iphdr *iph = ip_hdr(skb);
  3313. tcp_opt_len = tcp_optlen(skb);
  3314. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3315. iph->check = 0;
  3316. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3317. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3318. }
  3319. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3320. TXD_FLAG_CPU_POST_DMA);
  3321. tcp_hdr(skb)->check = 0;
  3322. }
  3323. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3324. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3325. #if TG3_VLAN_TAG_USED
  3326. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3327. base_flags |= (TXD_FLAG_VLAN |
  3328. (vlan_tx_tag_get(skb) << 16));
  3329. #endif
  3330. /* Queue skb data, a.k.a. the main skb fragment. */
  3331. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3332. tp->tx_buffers[entry].skb = skb;
  3333. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3334. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3335. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3336. entry = NEXT_TX(entry);
  3337. /* Now loop through additional data fragments, and queue them. */
  3338. if (skb_shinfo(skb)->nr_frags > 0) {
  3339. unsigned int i, last;
  3340. last = skb_shinfo(skb)->nr_frags - 1;
  3341. for (i = 0; i <= last; i++) {
  3342. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3343. len = frag->size;
  3344. mapping = pci_map_page(tp->pdev,
  3345. frag->page,
  3346. frag->page_offset,
  3347. len, PCI_DMA_TODEVICE);
  3348. tp->tx_buffers[entry].skb = NULL;
  3349. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3350. tg3_set_txd(tp, entry, mapping, len,
  3351. base_flags, (i == last) | (mss << 1));
  3352. entry = NEXT_TX(entry);
  3353. }
  3354. }
  3355. /* Packets are ready, update Tx producer idx local and on card. */
  3356. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3357. tp->tx_prod = entry;
  3358. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3359. netif_stop_queue(dev);
  3360. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3361. netif_wake_queue(tp->dev);
  3362. }
  3363. out_unlock:
  3364. mmiowb();
  3365. dev->trans_start = jiffies;
  3366. return NETDEV_TX_OK;
  3367. }
  3368. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3369. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3370. * TSO header is greater than 80 bytes.
  3371. */
  3372. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3373. {
  3374. struct sk_buff *segs, *nskb;
  3375. /* Estimate the number of fragments in the worst case */
  3376. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3377. netif_stop_queue(tp->dev);
  3378. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3379. return NETDEV_TX_BUSY;
  3380. netif_wake_queue(tp->dev);
  3381. }
  3382. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3383. if (unlikely(IS_ERR(segs)))
  3384. goto tg3_tso_bug_end;
  3385. do {
  3386. nskb = segs;
  3387. segs = segs->next;
  3388. nskb->next = NULL;
  3389. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3390. } while (segs);
  3391. tg3_tso_bug_end:
  3392. dev_kfree_skb(skb);
  3393. return NETDEV_TX_OK;
  3394. }
  3395. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3396. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3397. */
  3398. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3399. {
  3400. struct tg3 *tp = netdev_priv(dev);
  3401. dma_addr_t mapping;
  3402. u32 len, entry, base_flags, mss;
  3403. int would_hit_hwbug;
  3404. len = skb_headlen(skb);
  3405. /* We are running in BH disabled context with netif_tx_lock
  3406. * and TX reclaim runs via tp->poll inside of a software
  3407. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3408. * no IRQ context deadlocks to worry about either. Rejoice!
  3409. */
  3410. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3411. if (!netif_queue_stopped(dev)) {
  3412. netif_stop_queue(dev);
  3413. /* This is a hard error, log it. */
  3414. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3415. "queue awake!\n", dev->name);
  3416. }
  3417. return NETDEV_TX_BUSY;
  3418. }
  3419. entry = tp->tx_prod;
  3420. base_flags = 0;
  3421. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3422. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3423. mss = 0;
  3424. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3425. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3426. struct iphdr *iph;
  3427. int tcp_opt_len, ip_tcp_len, hdr_len;
  3428. if (skb_header_cloned(skb) &&
  3429. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3430. dev_kfree_skb(skb);
  3431. goto out_unlock;
  3432. }
  3433. tcp_opt_len = tcp_optlen(skb);
  3434. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3435. hdr_len = ip_tcp_len + tcp_opt_len;
  3436. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3437. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3438. return (tg3_tso_bug(tp, skb));
  3439. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3440. TXD_FLAG_CPU_POST_DMA);
  3441. iph = ip_hdr(skb);
  3442. iph->check = 0;
  3443. iph->tot_len = htons(mss + hdr_len);
  3444. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3445. tcp_hdr(skb)->check = 0;
  3446. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3447. } else
  3448. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3449. iph->daddr, 0,
  3450. IPPROTO_TCP,
  3451. 0);
  3452. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3453. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3454. if (tcp_opt_len || iph->ihl > 5) {
  3455. int tsflags;
  3456. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3457. mss |= (tsflags << 11);
  3458. }
  3459. } else {
  3460. if (tcp_opt_len || iph->ihl > 5) {
  3461. int tsflags;
  3462. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3463. base_flags |= tsflags << 12;
  3464. }
  3465. }
  3466. }
  3467. #if TG3_VLAN_TAG_USED
  3468. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3469. base_flags |= (TXD_FLAG_VLAN |
  3470. (vlan_tx_tag_get(skb) << 16));
  3471. #endif
  3472. /* Queue skb data, a.k.a. the main skb fragment. */
  3473. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3474. tp->tx_buffers[entry].skb = skb;
  3475. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3476. would_hit_hwbug = 0;
  3477. if (tg3_4g_overflow_test(mapping, len))
  3478. would_hit_hwbug = 1;
  3479. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3480. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3481. entry = NEXT_TX(entry);
  3482. /* Now loop through additional data fragments, and queue them. */
  3483. if (skb_shinfo(skb)->nr_frags > 0) {
  3484. unsigned int i, last;
  3485. last = skb_shinfo(skb)->nr_frags - 1;
  3486. for (i = 0; i <= last; i++) {
  3487. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3488. len = frag->size;
  3489. mapping = pci_map_page(tp->pdev,
  3490. frag->page,
  3491. frag->page_offset,
  3492. len, PCI_DMA_TODEVICE);
  3493. tp->tx_buffers[entry].skb = NULL;
  3494. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3495. if (tg3_4g_overflow_test(mapping, len))
  3496. would_hit_hwbug = 1;
  3497. if (tg3_40bit_overflow_test(tp, mapping, len))
  3498. would_hit_hwbug = 1;
  3499. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3500. tg3_set_txd(tp, entry, mapping, len,
  3501. base_flags, (i == last)|(mss << 1));
  3502. else
  3503. tg3_set_txd(tp, entry, mapping, len,
  3504. base_flags, (i == last));
  3505. entry = NEXT_TX(entry);
  3506. }
  3507. }
  3508. if (would_hit_hwbug) {
  3509. u32 last_plus_one = entry;
  3510. u32 start;
  3511. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3512. start &= (TG3_TX_RING_SIZE - 1);
  3513. /* If the workaround fails due to memory/mapping
  3514. * failure, silently drop this packet.
  3515. */
  3516. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3517. &start, base_flags, mss))
  3518. goto out_unlock;
  3519. entry = start;
  3520. }
  3521. /* Packets are ready, update Tx producer idx local and on card. */
  3522. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3523. tp->tx_prod = entry;
  3524. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3525. netif_stop_queue(dev);
  3526. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3527. netif_wake_queue(tp->dev);
  3528. }
  3529. out_unlock:
  3530. mmiowb();
  3531. dev->trans_start = jiffies;
  3532. return NETDEV_TX_OK;
  3533. }
  3534. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3535. int new_mtu)
  3536. {
  3537. dev->mtu = new_mtu;
  3538. if (new_mtu > ETH_DATA_LEN) {
  3539. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3540. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3541. ethtool_op_set_tso(dev, 0);
  3542. }
  3543. else
  3544. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3545. } else {
  3546. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3547. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3548. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3549. }
  3550. }
  3551. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3552. {
  3553. struct tg3 *tp = netdev_priv(dev);
  3554. int err;
  3555. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3556. return -EINVAL;
  3557. if (!netif_running(dev)) {
  3558. /* We'll just catch it later when the
  3559. * device is up'd.
  3560. */
  3561. tg3_set_mtu(dev, tp, new_mtu);
  3562. return 0;
  3563. }
  3564. tg3_netif_stop(tp);
  3565. tg3_full_lock(tp, 1);
  3566. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3567. tg3_set_mtu(dev, tp, new_mtu);
  3568. err = tg3_restart_hw(tp, 0);
  3569. if (!err)
  3570. tg3_netif_start(tp);
  3571. tg3_full_unlock(tp);
  3572. return err;
  3573. }
  3574. /* Free up pending packets in all rx/tx rings.
  3575. *
  3576. * The chip has been shut down and the driver detached from
  3577. * the networking, so no interrupts or new tx packets will
  3578. * end up in the driver. tp->{tx,}lock is not held and we are not
  3579. * in an interrupt context and thus may sleep.
  3580. */
  3581. static void tg3_free_rings(struct tg3 *tp)
  3582. {
  3583. struct ring_info *rxp;
  3584. int i;
  3585. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3586. rxp = &tp->rx_std_buffers[i];
  3587. if (rxp->skb == NULL)
  3588. continue;
  3589. pci_unmap_single(tp->pdev,
  3590. pci_unmap_addr(rxp, mapping),
  3591. tp->rx_pkt_buf_sz - tp->rx_offset,
  3592. PCI_DMA_FROMDEVICE);
  3593. dev_kfree_skb_any(rxp->skb);
  3594. rxp->skb = NULL;
  3595. }
  3596. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3597. rxp = &tp->rx_jumbo_buffers[i];
  3598. if (rxp->skb == NULL)
  3599. continue;
  3600. pci_unmap_single(tp->pdev,
  3601. pci_unmap_addr(rxp, mapping),
  3602. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3603. PCI_DMA_FROMDEVICE);
  3604. dev_kfree_skb_any(rxp->skb);
  3605. rxp->skb = NULL;
  3606. }
  3607. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3608. struct tx_ring_info *txp;
  3609. struct sk_buff *skb;
  3610. int j;
  3611. txp = &tp->tx_buffers[i];
  3612. skb = txp->skb;
  3613. if (skb == NULL) {
  3614. i++;
  3615. continue;
  3616. }
  3617. pci_unmap_single(tp->pdev,
  3618. pci_unmap_addr(txp, mapping),
  3619. skb_headlen(skb),
  3620. PCI_DMA_TODEVICE);
  3621. txp->skb = NULL;
  3622. i++;
  3623. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3624. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3625. pci_unmap_page(tp->pdev,
  3626. pci_unmap_addr(txp, mapping),
  3627. skb_shinfo(skb)->frags[j].size,
  3628. PCI_DMA_TODEVICE);
  3629. i++;
  3630. }
  3631. dev_kfree_skb_any(skb);
  3632. }
  3633. }
  3634. /* Initialize tx/rx rings for packet processing.
  3635. *
  3636. * The chip has been shut down and the driver detached from
  3637. * the networking, so no interrupts or new tx packets will
  3638. * end up in the driver. tp->{tx,}lock are held and thus
  3639. * we may not sleep.
  3640. */
  3641. static int tg3_init_rings(struct tg3 *tp)
  3642. {
  3643. u32 i;
  3644. /* Free up all the SKBs. */
  3645. tg3_free_rings(tp);
  3646. /* Zero out all descriptors. */
  3647. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3648. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3649. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3650. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3651. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3652. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3653. (tp->dev->mtu > ETH_DATA_LEN))
  3654. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3655. /* Initialize invariants of the rings, we only set this
  3656. * stuff once. This works because the card does not
  3657. * write into the rx buffer posting rings.
  3658. */
  3659. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3660. struct tg3_rx_buffer_desc *rxd;
  3661. rxd = &tp->rx_std[i];
  3662. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3663. << RXD_LEN_SHIFT;
  3664. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3665. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3666. (i << RXD_OPAQUE_INDEX_SHIFT));
  3667. }
  3668. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3669. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3670. struct tg3_rx_buffer_desc *rxd;
  3671. rxd = &tp->rx_jumbo[i];
  3672. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3673. << RXD_LEN_SHIFT;
  3674. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3675. RXD_FLAG_JUMBO;
  3676. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3677. (i << RXD_OPAQUE_INDEX_SHIFT));
  3678. }
  3679. }
  3680. /* Now allocate fresh SKBs for each rx ring. */
  3681. for (i = 0; i < tp->rx_pending; i++) {
  3682. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3683. printk(KERN_WARNING PFX
  3684. "%s: Using a smaller RX standard ring, "
  3685. "only %d out of %d buffers were allocated "
  3686. "successfully.\n",
  3687. tp->dev->name, i, tp->rx_pending);
  3688. if (i == 0)
  3689. return -ENOMEM;
  3690. tp->rx_pending = i;
  3691. break;
  3692. }
  3693. }
  3694. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3695. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3696. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3697. -1, i) < 0) {
  3698. printk(KERN_WARNING PFX
  3699. "%s: Using a smaller RX jumbo ring, "
  3700. "only %d out of %d buffers were "
  3701. "allocated successfully.\n",
  3702. tp->dev->name, i, tp->rx_jumbo_pending);
  3703. if (i == 0) {
  3704. tg3_free_rings(tp);
  3705. return -ENOMEM;
  3706. }
  3707. tp->rx_jumbo_pending = i;
  3708. break;
  3709. }
  3710. }
  3711. }
  3712. return 0;
  3713. }
  3714. /*
  3715. * Must not be invoked with interrupt sources disabled and
  3716. * the hardware shutdown down.
  3717. */
  3718. static void tg3_free_consistent(struct tg3 *tp)
  3719. {
  3720. kfree(tp->rx_std_buffers);
  3721. tp->rx_std_buffers = NULL;
  3722. if (tp->rx_std) {
  3723. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3724. tp->rx_std, tp->rx_std_mapping);
  3725. tp->rx_std = NULL;
  3726. }
  3727. if (tp->rx_jumbo) {
  3728. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3729. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3730. tp->rx_jumbo = NULL;
  3731. }
  3732. if (tp->rx_rcb) {
  3733. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3734. tp->rx_rcb, tp->rx_rcb_mapping);
  3735. tp->rx_rcb = NULL;
  3736. }
  3737. if (tp->tx_ring) {
  3738. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3739. tp->tx_ring, tp->tx_desc_mapping);
  3740. tp->tx_ring = NULL;
  3741. }
  3742. if (tp->hw_status) {
  3743. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3744. tp->hw_status, tp->status_mapping);
  3745. tp->hw_status = NULL;
  3746. }
  3747. if (tp->hw_stats) {
  3748. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3749. tp->hw_stats, tp->stats_mapping);
  3750. tp->hw_stats = NULL;
  3751. }
  3752. }
  3753. /*
  3754. * Must not be invoked with interrupt sources disabled and
  3755. * the hardware shutdown down. Can sleep.
  3756. */
  3757. static int tg3_alloc_consistent(struct tg3 *tp)
  3758. {
  3759. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3760. (TG3_RX_RING_SIZE +
  3761. TG3_RX_JUMBO_RING_SIZE)) +
  3762. (sizeof(struct tx_ring_info) *
  3763. TG3_TX_RING_SIZE),
  3764. GFP_KERNEL);
  3765. if (!tp->rx_std_buffers)
  3766. return -ENOMEM;
  3767. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3768. tp->tx_buffers = (struct tx_ring_info *)
  3769. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3770. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3771. &tp->rx_std_mapping);
  3772. if (!tp->rx_std)
  3773. goto err_out;
  3774. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3775. &tp->rx_jumbo_mapping);
  3776. if (!tp->rx_jumbo)
  3777. goto err_out;
  3778. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3779. &tp->rx_rcb_mapping);
  3780. if (!tp->rx_rcb)
  3781. goto err_out;
  3782. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3783. &tp->tx_desc_mapping);
  3784. if (!tp->tx_ring)
  3785. goto err_out;
  3786. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3787. TG3_HW_STATUS_SIZE,
  3788. &tp->status_mapping);
  3789. if (!tp->hw_status)
  3790. goto err_out;
  3791. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3792. sizeof(struct tg3_hw_stats),
  3793. &tp->stats_mapping);
  3794. if (!tp->hw_stats)
  3795. goto err_out;
  3796. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3797. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3798. return 0;
  3799. err_out:
  3800. tg3_free_consistent(tp);
  3801. return -ENOMEM;
  3802. }
  3803. #define MAX_WAIT_CNT 1000
  3804. /* To stop a block, clear the enable bit and poll till it
  3805. * clears. tp->lock is held.
  3806. */
  3807. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3808. {
  3809. unsigned int i;
  3810. u32 val;
  3811. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3812. switch (ofs) {
  3813. case RCVLSC_MODE:
  3814. case DMAC_MODE:
  3815. case MBFREE_MODE:
  3816. case BUFMGR_MODE:
  3817. case MEMARB_MODE:
  3818. /* We can't enable/disable these bits of the
  3819. * 5705/5750, just say success.
  3820. */
  3821. return 0;
  3822. default:
  3823. break;
  3824. };
  3825. }
  3826. val = tr32(ofs);
  3827. val &= ~enable_bit;
  3828. tw32_f(ofs, val);
  3829. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3830. udelay(100);
  3831. val = tr32(ofs);
  3832. if ((val & enable_bit) == 0)
  3833. break;
  3834. }
  3835. if (i == MAX_WAIT_CNT && !silent) {
  3836. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3837. "ofs=%lx enable_bit=%x\n",
  3838. ofs, enable_bit);
  3839. return -ENODEV;
  3840. }
  3841. return 0;
  3842. }
  3843. /* tp->lock is held. */
  3844. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3845. {
  3846. int i, err;
  3847. tg3_disable_ints(tp);
  3848. tp->rx_mode &= ~RX_MODE_ENABLE;
  3849. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3850. udelay(10);
  3851. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3852. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3853. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3854. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3855. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3856. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3857. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3858. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3859. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3860. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3861. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3862. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3863. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3864. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3865. tw32_f(MAC_MODE, tp->mac_mode);
  3866. udelay(40);
  3867. tp->tx_mode &= ~TX_MODE_ENABLE;
  3868. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3869. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3870. udelay(100);
  3871. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3872. break;
  3873. }
  3874. if (i >= MAX_WAIT_CNT) {
  3875. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3876. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3877. tp->dev->name, tr32(MAC_TX_MODE));
  3878. err |= -ENODEV;
  3879. }
  3880. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3881. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3882. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3883. tw32(FTQ_RESET, 0xffffffff);
  3884. tw32(FTQ_RESET, 0x00000000);
  3885. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3886. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3887. if (tp->hw_status)
  3888. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3889. if (tp->hw_stats)
  3890. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3891. return err;
  3892. }
  3893. /* tp->lock is held. */
  3894. static int tg3_nvram_lock(struct tg3 *tp)
  3895. {
  3896. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3897. int i;
  3898. if (tp->nvram_lock_cnt == 0) {
  3899. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3900. for (i = 0; i < 8000; i++) {
  3901. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3902. break;
  3903. udelay(20);
  3904. }
  3905. if (i == 8000) {
  3906. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3907. return -ENODEV;
  3908. }
  3909. }
  3910. tp->nvram_lock_cnt++;
  3911. }
  3912. return 0;
  3913. }
  3914. /* tp->lock is held. */
  3915. static void tg3_nvram_unlock(struct tg3 *tp)
  3916. {
  3917. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3918. if (tp->nvram_lock_cnt > 0)
  3919. tp->nvram_lock_cnt--;
  3920. if (tp->nvram_lock_cnt == 0)
  3921. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3922. }
  3923. }
  3924. /* tp->lock is held. */
  3925. static void tg3_enable_nvram_access(struct tg3 *tp)
  3926. {
  3927. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3928. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3929. u32 nvaccess = tr32(NVRAM_ACCESS);
  3930. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3931. }
  3932. }
  3933. /* tp->lock is held. */
  3934. static void tg3_disable_nvram_access(struct tg3 *tp)
  3935. {
  3936. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3937. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3938. u32 nvaccess = tr32(NVRAM_ACCESS);
  3939. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3940. }
  3941. }
  3942. /* tp->lock is held. */
  3943. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3944. {
  3945. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3946. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3947. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3948. switch (kind) {
  3949. case RESET_KIND_INIT:
  3950. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3951. DRV_STATE_START);
  3952. break;
  3953. case RESET_KIND_SHUTDOWN:
  3954. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3955. DRV_STATE_UNLOAD);
  3956. break;
  3957. case RESET_KIND_SUSPEND:
  3958. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3959. DRV_STATE_SUSPEND);
  3960. break;
  3961. default:
  3962. break;
  3963. };
  3964. }
  3965. }
  3966. /* tp->lock is held. */
  3967. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3968. {
  3969. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3970. switch (kind) {
  3971. case RESET_KIND_INIT:
  3972. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3973. DRV_STATE_START_DONE);
  3974. break;
  3975. case RESET_KIND_SHUTDOWN:
  3976. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3977. DRV_STATE_UNLOAD_DONE);
  3978. break;
  3979. default:
  3980. break;
  3981. };
  3982. }
  3983. }
  3984. /* tp->lock is held. */
  3985. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3986. {
  3987. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3988. switch (kind) {
  3989. case RESET_KIND_INIT:
  3990. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3991. DRV_STATE_START);
  3992. break;
  3993. case RESET_KIND_SHUTDOWN:
  3994. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3995. DRV_STATE_UNLOAD);
  3996. break;
  3997. case RESET_KIND_SUSPEND:
  3998. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3999. DRV_STATE_SUSPEND);
  4000. break;
  4001. default:
  4002. break;
  4003. };
  4004. }
  4005. }
  4006. static int tg3_poll_fw(struct tg3 *tp)
  4007. {
  4008. int i;
  4009. u32 val;
  4010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4011. /* Wait up to 20ms for init done. */
  4012. for (i = 0; i < 200; i++) {
  4013. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4014. return 0;
  4015. udelay(100);
  4016. }
  4017. return -ENODEV;
  4018. }
  4019. /* Wait for firmware initialization to complete. */
  4020. for (i = 0; i < 100000; i++) {
  4021. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4022. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4023. break;
  4024. udelay(10);
  4025. }
  4026. /* Chip might not be fitted with firmware. Some Sun onboard
  4027. * parts are configured like that. So don't signal the timeout
  4028. * of the above loop as an error, but do report the lack of
  4029. * running firmware once.
  4030. */
  4031. if (i >= 100000 &&
  4032. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4033. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4034. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4035. tp->dev->name);
  4036. }
  4037. return 0;
  4038. }
  4039. static void tg3_stop_fw(struct tg3 *);
  4040. /* tp->lock is held. */
  4041. static int tg3_chip_reset(struct tg3 *tp)
  4042. {
  4043. u32 val;
  4044. void (*write_op)(struct tg3 *, u32, u32);
  4045. int err;
  4046. tg3_nvram_lock(tp);
  4047. /* No matching tg3_nvram_unlock() after this because
  4048. * chip reset below will undo the nvram lock.
  4049. */
  4050. tp->nvram_lock_cnt = 0;
  4051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  4054. tw32(GRC_FASTBOOT_PC, 0);
  4055. /*
  4056. * We must avoid the readl() that normally takes place.
  4057. * It locks machines, causes machine checks, and other
  4058. * fun things. So, temporarily disable the 5701
  4059. * hardware workaround, while we do the reset.
  4060. */
  4061. write_op = tp->write32;
  4062. if (write_op == tg3_write_flush_reg32)
  4063. tp->write32 = tg3_write32;
  4064. /* Prevent the irq handler from reading or writing PCI registers
  4065. * during chip reset when the memory enable bit in the PCI command
  4066. * register may be cleared. The chip does not generate interrupt
  4067. * at this time, but the irq handler may still be called due to irq
  4068. * sharing or irqpoll.
  4069. */
  4070. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4071. if (tp->hw_status) {
  4072. tp->hw_status->status = 0;
  4073. tp->hw_status->status_tag = 0;
  4074. }
  4075. tp->last_tag = 0;
  4076. smp_mb();
  4077. synchronize_irq(tp->pdev->irq);
  4078. /* do the reset */
  4079. val = GRC_MISC_CFG_CORECLK_RESET;
  4080. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4081. if (tr32(0x7e2c) == 0x60) {
  4082. tw32(0x7e2c, 0x20);
  4083. }
  4084. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4085. tw32(GRC_MISC_CFG, (1 << 29));
  4086. val |= (1 << 29);
  4087. }
  4088. }
  4089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4090. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4091. tw32(GRC_VCPU_EXT_CTRL,
  4092. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4093. }
  4094. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4095. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4096. tw32(GRC_MISC_CFG, val);
  4097. /* restore 5701 hardware bug workaround write method */
  4098. tp->write32 = write_op;
  4099. /* Unfortunately, we have to delay before the PCI read back.
  4100. * Some 575X chips even will not respond to a PCI cfg access
  4101. * when the reset command is given to the chip.
  4102. *
  4103. * How do these hardware designers expect things to work
  4104. * properly if the PCI write is posted for a long period
  4105. * of time? It is always necessary to have some method by
  4106. * which a register read back can occur to push the write
  4107. * out which does the reset.
  4108. *
  4109. * For most tg3 variants the trick below was working.
  4110. * Ho hum...
  4111. */
  4112. udelay(120);
  4113. /* Flush PCI posted writes. The normal MMIO registers
  4114. * are inaccessible at this time so this is the only
  4115. * way to make this reliably (actually, this is no longer
  4116. * the case, see above). I tried to use indirect
  4117. * register read/write but this upset some 5701 variants.
  4118. */
  4119. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4120. udelay(120);
  4121. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4122. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4123. int i;
  4124. u32 cfg_val;
  4125. /* Wait for link training to complete. */
  4126. for (i = 0; i < 5000; i++)
  4127. udelay(100);
  4128. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4129. pci_write_config_dword(tp->pdev, 0xc4,
  4130. cfg_val | (1 << 15));
  4131. }
  4132. /* Set PCIE max payload size and clear error status. */
  4133. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4134. }
  4135. /* Re-enable indirect register accesses. */
  4136. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4137. tp->misc_host_ctrl);
  4138. /* Set MAX PCI retry to zero. */
  4139. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4140. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4141. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4142. val |= PCISTATE_RETRY_SAME_DMA;
  4143. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4144. pci_restore_state(tp->pdev);
  4145. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4146. /* Make sure PCI-X relaxed ordering bit is clear. */
  4147. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  4148. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  4149. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  4150. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4151. u32 val;
  4152. /* Chip reset on 5780 will reset MSI enable bit,
  4153. * so need to restore it.
  4154. */
  4155. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4156. u16 ctrl;
  4157. pci_read_config_word(tp->pdev,
  4158. tp->msi_cap + PCI_MSI_FLAGS,
  4159. &ctrl);
  4160. pci_write_config_word(tp->pdev,
  4161. tp->msi_cap + PCI_MSI_FLAGS,
  4162. ctrl | PCI_MSI_FLAGS_ENABLE);
  4163. val = tr32(MSGINT_MODE);
  4164. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4165. }
  4166. val = tr32(MEMARB_MODE);
  4167. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4168. } else
  4169. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  4170. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4171. tg3_stop_fw(tp);
  4172. tw32(0x5000, 0x400);
  4173. }
  4174. tw32(GRC_MODE, tp->grc_mode);
  4175. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4176. u32 val = tr32(0xc4);
  4177. tw32(0xc4, val | (1 << 15));
  4178. }
  4179. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4180. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4181. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4182. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4183. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4184. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4185. }
  4186. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4187. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4188. tw32_f(MAC_MODE, tp->mac_mode);
  4189. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4190. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4191. tw32_f(MAC_MODE, tp->mac_mode);
  4192. } else
  4193. tw32_f(MAC_MODE, 0);
  4194. udelay(40);
  4195. err = tg3_poll_fw(tp);
  4196. if (err)
  4197. return err;
  4198. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4199. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4200. u32 val = tr32(0x7c00);
  4201. tw32(0x7c00, val | (1 << 25));
  4202. }
  4203. /* Reprobe ASF enable state. */
  4204. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4205. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4206. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4207. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4208. u32 nic_cfg;
  4209. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4210. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4211. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4212. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4213. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4214. }
  4215. }
  4216. return 0;
  4217. }
  4218. /* tp->lock is held. */
  4219. static void tg3_stop_fw(struct tg3 *tp)
  4220. {
  4221. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4222. u32 val;
  4223. int i;
  4224. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4225. val = tr32(GRC_RX_CPU_EVENT);
  4226. val |= (1 << 14);
  4227. tw32(GRC_RX_CPU_EVENT, val);
  4228. /* Wait for RX cpu to ACK the event. */
  4229. for (i = 0; i < 100; i++) {
  4230. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4231. break;
  4232. udelay(1);
  4233. }
  4234. }
  4235. }
  4236. /* tp->lock is held. */
  4237. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4238. {
  4239. int err;
  4240. tg3_stop_fw(tp);
  4241. tg3_write_sig_pre_reset(tp, kind);
  4242. tg3_abort_hw(tp, silent);
  4243. err = tg3_chip_reset(tp);
  4244. tg3_write_sig_legacy(tp, kind);
  4245. tg3_write_sig_post_reset(tp, kind);
  4246. if (err)
  4247. return err;
  4248. return 0;
  4249. }
  4250. #define TG3_FW_RELEASE_MAJOR 0x0
  4251. #define TG3_FW_RELASE_MINOR 0x0
  4252. #define TG3_FW_RELEASE_FIX 0x0
  4253. #define TG3_FW_START_ADDR 0x08000000
  4254. #define TG3_FW_TEXT_ADDR 0x08000000
  4255. #define TG3_FW_TEXT_LEN 0x9c0
  4256. #define TG3_FW_RODATA_ADDR 0x080009c0
  4257. #define TG3_FW_RODATA_LEN 0x60
  4258. #define TG3_FW_DATA_ADDR 0x08000a40
  4259. #define TG3_FW_DATA_LEN 0x20
  4260. #define TG3_FW_SBSS_ADDR 0x08000a60
  4261. #define TG3_FW_SBSS_LEN 0xc
  4262. #define TG3_FW_BSS_ADDR 0x08000a70
  4263. #define TG3_FW_BSS_LEN 0x10
  4264. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4265. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4266. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4267. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4268. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4269. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4270. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4271. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4272. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4273. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4274. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4275. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4276. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4277. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4278. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4279. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4280. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4281. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4282. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4283. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4284. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4285. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4286. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4287. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4288. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4289. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4290. 0, 0, 0, 0, 0, 0,
  4291. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4292. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4293. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4294. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4295. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4296. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4297. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4298. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4299. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4300. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4301. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4302. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4303. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4304. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4305. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4306. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4307. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4308. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4309. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4310. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4311. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4312. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4313. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4314. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4315. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4316. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4317. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4318. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4319. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4320. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4321. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4322. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4323. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4324. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4325. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4326. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4327. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4328. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4329. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4330. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4331. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4332. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4333. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4334. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4335. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4336. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4337. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4338. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4339. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4340. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4341. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4342. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4343. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4344. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4345. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4346. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4347. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4348. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4349. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4350. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4351. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4352. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4353. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4354. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4355. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4356. };
  4357. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4358. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4359. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4360. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4361. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4362. 0x00000000
  4363. };
  4364. #if 0 /* All zeros, don't eat up space with it. */
  4365. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4366. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4367. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4368. };
  4369. #endif
  4370. #define RX_CPU_SCRATCH_BASE 0x30000
  4371. #define RX_CPU_SCRATCH_SIZE 0x04000
  4372. #define TX_CPU_SCRATCH_BASE 0x34000
  4373. #define TX_CPU_SCRATCH_SIZE 0x04000
  4374. /* tp->lock is held. */
  4375. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4376. {
  4377. int i;
  4378. BUG_ON(offset == TX_CPU_BASE &&
  4379. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4381. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4382. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4383. return 0;
  4384. }
  4385. if (offset == RX_CPU_BASE) {
  4386. for (i = 0; i < 10000; i++) {
  4387. tw32(offset + CPU_STATE, 0xffffffff);
  4388. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4389. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4390. break;
  4391. }
  4392. tw32(offset + CPU_STATE, 0xffffffff);
  4393. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4394. udelay(10);
  4395. } else {
  4396. for (i = 0; i < 10000; i++) {
  4397. tw32(offset + CPU_STATE, 0xffffffff);
  4398. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4399. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4400. break;
  4401. }
  4402. }
  4403. if (i >= 10000) {
  4404. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4405. "and %s CPU\n",
  4406. tp->dev->name,
  4407. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4408. return -ENODEV;
  4409. }
  4410. /* Clear firmware's nvram arbitration. */
  4411. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4412. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4413. return 0;
  4414. }
  4415. struct fw_info {
  4416. unsigned int text_base;
  4417. unsigned int text_len;
  4418. const u32 *text_data;
  4419. unsigned int rodata_base;
  4420. unsigned int rodata_len;
  4421. const u32 *rodata_data;
  4422. unsigned int data_base;
  4423. unsigned int data_len;
  4424. const u32 *data_data;
  4425. };
  4426. /* tp->lock is held. */
  4427. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4428. int cpu_scratch_size, struct fw_info *info)
  4429. {
  4430. int err, lock_err, i;
  4431. void (*write_op)(struct tg3 *, u32, u32);
  4432. if (cpu_base == TX_CPU_BASE &&
  4433. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4434. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4435. "TX cpu firmware on %s which is 5705.\n",
  4436. tp->dev->name);
  4437. return -EINVAL;
  4438. }
  4439. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4440. write_op = tg3_write_mem;
  4441. else
  4442. write_op = tg3_write_indirect_reg32;
  4443. /* It is possible that bootcode is still loading at this point.
  4444. * Get the nvram lock first before halting the cpu.
  4445. */
  4446. lock_err = tg3_nvram_lock(tp);
  4447. err = tg3_halt_cpu(tp, cpu_base);
  4448. if (!lock_err)
  4449. tg3_nvram_unlock(tp);
  4450. if (err)
  4451. goto out;
  4452. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4453. write_op(tp, cpu_scratch_base + i, 0);
  4454. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4455. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4456. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4457. write_op(tp, (cpu_scratch_base +
  4458. (info->text_base & 0xffff) +
  4459. (i * sizeof(u32))),
  4460. (info->text_data ?
  4461. info->text_data[i] : 0));
  4462. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4463. write_op(tp, (cpu_scratch_base +
  4464. (info->rodata_base & 0xffff) +
  4465. (i * sizeof(u32))),
  4466. (info->rodata_data ?
  4467. info->rodata_data[i] : 0));
  4468. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4469. write_op(tp, (cpu_scratch_base +
  4470. (info->data_base & 0xffff) +
  4471. (i * sizeof(u32))),
  4472. (info->data_data ?
  4473. info->data_data[i] : 0));
  4474. err = 0;
  4475. out:
  4476. return err;
  4477. }
  4478. /* tp->lock is held. */
  4479. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4480. {
  4481. struct fw_info info;
  4482. int err, i;
  4483. info.text_base = TG3_FW_TEXT_ADDR;
  4484. info.text_len = TG3_FW_TEXT_LEN;
  4485. info.text_data = &tg3FwText[0];
  4486. info.rodata_base = TG3_FW_RODATA_ADDR;
  4487. info.rodata_len = TG3_FW_RODATA_LEN;
  4488. info.rodata_data = &tg3FwRodata[0];
  4489. info.data_base = TG3_FW_DATA_ADDR;
  4490. info.data_len = TG3_FW_DATA_LEN;
  4491. info.data_data = NULL;
  4492. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4493. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4494. &info);
  4495. if (err)
  4496. return err;
  4497. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4498. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4499. &info);
  4500. if (err)
  4501. return err;
  4502. /* Now startup only the RX cpu. */
  4503. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4504. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4505. for (i = 0; i < 5; i++) {
  4506. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4507. break;
  4508. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4509. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4510. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4511. udelay(1000);
  4512. }
  4513. if (i >= 5) {
  4514. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4515. "to set RX CPU PC, is %08x should be %08x\n",
  4516. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4517. TG3_FW_TEXT_ADDR);
  4518. return -ENODEV;
  4519. }
  4520. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4521. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4522. return 0;
  4523. }
  4524. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4525. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4526. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4527. #define TG3_TSO_FW_START_ADDR 0x08000000
  4528. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4529. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4530. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4531. #define TG3_TSO_FW_RODATA_LEN 0x60
  4532. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4533. #define TG3_TSO_FW_DATA_LEN 0x30
  4534. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4535. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4536. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4537. #define TG3_TSO_FW_BSS_LEN 0x894
  4538. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4539. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4540. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4541. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4542. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4543. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4544. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4545. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4546. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4547. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4548. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4549. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4550. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4551. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4552. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4553. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4554. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4555. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4556. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4557. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4558. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4559. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4560. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4561. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4562. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4563. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4564. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4565. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4566. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4567. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4568. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4569. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4570. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4571. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4572. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4573. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4574. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4575. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4576. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4577. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4578. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4579. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4580. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4581. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4582. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4583. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4584. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4585. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4586. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4587. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4588. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4589. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4590. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4591. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4592. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4593. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4594. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4595. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4596. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4597. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4598. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4599. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4600. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4601. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4602. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4603. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4604. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4605. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4606. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4607. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4608. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4609. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4610. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4611. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4612. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4613. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4614. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4615. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4616. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4617. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4618. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4619. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4620. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4621. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4622. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4623. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4624. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4625. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4626. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4627. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4628. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4629. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4630. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4631. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4632. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4633. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4634. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4635. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4636. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4637. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4638. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4639. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4640. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4641. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4642. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4643. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4644. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4645. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4646. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4647. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4648. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4649. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4650. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4651. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4652. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4653. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4654. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4655. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4656. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4657. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4658. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4659. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4660. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4661. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4662. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4663. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4664. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4665. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4666. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4667. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4668. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4669. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4670. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4671. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4672. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4673. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4674. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4675. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4676. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4677. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4678. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4679. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4680. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4681. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4682. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4683. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4684. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4685. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4686. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4687. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4688. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4689. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4690. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4691. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4692. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4693. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4694. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4695. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4696. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4697. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4698. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4699. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4700. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4701. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4702. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4703. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4704. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4705. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4706. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4707. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4708. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4709. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4710. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4711. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4712. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4713. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4714. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4715. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4716. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4717. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4718. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4719. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4720. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4721. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4722. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4723. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4724. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4725. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4726. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4727. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4728. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4729. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4730. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4731. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4732. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4733. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4734. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4735. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4736. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4737. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4738. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4739. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4740. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4741. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4742. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4743. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4744. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4745. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4746. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4747. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4748. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4749. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4750. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4751. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4752. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4753. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4754. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4755. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4756. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4757. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4758. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4759. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4760. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4761. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4762. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4763. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4764. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4765. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4766. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4767. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4768. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4769. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4770. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4771. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4772. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4773. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4774. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4775. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4776. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4777. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4778. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4779. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4780. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4781. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4782. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4783. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4784. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4785. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4786. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4787. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4788. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4789. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4790. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4791. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4792. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4793. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4794. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4795. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4796. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4797. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4798. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4799. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4800. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4801. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4802. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4803. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4804. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4805. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4806. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4807. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4808. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4809. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4810. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4811. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4812. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4813. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4814. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4815. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4816. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4817. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4818. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4819. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4820. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4821. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4822. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4823. };
  4824. static const u32 tg3TsoFwRodata[] = {
  4825. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4826. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4827. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4828. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4829. 0x00000000,
  4830. };
  4831. static const u32 tg3TsoFwData[] = {
  4832. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4833. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4834. 0x00000000,
  4835. };
  4836. /* 5705 needs a special version of the TSO firmware. */
  4837. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4838. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4839. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4840. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4841. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4842. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4843. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4844. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4845. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4846. #define TG3_TSO5_FW_DATA_LEN 0x20
  4847. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4848. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4849. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4850. #define TG3_TSO5_FW_BSS_LEN 0x88
  4851. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4852. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4853. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4854. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4855. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4856. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4857. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4858. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4859. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4860. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4861. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4862. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4863. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4864. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4865. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4866. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4867. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4868. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4869. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4870. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4871. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4872. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4873. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4874. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4875. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4876. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4877. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4878. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4879. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4880. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4881. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4882. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4883. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4884. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4885. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4886. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4887. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4888. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4889. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4890. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4891. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4892. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4893. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4894. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4895. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4896. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4897. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4898. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4899. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4900. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4901. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4902. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4903. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4904. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4905. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4906. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4907. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4908. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4909. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4910. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4911. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4912. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4913. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4914. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4915. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4916. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4917. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4918. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4919. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4920. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4921. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4922. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4923. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4924. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4925. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4926. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4927. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4928. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4929. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4930. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4931. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4932. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4933. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4934. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4935. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4936. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4937. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4938. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4939. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4940. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4941. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4942. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4943. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4944. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4945. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4946. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4947. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4948. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4949. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4950. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4951. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4952. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4953. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4954. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4955. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4956. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4957. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4958. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4959. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4960. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4961. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4962. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4963. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4964. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4965. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4966. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4967. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4968. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4969. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4970. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4971. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4972. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4973. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4974. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4975. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4976. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4977. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4978. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4979. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4980. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4981. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4982. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4983. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4984. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4985. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4986. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4987. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4988. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4989. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4990. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4991. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4992. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4993. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4994. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4995. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4996. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4997. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4998. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4999. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5000. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5001. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5002. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5003. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5004. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5005. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5006. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5007. 0x00000000, 0x00000000, 0x00000000,
  5008. };
  5009. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5010. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5011. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5012. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5013. 0x00000000, 0x00000000, 0x00000000,
  5014. };
  5015. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5016. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5017. 0x00000000, 0x00000000, 0x00000000,
  5018. };
  5019. /* tp->lock is held. */
  5020. static int tg3_load_tso_firmware(struct tg3 *tp)
  5021. {
  5022. struct fw_info info;
  5023. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5024. int err, i;
  5025. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5026. return 0;
  5027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5028. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5029. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5030. info.text_data = &tg3Tso5FwText[0];
  5031. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5032. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5033. info.rodata_data = &tg3Tso5FwRodata[0];
  5034. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5035. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5036. info.data_data = &tg3Tso5FwData[0];
  5037. cpu_base = RX_CPU_BASE;
  5038. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5039. cpu_scratch_size = (info.text_len +
  5040. info.rodata_len +
  5041. info.data_len +
  5042. TG3_TSO5_FW_SBSS_LEN +
  5043. TG3_TSO5_FW_BSS_LEN);
  5044. } else {
  5045. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5046. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5047. info.text_data = &tg3TsoFwText[0];
  5048. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5049. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5050. info.rodata_data = &tg3TsoFwRodata[0];
  5051. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5052. info.data_len = TG3_TSO_FW_DATA_LEN;
  5053. info.data_data = &tg3TsoFwData[0];
  5054. cpu_base = TX_CPU_BASE;
  5055. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5056. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5057. }
  5058. err = tg3_load_firmware_cpu(tp, cpu_base,
  5059. cpu_scratch_base, cpu_scratch_size,
  5060. &info);
  5061. if (err)
  5062. return err;
  5063. /* Now startup the cpu. */
  5064. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5065. tw32_f(cpu_base + CPU_PC, info.text_base);
  5066. for (i = 0; i < 5; i++) {
  5067. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5068. break;
  5069. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5070. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5071. tw32_f(cpu_base + CPU_PC, info.text_base);
  5072. udelay(1000);
  5073. }
  5074. if (i >= 5) {
  5075. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5076. "to set CPU PC, is %08x should be %08x\n",
  5077. tp->dev->name, tr32(cpu_base + CPU_PC),
  5078. info.text_base);
  5079. return -ENODEV;
  5080. }
  5081. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5082. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5083. return 0;
  5084. }
  5085. /* tp->lock is held. */
  5086. static void __tg3_set_mac_addr(struct tg3 *tp)
  5087. {
  5088. u32 addr_high, addr_low;
  5089. int i;
  5090. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5091. tp->dev->dev_addr[1]);
  5092. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5093. (tp->dev->dev_addr[3] << 16) |
  5094. (tp->dev->dev_addr[4] << 8) |
  5095. (tp->dev->dev_addr[5] << 0));
  5096. for (i = 0; i < 4; i++) {
  5097. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5098. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5099. }
  5100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5102. for (i = 0; i < 12; i++) {
  5103. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5104. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5105. }
  5106. }
  5107. addr_high = (tp->dev->dev_addr[0] +
  5108. tp->dev->dev_addr[1] +
  5109. tp->dev->dev_addr[2] +
  5110. tp->dev->dev_addr[3] +
  5111. tp->dev->dev_addr[4] +
  5112. tp->dev->dev_addr[5]) &
  5113. TX_BACKOFF_SEED_MASK;
  5114. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5115. }
  5116. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5117. {
  5118. struct tg3 *tp = netdev_priv(dev);
  5119. struct sockaddr *addr = p;
  5120. int err = 0;
  5121. if (!is_valid_ether_addr(addr->sa_data))
  5122. return -EINVAL;
  5123. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5124. if (!netif_running(dev))
  5125. return 0;
  5126. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5127. /* Reset chip so that ASF can re-init any MAC addresses it
  5128. * needs.
  5129. */
  5130. tg3_netif_stop(tp);
  5131. tg3_full_lock(tp, 1);
  5132. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5133. err = tg3_restart_hw(tp, 0);
  5134. if (!err)
  5135. tg3_netif_start(tp);
  5136. tg3_full_unlock(tp);
  5137. } else {
  5138. spin_lock_bh(&tp->lock);
  5139. __tg3_set_mac_addr(tp);
  5140. spin_unlock_bh(&tp->lock);
  5141. }
  5142. return err;
  5143. }
  5144. /* tp->lock is held. */
  5145. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5146. dma_addr_t mapping, u32 maxlen_flags,
  5147. u32 nic_addr)
  5148. {
  5149. tg3_write_mem(tp,
  5150. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5151. ((u64) mapping >> 32));
  5152. tg3_write_mem(tp,
  5153. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5154. ((u64) mapping & 0xffffffff));
  5155. tg3_write_mem(tp,
  5156. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5157. maxlen_flags);
  5158. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5159. tg3_write_mem(tp,
  5160. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5161. nic_addr);
  5162. }
  5163. static void __tg3_set_rx_mode(struct net_device *);
  5164. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5165. {
  5166. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5167. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5168. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5169. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5170. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5171. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5172. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5173. }
  5174. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5175. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5176. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5177. u32 val = ec->stats_block_coalesce_usecs;
  5178. if (!netif_carrier_ok(tp->dev))
  5179. val = 0;
  5180. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5181. }
  5182. }
  5183. /* tp->lock is held. */
  5184. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5185. {
  5186. u32 val, rdmac_mode;
  5187. int i, err, limit;
  5188. tg3_disable_ints(tp);
  5189. tg3_stop_fw(tp);
  5190. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5191. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5192. tg3_abort_hw(tp, 1);
  5193. }
  5194. if (reset_phy)
  5195. tg3_phy_reset(tp);
  5196. err = tg3_chip_reset(tp);
  5197. if (err)
  5198. return err;
  5199. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5200. /* This works around an issue with Athlon chipsets on
  5201. * B3 tigon3 silicon. This bit has no effect on any
  5202. * other revision. But do not set this on PCI Express
  5203. * chips.
  5204. */
  5205. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5206. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5207. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5208. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5209. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5210. val = tr32(TG3PCI_PCISTATE);
  5211. val |= PCISTATE_RETRY_SAME_DMA;
  5212. tw32(TG3PCI_PCISTATE, val);
  5213. }
  5214. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5215. /* Enable some hw fixes. */
  5216. val = tr32(TG3PCI_MSI_DATA);
  5217. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5218. tw32(TG3PCI_MSI_DATA, val);
  5219. }
  5220. /* Descriptor ring init may make accesses to the
  5221. * NIC SRAM area to setup the TX descriptors, so we
  5222. * can only do this after the hardware has been
  5223. * successfully reset.
  5224. */
  5225. err = tg3_init_rings(tp);
  5226. if (err)
  5227. return err;
  5228. /* This value is determined during the probe time DMA
  5229. * engine test, tg3_test_dma.
  5230. */
  5231. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5232. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5233. GRC_MODE_4X_NIC_SEND_RINGS |
  5234. GRC_MODE_NO_TX_PHDR_CSUM |
  5235. GRC_MODE_NO_RX_PHDR_CSUM);
  5236. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5237. /* Pseudo-header checksum is done by hardware logic and not
  5238. * the offload processers, so make the chip do the pseudo-
  5239. * header checksums on receive. For transmit it is more
  5240. * convenient to do the pseudo-header checksum in software
  5241. * as Linux does that on transmit for us in all cases.
  5242. */
  5243. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5244. tw32(GRC_MODE,
  5245. tp->grc_mode |
  5246. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5247. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5248. val = tr32(GRC_MISC_CFG);
  5249. val &= ~0xff;
  5250. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5251. tw32(GRC_MISC_CFG, val);
  5252. /* Initialize MBUF/DESC pool. */
  5253. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5254. /* Do nothing. */
  5255. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5256. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5258. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5259. else
  5260. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5261. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5262. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5263. }
  5264. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5265. int fw_len;
  5266. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5267. TG3_TSO5_FW_RODATA_LEN +
  5268. TG3_TSO5_FW_DATA_LEN +
  5269. TG3_TSO5_FW_SBSS_LEN +
  5270. TG3_TSO5_FW_BSS_LEN);
  5271. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5272. tw32(BUFMGR_MB_POOL_ADDR,
  5273. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5274. tw32(BUFMGR_MB_POOL_SIZE,
  5275. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5276. }
  5277. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5278. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5279. tp->bufmgr_config.mbuf_read_dma_low_water);
  5280. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5281. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5282. tw32(BUFMGR_MB_HIGH_WATER,
  5283. tp->bufmgr_config.mbuf_high_water);
  5284. } else {
  5285. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5286. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5287. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5288. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5289. tw32(BUFMGR_MB_HIGH_WATER,
  5290. tp->bufmgr_config.mbuf_high_water_jumbo);
  5291. }
  5292. tw32(BUFMGR_DMA_LOW_WATER,
  5293. tp->bufmgr_config.dma_low_water);
  5294. tw32(BUFMGR_DMA_HIGH_WATER,
  5295. tp->bufmgr_config.dma_high_water);
  5296. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5297. for (i = 0; i < 2000; i++) {
  5298. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5299. break;
  5300. udelay(10);
  5301. }
  5302. if (i >= 2000) {
  5303. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5304. tp->dev->name);
  5305. return -ENODEV;
  5306. }
  5307. /* Setup replenish threshold. */
  5308. val = tp->rx_pending / 8;
  5309. if (val == 0)
  5310. val = 1;
  5311. else if (val > tp->rx_std_max_post)
  5312. val = tp->rx_std_max_post;
  5313. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5314. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5315. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5316. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5317. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5318. }
  5319. tw32(RCVBDI_STD_THRESH, val);
  5320. /* Initialize TG3_BDINFO's at:
  5321. * RCVDBDI_STD_BD: standard eth size rx ring
  5322. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5323. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5324. *
  5325. * like so:
  5326. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5327. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5328. * ring attribute flags
  5329. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5330. *
  5331. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5332. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5333. *
  5334. * The size of each ring is fixed in the firmware, but the location is
  5335. * configurable.
  5336. */
  5337. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5338. ((u64) tp->rx_std_mapping >> 32));
  5339. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5340. ((u64) tp->rx_std_mapping & 0xffffffff));
  5341. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5342. NIC_SRAM_RX_BUFFER_DESC);
  5343. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5344. * configs on 5705.
  5345. */
  5346. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5347. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5348. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5349. } else {
  5350. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5351. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5352. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5353. BDINFO_FLAGS_DISABLED);
  5354. /* Setup replenish threshold. */
  5355. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5356. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5357. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5358. ((u64) tp->rx_jumbo_mapping >> 32));
  5359. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5360. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5361. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5362. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5363. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5364. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5365. } else {
  5366. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5367. BDINFO_FLAGS_DISABLED);
  5368. }
  5369. }
  5370. /* There is only one send ring on 5705/5750, no need to explicitly
  5371. * disable the others.
  5372. */
  5373. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5374. /* Clear out send RCB ring in SRAM. */
  5375. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5376. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5377. BDINFO_FLAGS_DISABLED);
  5378. }
  5379. tp->tx_prod = 0;
  5380. tp->tx_cons = 0;
  5381. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5382. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5383. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5384. tp->tx_desc_mapping,
  5385. (TG3_TX_RING_SIZE <<
  5386. BDINFO_FLAGS_MAXLEN_SHIFT),
  5387. NIC_SRAM_TX_BUFFER_DESC);
  5388. /* There is only one receive return ring on 5705/5750, no need
  5389. * to explicitly disable the others.
  5390. */
  5391. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5392. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5393. i += TG3_BDINFO_SIZE) {
  5394. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5395. BDINFO_FLAGS_DISABLED);
  5396. }
  5397. }
  5398. tp->rx_rcb_ptr = 0;
  5399. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5400. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5401. tp->rx_rcb_mapping,
  5402. (TG3_RX_RCB_RING_SIZE(tp) <<
  5403. BDINFO_FLAGS_MAXLEN_SHIFT),
  5404. 0);
  5405. tp->rx_std_ptr = tp->rx_pending;
  5406. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5407. tp->rx_std_ptr);
  5408. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5409. tp->rx_jumbo_pending : 0;
  5410. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5411. tp->rx_jumbo_ptr);
  5412. /* Initialize MAC address and backoff seed. */
  5413. __tg3_set_mac_addr(tp);
  5414. /* MTU + ethernet header + FCS + optional VLAN tag */
  5415. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5416. /* The slot time is changed by tg3_setup_phy if we
  5417. * run at gigabit with half duplex.
  5418. */
  5419. tw32(MAC_TX_LENGTHS,
  5420. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5421. (6 << TX_LENGTHS_IPG_SHIFT) |
  5422. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5423. /* Receive rules. */
  5424. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5425. tw32(RCVLPC_CONFIG, 0x0181);
  5426. /* Calculate RDMAC_MODE setting early, we need it to determine
  5427. * the RCVLPC_STATE_ENABLE mask.
  5428. */
  5429. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5430. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5431. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5432. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5433. RDMAC_MODE_LNGREAD_ENAB);
  5434. /* If statement applies to 5705 and 5750 PCI devices only */
  5435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5436. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5437. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5438. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5439. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5440. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5441. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5442. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5443. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5444. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5445. }
  5446. }
  5447. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5448. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5449. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5450. rdmac_mode |= (1 << 27);
  5451. /* Receive/send statistics. */
  5452. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5453. val = tr32(RCVLPC_STATS_ENABLE);
  5454. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5455. tw32(RCVLPC_STATS_ENABLE, val);
  5456. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5457. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5458. val = tr32(RCVLPC_STATS_ENABLE);
  5459. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5460. tw32(RCVLPC_STATS_ENABLE, val);
  5461. } else {
  5462. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5463. }
  5464. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5465. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5466. tw32(SNDDATAI_STATSCTRL,
  5467. (SNDDATAI_SCTRL_ENABLE |
  5468. SNDDATAI_SCTRL_FASTUPD));
  5469. /* Setup host coalescing engine. */
  5470. tw32(HOSTCC_MODE, 0);
  5471. for (i = 0; i < 2000; i++) {
  5472. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5473. break;
  5474. udelay(10);
  5475. }
  5476. __tg3_set_coalesce(tp, &tp->coal);
  5477. /* set status block DMA address */
  5478. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5479. ((u64) tp->status_mapping >> 32));
  5480. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5481. ((u64) tp->status_mapping & 0xffffffff));
  5482. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5483. /* Status/statistics block address. See tg3_timer,
  5484. * the tg3_periodic_fetch_stats call there, and
  5485. * tg3_get_stats to see how this works for 5705/5750 chips.
  5486. */
  5487. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5488. ((u64) tp->stats_mapping >> 32));
  5489. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5490. ((u64) tp->stats_mapping & 0xffffffff));
  5491. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5492. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5493. }
  5494. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5495. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5496. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5497. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5498. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5499. /* Clear statistics/status block in chip, and status block in ram. */
  5500. for (i = NIC_SRAM_STATS_BLK;
  5501. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5502. i += sizeof(u32)) {
  5503. tg3_write_mem(tp, i, 0);
  5504. udelay(40);
  5505. }
  5506. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5507. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5508. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5509. /* reset to prevent losing 1st rx packet intermittently */
  5510. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5511. udelay(10);
  5512. }
  5513. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5514. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5515. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5516. udelay(40);
  5517. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5518. * If TG3_FLG2_IS_NIC is zero, we should read the
  5519. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5520. * whether used as inputs or outputs, are set by boot code after
  5521. * reset.
  5522. */
  5523. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5524. u32 gpio_mask;
  5525. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5526. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5527. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5529. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5530. GRC_LCLCTRL_GPIO_OUTPUT3;
  5531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5532. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5533. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5534. /* GPIO1 must be driven high for eeprom write protect */
  5535. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5536. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5537. GRC_LCLCTRL_GPIO_OUTPUT1);
  5538. }
  5539. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5540. udelay(100);
  5541. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5542. tp->last_tag = 0;
  5543. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5544. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5545. udelay(40);
  5546. }
  5547. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5548. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5549. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5550. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5551. WDMAC_MODE_LNGREAD_ENAB);
  5552. /* If statement applies to 5705 and 5750 PCI devices only */
  5553. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5554. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5556. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5557. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5558. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5559. /* nothing */
  5560. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5561. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5562. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5563. val |= WDMAC_MODE_RX_ACCEL;
  5564. }
  5565. }
  5566. /* Enable host coalescing bug fix */
  5567. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5568. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5569. val |= (1 << 29);
  5570. tw32_f(WDMAC_MODE, val);
  5571. udelay(40);
  5572. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5573. val = tr32(TG3PCI_X_CAPS);
  5574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5575. val &= ~PCIX_CAPS_BURST_MASK;
  5576. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5577. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5578. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5579. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5580. }
  5581. tw32(TG3PCI_X_CAPS, val);
  5582. }
  5583. tw32_f(RDMAC_MODE, rdmac_mode);
  5584. udelay(40);
  5585. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5586. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5587. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5588. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5589. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5590. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5591. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5592. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5593. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5594. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5595. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5596. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5597. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5598. err = tg3_load_5701_a0_firmware_fix(tp);
  5599. if (err)
  5600. return err;
  5601. }
  5602. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5603. err = tg3_load_tso_firmware(tp);
  5604. if (err)
  5605. return err;
  5606. }
  5607. tp->tx_mode = TX_MODE_ENABLE;
  5608. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5609. udelay(100);
  5610. tp->rx_mode = RX_MODE_ENABLE;
  5611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5612. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5613. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5614. udelay(10);
  5615. if (tp->link_config.phy_is_low_power) {
  5616. tp->link_config.phy_is_low_power = 0;
  5617. tp->link_config.speed = tp->link_config.orig_speed;
  5618. tp->link_config.duplex = tp->link_config.orig_duplex;
  5619. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5620. }
  5621. tp->mi_mode = MAC_MI_MODE_BASE;
  5622. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5623. udelay(80);
  5624. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5625. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5626. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5627. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5628. udelay(10);
  5629. }
  5630. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5631. udelay(10);
  5632. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5633. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5634. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5635. /* Set drive transmission level to 1.2V */
  5636. /* only if the signal pre-emphasis bit is not set */
  5637. val = tr32(MAC_SERDES_CFG);
  5638. val &= 0xfffff000;
  5639. val |= 0x880;
  5640. tw32(MAC_SERDES_CFG, val);
  5641. }
  5642. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5643. tw32(MAC_SERDES_CFG, 0x616000);
  5644. }
  5645. /* Prevent chip from dropping frames when flow control
  5646. * is enabled.
  5647. */
  5648. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5650. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5651. /* Use hardware link auto-negotiation */
  5652. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5653. }
  5654. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5655. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5656. u32 tmp;
  5657. tmp = tr32(SERDES_RX_CTRL);
  5658. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5659. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5660. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5661. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5662. }
  5663. err = tg3_setup_phy(tp, 0);
  5664. if (err)
  5665. return err;
  5666. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5667. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5668. u32 tmp;
  5669. /* Clear CRC stats. */
  5670. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5671. tg3_writephy(tp, MII_TG3_TEST1,
  5672. tmp | MII_TG3_TEST1_CRC_EN);
  5673. tg3_readphy(tp, 0x14, &tmp);
  5674. }
  5675. }
  5676. __tg3_set_rx_mode(tp->dev);
  5677. /* Initialize receive rules. */
  5678. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5679. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5680. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5681. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5682. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5683. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5684. limit = 8;
  5685. else
  5686. limit = 16;
  5687. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5688. limit -= 4;
  5689. switch (limit) {
  5690. case 16:
  5691. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5692. case 15:
  5693. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5694. case 14:
  5695. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5696. case 13:
  5697. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5698. case 12:
  5699. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5700. case 11:
  5701. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5702. case 10:
  5703. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5704. case 9:
  5705. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5706. case 8:
  5707. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5708. case 7:
  5709. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5710. case 6:
  5711. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5712. case 5:
  5713. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5714. case 4:
  5715. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5716. case 3:
  5717. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5718. case 2:
  5719. case 1:
  5720. default:
  5721. break;
  5722. };
  5723. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5724. return 0;
  5725. }
  5726. /* Called at device open time to get the chip ready for
  5727. * packet processing. Invoked with tp->lock held.
  5728. */
  5729. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5730. {
  5731. int err;
  5732. /* Force the chip into D0. */
  5733. err = tg3_set_power_state(tp, PCI_D0);
  5734. if (err)
  5735. goto out;
  5736. tg3_switch_clocks(tp);
  5737. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5738. err = tg3_reset_hw(tp, reset_phy);
  5739. out:
  5740. return err;
  5741. }
  5742. #define TG3_STAT_ADD32(PSTAT, REG) \
  5743. do { u32 __val = tr32(REG); \
  5744. (PSTAT)->low += __val; \
  5745. if ((PSTAT)->low < __val) \
  5746. (PSTAT)->high += 1; \
  5747. } while (0)
  5748. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5749. {
  5750. struct tg3_hw_stats *sp = tp->hw_stats;
  5751. if (!netif_carrier_ok(tp->dev))
  5752. return;
  5753. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5754. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5755. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5756. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5757. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5758. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5759. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5760. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5761. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5762. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5763. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5764. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5765. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5766. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5767. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5768. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5769. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5770. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5771. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5772. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5773. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5774. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5775. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5776. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5777. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5778. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5779. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5780. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  5781. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  5782. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  5783. }
  5784. static void tg3_timer(unsigned long __opaque)
  5785. {
  5786. struct tg3 *tp = (struct tg3 *) __opaque;
  5787. if (tp->irq_sync)
  5788. goto restart_timer;
  5789. spin_lock(&tp->lock);
  5790. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5791. /* All of this garbage is because when using non-tagged
  5792. * IRQ status the mailbox/status_block protocol the chip
  5793. * uses with the cpu is race prone.
  5794. */
  5795. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5796. tw32(GRC_LOCAL_CTRL,
  5797. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5798. } else {
  5799. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5800. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5801. }
  5802. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5803. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5804. spin_unlock(&tp->lock);
  5805. schedule_work(&tp->reset_task);
  5806. return;
  5807. }
  5808. }
  5809. /* This part only runs once per second. */
  5810. if (!--tp->timer_counter) {
  5811. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5812. tg3_periodic_fetch_stats(tp);
  5813. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5814. u32 mac_stat;
  5815. int phy_event;
  5816. mac_stat = tr32(MAC_STATUS);
  5817. phy_event = 0;
  5818. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5819. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5820. phy_event = 1;
  5821. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5822. phy_event = 1;
  5823. if (phy_event)
  5824. tg3_setup_phy(tp, 0);
  5825. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5826. u32 mac_stat = tr32(MAC_STATUS);
  5827. int need_setup = 0;
  5828. if (netif_carrier_ok(tp->dev) &&
  5829. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5830. need_setup = 1;
  5831. }
  5832. if (! netif_carrier_ok(tp->dev) &&
  5833. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5834. MAC_STATUS_SIGNAL_DET))) {
  5835. need_setup = 1;
  5836. }
  5837. if (need_setup) {
  5838. if (!tp->serdes_counter) {
  5839. tw32_f(MAC_MODE,
  5840. (tp->mac_mode &
  5841. ~MAC_MODE_PORT_MODE_MASK));
  5842. udelay(40);
  5843. tw32_f(MAC_MODE, tp->mac_mode);
  5844. udelay(40);
  5845. }
  5846. tg3_setup_phy(tp, 0);
  5847. }
  5848. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5849. tg3_serdes_parallel_detect(tp);
  5850. tp->timer_counter = tp->timer_multiplier;
  5851. }
  5852. /* Heartbeat is only sent once every 2 seconds.
  5853. *
  5854. * The heartbeat is to tell the ASF firmware that the host
  5855. * driver is still alive. In the event that the OS crashes,
  5856. * ASF needs to reset the hardware to free up the FIFO space
  5857. * that may be filled with rx packets destined for the host.
  5858. * If the FIFO is full, ASF will no longer function properly.
  5859. *
  5860. * Unintended resets have been reported on real time kernels
  5861. * where the timer doesn't run on time. Netpoll will also have
  5862. * same problem.
  5863. *
  5864. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  5865. * to check the ring condition when the heartbeat is expiring
  5866. * before doing the reset. This will prevent most unintended
  5867. * resets.
  5868. */
  5869. if (!--tp->asf_counter) {
  5870. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5871. u32 val;
  5872. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  5873. FWCMD_NICDRV_ALIVE3);
  5874. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5875. /* 5 seconds timeout */
  5876. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5877. val = tr32(GRC_RX_CPU_EVENT);
  5878. val |= (1 << 14);
  5879. tw32(GRC_RX_CPU_EVENT, val);
  5880. }
  5881. tp->asf_counter = tp->asf_multiplier;
  5882. }
  5883. spin_unlock(&tp->lock);
  5884. restart_timer:
  5885. tp->timer.expires = jiffies + tp->timer_offset;
  5886. add_timer(&tp->timer);
  5887. }
  5888. static int tg3_request_irq(struct tg3 *tp)
  5889. {
  5890. irq_handler_t fn;
  5891. unsigned long flags;
  5892. struct net_device *dev = tp->dev;
  5893. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5894. fn = tg3_msi;
  5895. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5896. fn = tg3_msi_1shot;
  5897. flags = IRQF_SAMPLE_RANDOM;
  5898. } else {
  5899. fn = tg3_interrupt;
  5900. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5901. fn = tg3_interrupt_tagged;
  5902. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  5903. }
  5904. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5905. }
  5906. static int tg3_test_interrupt(struct tg3 *tp)
  5907. {
  5908. struct net_device *dev = tp->dev;
  5909. int err, i, intr_ok = 0;
  5910. if (!netif_running(dev))
  5911. return -ENODEV;
  5912. tg3_disable_ints(tp);
  5913. free_irq(tp->pdev->irq, dev);
  5914. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5915. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  5916. if (err)
  5917. return err;
  5918. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5919. tg3_enable_ints(tp);
  5920. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5921. HOSTCC_MODE_NOW);
  5922. for (i = 0; i < 5; i++) {
  5923. u32 int_mbox, misc_host_ctrl;
  5924. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5925. TG3_64BIT_REG_LOW);
  5926. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  5927. if ((int_mbox != 0) ||
  5928. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  5929. intr_ok = 1;
  5930. break;
  5931. }
  5932. msleep(10);
  5933. }
  5934. tg3_disable_ints(tp);
  5935. free_irq(tp->pdev->irq, dev);
  5936. err = tg3_request_irq(tp);
  5937. if (err)
  5938. return err;
  5939. if (intr_ok)
  5940. return 0;
  5941. return -EIO;
  5942. }
  5943. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5944. * successfully restored
  5945. */
  5946. static int tg3_test_msi(struct tg3 *tp)
  5947. {
  5948. struct net_device *dev = tp->dev;
  5949. int err;
  5950. u16 pci_cmd;
  5951. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5952. return 0;
  5953. /* Turn off SERR reporting in case MSI terminates with Master
  5954. * Abort.
  5955. */
  5956. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5957. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5958. pci_cmd & ~PCI_COMMAND_SERR);
  5959. err = tg3_test_interrupt(tp);
  5960. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5961. if (!err)
  5962. return 0;
  5963. /* other failures */
  5964. if (err != -EIO)
  5965. return err;
  5966. /* MSI test failed, go back to INTx mode */
  5967. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5968. "switching to INTx mode. Please report this failure to "
  5969. "the PCI maintainer and include system chipset information.\n",
  5970. tp->dev->name);
  5971. free_irq(tp->pdev->irq, dev);
  5972. pci_disable_msi(tp->pdev);
  5973. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5974. err = tg3_request_irq(tp);
  5975. if (err)
  5976. return err;
  5977. /* Need to reset the chip because the MSI cycle may have terminated
  5978. * with Master Abort.
  5979. */
  5980. tg3_full_lock(tp, 1);
  5981. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5982. err = tg3_init_hw(tp, 1);
  5983. tg3_full_unlock(tp);
  5984. if (err)
  5985. free_irq(tp->pdev->irq, dev);
  5986. return err;
  5987. }
  5988. static int tg3_open(struct net_device *dev)
  5989. {
  5990. struct tg3 *tp = netdev_priv(dev);
  5991. int err;
  5992. netif_carrier_off(tp->dev);
  5993. tg3_full_lock(tp, 0);
  5994. err = tg3_set_power_state(tp, PCI_D0);
  5995. if (err) {
  5996. tg3_full_unlock(tp);
  5997. return err;
  5998. }
  5999. tg3_disable_ints(tp);
  6000. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6001. tg3_full_unlock(tp);
  6002. /* The placement of this call is tied
  6003. * to the setup and use of Host TX descriptors.
  6004. */
  6005. err = tg3_alloc_consistent(tp);
  6006. if (err)
  6007. return err;
  6008. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  6009. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  6010. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  6011. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  6012. (tp->pdev_peer == tp->pdev))) {
  6013. /* All MSI supporting chips should support tagged
  6014. * status. Assert that this is the case.
  6015. */
  6016. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6017. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6018. "Not using MSI.\n", tp->dev->name);
  6019. } else if (pci_enable_msi(tp->pdev) == 0) {
  6020. u32 msi_mode;
  6021. msi_mode = tr32(MSGINT_MODE);
  6022. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6023. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6024. }
  6025. }
  6026. err = tg3_request_irq(tp);
  6027. if (err) {
  6028. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6029. pci_disable_msi(tp->pdev);
  6030. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6031. }
  6032. tg3_free_consistent(tp);
  6033. return err;
  6034. }
  6035. tg3_full_lock(tp, 0);
  6036. err = tg3_init_hw(tp, 1);
  6037. if (err) {
  6038. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6039. tg3_free_rings(tp);
  6040. } else {
  6041. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6042. tp->timer_offset = HZ;
  6043. else
  6044. tp->timer_offset = HZ / 10;
  6045. BUG_ON(tp->timer_offset > HZ);
  6046. tp->timer_counter = tp->timer_multiplier =
  6047. (HZ / tp->timer_offset);
  6048. tp->asf_counter = tp->asf_multiplier =
  6049. ((HZ / tp->timer_offset) * 2);
  6050. init_timer(&tp->timer);
  6051. tp->timer.expires = jiffies + tp->timer_offset;
  6052. tp->timer.data = (unsigned long) tp;
  6053. tp->timer.function = tg3_timer;
  6054. }
  6055. tg3_full_unlock(tp);
  6056. if (err) {
  6057. free_irq(tp->pdev->irq, dev);
  6058. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6059. pci_disable_msi(tp->pdev);
  6060. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6061. }
  6062. tg3_free_consistent(tp);
  6063. return err;
  6064. }
  6065. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6066. err = tg3_test_msi(tp);
  6067. if (err) {
  6068. tg3_full_lock(tp, 0);
  6069. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6070. pci_disable_msi(tp->pdev);
  6071. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6072. }
  6073. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6074. tg3_free_rings(tp);
  6075. tg3_free_consistent(tp);
  6076. tg3_full_unlock(tp);
  6077. return err;
  6078. }
  6079. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6080. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6081. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6082. tw32(PCIE_TRANSACTION_CFG,
  6083. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6084. }
  6085. }
  6086. }
  6087. tg3_full_lock(tp, 0);
  6088. add_timer(&tp->timer);
  6089. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6090. tg3_enable_ints(tp);
  6091. tg3_full_unlock(tp);
  6092. netif_start_queue(dev);
  6093. return 0;
  6094. }
  6095. #if 0
  6096. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6097. {
  6098. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6099. u16 val16;
  6100. int i;
  6101. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6102. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6103. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6104. val16, val32);
  6105. /* MAC block */
  6106. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6107. tr32(MAC_MODE), tr32(MAC_STATUS));
  6108. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6109. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6110. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6111. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6112. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6113. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6114. /* Send data initiator control block */
  6115. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6116. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6117. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6118. tr32(SNDDATAI_STATSCTRL));
  6119. /* Send data completion control block */
  6120. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6121. /* Send BD ring selector block */
  6122. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6123. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6124. /* Send BD initiator control block */
  6125. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6126. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6127. /* Send BD completion control block */
  6128. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6129. /* Receive list placement control block */
  6130. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6131. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6132. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6133. tr32(RCVLPC_STATSCTRL));
  6134. /* Receive data and receive BD initiator control block */
  6135. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6136. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6137. /* Receive data completion control block */
  6138. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6139. tr32(RCVDCC_MODE));
  6140. /* Receive BD initiator control block */
  6141. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6142. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6143. /* Receive BD completion control block */
  6144. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6145. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6146. /* Receive list selector control block */
  6147. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6148. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6149. /* Mbuf cluster free block */
  6150. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6151. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6152. /* Host coalescing control block */
  6153. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6154. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6155. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6156. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6157. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6158. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6159. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6160. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6161. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6162. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6163. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6164. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6165. /* Memory arbiter control block */
  6166. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6167. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6168. /* Buffer manager control block */
  6169. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6170. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6171. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6172. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6173. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6174. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6175. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6176. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6177. /* Read DMA control block */
  6178. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6179. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6180. /* Write DMA control block */
  6181. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6182. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6183. /* DMA completion block */
  6184. printk("DEBUG: DMAC_MODE[%08x]\n",
  6185. tr32(DMAC_MODE));
  6186. /* GRC block */
  6187. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6188. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6189. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6190. tr32(GRC_LOCAL_CTRL));
  6191. /* TG3_BDINFOs */
  6192. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6193. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6194. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6195. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6196. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6197. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6198. tr32(RCVDBDI_STD_BD + 0x0),
  6199. tr32(RCVDBDI_STD_BD + 0x4),
  6200. tr32(RCVDBDI_STD_BD + 0x8),
  6201. tr32(RCVDBDI_STD_BD + 0xc));
  6202. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6203. tr32(RCVDBDI_MINI_BD + 0x0),
  6204. tr32(RCVDBDI_MINI_BD + 0x4),
  6205. tr32(RCVDBDI_MINI_BD + 0x8),
  6206. tr32(RCVDBDI_MINI_BD + 0xc));
  6207. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6208. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6209. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6210. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6211. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6212. val32, val32_2, val32_3, val32_4);
  6213. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6214. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6215. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6216. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6217. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6218. val32, val32_2, val32_3, val32_4);
  6219. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6220. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6221. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6222. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6223. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6224. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6225. val32, val32_2, val32_3, val32_4, val32_5);
  6226. /* SW status block */
  6227. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6228. tp->hw_status->status,
  6229. tp->hw_status->status_tag,
  6230. tp->hw_status->rx_jumbo_consumer,
  6231. tp->hw_status->rx_consumer,
  6232. tp->hw_status->rx_mini_consumer,
  6233. tp->hw_status->idx[0].rx_producer,
  6234. tp->hw_status->idx[0].tx_consumer);
  6235. /* SW statistics block */
  6236. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6237. ((u32 *)tp->hw_stats)[0],
  6238. ((u32 *)tp->hw_stats)[1],
  6239. ((u32 *)tp->hw_stats)[2],
  6240. ((u32 *)tp->hw_stats)[3]);
  6241. /* Mailboxes */
  6242. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6243. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6244. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6245. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6246. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6247. /* NIC side send descriptors. */
  6248. for (i = 0; i < 6; i++) {
  6249. unsigned long txd;
  6250. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6251. + (i * sizeof(struct tg3_tx_buffer_desc));
  6252. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6253. i,
  6254. readl(txd + 0x0), readl(txd + 0x4),
  6255. readl(txd + 0x8), readl(txd + 0xc));
  6256. }
  6257. /* NIC side RX descriptors. */
  6258. for (i = 0; i < 6; i++) {
  6259. unsigned long rxd;
  6260. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6261. + (i * sizeof(struct tg3_rx_buffer_desc));
  6262. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6263. i,
  6264. readl(rxd + 0x0), readl(rxd + 0x4),
  6265. readl(rxd + 0x8), readl(rxd + 0xc));
  6266. rxd += (4 * sizeof(u32));
  6267. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6268. i,
  6269. readl(rxd + 0x0), readl(rxd + 0x4),
  6270. readl(rxd + 0x8), readl(rxd + 0xc));
  6271. }
  6272. for (i = 0; i < 6; i++) {
  6273. unsigned long rxd;
  6274. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6275. + (i * sizeof(struct tg3_rx_buffer_desc));
  6276. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6277. i,
  6278. readl(rxd + 0x0), readl(rxd + 0x4),
  6279. readl(rxd + 0x8), readl(rxd + 0xc));
  6280. rxd += (4 * sizeof(u32));
  6281. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6282. i,
  6283. readl(rxd + 0x0), readl(rxd + 0x4),
  6284. readl(rxd + 0x8), readl(rxd + 0xc));
  6285. }
  6286. }
  6287. #endif
  6288. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6289. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6290. static int tg3_close(struct net_device *dev)
  6291. {
  6292. struct tg3 *tp = netdev_priv(dev);
  6293. /* Calling flush_scheduled_work() may deadlock because
  6294. * linkwatch_event() may be on the workqueue and it will try to get
  6295. * the rtnl_lock which we are holding.
  6296. */
  6297. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  6298. msleep(1);
  6299. netif_stop_queue(dev);
  6300. del_timer_sync(&tp->timer);
  6301. tg3_full_lock(tp, 1);
  6302. #if 0
  6303. tg3_dump_state(tp);
  6304. #endif
  6305. tg3_disable_ints(tp);
  6306. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6307. tg3_free_rings(tp);
  6308. tp->tg3_flags &=
  6309. ~(TG3_FLAG_INIT_COMPLETE |
  6310. TG3_FLAG_GOT_SERDES_FLOWCTL);
  6311. tg3_full_unlock(tp);
  6312. free_irq(tp->pdev->irq, dev);
  6313. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6314. pci_disable_msi(tp->pdev);
  6315. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6316. }
  6317. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6318. sizeof(tp->net_stats_prev));
  6319. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6320. sizeof(tp->estats_prev));
  6321. tg3_free_consistent(tp);
  6322. tg3_set_power_state(tp, PCI_D3hot);
  6323. netif_carrier_off(tp->dev);
  6324. return 0;
  6325. }
  6326. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6327. {
  6328. unsigned long ret;
  6329. #if (BITS_PER_LONG == 32)
  6330. ret = val->low;
  6331. #else
  6332. ret = ((u64)val->high << 32) | ((u64)val->low);
  6333. #endif
  6334. return ret;
  6335. }
  6336. static unsigned long calc_crc_errors(struct tg3 *tp)
  6337. {
  6338. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6339. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6340. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6342. u32 val;
  6343. spin_lock_bh(&tp->lock);
  6344. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6345. tg3_writephy(tp, MII_TG3_TEST1,
  6346. val | MII_TG3_TEST1_CRC_EN);
  6347. tg3_readphy(tp, 0x14, &val);
  6348. } else
  6349. val = 0;
  6350. spin_unlock_bh(&tp->lock);
  6351. tp->phy_crc_errors += val;
  6352. return tp->phy_crc_errors;
  6353. }
  6354. return get_stat64(&hw_stats->rx_fcs_errors);
  6355. }
  6356. #define ESTAT_ADD(member) \
  6357. estats->member = old_estats->member + \
  6358. get_stat64(&hw_stats->member)
  6359. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6360. {
  6361. struct tg3_ethtool_stats *estats = &tp->estats;
  6362. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6363. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6364. if (!hw_stats)
  6365. return old_estats;
  6366. ESTAT_ADD(rx_octets);
  6367. ESTAT_ADD(rx_fragments);
  6368. ESTAT_ADD(rx_ucast_packets);
  6369. ESTAT_ADD(rx_mcast_packets);
  6370. ESTAT_ADD(rx_bcast_packets);
  6371. ESTAT_ADD(rx_fcs_errors);
  6372. ESTAT_ADD(rx_align_errors);
  6373. ESTAT_ADD(rx_xon_pause_rcvd);
  6374. ESTAT_ADD(rx_xoff_pause_rcvd);
  6375. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6376. ESTAT_ADD(rx_xoff_entered);
  6377. ESTAT_ADD(rx_frame_too_long_errors);
  6378. ESTAT_ADD(rx_jabbers);
  6379. ESTAT_ADD(rx_undersize_packets);
  6380. ESTAT_ADD(rx_in_length_errors);
  6381. ESTAT_ADD(rx_out_length_errors);
  6382. ESTAT_ADD(rx_64_or_less_octet_packets);
  6383. ESTAT_ADD(rx_65_to_127_octet_packets);
  6384. ESTAT_ADD(rx_128_to_255_octet_packets);
  6385. ESTAT_ADD(rx_256_to_511_octet_packets);
  6386. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6387. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6388. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6389. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6390. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6391. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6392. ESTAT_ADD(tx_octets);
  6393. ESTAT_ADD(tx_collisions);
  6394. ESTAT_ADD(tx_xon_sent);
  6395. ESTAT_ADD(tx_xoff_sent);
  6396. ESTAT_ADD(tx_flow_control);
  6397. ESTAT_ADD(tx_mac_errors);
  6398. ESTAT_ADD(tx_single_collisions);
  6399. ESTAT_ADD(tx_mult_collisions);
  6400. ESTAT_ADD(tx_deferred);
  6401. ESTAT_ADD(tx_excessive_collisions);
  6402. ESTAT_ADD(tx_late_collisions);
  6403. ESTAT_ADD(tx_collide_2times);
  6404. ESTAT_ADD(tx_collide_3times);
  6405. ESTAT_ADD(tx_collide_4times);
  6406. ESTAT_ADD(tx_collide_5times);
  6407. ESTAT_ADD(tx_collide_6times);
  6408. ESTAT_ADD(tx_collide_7times);
  6409. ESTAT_ADD(tx_collide_8times);
  6410. ESTAT_ADD(tx_collide_9times);
  6411. ESTAT_ADD(tx_collide_10times);
  6412. ESTAT_ADD(tx_collide_11times);
  6413. ESTAT_ADD(tx_collide_12times);
  6414. ESTAT_ADD(tx_collide_13times);
  6415. ESTAT_ADD(tx_collide_14times);
  6416. ESTAT_ADD(tx_collide_15times);
  6417. ESTAT_ADD(tx_ucast_packets);
  6418. ESTAT_ADD(tx_mcast_packets);
  6419. ESTAT_ADD(tx_bcast_packets);
  6420. ESTAT_ADD(tx_carrier_sense_errors);
  6421. ESTAT_ADD(tx_discards);
  6422. ESTAT_ADD(tx_errors);
  6423. ESTAT_ADD(dma_writeq_full);
  6424. ESTAT_ADD(dma_write_prioq_full);
  6425. ESTAT_ADD(rxbds_empty);
  6426. ESTAT_ADD(rx_discards);
  6427. ESTAT_ADD(rx_errors);
  6428. ESTAT_ADD(rx_threshold_hit);
  6429. ESTAT_ADD(dma_readq_full);
  6430. ESTAT_ADD(dma_read_prioq_full);
  6431. ESTAT_ADD(tx_comp_queue_full);
  6432. ESTAT_ADD(ring_set_send_prod_index);
  6433. ESTAT_ADD(ring_status_update);
  6434. ESTAT_ADD(nic_irqs);
  6435. ESTAT_ADD(nic_avoided_irqs);
  6436. ESTAT_ADD(nic_tx_threshold_hit);
  6437. return estats;
  6438. }
  6439. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6440. {
  6441. struct tg3 *tp = netdev_priv(dev);
  6442. struct net_device_stats *stats = &tp->net_stats;
  6443. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6444. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6445. if (!hw_stats)
  6446. return old_stats;
  6447. stats->rx_packets = old_stats->rx_packets +
  6448. get_stat64(&hw_stats->rx_ucast_packets) +
  6449. get_stat64(&hw_stats->rx_mcast_packets) +
  6450. get_stat64(&hw_stats->rx_bcast_packets);
  6451. stats->tx_packets = old_stats->tx_packets +
  6452. get_stat64(&hw_stats->tx_ucast_packets) +
  6453. get_stat64(&hw_stats->tx_mcast_packets) +
  6454. get_stat64(&hw_stats->tx_bcast_packets);
  6455. stats->rx_bytes = old_stats->rx_bytes +
  6456. get_stat64(&hw_stats->rx_octets);
  6457. stats->tx_bytes = old_stats->tx_bytes +
  6458. get_stat64(&hw_stats->tx_octets);
  6459. stats->rx_errors = old_stats->rx_errors +
  6460. get_stat64(&hw_stats->rx_errors);
  6461. stats->tx_errors = old_stats->tx_errors +
  6462. get_stat64(&hw_stats->tx_errors) +
  6463. get_stat64(&hw_stats->tx_mac_errors) +
  6464. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6465. get_stat64(&hw_stats->tx_discards);
  6466. stats->multicast = old_stats->multicast +
  6467. get_stat64(&hw_stats->rx_mcast_packets);
  6468. stats->collisions = old_stats->collisions +
  6469. get_stat64(&hw_stats->tx_collisions);
  6470. stats->rx_length_errors = old_stats->rx_length_errors +
  6471. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6472. get_stat64(&hw_stats->rx_undersize_packets);
  6473. stats->rx_over_errors = old_stats->rx_over_errors +
  6474. get_stat64(&hw_stats->rxbds_empty);
  6475. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6476. get_stat64(&hw_stats->rx_align_errors);
  6477. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6478. get_stat64(&hw_stats->tx_discards);
  6479. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6480. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6481. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6482. calc_crc_errors(tp);
  6483. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6484. get_stat64(&hw_stats->rx_discards);
  6485. return stats;
  6486. }
  6487. static inline u32 calc_crc(unsigned char *buf, int len)
  6488. {
  6489. u32 reg;
  6490. u32 tmp;
  6491. int j, k;
  6492. reg = 0xffffffff;
  6493. for (j = 0; j < len; j++) {
  6494. reg ^= buf[j];
  6495. for (k = 0; k < 8; k++) {
  6496. tmp = reg & 0x01;
  6497. reg >>= 1;
  6498. if (tmp) {
  6499. reg ^= 0xedb88320;
  6500. }
  6501. }
  6502. }
  6503. return ~reg;
  6504. }
  6505. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6506. {
  6507. /* accept or reject all multicast frames */
  6508. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6509. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6510. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6511. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6512. }
  6513. static void __tg3_set_rx_mode(struct net_device *dev)
  6514. {
  6515. struct tg3 *tp = netdev_priv(dev);
  6516. u32 rx_mode;
  6517. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6518. RX_MODE_KEEP_VLAN_TAG);
  6519. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6520. * flag clear.
  6521. */
  6522. #if TG3_VLAN_TAG_USED
  6523. if (!tp->vlgrp &&
  6524. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6525. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6526. #else
  6527. /* By definition, VLAN is disabled always in this
  6528. * case.
  6529. */
  6530. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6531. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6532. #endif
  6533. if (dev->flags & IFF_PROMISC) {
  6534. /* Promiscuous mode. */
  6535. rx_mode |= RX_MODE_PROMISC;
  6536. } else if (dev->flags & IFF_ALLMULTI) {
  6537. /* Accept all multicast. */
  6538. tg3_set_multi (tp, 1);
  6539. } else if (dev->mc_count < 1) {
  6540. /* Reject all multicast. */
  6541. tg3_set_multi (tp, 0);
  6542. } else {
  6543. /* Accept one or more multicast(s). */
  6544. struct dev_mc_list *mclist;
  6545. unsigned int i;
  6546. u32 mc_filter[4] = { 0, };
  6547. u32 regidx;
  6548. u32 bit;
  6549. u32 crc;
  6550. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6551. i++, mclist = mclist->next) {
  6552. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6553. bit = ~crc & 0x7f;
  6554. regidx = (bit & 0x60) >> 5;
  6555. bit &= 0x1f;
  6556. mc_filter[regidx] |= (1 << bit);
  6557. }
  6558. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6559. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6560. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6561. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6562. }
  6563. if (rx_mode != tp->rx_mode) {
  6564. tp->rx_mode = rx_mode;
  6565. tw32_f(MAC_RX_MODE, rx_mode);
  6566. udelay(10);
  6567. }
  6568. }
  6569. static void tg3_set_rx_mode(struct net_device *dev)
  6570. {
  6571. struct tg3 *tp = netdev_priv(dev);
  6572. if (!netif_running(dev))
  6573. return;
  6574. tg3_full_lock(tp, 0);
  6575. __tg3_set_rx_mode(dev);
  6576. tg3_full_unlock(tp);
  6577. }
  6578. #define TG3_REGDUMP_LEN (32 * 1024)
  6579. static int tg3_get_regs_len(struct net_device *dev)
  6580. {
  6581. return TG3_REGDUMP_LEN;
  6582. }
  6583. static void tg3_get_regs(struct net_device *dev,
  6584. struct ethtool_regs *regs, void *_p)
  6585. {
  6586. u32 *p = _p;
  6587. struct tg3 *tp = netdev_priv(dev);
  6588. u8 *orig_p = _p;
  6589. int i;
  6590. regs->version = 0;
  6591. memset(p, 0, TG3_REGDUMP_LEN);
  6592. if (tp->link_config.phy_is_low_power)
  6593. return;
  6594. tg3_full_lock(tp, 0);
  6595. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6596. #define GET_REG32_LOOP(base,len) \
  6597. do { p = (u32 *)(orig_p + (base)); \
  6598. for (i = 0; i < len; i += 4) \
  6599. __GET_REG32((base) + i); \
  6600. } while (0)
  6601. #define GET_REG32_1(reg) \
  6602. do { p = (u32 *)(orig_p + (reg)); \
  6603. __GET_REG32((reg)); \
  6604. } while (0)
  6605. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6606. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6607. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6608. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6609. GET_REG32_1(SNDDATAC_MODE);
  6610. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6611. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6612. GET_REG32_1(SNDBDC_MODE);
  6613. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6614. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6615. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6616. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6617. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6618. GET_REG32_1(RCVDCC_MODE);
  6619. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6620. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6621. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6622. GET_REG32_1(MBFREE_MODE);
  6623. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6624. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6625. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6626. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6627. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6628. GET_REG32_1(RX_CPU_MODE);
  6629. GET_REG32_1(RX_CPU_STATE);
  6630. GET_REG32_1(RX_CPU_PGMCTR);
  6631. GET_REG32_1(RX_CPU_HWBKPT);
  6632. GET_REG32_1(TX_CPU_MODE);
  6633. GET_REG32_1(TX_CPU_STATE);
  6634. GET_REG32_1(TX_CPU_PGMCTR);
  6635. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6636. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6637. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6638. GET_REG32_1(DMAC_MODE);
  6639. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6640. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6641. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6642. #undef __GET_REG32
  6643. #undef GET_REG32_LOOP
  6644. #undef GET_REG32_1
  6645. tg3_full_unlock(tp);
  6646. }
  6647. static int tg3_get_eeprom_len(struct net_device *dev)
  6648. {
  6649. struct tg3 *tp = netdev_priv(dev);
  6650. return tp->nvram_size;
  6651. }
  6652. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6653. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6654. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6655. {
  6656. struct tg3 *tp = netdev_priv(dev);
  6657. int ret;
  6658. u8 *pd;
  6659. u32 i, offset, len, val, b_offset, b_count;
  6660. if (tp->link_config.phy_is_low_power)
  6661. return -EAGAIN;
  6662. offset = eeprom->offset;
  6663. len = eeprom->len;
  6664. eeprom->len = 0;
  6665. eeprom->magic = TG3_EEPROM_MAGIC;
  6666. if (offset & 3) {
  6667. /* adjustments to start on required 4 byte boundary */
  6668. b_offset = offset & 3;
  6669. b_count = 4 - b_offset;
  6670. if (b_count > len) {
  6671. /* i.e. offset=1 len=2 */
  6672. b_count = len;
  6673. }
  6674. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6675. if (ret)
  6676. return ret;
  6677. val = cpu_to_le32(val);
  6678. memcpy(data, ((char*)&val) + b_offset, b_count);
  6679. len -= b_count;
  6680. offset += b_count;
  6681. eeprom->len += b_count;
  6682. }
  6683. /* read bytes upto the last 4 byte boundary */
  6684. pd = &data[eeprom->len];
  6685. for (i = 0; i < (len - (len & 3)); i += 4) {
  6686. ret = tg3_nvram_read(tp, offset + i, &val);
  6687. if (ret) {
  6688. eeprom->len += i;
  6689. return ret;
  6690. }
  6691. val = cpu_to_le32(val);
  6692. memcpy(pd + i, &val, 4);
  6693. }
  6694. eeprom->len += i;
  6695. if (len & 3) {
  6696. /* read last bytes not ending on 4 byte boundary */
  6697. pd = &data[eeprom->len];
  6698. b_count = len & 3;
  6699. b_offset = offset + len - b_count;
  6700. ret = tg3_nvram_read(tp, b_offset, &val);
  6701. if (ret)
  6702. return ret;
  6703. val = cpu_to_le32(val);
  6704. memcpy(pd, ((char*)&val), b_count);
  6705. eeprom->len += b_count;
  6706. }
  6707. return 0;
  6708. }
  6709. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6710. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6711. {
  6712. struct tg3 *tp = netdev_priv(dev);
  6713. int ret;
  6714. u32 offset, len, b_offset, odd_len, start, end;
  6715. u8 *buf;
  6716. if (tp->link_config.phy_is_low_power)
  6717. return -EAGAIN;
  6718. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6719. return -EINVAL;
  6720. offset = eeprom->offset;
  6721. len = eeprom->len;
  6722. if ((b_offset = (offset & 3))) {
  6723. /* adjustments to start on required 4 byte boundary */
  6724. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6725. if (ret)
  6726. return ret;
  6727. start = cpu_to_le32(start);
  6728. len += b_offset;
  6729. offset &= ~3;
  6730. if (len < 4)
  6731. len = 4;
  6732. }
  6733. odd_len = 0;
  6734. if (len & 3) {
  6735. /* adjustments to end on required 4 byte boundary */
  6736. odd_len = 1;
  6737. len = (len + 3) & ~3;
  6738. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6739. if (ret)
  6740. return ret;
  6741. end = cpu_to_le32(end);
  6742. }
  6743. buf = data;
  6744. if (b_offset || odd_len) {
  6745. buf = kmalloc(len, GFP_KERNEL);
  6746. if (buf == 0)
  6747. return -ENOMEM;
  6748. if (b_offset)
  6749. memcpy(buf, &start, 4);
  6750. if (odd_len)
  6751. memcpy(buf+len-4, &end, 4);
  6752. memcpy(buf + b_offset, data, eeprom->len);
  6753. }
  6754. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6755. if (buf != data)
  6756. kfree(buf);
  6757. return ret;
  6758. }
  6759. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6760. {
  6761. struct tg3 *tp = netdev_priv(dev);
  6762. cmd->supported = (SUPPORTED_Autoneg);
  6763. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6764. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6765. SUPPORTED_1000baseT_Full);
  6766. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  6767. cmd->supported |= (SUPPORTED_100baseT_Half |
  6768. SUPPORTED_100baseT_Full |
  6769. SUPPORTED_10baseT_Half |
  6770. SUPPORTED_10baseT_Full |
  6771. SUPPORTED_MII);
  6772. cmd->port = PORT_TP;
  6773. } else {
  6774. cmd->supported |= SUPPORTED_FIBRE;
  6775. cmd->port = PORT_FIBRE;
  6776. }
  6777. cmd->advertising = tp->link_config.advertising;
  6778. if (netif_running(dev)) {
  6779. cmd->speed = tp->link_config.active_speed;
  6780. cmd->duplex = tp->link_config.active_duplex;
  6781. }
  6782. cmd->phy_address = PHY_ADDR;
  6783. cmd->transceiver = 0;
  6784. cmd->autoneg = tp->link_config.autoneg;
  6785. cmd->maxtxpkt = 0;
  6786. cmd->maxrxpkt = 0;
  6787. return 0;
  6788. }
  6789. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6790. {
  6791. struct tg3 *tp = netdev_priv(dev);
  6792. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6793. /* These are the only valid advertisement bits allowed. */
  6794. if (cmd->autoneg == AUTONEG_ENABLE &&
  6795. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6796. ADVERTISED_1000baseT_Full |
  6797. ADVERTISED_Autoneg |
  6798. ADVERTISED_FIBRE)))
  6799. return -EINVAL;
  6800. /* Fiber can only do SPEED_1000. */
  6801. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6802. (cmd->speed != SPEED_1000))
  6803. return -EINVAL;
  6804. /* Copper cannot force SPEED_1000. */
  6805. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6806. (cmd->speed == SPEED_1000))
  6807. return -EINVAL;
  6808. else if ((cmd->speed == SPEED_1000) &&
  6809. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6810. return -EINVAL;
  6811. tg3_full_lock(tp, 0);
  6812. tp->link_config.autoneg = cmd->autoneg;
  6813. if (cmd->autoneg == AUTONEG_ENABLE) {
  6814. tp->link_config.advertising = cmd->advertising;
  6815. tp->link_config.speed = SPEED_INVALID;
  6816. tp->link_config.duplex = DUPLEX_INVALID;
  6817. } else {
  6818. tp->link_config.advertising = 0;
  6819. tp->link_config.speed = cmd->speed;
  6820. tp->link_config.duplex = cmd->duplex;
  6821. }
  6822. tp->link_config.orig_speed = tp->link_config.speed;
  6823. tp->link_config.orig_duplex = tp->link_config.duplex;
  6824. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  6825. if (netif_running(dev))
  6826. tg3_setup_phy(tp, 1);
  6827. tg3_full_unlock(tp);
  6828. return 0;
  6829. }
  6830. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6831. {
  6832. struct tg3 *tp = netdev_priv(dev);
  6833. strcpy(info->driver, DRV_MODULE_NAME);
  6834. strcpy(info->version, DRV_MODULE_VERSION);
  6835. strcpy(info->fw_version, tp->fw_ver);
  6836. strcpy(info->bus_info, pci_name(tp->pdev));
  6837. }
  6838. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6839. {
  6840. struct tg3 *tp = netdev_priv(dev);
  6841. wol->supported = WAKE_MAGIC;
  6842. wol->wolopts = 0;
  6843. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6844. wol->wolopts = WAKE_MAGIC;
  6845. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6846. }
  6847. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6848. {
  6849. struct tg3 *tp = netdev_priv(dev);
  6850. if (wol->wolopts & ~WAKE_MAGIC)
  6851. return -EINVAL;
  6852. if ((wol->wolopts & WAKE_MAGIC) &&
  6853. tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  6854. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6855. return -EINVAL;
  6856. spin_lock_bh(&tp->lock);
  6857. if (wol->wolopts & WAKE_MAGIC)
  6858. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6859. else
  6860. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6861. spin_unlock_bh(&tp->lock);
  6862. return 0;
  6863. }
  6864. static u32 tg3_get_msglevel(struct net_device *dev)
  6865. {
  6866. struct tg3 *tp = netdev_priv(dev);
  6867. return tp->msg_enable;
  6868. }
  6869. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6870. {
  6871. struct tg3 *tp = netdev_priv(dev);
  6872. tp->msg_enable = value;
  6873. }
  6874. static int tg3_set_tso(struct net_device *dev, u32 value)
  6875. {
  6876. struct tg3 *tp = netdev_priv(dev);
  6877. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6878. if (value)
  6879. return -EINVAL;
  6880. return 0;
  6881. }
  6882. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  6883. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  6884. if (value)
  6885. dev->features |= NETIF_F_TSO6;
  6886. else
  6887. dev->features &= ~NETIF_F_TSO6;
  6888. }
  6889. return ethtool_op_set_tso(dev, value);
  6890. }
  6891. static int tg3_nway_reset(struct net_device *dev)
  6892. {
  6893. struct tg3 *tp = netdev_priv(dev);
  6894. u32 bmcr;
  6895. int r;
  6896. if (!netif_running(dev))
  6897. return -EAGAIN;
  6898. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6899. return -EINVAL;
  6900. spin_lock_bh(&tp->lock);
  6901. r = -EINVAL;
  6902. tg3_readphy(tp, MII_BMCR, &bmcr);
  6903. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6904. ((bmcr & BMCR_ANENABLE) ||
  6905. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6906. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6907. BMCR_ANENABLE);
  6908. r = 0;
  6909. }
  6910. spin_unlock_bh(&tp->lock);
  6911. return r;
  6912. }
  6913. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6914. {
  6915. struct tg3 *tp = netdev_priv(dev);
  6916. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6917. ering->rx_mini_max_pending = 0;
  6918. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6919. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6920. else
  6921. ering->rx_jumbo_max_pending = 0;
  6922. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6923. ering->rx_pending = tp->rx_pending;
  6924. ering->rx_mini_pending = 0;
  6925. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6926. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6927. else
  6928. ering->rx_jumbo_pending = 0;
  6929. ering->tx_pending = tp->tx_pending;
  6930. }
  6931. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6932. {
  6933. struct tg3 *tp = netdev_priv(dev);
  6934. int irq_sync = 0, err = 0;
  6935. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6936. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6937. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  6938. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  6939. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  6940. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  6941. return -EINVAL;
  6942. if (netif_running(dev)) {
  6943. tg3_netif_stop(tp);
  6944. irq_sync = 1;
  6945. }
  6946. tg3_full_lock(tp, irq_sync);
  6947. tp->rx_pending = ering->rx_pending;
  6948. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6949. tp->rx_pending > 63)
  6950. tp->rx_pending = 63;
  6951. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6952. tp->tx_pending = ering->tx_pending;
  6953. if (netif_running(dev)) {
  6954. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6955. err = tg3_restart_hw(tp, 1);
  6956. if (!err)
  6957. tg3_netif_start(tp);
  6958. }
  6959. tg3_full_unlock(tp);
  6960. return err;
  6961. }
  6962. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6963. {
  6964. struct tg3 *tp = netdev_priv(dev);
  6965. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6966. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6967. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6968. }
  6969. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6970. {
  6971. struct tg3 *tp = netdev_priv(dev);
  6972. int irq_sync = 0, err = 0;
  6973. if (netif_running(dev)) {
  6974. tg3_netif_stop(tp);
  6975. irq_sync = 1;
  6976. }
  6977. tg3_full_lock(tp, irq_sync);
  6978. if (epause->autoneg)
  6979. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6980. else
  6981. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6982. if (epause->rx_pause)
  6983. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6984. else
  6985. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6986. if (epause->tx_pause)
  6987. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6988. else
  6989. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6990. if (netif_running(dev)) {
  6991. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6992. err = tg3_restart_hw(tp, 1);
  6993. if (!err)
  6994. tg3_netif_start(tp);
  6995. }
  6996. tg3_full_unlock(tp);
  6997. return err;
  6998. }
  6999. static u32 tg3_get_rx_csum(struct net_device *dev)
  7000. {
  7001. struct tg3 *tp = netdev_priv(dev);
  7002. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7003. }
  7004. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7005. {
  7006. struct tg3 *tp = netdev_priv(dev);
  7007. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7008. if (data != 0)
  7009. return -EINVAL;
  7010. return 0;
  7011. }
  7012. spin_lock_bh(&tp->lock);
  7013. if (data)
  7014. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7015. else
  7016. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7017. spin_unlock_bh(&tp->lock);
  7018. return 0;
  7019. }
  7020. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7021. {
  7022. struct tg3 *tp = netdev_priv(dev);
  7023. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7024. if (data != 0)
  7025. return -EINVAL;
  7026. return 0;
  7027. }
  7028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7030. ethtool_op_set_tx_hw_csum(dev, data);
  7031. else
  7032. ethtool_op_set_tx_csum(dev, data);
  7033. return 0;
  7034. }
  7035. static int tg3_get_stats_count (struct net_device *dev)
  7036. {
  7037. return TG3_NUM_STATS;
  7038. }
  7039. static int tg3_get_test_count (struct net_device *dev)
  7040. {
  7041. return TG3_NUM_TEST;
  7042. }
  7043. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7044. {
  7045. switch (stringset) {
  7046. case ETH_SS_STATS:
  7047. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7048. break;
  7049. case ETH_SS_TEST:
  7050. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7051. break;
  7052. default:
  7053. WARN_ON(1); /* we need a WARN() */
  7054. break;
  7055. }
  7056. }
  7057. static int tg3_phys_id(struct net_device *dev, u32 data)
  7058. {
  7059. struct tg3 *tp = netdev_priv(dev);
  7060. int i;
  7061. if (!netif_running(tp->dev))
  7062. return -EAGAIN;
  7063. if (data == 0)
  7064. data = 2;
  7065. for (i = 0; i < (data * 2); i++) {
  7066. if ((i % 2) == 0)
  7067. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7068. LED_CTRL_1000MBPS_ON |
  7069. LED_CTRL_100MBPS_ON |
  7070. LED_CTRL_10MBPS_ON |
  7071. LED_CTRL_TRAFFIC_OVERRIDE |
  7072. LED_CTRL_TRAFFIC_BLINK |
  7073. LED_CTRL_TRAFFIC_LED);
  7074. else
  7075. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7076. LED_CTRL_TRAFFIC_OVERRIDE);
  7077. if (msleep_interruptible(500))
  7078. break;
  7079. }
  7080. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7081. return 0;
  7082. }
  7083. static void tg3_get_ethtool_stats (struct net_device *dev,
  7084. struct ethtool_stats *estats, u64 *tmp_stats)
  7085. {
  7086. struct tg3 *tp = netdev_priv(dev);
  7087. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7088. }
  7089. #define NVRAM_TEST_SIZE 0x100
  7090. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7091. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7092. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7093. static int tg3_test_nvram(struct tg3 *tp)
  7094. {
  7095. u32 *buf, csum, magic;
  7096. int i, j, err = 0, size;
  7097. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7098. return -EIO;
  7099. if (magic == TG3_EEPROM_MAGIC)
  7100. size = NVRAM_TEST_SIZE;
  7101. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7102. if ((magic & 0xe00000) == 0x200000)
  7103. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7104. else
  7105. return 0;
  7106. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7107. size = NVRAM_SELFBOOT_HW_SIZE;
  7108. else
  7109. return -EIO;
  7110. buf = kmalloc(size, GFP_KERNEL);
  7111. if (buf == NULL)
  7112. return -ENOMEM;
  7113. err = -EIO;
  7114. for (i = 0, j = 0; i < size; i += 4, j++) {
  7115. u32 val;
  7116. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7117. break;
  7118. buf[j] = cpu_to_le32(val);
  7119. }
  7120. if (i < size)
  7121. goto out;
  7122. /* Selfboot format */
  7123. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7124. TG3_EEPROM_MAGIC_FW) {
  7125. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7126. for (i = 0; i < size; i++)
  7127. csum8 += buf8[i];
  7128. if (csum8 == 0) {
  7129. err = 0;
  7130. goto out;
  7131. }
  7132. err = -EIO;
  7133. goto out;
  7134. }
  7135. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7136. TG3_EEPROM_MAGIC_HW) {
  7137. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7138. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7139. u8 *buf8 = (u8 *) buf;
  7140. int j, k;
  7141. /* Separate the parity bits and the data bytes. */
  7142. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7143. if ((i == 0) || (i == 8)) {
  7144. int l;
  7145. u8 msk;
  7146. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7147. parity[k++] = buf8[i] & msk;
  7148. i++;
  7149. }
  7150. else if (i == 16) {
  7151. int l;
  7152. u8 msk;
  7153. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7154. parity[k++] = buf8[i] & msk;
  7155. i++;
  7156. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7157. parity[k++] = buf8[i] & msk;
  7158. i++;
  7159. }
  7160. data[j++] = buf8[i];
  7161. }
  7162. err = -EIO;
  7163. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7164. u8 hw8 = hweight8(data[i]);
  7165. if ((hw8 & 0x1) && parity[i])
  7166. goto out;
  7167. else if (!(hw8 & 0x1) && !parity[i])
  7168. goto out;
  7169. }
  7170. err = 0;
  7171. goto out;
  7172. }
  7173. /* Bootstrap checksum at offset 0x10 */
  7174. csum = calc_crc((unsigned char *) buf, 0x10);
  7175. if(csum != cpu_to_le32(buf[0x10/4]))
  7176. goto out;
  7177. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7178. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7179. if (csum != cpu_to_le32(buf[0xfc/4]))
  7180. goto out;
  7181. err = 0;
  7182. out:
  7183. kfree(buf);
  7184. return err;
  7185. }
  7186. #define TG3_SERDES_TIMEOUT_SEC 2
  7187. #define TG3_COPPER_TIMEOUT_SEC 6
  7188. static int tg3_test_link(struct tg3 *tp)
  7189. {
  7190. int i, max;
  7191. if (!netif_running(tp->dev))
  7192. return -ENODEV;
  7193. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7194. max = TG3_SERDES_TIMEOUT_SEC;
  7195. else
  7196. max = TG3_COPPER_TIMEOUT_SEC;
  7197. for (i = 0; i < max; i++) {
  7198. if (netif_carrier_ok(tp->dev))
  7199. return 0;
  7200. if (msleep_interruptible(1000))
  7201. break;
  7202. }
  7203. return -EIO;
  7204. }
  7205. /* Only test the commonly used registers */
  7206. static int tg3_test_registers(struct tg3 *tp)
  7207. {
  7208. int i, is_5705, is_5750;
  7209. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7210. static struct {
  7211. u16 offset;
  7212. u16 flags;
  7213. #define TG3_FL_5705 0x1
  7214. #define TG3_FL_NOT_5705 0x2
  7215. #define TG3_FL_NOT_5788 0x4
  7216. #define TG3_FL_NOT_5750 0x8
  7217. u32 read_mask;
  7218. u32 write_mask;
  7219. } reg_tbl[] = {
  7220. /* MAC Control Registers */
  7221. { MAC_MODE, TG3_FL_NOT_5705,
  7222. 0x00000000, 0x00ef6f8c },
  7223. { MAC_MODE, TG3_FL_5705,
  7224. 0x00000000, 0x01ef6b8c },
  7225. { MAC_STATUS, TG3_FL_NOT_5705,
  7226. 0x03800107, 0x00000000 },
  7227. { MAC_STATUS, TG3_FL_5705,
  7228. 0x03800100, 0x00000000 },
  7229. { MAC_ADDR_0_HIGH, 0x0000,
  7230. 0x00000000, 0x0000ffff },
  7231. { MAC_ADDR_0_LOW, 0x0000,
  7232. 0x00000000, 0xffffffff },
  7233. { MAC_RX_MTU_SIZE, 0x0000,
  7234. 0x00000000, 0x0000ffff },
  7235. { MAC_TX_MODE, 0x0000,
  7236. 0x00000000, 0x00000070 },
  7237. { MAC_TX_LENGTHS, 0x0000,
  7238. 0x00000000, 0x00003fff },
  7239. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7240. 0x00000000, 0x000007fc },
  7241. { MAC_RX_MODE, TG3_FL_5705,
  7242. 0x00000000, 0x000007dc },
  7243. { MAC_HASH_REG_0, 0x0000,
  7244. 0x00000000, 0xffffffff },
  7245. { MAC_HASH_REG_1, 0x0000,
  7246. 0x00000000, 0xffffffff },
  7247. { MAC_HASH_REG_2, 0x0000,
  7248. 0x00000000, 0xffffffff },
  7249. { MAC_HASH_REG_3, 0x0000,
  7250. 0x00000000, 0xffffffff },
  7251. /* Receive Data and Receive BD Initiator Control Registers. */
  7252. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7253. 0x00000000, 0xffffffff },
  7254. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7255. 0x00000000, 0xffffffff },
  7256. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7257. 0x00000000, 0x00000003 },
  7258. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7259. 0x00000000, 0xffffffff },
  7260. { RCVDBDI_STD_BD+0, 0x0000,
  7261. 0x00000000, 0xffffffff },
  7262. { RCVDBDI_STD_BD+4, 0x0000,
  7263. 0x00000000, 0xffffffff },
  7264. { RCVDBDI_STD_BD+8, 0x0000,
  7265. 0x00000000, 0xffff0002 },
  7266. { RCVDBDI_STD_BD+0xc, 0x0000,
  7267. 0x00000000, 0xffffffff },
  7268. /* Receive BD Initiator Control Registers. */
  7269. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7270. 0x00000000, 0xffffffff },
  7271. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7272. 0x00000000, 0x000003ff },
  7273. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7274. 0x00000000, 0xffffffff },
  7275. /* Host Coalescing Control Registers. */
  7276. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7277. 0x00000000, 0x00000004 },
  7278. { HOSTCC_MODE, TG3_FL_5705,
  7279. 0x00000000, 0x000000f6 },
  7280. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7281. 0x00000000, 0xffffffff },
  7282. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7283. 0x00000000, 0x000003ff },
  7284. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7285. 0x00000000, 0xffffffff },
  7286. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7287. 0x00000000, 0x000003ff },
  7288. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7289. 0x00000000, 0xffffffff },
  7290. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7291. 0x00000000, 0x000000ff },
  7292. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7293. 0x00000000, 0xffffffff },
  7294. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7295. 0x00000000, 0x000000ff },
  7296. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7297. 0x00000000, 0xffffffff },
  7298. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7299. 0x00000000, 0xffffffff },
  7300. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7301. 0x00000000, 0xffffffff },
  7302. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7303. 0x00000000, 0x000000ff },
  7304. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7305. 0x00000000, 0xffffffff },
  7306. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7307. 0x00000000, 0x000000ff },
  7308. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7309. 0x00000000, 0xffffffff },
  7310. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7311. 0x00000000, 0xffffffff },
  7312. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7313. 0x00000000, 0xffffffff },
  7314. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7315. 0x00000000, 0xffffffff },
  7316. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7317. 0x00000000, 0xffffffff },
  7318. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7319. 0xffffffff, 0x00000000 },
  7320. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7321. 0xffffffff, 0x00000000 },
  7322. /* Buffer Manager Control Registers. */
  7323. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7324. 0x00000000, 0x007fff80 },
  7325. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7326. 0x00000000, 0x007fffff },
  7327. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7328. 0x00000000, 0x0000003f },
  7329. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7330. 0x00000000, 0x000001ff },
  7331. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7332. 0x00000000, 0x000001ff },
  7333. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7334. 0xffffffff, 0x00000000 },
  7335. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7336. 0xffffffff, 0x00000000 },
  7337. /* Mailbox Registers */
  7338. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7339. 0x00000000, 0x000001ff },
  7340. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7341. 0x00000000, 0x000001ff },
  7342. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7343. 0x00000000, 0x000007ff },
  7344. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7345. 0x00000000, 0x000001ff },
  7346. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7347. };
  7348. is_5705 = is_5750 = 0;
  7349. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7350. is_5705 = 1;
  7351. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7352. is_5750 = 1;
  7353. }
  7354. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7355. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7356. continue;
  7357. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7358. continue;
  7359. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7360. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7361. continue;
  7362. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7363. continue;
  7364. offset = (u32) reg_tbl[i].offset;
  7365. read_mask = reg_tbl[i].read_mask;
  7366. write_mask = reg_tbl[i].write_mask;
  7367. /* Save the original register content */
  7368. save_val = tr32(offset);
  7369. /* Determine the read-only value. */
  7370. read_val = save_val & read_mask;
  7371. /* Write zero to the register, then make sure the read-only bits
  7372. * are not changed and the read/write bits are all zeros.
  7373. */
  7374. tw32(offset, 0);
  7375. val = tr32(offset);
  7376. /* Test the read-only and read/write bits. */
  7377. if (((val & read_mask) != read_val) || (val & write_mask))
  7378. goto out;
  7379. /* Write ones to all the bits defined by RdMask and WrMask, then
  7380. * make sure the read-only bits are not changed and the
  7381. * read/write bits are all ones.
  7382. */
  7383. tw32(offset, read_mask | write_mask);
  7384. val = tr32(offset);
  7385. /* Test the read-only bits. */
  7386. if ((val & read_mask) != read_val)
  7387. goto out;
  7388. /* Test the read/write bits. */
  7389. if ((val & write_mask) != write_mask)
  7390. goto out;
  7391. tw32(offset, save_val);
  7392. }
  7393. return 0;
  7394. out:
  7395. if (netif_msg_hw(tp))
  7396. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7397. offset);
  7398. tw32(offset, save_val);
  7399. return -EIO;
  7400. }
  7401. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7402. {
  7403. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7404. int i;
  7405. u32 j;
  7406. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7407. for (j = 0; j < len; j += 4) {
  7408. u32 val;
  7409. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7410. tg3_read_mem(tp, offset + j, &val);
  7411. if (val != test_pattern[i])
  7412. return -EIO;
  7413. }
  7414. }
  7415. return 0;
  7416. }
  7417. static int tg3_test_memory(struct tg3 *tp)
  7418. {
  7419. static struct mem_entry {
  7420. u32 offset;
  7421. u32 len;
  7422. } mem_tbl_570x[] = {
  7423. { 0x00000000, 0x00b50},
  7424. { 0x00002000, 0x1c000},
  7425. { 0xffffffff, 0x00000}
  7426. }, mem_tbl_5705[] = {
  7427. { 0x00000100, 0x0000c},
  7428. { 0x00000200, 0x00008},
  7429. { 0x00004000, 0x00800},
  7430. { 0x00006000, 0x01000},
  7431. { 0x00008000, 0x02000},
  7432. { 0x00010000, 0x0e000},
  7433. { 0xffffffff, 0x00000}
  7434. }, mem_tbl_5755[] = {
  7435. { 0x00000200, 0x00008},
  7436. { 0x00004000, 0x00800},
  7437. { 0x00006000, 0x00800},
  7438. { 0x00008000, 0x02000},
  7439. { 0x00010000, 0x0c000},
  7440. { 0xffffffff, 0x00000}
  7441. }, mem_tbl_5906[] = {
  7442. { 0x00000200, 0x00008},
  7443. { 0x00004000, 0x00400},
  7444. { 0x00006000, 0x00400},
  7445. { 0x00008000, 0x01000},
  7446. { 0x00010000, 0x01000},
  7447. { 0xffffffff, 0x00000}
  7448. };
  7449. struct mem_entry *mem_tbl;
  7450. int err = 0;
  7451. int i;
  7452. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7453. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7455. mem_tbl = mem_tbl_5755;
  7456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7457. mem_tbl = mem_tbl_5906;
  7458. else
  7459. mem_tbl = mem_tbl_5705;
  7460. } else
  7461. mem_tbl = mem_tbl_570x;
  7462. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7463. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7464. mem_tbl[i].len)) != 0)
  7465. break;
  7466. }
  7467. return err;
  7468. }
  7469. #define TG3_MAC_LOOPBACK 0
  7470. #define TG3_PHY_LOOPBACK 1
  7471. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7472. {
  7473. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7474. u32 desc_idx;
  7475. struct sk_buff *skb, *rx_skb;
  7476. u8 *tx_data;
  7477. dma_addr_t map;
  7478. int num_pkts, tx_len, rx_len, i, err;
  7479. struct tg3_rx_buffer_desc *desc;
  7480. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7481. /* HW errata - mac loopback fails in some cases on 5780.
  7482. * Normal traffic and PHY loopback are not affected by
  7483. * errata.
  7484. */
  7485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7486. return 0;
  7487. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7488. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY;
  7489. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7490. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7491. else
  7492. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7493. tw32(MAC_MODE, mac_mode);
  7494. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7495. u32 val;
  7496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7497. u32 phytest;
  7498. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7499. u32 phy;
  7500. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7501. phytest | MII_TG3_EPHY_SHADOW_EN);
  7502. if (!tg3_readphy(tp, 0x1b, &phy))
  7503. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7504. if (!tg3_readphy(tp, 0x10, &phy))
  7505. tg3_writephy(tp, 0x10, phy & ~0x4000);
  7506. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7507. }
  7508. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7509. } else
  7510. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7511. tg3_writephy(tp, MII_BMCR, val);
  7512. udelay(40);
  7513. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7514. MAC_MODE_LINK_POLARITY;
  7515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7516. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7517. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7518. } else
  7519. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7520. /* reset to prevent losing 1st rx packet intermittently */
  7521. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7522. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7523. udelay(10);
  7524. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7525. }
  7526. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7527. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7528. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7529. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7530. }
  7531. tw32(MAC_MODE, mac_mode);
  7532. }
  7533. else
  7534. return -EINVAL;
  7535. err = -EIO;
  7536. tx_len = 1514;
  7537. skb = netdev_alloc_skb(tp->dev, tx_len);
  7538. if (!skb)
  7539. return -ENOMEM;
  7540. tx_data = skb_put(skb, tx_len);
  7541. memcpy(tx_data, tp->dev->dev_addr, 6);
  7542. memset(tx_data + 6, 0x0, 8);
  7543. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7544. for (i = 14; i < tx_len; i++)
  7545. tx_data[i] = (u8) (i & 0xff);
  7546. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7547. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7548. HOSTCC_MODE_NOW);
  7549. udelay(10);
  7550. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7551. num_pkts = 0;
  7552. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7553. tp->tx_prod++;
  7554. num_pkts++;
  7555. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7556. tp->tx_prod);
  7557. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7558. udelay(10);
  7559. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7560. for (i = 0; i < 25; i++) {
  7561. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7562. HOSTCC_MODE_NOW);
  7563. udelay(10);
  7564. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7565. rx_idx = tp->hw_status->idx[0].rx_producer;
  7566. if ((tx_idx == tp->tx_prod) &&
  7567. (rx_idx == (rx_start_idx + num_pkts)))
  7568. break;
  7569. }
  7570. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7571. dev_kfree_skb(skb);
  7572. if (tx_idx != tp->tx_prod)
  7573. goto out;
  7574. if (rx_idx != rx_start_idx + num_pkts)
  7575. goto out;
  7576. desc = &tp->rx_rcb[rx_start_idx];
  7577. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7578. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7579. if (opaque_key != RXD_OPAQUE_RING_STD)
  7580. goto out;
  7581. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7582. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7583. goto out;
  7584. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7585. if (rx_len != tx_len)
  7586. goto out;
  7587. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7588. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7589. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7590. for (i = 14; i < tx_len; i++) {
  7591. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7592. goto out;
  7593. }
  7594. err = 0;
  7595. /* tg3_free_rings will unmap and free the rx_skb */
  7596. out:
  7597. return err;
  7598. }
  7599. #define TG3_MAC_LOOPBACK_FAILED 1
  7600. #define TG3_PHY_LOOPBACK_FAILED 2
  7601. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7602. TG3_PHY_LOOPBACK_FAILED)
  7603. static int tg3_test_loopback(struct tg3 *tp)
  7604. {
  7605. int err = 0;
  7606. if (!netif_running(tp->dev))
  7607. return TG3_LOOPBACK_FAILED;
  7608. err = tg3_reset_hw(tp, 1);
  7609. if (err)
  7610. return TG3_LOOPBACK_FAILED;
  7611. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7612. err |= TG3_MAC_LOOPBACK_FAILED;
  7613. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7614. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7615. err |= TG3_PHY_LOOPBACK_FAILED;
  7616. }
  7617. return err;
  7618. }
  7619. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7620. u64 *data)
  7621. {
  7622. struct tg3 *tp = netdev_priv(dev);
  7623. if (tp->link_config.phy_is_low_power)
  7624. tg3_set_power_state(tp, PCI_D0);
  7625. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7626. if (tg3_test_nvram(tp) != 0) {
  7627. etest->flags |= ETH_TEST_FL_FAILED;
  7628. data[0] = 1;
  7629. }
  7630. if (tg3_test_link(tp) != 0) {
  7631. etest->flags |= ETH_TEST_FL_FAILED;
  7632. data[1] = 1;
  7633. }
  7634. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7635. int err, irq_sync = 0;
  7636. if (netif_running(dev)) {
  7637. tg3_netif_stop(tp);
  7638. irq_sync = 1;
  7639. }
  7640. tg3_full_lock(tp, irq_sync);
  7641. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7642. err = tg3_nvram_lock(tp);
  7643. tg3_halt_cpu(tp, RX_CPU_BASE);
  7644. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7645. tg3_halt_cpu(tp, TX_CPU_BASE);
  7646. if (!err)
  7647. tg3_nvram_unlock(tp);
  7648. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7649. tg3_phy_reset(tp);
  7650. if (tg3_test_registers(tp) != 0) {
  7651. etest->flags |= ETH_TEST_FL_FAILED;
  7652. data[2] = 1;
  7653. }
  7654. if (tg3_test_memory(tp) != 0) {
  7655. etest->flags |= ETH_TEST_FL_FAILED;
  7656. data[3] = 1;
  7657. }
  7658. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7659. etest->flags |= ETH_TEST_FL_FAILED;
  7660. tg3_full_unlock(tp);
  7661. if (tg3_test_interrupt(tp) != 0) {
  7662. etest->flags |= ETH_TEST_FL_FAILED;
  7663. data[5] = 1;
  7664. }
  7665. tg3_full_lock(tp, 0);
  7666. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7667. if (netif_running(dev)) {
  7668. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7669. if (!tg3_restart_hw(tp, 1))
  7670. tg3_netif_start(tp);
  7671. }
  7672. tg3_full_unlock(tp);
  7673. }
  7674. if (tp->link_config.phy_is_low_power)
  7675. tg3_set_power_state(tp, PCI_D3hot);
  7676. }
  7677. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7678. {
  7679. struct mii_ioctl_data *data = if_mii(ifr);
  7680. struct tg3 *tp = netdev_priv(dev);
  7681. int err;
  7682. switch(cmd) {
  7683. case SIOCGMIIPHY:
  7684. data->phy_id = PHY_ADDR;
  7685. /* fallthru */
  7686. case SIOCGMIIREG: {
  7687. u32 mii_regval;
  7688. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7689. break; /* We have no PHY */
  7690. if (tp->link_config.phy_is_low_power)
  7691. return -EAGAIN;
  7692. spin_lock_bh(&tp->lock);
  7693. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7694. spin_unlock_bh(&tp->lock);
  7695. data->val_out = mii_regval;
  7696. return err;
  7697. }
  7698. case SIOCSMIIREG:
  7699. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7700. break; /* We have no PHY */
  7701. if (!capable(CAP_NET_ADMIN))
  7702. return -EPERM;
  7703. if (tp->link_config.phy_is_low_power)
  7704. return -EAGAIN;
  7705. spin_lock_bh(&tp->lock);
  7706. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7707. spin_unlock_bh(&tp->lock);
  7708. return err;
  7709. default:
  7710. /* do nothing */
  7711. break;
  7712. }
  7713. return -EOPNOTSUPP;
  7714. }
  7715. #if TG3_VLAN_TAG_USED
  7716. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7717. {
  7718. struct tg3 *tp = netdev_priv(dev);
  7719. if (netif_running(dev))
  7720. tg3_netif_stop(tp);
  7721. tg3_full_lock(tp, 0);
  7722. tp->vlgrp = grp;
  7723. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7724. __tg3_set_rx_mode(dev);
  7725. tg3_full_unlock(tp);
  7726. if (netif_running(dev))
  7727. tg3_netif_start(tp);
  7728. }
  7729. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7730. {
  7731. struct tg3 *tp = netdev_priv(dev);
  7732. if (netif_running(dev))
  7733. tg3_netif_stop(tp);
  7734. tg3_full_lock(tp, 0);
  7735. vlan_group_set_device(tp->vlgrp, vid, NULL);
  7736. tg3_full_unlock(tp);
  7737. if (netif_running(dev))
  7738. tg3_netif_start(tp);
  7739. }
  7740. #endif
  7741. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7742. {
  7743. struct tg3 *tp = netdev_priv(dev);
  7744. memcpy(ec, &tp->coal, sizeof(*ec));
  7745. return 0;
  7746. }
  7747. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7748. {
  7749. struct tg3 *tp = netdev_priv(dev);
  7750. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7751. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7752. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7753. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7754. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7755. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7756. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7757. }
  7758. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7759. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7760. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7761. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7762. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7763. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7764. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7765. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7766. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7767. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7768. return -EINVAL;
  7769. /* No rx interrupts will be generated if both are zero */
  7770. if ((ec->rx_coalesce_usecs == 0) &&
  7771. (ec->rx_max_coalesced_frames == 0))
  7772. return -EINVAL;
  7773. /* No tx interrupts will be generated if both are zero */
  7774. if ((ec->tx_coalesce_usecs == 0) &&
  7775. (ec->tx_max_coalesced_frames == 0))
  7776. return -EINVAL;
  7777. /* Only copy relevant parameters, ignore all others. */
  7778. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7779. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7780. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7781. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7782. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7783. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7784. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7785. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7786. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7787. if (netif_running(dev)) {
  7788. tg3_full_lock(tp, 0);
  7789. __tg3_set_coalesce(tp, &tp->coal);
  7790. tg3_full_unlock(tp);
  7791. }
  7792. return 0;
  7793. }
  7794. static const struct ethtool_ops tg3_ethtool_ops = {
  7795. .get_settings = tg3_get_settings,
  7796. .set_settings = tg3_set_settings,
  7797. .get_drvinfo = tg3_get_drvinfo,
  7798. .get_regs_len = tg3_get_regs_len,
  7799. .get_regs = tg3_get_regs,
  7800. .get_wol = tg3_get_wol,
  7801. .set_wol = tg3_set_wol,
  7802. .get_msglevel = tg3_get_msglevel,
  7803. .set_msglevel = tg3_set_msglevel,
  7804. .nway_reset = tg3_nway_reset,
  7805. .get_link = ethtool_op_get_link,
  7806. .get_eeprom_len = tg3_get_eeprom_len,
  7807. .get_eeprom = tg3_get_eeprom,
  7808. .set_eeprom = tg3_set_eeprom,
  7809. .get_ringparam = tg3_get_ringparam,
  7810. .set_ringparam = tg3_set_ringparam,
  7811. .get_pauseparam = tg3_get_pauseparam,
  7812. .set_pauseparam = tg3_set_pauseparam,
  7813. .get_rx_csum = tg3_get_rx_csum,
  7814. .set_rx_csum = tg3_set_rx_csum,
  7815. .get_tx_csum = ethtool_op_get_tx_csum,
  7816. .set_tx_csum = tg3_set_tx_csum,
  7817. .get_sg = ethtool_op_get_sg,
  7818. .set_sg = ethtool_op_set_sg,
  7819. .get_tso = ethtool_op_get_tso,
  7820. .set_tso = tg3_set_tso,
  7821. .self_test_count = tg3_get_test_count,
  7822. .self_test = tg3_self_test,
  7823. .get_strings = tg3_get_strings,
  7824. .phys_id = tg3_phys_id,
  7825. .get_stats_count = tg3_get_stats_count,
  7826. .get_ethtool_stats = tg3_get_ethtool_stats,
  7827. .get_coalesce = tg3_get_coalesce,
  7828. .set_coalesce = tg3_set_coalesce,
  7829. .get_perm_addr = ethtool_op_get_perm_addr,
  7830. };
  7831. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7832. {
  7833. u32 cursize, val, magic;
  7834. tp->nvram_size = EEPROM_CHIP_SIZE;
  7835. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7836. return;
  7837. if ((magic != TG3_EEPROM_MAGIC) &&
  7838. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  7839. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  7840. return;
  7841. /*
  7842. * Size the chip by reading offsets at increasing powers of two.
  7843. * When we encounter our validation signature, we know the addressing
  7844. * has wrapped around, and thus have our chip size.
  7845. */
  7846. cursize = 0x10;
  7847. while (cursize < tp->nvram_size) {
  7848. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7849. return;
  7850. if (val == magic)
  7851. break;
  7852. cursize <<= 1;
  7853. }
  7854. tp->nvram_size = cursize;
  7855. }
  7856. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7857. {
  7858. u32 val;
  7859. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7860. return;
  7861. /* Selfboot format */
  7862. if (val != TG3_EEPROM_MAGIC) {
  7863. tg3_get_eeprom_size(tp);
  7864. return;
  7865. }
  7866. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7867. if (val != 0) {
  7868. tp->nvram_size = (val >> 16) * 1024;
  7869. return;
  7870. }
  7871. }
  7872. tp->nvram_size = 0x20000;
  7873. }
  7874. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7875. {
  7876. u32 nvcfg1;
  7877. nvcfg1 = tr32(NVRAM_CFG1);
  7878. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7879. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7880. }
  7881. else {
  7882. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7883. tw32(NVRAM_CFG1, nvcfg1);
  7884. }
  7885. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7886. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7887. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7888. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7889. tp->nvram_jedecnum = JEDEC_ATMEL;
  7890. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7891. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7892. break;
  7893. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7894. tp->nvram_jedecnum = JEDEC_ATMEL;
  7895. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7896. break;
  7897. case FLASH_VENDOR_ATMEL_EEPROM:
  7898. tp->nvram_jedecnum = JEDEC_ATMEL;
  7899. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7900. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7901. break;
  7902. case FLASH_VENDOR_ST:
  7903. tp->nvram_jedecnum = JEDEC_ST;
  7904. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7905. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7906. break;
  7907. case FLASH_VENDOR_SAIFUN:
  7908. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7909. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7910. break;
  7911. case FLASH_VENDOR_SST_SMALL:
  7912. case FLASH_VENDOR_SST_LARGE:
  7913. tp->nvram_jedecnum = JEDEC_SST;
  7914. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7915. break;
  7916. }
  7917. }
  7918. else {
  7919. tp->nvram_jedecnum = JEDEC_ATMEL;
  7920. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7921. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7922. }
  7923. }
  7924. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7925. {
  7926. u32 nvcfg1;
  7927. nvcfg1 = tr32(NVRAM_CFG1);
  7928. /* NVRAM protection for TPM */
  7929. if (nvcfg1 & (1 << 27))
  7930. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7931. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7932. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7933. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7934. tp->nvram_jedecnum = JEDEC_ATMEL;
  7935. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7936. break;
  7937. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7938. tp->nvram_jedecnum = JEDEC_ATMEL;
  7939. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7940. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7941. break;
  7942. case FLASH_5752VENDOR_ST_M45PE10:
  7943. case FLASH_5752VENDOR_ST_M45PE20:
  7944. case FLASH_5752VENDOR_ST_M45PE40:
  7945. tp->nvram_jedecnum = JEDEC_ST;
  7946. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7947. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7948. break;
  7949. }
  7950. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7951. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7952. case FLASH_5752PAGE_SIZE_256:
  7953. tp->nvram_pagesize = 256;
  7954. break;
  7955. case FLASH_5752PAGE_SIZE_512:
  7956. tp->nvram_pagesize = 512;
  7957. break;
  7958. case FLASH_5752PAGE_SIZE_1K:
  7959. tp->nvram_pagesize = 1024;
  7960. break;
  7961. case FLASH_5752PAGE_SIZE_2K:
  7962. tp->nvram_pagesize = 2048;
  7963. break;
  7964. case FLASH_5752PAGE_SIZE_4K:
  7965. tp->nvram_pagesize = 4096;
  7966. break;
  7967. case FLASH_5752PAGE_SIZE_264:
  7968. tp->nvram_pagesize = 264;
  7969. break;
  7970. }
  7971. }
  7972. else {
  7973. /* For eeprom, set pagesize to maximum eeprom size */
  7974. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7975. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7976. tw32(NVRAM_CFG1, nvcfg1);
  7977. }
  7978. }
  7979. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  7980. {
  7981. u32 nvcfg1;
  7982. nvcfg1 = tr32(NVRAM_CFG1);
  7983. /* NVRAM protection for TPM */
  7984. if (nvcfg1 & (1 << 27))
  7985. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7986. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7987. case FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ:
  7988. case FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ:
  7989. tp->nvram_jedecnum = JEDEC_ATMEL;
  7990. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7991. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7992. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7993. tw32(NVRAM_CFG1, nvcfg1);
  7994. break;
  7995. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7996. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7997. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7998. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7999. case FLASH_5755VENDOR_ATMEL_FLASH_4:
  8000. tp->nvram_jedecnum = JEDEC_ATMEL;
  8001. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8002. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8003. tp->nvram_pagesize = 264;
  8004. break;
  8005. case FLASH_5752VENDOR_ST_M45PE10:
  8006. case FLASH_5752VENDOR_ST_M45PE20:
  8007. case FLASH_5752VENDOR_ST_M45PE40:
  8008. tp->nvram_jedecnum = JEDEC_ST;
  8009. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8010. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8011. tp->nvram_pagesize = 256;
  8012. break;
  8013. }
  8014. }
  8015. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8016. {
  8017. u32 nvcfg1;
  8018. nvcfg1 = tr32(NVRAM_CFG1);
  8019. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8020. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8021. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8022. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8023. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8024. tp->nvram_jedecnum = JEDEC_ATMEL;
  8025. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8026. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8027. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8028. tw32(NVRAM_CFG1, nvcfg1);
  8029. break;
  8030. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8031. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8032. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8033. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8034. tp->nvram_jedecnum = JEDEC_ATMEL;
  8035. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8036. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8037. tp->nvram_pagesize = 264;
  8038. break;
  8039. case FLASH_5752VENDOR_ST_M45PE10:
  8040. case FLASH_5752VENDOR_ST_M45PE20:
  8041. case FLASH_5752VENDOR_ST_M45PE40:
  8042. tp->nvram_jedecnum = JEDEC_ST;
  8043. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8044. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8045. tp->nvram_pagesize = 256;
  8046. break;
  8047. }
  8048. }
  8049. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8050. {
  8051. tp->nvram_jedecnum = JEDEC_ATMEL;
  8052. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8053. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8054. }
  8055. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8056. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8057. {
  8058. tw32_f(GRC_EEPROM_ADDR,
  8059. (EEPROM_ADDR_FSM_RESET |
  8060. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8061. EEPROM_ADDR_CLKPERD_SHIFT)));
  8062. msleep(1);
  8063. /* Enable seeprom accesses. */
  8064. tw32_f(GRC_LOCAL_CTRL,
  8065. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8066. udelay(100);
  8067. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8068. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8069. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8070. if (tg3_nvram_lock(tp)) {
  8071. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8072. "tg3_nvram_init failed.\n", tp->dev->name);
  8073. return;
  8074. }
  8075. tg3_enable_nvram_access(tp);
  8076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8077. tg3_get_5752_nvram_info(tp);
  8078. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8079. tg3_get_5755_nvram_info(tp);
  8080. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8081. tg3_get_5787_nvram_info(tp);
  8082. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8083. tg3_get_5906_nvram_info(tp);
  8084. else
  8085. tg3_get_nvram_info(tp);
  8086. tg3_get_nvram_size(tp);
  8087. tg3_disable_nvram_access(tp);
  8088. tg3_nvram_unlock(tp);
  8089. } else {
  8090. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8091. tg3_get_eeprom_size(tp);
  8092. }
  8093. }
  8094. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8095. u32 offset, u32 *val)
  8096. {
  8097. u32 tmp;
  8098. int i;
  8099. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8100. (offset % 4) != 0)
  8101. return -EINVAL;
  8102. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8103. EEPROM_ADDR_DEVID_MASK |
  8104. EEPROM_ADDR_READ);
  8105. tw32(GRC_EEPROM_ADDR,
  8106. tmp |
  8107. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8108. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8109. EEPROM_ADDR_ADDR_MASK) |
  8110. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8111. for (i = 0; i < 1000; i++) {
  8112. tmp = tr32(GRC_EEPROM_ADDR);
  8113. if (tmp & EEPROM_ADDR_COMPLETE)
  8114. break;
  8115. msleep(1);
  8116. }
  8117. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8118. return -EBUSY;
  8119. *val = tr32(GRC_EEPROM_DATA);
  8120. return 0;
  8121. }
  8122. #define NVRAM_CMD_TIMEOUT 10000
  8123. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8124. {
  8125. int i;
  8126. tw32(NVRAM_CMD, nvram_cmd);
  8127. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8128. udelay(10);
  8129. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8130. udelay(10);
  8131. break;
  8132. }
  8133. }
  8134. if (i == NVRAM_CMD_TIMEOUT) {
  8135. return -EBUSY;
  8136. }
  8137. return 0;
  8138. }
  8139. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8140. {
  8141. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8142. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8143. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8144. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8145. addr = ((addr / tp->nvram_pagesize) <<
  8146. ATMEL_AT45DB0X1B_PAGE_POS) +
  8147. (addr % tp->nvram_pagesize);
  8148. return addr;
  8149. }
  8150. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8151. {
  8152. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8153. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8154. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8155. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8156. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8157. tp->nvram_pagesize) +
  8158. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8159. return addr;
  8160. }
  8161. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8162. {
  8163. int ret;
  8164. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8165. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8166. offset = tg3_nvram_phys_addr(tp, offset);
  8167. if (offset > NVRAM_ADDR_MSK)
  8168. return -EINVAL;
  8169. ret = tg3_nvram_lock(tp);
  8170. if (ret)
  8171. return ret;
  8172. tg3_enable_nvram_access(tp);
  8173. tw32(NVRAM_ADDR, offset);
  8174. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8175. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8176. if (ret == 0)
  8177. *val = swab32(tr32(NVRAM_RDDATA));
  8178. tg3_disable_nvram_access(tp);
  8179. tg3_nvram_unlock(tp);
  8180. return ret;
  8181. }
  8182. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8183. {
  8184. int err;
  8185. u32 tmp;
  8186. err = tg3_nvram_read(tp, offset, &tmp);
  8187. *val = swab32(tmp);
  8188. return err;
  8189. }
  8190. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8191. u32 offset, u32 len, u8 *buf)
  8192. {
  8193. int i, j, rc = 0;
  8194. u32 val;
  8195. for (i = 0; i < len; i += 4) {
  8196. u32 addr, data;
  8197. addr = offset + i;
  8198. memcpy(&data, buf + i, 4);
  8199. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8200. val = tr32(GRC_EEPROM_ADDR);
  8201. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8202. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8203. EEPROM_ADDR_READ);
  8204. tw32(GRC_EEPROM_ADDR, val |
  8205. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8206. (addr & EEPROM_ADDR_ADDR_MASK) |
  8207. EEPROM_ADDR_START |
  8208. EEPROM_ADDR_WRITE);
  8209. for (j = 0; j < 1000; j++) {
  8210. val = tr32(GRC_EEPROM_ADDR);
  8211. if (val & EEPROM_ADDR_COMPLETE)
  8212. break;
  8213. msleep(1);
  8214. }
  8215. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8216. rc = -EBUSY;
  8217. break;
  8218. }
  8219. }
  8220. return rc;
  8221. }
  8222. /* offset and length are dword aligned */
  8223. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8224. u8 *buf)
  8225. {
  8226. int ret = 0;
  8227. u32 pagesize = tp->nvram_pagesize;
  8228. u32 pagemask = pagesize - 1;
  8229. u32 nvram_cmd;
  8230. u8 *tmp;
  8231. tmp = kmalloc(pagesize, GFP_KERNEL);
  8232. if (tmp == NULL)
  8233. return -ENOMEM;
  8234. while (len) {
  8235. int j;
  8236. u32 phy_addr, page_off, size;
  8237. phy_addr = offset & ~pagemask;
  8238. for (j = 0; j < pagesize; j += 4) {
  8239. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8240. (u32 *) (tmp + j))))
  8241. break;
  8242. }
  8243. if (ret)
  8244. break;
  8245. page_off = offset & pagemask;
  8246. size = pagesize;
  8247. if (len < size)
  8248. size = len;
  8249. len -= size;
  8250. memcpy(tmp + page_off, buf, size);
  8251. offset = offset + (pagesize - page_off);
  8252. tg3_enable_nvram_access(tp);
  8253. /*
  8254. * Before we can erase the flash page, we need
  8255. * to issue a special "write enable" command.
  8256. */
  8257. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8258. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8259. break;
  8260. /* Erase the target page */
  8261. tw32(NVRAM_ADDR, phy_addr);
  8262. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8263. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8264. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8265. break;
  8266. /* Issue another write enable to start the write. */
  8267. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8268. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8269. break;
  8270. for (j = 0; j < pagesize; j += 4) {
  8271. u32 data;
  8272. data = *((u32 *) (tmp + j));
  8273. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8274. tw32(NVRAM_ADDR, phy_addr + j);
  8275. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8276. NVRAM_CMD_WR;
  8277. if (j == 0)
  8278. nvram_cmd |= NVRAM_CMD_FIRST;
  8279. else if (j == (pagesize - 4))
  8280. nvram_cmd |= NVRAM_CMD_LAST;
  8281. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8282. break;
  8283. }
  8284. if (ret)
  8285. break;
  8286. }
  8287. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8288. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8289. kfree(tmp);
  8290. return ret;
  8291. }
  8292. /* offset and length are dword aligned */
  8293. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8294. u8 *buf)
  8295. {
  8296. int i, ret = 0;
  8297. for (i = 0; i < len; i += 4, offset += 4) {
  8298. u32 data, page_off, phy_addr, nvram_cmd;
  8299. memcpy(&data, buf + i, 4);
  8300. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8301. page_off = offset % tp->nvram_pagesize;
  8302. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8303. tw32(NVRAM_ADDR, phy_addr);
  8304. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8305. if ((page_off == 0) || (i == 0))
  8306. nvram_cmd |= NVRAM_CMD_FIRST;
  8307. if (page_off == (tp->nvram_pagesize - 4))
  8308. nvram_cmd |= NVRAM_CMD_LAST;
  8309. if (i == (len - 4))
  8310. nvram_cmd |= NVRAM_CMD_LAST;
  8311. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8312. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8313. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8314. (tp->nvram_jedecnum == JEDEC_ST) &&
  8315. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8316. if ((ret = tg3_nvram_exec_cmd(tp,
  8317. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8318. NVRAM_CMD_DONE)))
  8319. break;
  8320. }
  8321. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8322. /* We always do complete word writes to eeprom. */
  8323. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8324. }
  8325. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8326. break;
  8327. }
  8328. return ret;
  8329. }
  8330. /* offset and length are dword aligned */
  8331. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8332. {
  8333. int ret;
  8334. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8335. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8336. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8337. udelay(40);
  8338. }
  8339. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8340. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8341. }
  8342. else {
  8343. u32 grc_mode;
  8344. ret = tg3_nvram_lock(tp);
  8345. if (ret)
  8346. return ret;
  8347. tg3_enable_nvram_access(tp);
  8348. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8349. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8350. tw32(NVRAM_WRITE1, 0x406);
  8351. grc_mode = tr32(GRC_MODE);
  8352. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8353. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8354. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8355. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8356. buf);
  8357. }
  8358. else {
  8359. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8360. buf);
  8361. }
  8362. grc_mode = tr32(GRC_MODE);
  8363. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8364. tg3_disable_nvram_access(tp);
  8365. tg3_nvram_unlock(tp);
  8366. }
  8367. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8368. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8369. udelay(40);
  8370. }
  8371. return ret;
  8372. }
  8373. struct subsys_tbl_ent {
  8374. u16 subsys_vendor, subsys_devid;
  8375. u32 phy_id;
  8376. };
  8377. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8378. /* Broadcom boards. */
  8379. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8380. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8381. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8382. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8383. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8384. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8385. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8386. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8387. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8388. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8389. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8390. /* 3com boards. */
  8391. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8392. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8393. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8394. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8395. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8396. /* DELL boards. */
  8397. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8398. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8399. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8400. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8401. /* Compaq boards. */
  8402. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8403. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8404. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8405. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8406. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8407. /* IBM boards. */
  8408. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8409. };
  8410. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8411. {
  8412. int i;
  8413. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8414. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8415. tp->pdev->subsystem_vendor) &&
  8416. (subsys_id_to_phy_id[i].subsys_devid ==
  8417. tp->pdev->subsystem_device))
  8418. return &subsys_id_to_phy_id[i];
  8419. }
  8420. return NULL;
  8421. }
  8422. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8423. {
  8424. u32 val;
  8425. u16 pmcsr;
  8426. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8427. * so need make sure we're in D0.
  8428. */
  8429. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8430. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8431. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8432. msleep(1);
  8433. /* Make sure register accesses (indirect or otherwise)
  8434. * will function correctly.
  8435. */
  8436. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8437. tp->misc_host_ctrl);
  8438. /* The memory arbiter has to be enabled in order for SRAM accesses
  8439. * to succeed. Normally on powerup the tg3 chip firmware will make
  8440. * sure it is enabled, but other entities such as system netboot
  8441. * code might disable it.
  8442. */
  8443. val = tr32(MEMARB_MODE);
  8444. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8445. tp->phy_id = PHY_ID_INVALID;
  8446. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8447. /* Assume an onboard device by default. */
  8448. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8450. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8451. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8452. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8453. }
  8454. return;
  8455. }
  8456. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8457. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8458. u32 nic_cfg, led_cfg;
  8459. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8460. int eeprom_phy_serdes = 0;
  8461. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8462. tp->nic_sram_data_cfg = nic_cfg;
  8463. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8464. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8466. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8467. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8468. (ver > 0) && (ver < 0x100))
  8469. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8470. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8471. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8472. eeprom_phy_serdes = 1;
  8473. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8474. if (nic_phy_id != 0) {
  8475. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8476. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8477. eeprom_phy_id = (id1 >> 16) << 10;
  8478. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8479. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8480. } else
  8481. eeprom_phy_id = 0;
  8482. tp->phy_id = eeprom_phy_id;
  8483. if (eeprom_phy_serdes) {
  8484. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8485. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8486. else
  8487. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8488. }
  8489. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8490. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8491. SHASTA_EXT_LED_MODE_MASK);
  8492. else
  8493. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8494. switch (led_cfg) {
  8495. default:
  8496. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8497. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8498. break;
  8499. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8500. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8501. break;
  8502. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8503. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8504. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8505. * read on some older 5700/5701 bootcode.
  8506. */
  8507. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8508. ASIC_REV_5700 ||
  8509. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8510. ASIC_REV_5701)
  8511. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8512. break;
  8513. case SHASTA_EXT_LED_SHARED:
  8514. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8515. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8516. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8517. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8518. LED_CTRL_MODE_PHY_2);
  8519. break;
  8520. case SHASTA_EXT_LED_MAC:
  8521. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8522. break;
  8523. case SHASTA_EXT_LED_COMBO:
  8524. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8525. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8526. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8527. LED_CTRL_MODE_PHY_2);
  8528. break;
  8529. };
  8530. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8532. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8533. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8534. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8535. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8536. if ((tp->pdev->subsystem_vendor ==
  8537. PCI_VENDOR_ID_ARIMA) &&
  8538. (tp->pdev->subsystem_device == 0x205a ||
  8539. tp->pdev->subsystem_device == 0x2063))
  8540. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8541. } else {
  8542. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8543. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8544. }
  8545. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8546. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8547. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8548. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8549. }
  8550. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  8551. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  8552. if (cfg2 & (1 << 17))
  8553. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8554. /* serdes signal pre-emphasis in register 0x590 set by */
  8555. /* bootcode if bit 18 is set */
  8556. if (cfg2 & (1 << 18))
  8557. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8558. }
  8559. }
  8560. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8561. {
  8562. u32 hw_phy_id_1, hw_phy_id_2;
  8563. u32 hw_phy_id, hw_phy_id_masked;
  8564. int err;
  8565. /* Reading the PHY ID register can conflict with ASF
  8566. * firwmare access to the PHY hardware.
  8567. */
  8568. err = 0;
  8569. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8570. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8571. } else {
  8572. /* Now read the physical PHY_ID from the chip and verify
  8573. * that it is sane. If it doesn't look good, we fall back
  8574. * to either the hard-coded table based PHY_ID and failing
  8575. * that the value found in the eeprom area.
  8576. */
  8577. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8578. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8579. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8580. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8581. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8582. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8583. }
  8584. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8585. tp->phy_id = hw_phy_id;
  8586. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8587. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8588. else
  8589. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8590. } else {
  8591. if (tp->phy_id != PHY_ID_INVALID) {
  8592. /* Do nothing, phy ID already set up in
  8593. * tg3_get_eeprom_hw_cfg().
  8594. */
  8595. } else {
  8596. struct subsys_tbl_ent *p;
  8597. /* No eeprom signature? Try the hardcoded
  8598. * subsys device table.
  8599. */
  8600. p = lookup_by_subsys(tp);
  8601. if (!p)
  8602. return -ENODEV;
  8603. tp->phy_id = p->phy_id;
  8604. if (!tp->phy_id ||
  8605. tp->phy_id == PHY_ID_BCM8002)
  8606. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8607. }
  8608. }
  8609. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8610. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8611. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8612. tg3_readphy(tp, MII_BMSR, &bmsr);
  8613. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8614. (bmsr & BMSR_LSTATUS))
  8615. goto skip_phy_reset;
  8616. err = tg3_phy_reset(tp);
  8617. if (err)
  8618. return err;
  8619. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8620. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8621. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8622. tg3_ctrl = 0;
  8623. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8624. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8625. MII_TG3_CTRL_ADV_1000_FULL);
  8626. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8627. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8628. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8629. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8630. }
  8631. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8632. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8633. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  8634. if (!tg3_copper_is_advertising_all(tp, mask)) {
  8635. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8636. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8637. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8638. tg3_writephy(tp, MII_BMCR,
  8639. BMCR_ANENABLE | BMCR_ANRESTART);
  8640. }
  8641. tg3_phy_set_wirespeed(tp);
  8642. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8643. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8644. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8645. }
  8646. skip_phy_reset:
  8647. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8648. err = tg3_init_5401phy_dsp(tp);
  8649. if (err)
  8650. return err;
  8651. }
  8652. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8653. err = tg3_init_5401phy_dsp(tp);
  8654. }
  8655. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8656. tp->link_config.advertising =
  8657. (ADVERTISED_1000baseT_Half |
  8658. ADVERTISED_1000baseT_Full |
  8659. ADVERTISED_Autoneg |
  8660. ADVERTISED_FIBRE);
  8661. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8662. tp->link_config.advertising &=
  8663. ~(ADVERTISED_1000baseT_Half |
  8664. ADVERTISED_1000baseT_Full);
  8665. return err;
  8666. }
  8667. static void __devinit tg3_read_partno(struct tg3 *tp)
  8668. {
  8669. unsigned char vpd_data[256];
  8670. unsigned int i;
  8671. u32 magic;
  8672. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8673. goto out_not_found;
  8674. if (magic == TG3_EEPROM_MAGIC) {
  8675. for (i = 0; i < 256; i += 4) {
  8676. u32 tmp;
  8677. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8678. goto out_not_found;
  8679. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8680. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8681. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8682. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8683. }
  8684. } else {
  8685. int vpd_cap;
  8686. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8687. for (i = 0; i < 256; i += 4) {
  8688. u32 tmp, j = 0;
  8689. u16 tmp16;
  8690. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8691. i);
  8692. while (j++ < 100) {
  8693. pci_read_config_word(tp->pdev, vpd_cap +
  8694. PCI_VPD_ADDR, &tmp16);
  8695. if (tmp16 & 0x8000)
  8696. break;
  8697. msleep(1);
  8698. }
  8699. if (!(tmp16 & 0x8000))
  8700. goto out_not_found;
  8701. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8702. &tmp);
  8703. tmp = cpu_to_le32(tmp);
  8704. memcpy(&vpd_data[i], &tmp, 4);
  8705. }
  8706. }
  8707. /* Now parse and find the part number. */
  8708. for (i = 0; i < 254; ) {
  8709. unsigned char val = vpd_data[i];
  8710. unsigned int block_end;
  8711. if (val == 0x82 || val == 0x91) {
  8712. i = (i + 3 +
  8713. (vpd_data[i + 1] +
  8714. (vpd_data[i + 2] << 8)));
  8715. continue;
  8716. }
  8717. if (val != 0x90)
  8718. goto out_not_found;
  8719. block_end = (i + 3 +
  8720. (vpd_data[i + 1] +
  8721. (vpd_data[i + 2] << 8)));
  8722. i += 3;
  8723. if (block_end > 256)
  8724. goto out_not_found;
  8725. while (i < (block_end - 2)) {
  8726. if (vpd_data[i + 0] == 'P' &&
  8727. vpd_data[i + 1] == 'N') {
  8728. int partno_len = vpd_data[i + 2];
  8729. i += 3;
  8730. if (partno_len > 24 || (partno_len + i) > 256)
  8731. goto out_not_found;
  8732. memcpy(tp->board_part_number,
  8733. &vpd_data[i], partno_len);
  8734. /* Success. */
  8735. return;
  8736. }
  8737. i += 3 + vpd_data[i + 2];
  8738. }
  8739. /* Part number not found. */
  8740. goto out_not_found;
  8741. }
  8742. out_not_found:
  8743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8744. strcpy(tp->board_part_number, "BCM95906");
  8745. else
  8746. strcpy(tp->board_part_number, "none");
  8747. }
  8748. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8749. {
  8750. u32 val, offset, start;
  8751. if (tg3_nvram_read_swab(tp, 0, &val))
  8752. return;
  8753. if (val != TG3_EEPROM_MAGIC)
  8754. return;
  8755. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8756. tg3_nvram_read_swab(tp, 0x4, &start))
  8757. return;
  8758. offset = tg3_nvram_logical_addr(tp, offset);
  8759. if (tg3_nvram_read_swab(tp, offset, &val))
  8760. return;
  8761. if ((val & 0xfc000000) == 0x0c000000) {
  8762. u32 ver_offset, addr;
  8763. int i;
  8764. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8765. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8766. return;
  8767. if (val != 0)
  8768. return;
  8769. addr = offset + ver_offset - start;
  8770. for (i = 0; i < 16; i += 4) {
  8771. if (tg3_nvram_read(tp, addr + i, &val))
  8772. return;
  8773. val = cpu_to_le32(val);
  8774. memcpy(tp->fw_ver + i, &val, 4);
  8775. }
  8776. }
  8777. }
  8778. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8779. {
  8780. static struct pci_device_id write_reorder_chipsets[] = {
  8781. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8782. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8783. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8784. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  8785. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8786. PCI_DEVICE_ID_VIA_8385_0) },
  8787. { },
  8788. };
  8789. u32 misc_ctrl_reg;
  8790. u32 cacheline_sz_reg;
  8791. u32 pci_state_reg, grc_misc_cfg;
  8792. u32 val;
  8793. u16 pci_cmd;
  8794. int err, pcie_cap;
  8795. /* Force memory write invalidate off. If we leave it on,
  8796. * then on 5700_BX chips we have to enable a workaround.
  8797. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8798. * to match the cacheline size. The Broadcom driver have this
  8799. * workaround but turns MWI off all the times so never uses
  8800. * it. This seems to suggest that the workaround is insufficient.
  8801. */
  8802. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8803. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8804. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8805. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8806. * has the register indirect write enable bit set before
  8807. * we try to access any of the MMIO registers. It is also
  8808. * critical that the PCI-X hw workaround situation is decided
  8809. * before that as well.
  8810. */
  8811. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8812. &misc_ctrl_reg);
  8813. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8814. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8815. /* Wrong chip ID in 5752 A0. This code can be removed later
  8816. * as A0 is not in production.
  8817. */
  8818. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8819. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8820. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8821. * we need to disable memory and use config. cycles
  8822. * only to access all registers. The 5702/03 chips
  8823. * can mistakenly decode the special cycles from the
  8824. * ICH chipsets as memory write cycles, causing corruption
  8825. * of register and memory space. Only certain ICH bridges
  8826. * will drive special cycles with non-zero data during the
  8827. * address phase which can fall within the 5703's address
  8828. * range. This is not an ICH bug as the PCI spec allows
  8829. * non-zero address during special cycles. However, only
  8830. * these ICH bridges are known to drive non-zero addresses
  8831. * during special cycles.
  8832. *
  8833. * Since special cycles do not cross PCI bridges, we only
  8834. * enable this workaround if the 5703 is on the secondary
  8835. * bus of these ICH bridges.
  8836. */
  8837. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8838. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8839. static struct tg3_dev_id {
  8840. u32 vendor;
  8841. u32 device;
  8842. u32 rev;
  8843. } ich_chipsets[] = {
  8844. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8845. PCI_ANY_ID },
  8846. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8847. PCI_ANY_ID },
  8848. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8849. 0xa },
  8850. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8851. PCI_ANY_ID },
  8852. { },
  8853. };
  8854. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8855. struct pci_dev *bridge = NULL;
  8856. while (pci_id->vendor != 0) {
  8857. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8858. bridge);
  8859. if (!bridge) {
  8860. pci_id++;
  8861. continue;
  8862. }
  8863. if (pci_id->rev != PCI_ANY_ID) {
  8864. u8 rev;
  8865. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8866. &rev);
  8867. if (rev > pci_id->rev)
  8868. continue;
  8869. }
  8870. if (bridge->subordinate &&
  8871. (bridge->subordinate->number ==
  8872. tp->pdev->bus->number)) {
  8873. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8874. pci_dev_put(bridge);
  8875. break;
  8876. }
  8877. }
  8878. }
  8879. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8880. * DMA addresses > 40-bit. This bridge may have other additional
  8881. * 57xx devices behind it in some 4-port NIC designs for example.
  8882. * Any tg3 device found behind the bridge will also need the 40-bit
  8883. * DMA workaround.
  8884. */
  8885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8887. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8888. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8889. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8890. }
  8891. else {
  8892. struct pci_dev *bridge = NULL;
  8893. do {
  8894. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8895. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8896. bridge);
  8897. if (bridge && bridge->subordinate &&
  8898. (bridge->subordinate->number <=
  8899. tp->pdev->bus->number) &&
  8900. (bridge->subordinate->subordinate >=
  8901. tp->pdev->bus->number)) {
  8902. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8903. pci_dev_put(bridge);
  8904. break;
  8905. }
  8906. } while (bridge);
  8907. }
  8908. /* Initialize misc host control in PCI block. */
  8909. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8910. MISC_HOST_CTRL_CHIPREV);
  8911. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8912. tp->misc_host_ctrl);
  8913. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8914. &cacheline_sz_reg);
  8915. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8916. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8917. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8918. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  8924. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8925. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8926. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8927. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8928. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8929. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8933. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8934. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8935. } else {
  8936. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  8937. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8938. ASIC_REV_5750 &&
  8939. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  8940. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  8941. }
  8942. }
  8943. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8944. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8945. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8946. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8947. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  8948. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  8949. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8950. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  8951. if (pcie_cap != 0) {
  8952. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8954. u16 lnkctl;
  8955. pci_read_config_word(tp->pdev,
  8956. pcie_cap + PCI_EXP_LNKCTL,
  8957. &lnkctl);
  8958. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  8959. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  8960. }
  8961. }
  8962. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8963. * reordering to the mailbox registers done by the host
  8964. * controller can cause major troubles. We read back from
  8965. * every mailbox register write to force the writes to be
  8966. * posted to the chip in order.
  8967. */
  8968. if (pci_dev_present(write_reorder_chipsets) &&
  8969. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8970. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8972. tp->pci_lat_timer < 64) {
  8973. tp->pci_lat_timer = 64;
  8974. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8975. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8976. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8977. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8978. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8979. cacheline_sz_reg);
  8980. }
  8981. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8982. &pci_state_reg);
  8983. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8984. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8985. /* If this is a 5700 BX chipset, and we are in PCI-X
  8986. * mode, enable register write workaround.
  8987. *
  8988. * The workaround is to use indirect register accesses
  8989. * for all chip writes not to mailbox registers.
  8990. */
  8991. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8992. u32 pm_reg;
  8993. u16 pci_cmd;
  8994. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8995. /* The chip can have it's power management PCI config
  8996. * space registers clobbered due to this bug.
  8997. * So explicitly force the chip into D0 here.
  8998. */
  8999. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  9000. &pm_reg);
  9001. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9002. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9003. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  9004. pm_reg);
  9005. /* Also, force SERR#/PERR# in PCI command. */
  9006. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9007. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9008. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9009. }
  9010. }
  9011. /* 5700 BX chips need to have their TX producer index mailboxes
  9012. * written twice to workaround a bug.
  9013. */
  9014. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9015. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9016. /* Back to back register writes can cause problems on this chip,
  9017. * the workaround is to read back all reg writes except those to
  9018. * mailbox regs. See tg3_write_indirect_reg32().
  9019. *
  9020. * PCI Express 5750_A0 rev chips need this workaround too.
  9021. */
  9022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9023. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9024. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  9025. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  9026. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9027. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9028. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9029. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9030. /* Chip-specific fixup from Broadcom driver */
  9031. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9032. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9033. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9034. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9035. }
  9036. /* Default fast path register access methods */
  9037. tp->read32 = tg3_read32;
  9038. tp->write32 = tg3_write32;
  9039. tp->read32_mbox = tg3_read32;
  9040. tp->write32_mbox = tg3_write32;
  9041. tp->write32_tx_mbox = tg3_write32;
  9042. tp->write32_rx_mbox = tg3_write32;
  9043. /* Various workaround register access methods */
  9044. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9045. tp->write32 = tg3_write_indirect_reg32;
  9046. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  9047. tp->write32 = tg3_write_flush_reg32;
  9048. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9049. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9050. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9051. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9052. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9053. }
  9054. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9055. tp->read32 = tg3_read_indirect_reg32;
  9056. tp->write32 = tg3_write_indirect_reg32;
  9057. tp->read32_mbox = tg3_read_indirect_mbox;
  9058. tp->write32_mbox = tg3_write_indirect_mbox;
  9059. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9060. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9061. iounmap(tp->regs);
  9062. tp->regs = NULL;
  9063. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9064. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9065. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9066. }
  9067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9068. tp->read32_mbox = tg3_read32_mbox_5906;
  9069. tp->write32_mbox = tg3_write32_mbox_5906;
  9070. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9071. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9072. }
  9073. if (tp->write32 == tg3_write_indirect_reg32 ||
  9074. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9075. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9077. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9078. /* Get eeprom hw config before calling tg3_set_power_state().
  9079. * In particular, the TG3_FLG2_IS_NIC flag must be
  9080. * determined before calling tg3_set_power_state() so that
  9081. * we know whether or not to switch out of Vaux power.
  9082. * When the flag is set, it means that GPIO1 is used for eeprom
  9083. * write protect and also implies that it is a LOM where GPIOs
  9084. * are not used to switch power.
  9085. */
  9086. tg3_get_eeprom_hw_cfg(tp);
  9087. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9088. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9089. * It is also used as eeprom write protect on LOMs.
  9090. */
  9091. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9092. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9093. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9094. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9095. GRC_LCLCTRL_GPIO_OUTPUT1);
  9096. /* Unused GPIO3 must be driven as output on 5752 because there
  9097. * are no pull-up resistors on unused GPIO pins.
  9098. */
  9099. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9100. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9102. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9103. /* Force the chip into D0. */
  9104. err = tg3_set_power_state(tp, PCI_D0);
  9105. if (err) {
  9106. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9107. pci_name(tp->pdev));
  9108. return err;
  9109. }
  9110. /* 5700 B0 chips do not support checksumming correctly due
  9111. * to hardware bugs.
  9112. */
  9113. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9114. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9115. /* Derive initial jumbo mode from MTU assigned in
  9116. * ether_setup() via the alloc_etherdev() call
  9117. */
  9118. if (tp->dev->mtu > ETH_DATA_LEN &&
  9119. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9120. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9121. /* Determine WakeOnLan speed to use. */
  9122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9123. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9124. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9125. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9126. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9127. } else {
  9128. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9129. }
  9130. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9131. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9132. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9133. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9134. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9135. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9136. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9137. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9138. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9139. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9140. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9141. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9142. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9143. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  9146. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9147. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9148. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9149. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9150. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9151. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9152. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9153. }
  9154. tp->coalesce_mode = 0;
  9155. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9156. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9157. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9158. /* Initialize MAC MI mode, polling disabled. */
  9159. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9160. udelay(80);
  9161. /* Initialize data/descriptor byte/word swapping. */
  9162. val = tr32(GRC_MODE);
  9163. val &= GRC_MODE_HOST_STACKUP;
  9164. tw32(GRC_MODE, val | tp->grc_mode);
  9165. tg3_switch_clocks(tp);
  9166. /* Clear this out for sanity. */
  9167. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9168. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9169. &pci_state_reg);
  9170. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9171. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9172. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9173. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9174. chiprevid == CHIPREV_ID_5701_B0 ||
  9175. chiprevid == CHIPREV_ID_5701_B2 ||
  9176. chiprevid == CHIPREV_ID_5701_B5) {
  9177. void __iomem *sram_base;
  9178. /* Write some dummy words into the SRAM status block
  9179. * area, see if it reads back correctly. If the return
  9180. * value is bad, force enable the PCIX workaround.
  9181. */
  9182. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9183. writel(0x00000000, sram_base);
  9184. writel(0x00000000, sram_base + 4);
  9185. writel(0xffffffff, sram_base + 4);
  9186. if (readl(sram_base) != 0x00000000)
  9187. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9188. }
  9189. }
  9190. udelay(50);
  9191. tg3_nvram_init(tp);
  9192. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9193. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9195. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9196. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9197. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9198. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9199. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9200. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9201. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9202. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9203. HOSTCC_MODE_CLRTICK_TXBD);
  9204. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9205. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9206. tp->misc_host_ctrl);
  9207. }
  9208. /* these are limited to 10/100 only */
  9209. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9210. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9211. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9212. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9213. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9214. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9215. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9216. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9217. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9218. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9219. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9221. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9222. err = tg3_phy_probe(tp);
  9223. if (err) {
  9224. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9225. pci_name(tp->pdev), err);
  9226. /* ... but do not return immediately ... */
  9227. }
  9228. tg3_read_partno(tp);
  9229. tg3_read_fw_ver(tp);
  9230. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9231. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9232. } else {
  9233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9234. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9235. else
  9236. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9237. }
  9238. /* 5700 {AX,BX} chips have a broken status block link
  9239. * change bit implementation, so we must use the
  9240. * status register in those cases.
  9241. */
  9242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9243. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9244. else
  9245. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9246. /* The led_ctrl is set during tg3_phy_probe, here we might
  9247. * have to force the link status polling mechanism based
  9248. * upon subsystem IDs.
  9249. */
  9250. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9251. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9252. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9253. TG3_FLAG_USE_LINKCHG_REG);
  9254. }
  9255. /* For all SERDES we poll the MAC status register. */
  9256. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9257. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9258. else
  9259. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9260. /* All chips before 5787 can get confused if TX buffers
  9261. * straddle the 4GB address boundary in some cases.
  9262. */
  9263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9266. tp->dev->hard_start_xmit = tg3_start_xmit;
  9267. else
  9268. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9269. tp->rx_offset = 2;
  9270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9271. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9272. tp->rx_offset = 0;
  9273. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9274. /* Increment the rx prod index on the rx std ring by at most
  9275. * 8 for these chips to workaround hw errata.
  9276. */
  9277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9279. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9280. tp->rx_std_max_post = 8;
  9281. /* By default, disable wake-on-lan. User can change this
  9282. * using ETHTOOL_SWOL.
  9283. */
  9284. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  9285. return err;
  9286. }
  9287. #ifdef CONFIG_SPARC64
  9288. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9289. {
  9290. struct net_device *dev = tp->dev;
  9291. struct pci_dev *pdev = tp->pdev;
  9292. struct pcidev_cookie *pcp = pdev->sysdata;
  9293. if (pcp != NULL) {
  9294. unsigned char *addr;
  9295. int len;
  9296. addr = of_get_property(pcp->prom_node, "local-mac-address",
  9297. &len);
  9298. if (addr && len == 6) {
  9299. memcpy(dev->dev_addr, addr, 6);
  9300. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9301. return 0;
  9302. }
  9303. }
  9304. return -ENODEV;
  9305. }
  9306. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9307. {
  9308. struct net_device *dev = tp->dev;
  9309. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9310. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9311. return 0;
  9312. }
  9313. #endif
  9314. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9315. {
  9316. struct net_device *dev = tp->dev;
  9317. u32 hi, lo, mac_offset;
  9318. int addr_ok = 0;
  9319. #ifdef CONFIG_SPARC64
  9320. if (!tg3_get_macaddr_sparc(tp))
  9321. return 0;
  9322. #endif
  9323. mac_offset = 0x7c;
  9324. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9325. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9326. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9327. mac_offset = 0xcc;
  9328. if (tg3_nvram_lock(tp))
  9329. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9330. else
  9331. tg3_nvram_unlock(tp);
  9332. }
  9333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9334. mac_offset = 0x10;
  9335. /* First try to get it from MAC address mailbox. */
  9336. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9337. if ((hi >> 16) == 0x484b) {
  9338. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9339. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9340. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9341. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9342. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9343. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9344. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9345. /* Some old bootcode may report a 0 MAC address in SRAM */
  9346. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9347. }
  9348. if (!addr_ok) {
  9349. /* Next, try NVRAM. */
  9350. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9351. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9352. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9353. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9354. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9355. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9356. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9357. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9358. }
  9359. /* Finally just fetch it out of the MAC control regs. */
  9360. else {
  9361. hi = tr32(MAC_ADDR_0_HIGH);
  9362. lo = tr32(MAC_ADDR_0_LOW);
  9363. dev->dev_addr[5] = lo & 0xff;
  9364. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9365. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9366. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9367. dev->dev_addr[1] = hi & 0xff;
  9368. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9369. }
  9370. }
  9371. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9372. #ifdef CONFIG_SPARC64
  9373. if (!tg3_get_default_macaddr_sparc(tp))
  9374. return 0;
  9375. #endif
  9376. return -EINVAL;
  9377. }
  9378. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9379. return 0;
  9380. }
  9381. #define BOUNDARY_SINGLE_CACHELINE 1
  9382. #define BOUNDARY_MULTI_CACHELINE 2
  9383. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9384. {
  9385. int cacheline_size;
  9386. u8 byte;
  9387. int goal;
  9388. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9389. if (byte == 0)
  9390. cacheline_size = 1024;
  9391. else
  9392. cacheline_size = (int) byte * 4;
  9393. /* On 5703 and later chips, the boundary bits have no
  9394. * effect.
  9395. */
  9396. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9397. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9398. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9399. goto out;
  9400. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9401. goal = BOUNDARY_MULTI_CACHELINE;
  9402. #else
  9403. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9404. goal = BOUNDARY_SINGLE_CACHELINE;
  9405. #else
  9406. goal = 0;
  9407. #endif
  9408. #endif
  9409. if (!goal)
  9410. goto out;
  9411. /* PCI controllers on most RISC systems tend to disconnect
  9412. * when a device tries to burst across a cache-line boundary.
  9413. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9414. *
  9415. * Unfortunately, for PCI-E there are only limited
  9416. * write-side controls for this, and thus for reads
  9417. * we will still get the disconnects. We'll also waste
  9418. * these PCI cycles for both read and write for chips
  9419. * other than 5700 and 5701 which do not implement the
  9420. * boundary bits.
  9421. */
  9422. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9423. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9424. switch (cacheline_size) {
  9425. case 16:
  9426. case 32:
  9427. case 64:
  9428. case 128:
  9429. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9430. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9431. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9432. } else {
  9433. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9434. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9435. }
  9436. break;
  9437. case 256:
  9438. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9439. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9440. break;
  9441. default:
  9442. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9443. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9444. break;
  9445. };
  9446. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9447. switch (cacheline_size) {
  9448. case 16:
  9449. case 32:
  9450. case 64:
  9451. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9452. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9453. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9454. break;
  9455. }
  9456. /* fallthrough */
  9457. case 128:
  9458. default:
  9459. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9460. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9461. break;
  9462. };
  9463. } else {
  9464. switch (cacheline_size) {
  9465. case 16:
  9466. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9467. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9468. DMA_RWCTRL_WRITE_BNDRY_16);
  9469. break;
  9470. }
  9471. /* fallthrough */
  9472. case 32:
  9473. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9474. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9475. DMA_RWCTRL_WRITE_BNDRY_32);
  9476. break;
  9477. }
  9478. /* fallthrough */
  9479. case 64:
  9480. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9481. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9482. DMA_RWCTRL_WRITE_BNDRY_64);
  9483. break;
  9484. }
  9485. /* fallthrough */
  9486. case 128:
  9487. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9488. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9489. DMA_RWCTRL_WRITE_BNDRY_128);
  9490. break;
  9491. }
  9492. /* fallthrough */
  9493. case 256:
  9494. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9495. DMA_RWCTRL_WRITE_BNDRY_256);
  9496. break;
  9497. case 512:
  9498. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9499. DMA_RWCTRL_WRITE_BNDRY_512);
  9500. break;
  9501. case 1024:
  9502. default:
  9503. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9504. DMA_RWCTRL_WRITE_BNDRY_1024);
  9505. break;
  9506. };
  9507. }
  9508. out:
  9509. return val;
  9510. }
  9511. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9512. {
  9513. struct tg3_internal_buffer_desc test_desc;
  9514. u32 sram_dma_descs;
  9515. int i, ret;
  9516. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9517. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9518. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9519. tw32(RDMAC_STATUS, 0);
  9520. tw32(WDMAC_STATUS, 0);
  9521. tw32(BUFMGR_MODE, 0);
  9522. tw32(FTQ_RESET, 0);
  9523. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9524. test_desc.addr_lo = buf_dma & 0xffffffff;
  9525. test_desc.nic_mbuf = 0x00002100;
  9526. test_desc.len = size;
  9527. /*
  9528. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9529. * the *second* time the tg3 driver was getting loaded after an
  9530. * initial scan.
  9531. *
  9532. * Broadcom tells me:
  9533. * ...the DMA engine is connected to the GRC block and a DMA
  9534. * reset may affect the GRC block in some unpredictable way...
  9535. * The behavior of resets to individual blocks has not been tested.
  9536. *
  9537. * Broadcom noted the GRC reset will also reset all sub-components.
  9538. */
  9539. if (to_device) {
  9540. test_desc.cqid_sqid = (13 << 8) | 2;
  9541. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9542. udelay(40);
  9543. } else {
  9544. test_desc.cqid_sqid = (16 << 8) | 7;
  9545. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9546. udelay(40);
  9547. }
  9548. test_desc.flags = 0x00000005;
  9549. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9550. u32 val;
  9551. val = *(((u32 *)&test_desc) + i);
  9552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9553. sram_dma_descs + (i * sizeof(u32)));
  9554. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9555. }
  9556. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9557. if (to_device) {
  9558. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9559. } else {
  9560. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9561. }
  9562. ret = -ENODEV;
  9563. for (i = 0; i < 40; i++) {
  9564. u32 val;
  9565. if (to_device)
  9566. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9567. else
  9568. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9569. if ((val & 0xffff) == sram_dma_descs) {
  9570. ret = 0;
  9571. break;
  9572. }
  9573. udelay(100);
  9574. }
  9575. return ret;
  9576. }
  9577. #define TEST_BUFFER_SIZE 0x2000
  9578. static int __devinit tg3_test_dma(struct tg3 *tp)
  9579. {
  9580. dma_addr_t buf_dma;
  9581. u32 *buf, saved_dma_rwctrl;
  9582. int ret;
  9583. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9584. if (!buf) {
  9585. ret = -ENOMEM;
  9586. goto out_nofree;
  9587. }
  9588. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9589. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9590. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9591. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9592. /* DMA read watermark not used on PCIE */
  9593. tp->dma_rwctrl |= 0x00180000;
  9594. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9597. tp->dma_rwctrl |= 0x003f0000;
  9598. else
  9599. tp->dma_rwctrl |= 0x003f000f;
  9600. } else {
  9601. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9603. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9604. u32 read_water = 0x7;
  9605. /* If the 5704 is behind the EPB bridge, we can
  9606. * do the less restrictive ONE_DMA workaround for
  9607. * better performance.
  9608. */
  9609. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9611. tp->dma_rwctrl |= 0x8000;
  9612. else if (ccval == 0x6 || ccval == 0x7)
  9613. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  9615. read_water = 4;
  9616. /* Set bit 23 to enable PCIX hw bug fix */
  9617. tp->dma_rwctrl |=
  9618. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  9619. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  9620. (1 << 23);
  9621. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9622. /* 5780 always in PCIX mode */
  9623. tp->dma_rwctrl |= 0x00144000;
  9624. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9625. /* 5714 always in PCIX mode */
  9626. tp->dma_rwctrl |= 0x00148000;
  9627. } else {
  9628. tp->dma_rwctrl |= 0x001b000f;
  9629. }
  9630. }
  9631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9633. tp->dma_rwctrl &= 0xfffffff0;
  9634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9636. /* Remove this if it causes problems for some boards. */
  9637. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9638. /* On 5700/5701 chips, we need to set this bit.
  9639. * Otherwise the chip will issue cacheline transactions
  9640. * to streamable DMA memory with not all the byte
  9641. * enables turned on. This is an error on several
  9642. * RISC PCI controllers, in particular sparc64.
  9643. *
  9644. * On 5703/5704 chips, this bit has been reassigned
  9645. * a different meaning. In particular, it is used
  9646. * on those chips to enable a PCI-X workaround.
  9647. */
  9648. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9649. }
  9650. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9651. #if 0
  9652. /* Unneeded, already done by tg3_get_invariants. */
  9653. tg3_switch_clocks(tp);
  9654. #endif
  9655. ret = 0;
  9656. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9657. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9658. goto out;
  9659. /* It is best to perform DMA test with maximum write burst size
  9660. * to expose the 5700/5701 write DMA bug.
  9661. */
  9662. saved_dma_rwctrl = tp->dma_rwctrl;
  9663. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9664. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9665. while (1) {
  9666. u32 *p = buf, i;
  9667. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9668. p[i] = i;
  9669. /* Send the buffer to the chip. */
  9670. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9671. if (ret) {
  9672. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9673. break;
  9674. }
  9675. #if 0
  9676. /* validate data reached card RAM correctly. */
  9677. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9678. u32 val;
  9679. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9680. if (le32_to_cpu(val) != p[i]) {
  9681. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9682. /* ret = -ENODEV here? */
  9683. }
  9684. p[i] = 0;
  9685. }
  9686. #endif
  9687. /* Now read it back. */
  9688. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9689. if (ret) {
  9690. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9691. break;
  9692. }
  9693. /* Verify it. */
  9694. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9695. if (p[i] == i)
  9696. continue;
  9697. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9698. DMA_RWCTRL_WRITE_BNDRY_16) {
  9699. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9700. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9701. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9702. break;
  9703. } else {
  9704. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9705. ret = -ENODEV;
  9706. goto out;
  9707. }
  9708. }
  9709. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9710. /* Success. */
  9711. ret = 0;
  9712. break;
  9713. }
  9714. }
  9715. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9716. DMA_RWCTRL_WRITE_BNDRY_16) {
  9717. static struct pci_device_id dma_wait_state_chipsets[] = {
  9718. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9719. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9720. { },
  9721. };
  9722. /* DMA test passed without adjusting DMA boundary,
  9723. * now look for chipsets that are known to expose the
  9724. * DMA bug without failing the test.
  9725. */
  9726. if (pci_dev_present(dma_wait_state_chipsets)) {
  9727. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9728. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9729. }
  9730. else
  9731. /* Safe to use the calculated DMA boundary. */
  9732. tp->dma_rwctrl = saved_dma_rwctrl;
  9733. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9734. }
  9735. out:
  9736. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9737. out_nofree:
  9738. return ret;
  9739. }
  9740. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9741. {
  9742. tp->link_config.advertising =
  9743. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9744. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9745. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9746. ADVERTISED_Autoneg | ADVERTISED_MII);
  9747. tp->link_config.speed = SPEED_INVALID;
  9748. tp->link_config.duplex = DUPLEX_INVALID;
  9749. tp->link_config.autoneg = AUTONEG_ENABLE;
  9750. tp->link_config.active_speed = SPEED_INVALID;
  9751. tp->link_config.active_duplex = DUPLEX_INVALID;
  9752. tp->link_config.phy_is_low_power = 0;
  9753. tp->link_config.orig_speed = SPEED_INVALID;
  9754. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9755. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9756. }
  9757. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9758. {
  9759. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9760. tp->bufmgr_config.mbuf_read_dma_low_water =
  9761. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9762. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9763. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9764. tp->bufmgr_config.mbuf_high_water =
  9765. DEFAULT_MB_HIGH_WATER_5705;
  9766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9767. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9768. DEFAULT_MB_MACRX_LOW_WATER_5906;
  9769. tp->bufmgr_config.mbuf_high_water =
  9770. DEFAULT_MB_HIGH_WATER_5906;
  9771. }
  9772. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9773. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9774. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9775. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9776. tp->bufmgr_config.mbuf_high_water_jumbo =
  9777. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9778. } else {
  9779. tp->bufmgr_config.mbuf_read_dma_low_water =
  9780. DEFAULT_MB_RDMA_LOW_WATER;
  9781. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9782. DEFAULT_MB_MACRX_LOW_WATER;
  9783. tp->bufmgr_config.mbuf_high_water =
  9784. DEFAULT_MB_HIGH_WATER;
  9785. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9786. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9787. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9788. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9789. tp->bufmgr_config.mbuf_high_water_jumbo =
  9790. DEFAULT_MB_HIGH_WATER_JUMBO;
  9791. }
  9792. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9793. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9794. }
  9795. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9796. {
  9797. switch (tp->phy_id & PHY_ID_MASK) {
  9798. case PHY_ID_BCM5400: return "5400";
  9799. case PHY_ID_BCM5401: return "5401";
  9800. case PHY_ID_BCM5411: return "5411";
  9801. case PHY_ID_BCM5701: return "5701";
  9802. case PHY_ID_BCM5703: return "5703";
  9803. case PHY_ID_BCM5704: return "5704";
  9804. case PHY_ID_BCM5705: return "5705";
  9805. case PHY_ID_BCM5750: return "5750";
  9806. case PHY_ID_BCM5752: return "5752";
  9807. case PHY_ID_BCM5714: return "5714";
  9808. case PHY_ID_BCM5780: return "5780";
  9809. case PHY_ID_BCM5755: return "5755";
  9810. case PHY_ID_BCM5787: return "5787";
  9811. case PHY_ID_BCM5756: return "5722/5756";
  9812. case PHY_ID_BCM5906: return "5906";
  9813. case PHY_ID_BCM8002: return "8002/serdes";
  9814. case 0: return "serdes";
  9815. default: return "unknown";
  9816. };
  9817. }
  9818. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9819. {
  9820. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9821. strcpy(str, "PCI Express");
  9822. return str;
  9823. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9824. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9825. strcpy(str, "PCIX:");
  9826. if ((clock_ctrl == 7) ||
  9827. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9828. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9829. strcat(str, "133MHz");
  9830. else if (clock_ctrl == 0)
  9831. strcat(str, "33MHz");
  9832. else if (clock_ctrl == 2)
  9833. strcat(str, "50MHz");
  9834. else if (clock_ctrl == 4)
  9835. strcat(str, "66MHz");
  9836. else if (clock_ctrl == 6)
  9837. strcat(str, "100MHz");
  9838. } else {
  9839. strcpy(str, "PCI:");
  9840. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9841. strcat(str, "66MHz");
  9842. else
  9843. strcat(str, "33MHz");
  9844. }
  9845. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9846. strcat(str, ":32-bit");
  9847. else
  9848. strcat(str, ":64-bit");
  9849. return str;
  9850. }
  9851. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9852. {
  9853. struct pci_dev *peer;
  9854. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9855. for (func = 0; func < 8; func++) {
  9856. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9857. if (peer && peer != tp->pdev)
  9858. break;
  9859. pci_dev_put(peer);
  9860. }
  9861. /* 5704 can be configured in single-port mode, set peer to
  9862. * tp->pdev in that case.
  9863. */
  9864. if (!peer) {
  9865. peer = tp->pdev;
  9866. return peer;
  9867. }
  9868. /*
  9869. * We don't need to keep the refcount elevated; there's no way
  9870. * to remove one half of this device without removing the other
  9871. */
  9872. pci_dev_put(peer);
  9873. return peer;
  9874. }
  9875. static void __devinit tg3_init_coal(struct tg3 *tp)
  9876. {
  9877. struct ethtool_coalesce *ec = &tp->coal;
  9878. memset(ec, 0, sizeof(*ec));
  9879. ec->cmd = ETHTOOL_GCOALESCE;
  9880. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9881. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9882. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9883. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9884. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9885. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9886. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9887. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9888. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9889. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9890. HOSTCC_MODE_CLRTICK_TXBD)) {
  9891. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9892. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9893. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9894. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9895. }
  9896. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9897. ec->rx_coalesce_usecs_irq = 0;
  9898. ec->tx_coalesce_usecs_irq = 0;
  9899. ec->stats_block_coalesce_usecs = 0;
  9900. }
  9901. }
  9902. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9903. const struct pci_device_id *ent)
  9904. {
  9905. static int tg3_version_printed = 0;
  9906. unsigned long tg3reg_base, tg3reg_len;
  9907. struct net_device *dev;
  9908. struct tg3 *tp;
  9909. int i, err, pm_cap;
  9910. char str[40];
  9911. u64 dma_mask, persist_dma_mask;
  9912. if (tg3_version_printed++ == 0)
  9913. printk(KERN_INFO "%s", version);
  9914. err = pci_enable_device(pdev);
  9915. if (err) {
  9916. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9917. "aborting.\n");
  9918. return err;
  9919. }
  9920. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9921. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9922. "base address, aborting.\n");
  9923. err = -ENODEV;
  9924. goto err_out_disable_pdev;
  9925. }
  9926. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9927. if (err) {
  9928. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9929. "aborting.\n");
  9930. goto err_out_disable_pdev;
  9931. }
  9932. pci_set_master(pdev);
  9933. /* Find power-management capability. */
  9934. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9935. if (pm_cap == 0) {
  9936. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9937. "aborting.\n");
  9938. err = -EIO;
  9939. goto err_out_free_res;
  9940. }
  9941. tg3reg_base = pci_resource_start(pdev, 0);
  9942. tg3reg_len = pci_resource_len(pdev, 0);
  9943. dev = alloc_etherdev(sizeof(*tp));
  9944. if (!dev) {
  9945. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9946. err = -ENOMEM;
  9947. goto err_out_free_res;
  9948. }
  9949. SET_MODULE_OWNER(dev);
  9950. SET_NETDEV_DEV(dev, &pdev->dev);
  9951. #if TG3_VLAN_TAG_USED
  9952. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9953. dev->vlan_rx_register = tg3_vlan_rx_register;
  9954. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9955. #endif
  9956. tp = netdev_priv(dev);
  9957. tp->pdev = pdev;
  9958. tp->dev = dev;
  9959. tp->pm_cap = pm_cap;
  9960. tp->mac_mode = TG3_DEF_MAC_MODE;
  9961. tp->rx_mode = TG3_DEF_RX_MODE;
  9962. tp->tx_mode = TG3_DEF_TX_MODE;
  9963. tp->mi_mode = MAC_MI_MODE_BASE;
  9964. if (tg3_debug > 0)
  9965. tp->msg_enable = tg3_debug;
  9966. else
  9967. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9968. /* The word/byte swap controls here control register access byte
  9969. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9970. * setting below.
  9971. */
  9972. tp->misc_host_ctrl =
  9973. MISC_HOST_CTRL_MASK_PCI_INT |
  9974. MISC_HOST_CTRL_WORD_SWAP |
  9975. MISC_HOST_CTRL_INDIR_ACCESS |
  9976. MISC_HOST_CTRL_PCISTATE_RW;
  9977. /* The NONFRM (non-frame) byte/word swap controls take effect
  9978. * on descriptor entries, anything which isn't packet data.
  9979. *
  9980. * The StrongARM chips on the board (one for tx, one for rx)
  9981. * are running in big-endian mode.
  9982. */
  9983. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9984. GRC_MODE_WSWAP_NONFRM_DATA);
  9985. #ifdef __BIG_ENDIAN
  9986. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9987. #endif
  9988. spin_lock_init(&tp->lock);
  9989. spin_lock_init(&tp->indirect_lock);
  9990. INIT_WORK(&tp->reset_task, tg3_reset_task);
  9991. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9992. if (tp->regs == 0UL) {
  9993. printk(KERN_ERR PFX "Cannot map device registers, "
  9994. "aborting.\n");
  9995. err = -ENOMEM;
  9996. goto err_out_free_dev;
  9997. }
  9998. tg3_init_link_config(tp);
  9999. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10000. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10001. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10002. dev->open = tg3_open;
  10003. dev->stop = tg3_close;
  10004. dev->get_stats = tg3_get_stats;
  10005. dev->set_multicast_list = tg3_set_rx_mode;
  10006. dev->set_mac_address = tg3_set_mac_addr;
  10007. dev->do_ioctl = tg3_ioctl;
  10008. dev->tx_timeout = tg3_tx_timeout;
  10009. dev->poll = tg3_poll;
  10010. dev->ethtool_ops = &tg3_ethtool_ops;
  10011. dev->weight = 64;
  10012. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10013. dev->change_mtu = tg3_change_mtu;
  10014. dev->irq = pdev->irq;
  10015. #ifdef CONFIG_NET_POLL_CONTROLLER
  10016. dev->poll_controller = tg3_poll_controller;
  10017. #endif
  10018. err = tg3_get_invariants(tp);
  10019. if (err) {
  10020. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10021. "aborting.\n");
  10022. goto err_out_iounmap;
  10023. }
  10024. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10025. * device behind the EPB cannot support DMA addresses > 40-bit.
  10026. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10027. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10028. * do DMA address check in tg3_start_xmit().
  10029. */
  10030. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10031. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10032. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10033. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10034. #ifdef CONFIG_HIGHMEM
  10035. dma_mask = DMA_64BIT_MASK;
  10036. #endif
  10037. } else
  10038. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10039. /* Configure DMA attributes. */
  10040. if (dma_mask > DMA_32BIT_MASK) {
  10041. err = pci_set_dma_mask(pdev, dma_mask);
  10042. if (!err) {
  10043. dev->features |= NETIF_F_HIGHDMA;
  10044. err = pci_set_consistent_dma_mask(pdev,
  10045. persist_dma_mask);
  10046. if (err < 0) {
  10047. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10048. "DMA for consistent allocations\n");
  10049. goto err_out_iounmap;
  10050. }
  10051. }
  10052. }
  10053. if (err || dma_mask == DMA_32BIT_MASK) {
  10054. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10055. if (err) {
  10056. printk(KERN_ERR PFX "No usable DMA configuration, "
  10057. "aborting.\n");
  10058. goto err_out_iounmap;
  10059. }
  10060. }
  10061. tg3_init_bufmgr_config(tp);
  10062. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10063. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10064. }
  10065. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10067. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10069. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10070. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10071. } else {
  10072. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10073. }
  10074. /* TSO is on by default on chips that support hardware TSO.
  10075. * Firmware TSO on older chips gives lower performance, so it
  10076. * is off by default, but can be enabled using ethtool.
  10077. */
  10078. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10079. dev->features |= NETIF_F_TSO;
  10080. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10081. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10082. dev->features |= NETIF_F_TSO6;
  10083. }
  10084. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10085. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10086. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10087. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10088. tp->rx_pending = 63;
  10089. }
  10090. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10091. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10092. tp->pdev_peer = tg3_find_peer(tp);
  10093. err = tg3_get_device_address(tp);
  10094. if (err) {
  10095. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10096. "aborting.\n");
  10097. goto err_out_iounmap;
  10098. }
  10099. /*
  10100. * Reset chip in case UNDI or EFI driver did not shutdown
  10101. * DMA self test will enable WDMAC and we'll see (spurious)
  10102. * pending DMA on the PCI bus at that point.
  10103. */
  10104. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10105. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10106. pci_save_state(tp->pdev);
  10107. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10108. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10109. }
  10110. err = tg3_test_dma(tp);
  10111. if (err) {
  10112. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10113. goto err_out_iounmap;
  10114. }
  10115. /* Tigon3 can do ipv4 only... and some chips have buggy
  10116. * checksumming.
  10117. */
  10118. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  10121. dev->features |= NETIF_F_HW_CSUM;
  10122. else
  10123. dev->features |= NETIF_F_IP_CSUM;
  10124. dev->features |= NETIF_F_SG;
  10125. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10126. } else
  10127. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10128. /* flow control autonegotiation is default behavior */
  10129. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10130. tg3_init_coal(tp);
  10131. /* Now that we have fully setup the chip, save away a snapshot
  10132. * of the PCI config space. We need to restore this after
  10133. * GRC_MISC_CFG core clock resets and some resume events.
  10134. */
  10135. pci_save_state(tp->pdev);
  10136. pci_set_drvdata(pdev, dev);
  10137. err = register_netdev(dev);
  10138. if (err) {
  10139. printk(KERN_ERR PFX "Cannot register net device, "
  10140. "aborting.\n");
  10141. goto err_out_iounmap;
  10142. }
  10143. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10144. dev->name,
  10145. tp->board_part_number,
  10146. tp->pci_chip_rev_id,
  10147. tg3_phy_string(tp),
  10148. tg3_bus_string(tp, str),
  10149. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10150. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10151. "10/100/1000Base-T")));
  10152. for (i = 0; i < 6; i++)
  10153. printk("%2.2x%c", dev->dev_addr[i],
  10154. i == 5 ? '\n' : ':');
  10155. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10156. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10157. dev->name,
  10158. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10159. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10160. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10161. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10162. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10163. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10164. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10165. dev->name, tp->dma_rwctrl,
  10166. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10167. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10168. return 0;
  10169. err_out_iounmap:
  10170. if (tp->regs) {
  10171. iounmap(tp->regs);
  10172. tp->regs = NULL;
  10173. }
  10174. err_out_free_dev:
  10175. free_netdev(dev);
  10176. err_out_free_res:
  10177. pci_release_regions(pdev);
  10178. err_out_disable_pdev:
  10179. pci_disable_device(pdev);
  10180. pci_set_drvdata(pdev, NULL);
  10181. return err;
  10182. }
  10183. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10184. {
  10185. struct net_device *dev = pci_get_drvdata(pdev);
  10186. if (dev) {
  10187. struct tg3 *tp = netdev_priv(dev);
  10188. flush_scheduled_work();
  10189. unregister_netdev(dev);
  10190. if (tp->regs) {
  10191. iounmap(tp->regs);
  10192. tp->regs = NULL;
  10193. }
  10194. free_netdev(dev);
  10195. pci_release_regions(pdev);
  10196. pci_disable_device(pdev);
  10197. pci_set_drvdata(pdev, NULL);
  10198. }
  10199. }
  10200. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10201. {
  10202. struct net_device *dev = pci_get_drvdata(pdev);
  10203. struct tg3 *tp = netdev_priv(dev);
  10204. int err;
  10205. if (!netif_running(dev))
  10206. return 0;
  10207. flush_scheduled_work();
  10208. tg3_netif_stop(tp);
  10209. del_timer_sync(&tp->timer);
  10210. tg3_full_lock(tp, 1);
  10211. tg3_disable_ints(tp);
  10212. tg3_full_unlock(tp);
  10213. netif_device_detach(dev);
  10214. tg3_full_lock(tp, 0);
  10215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10216. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10217. tg3_full_unlock(tp);
  10218. /* Save MSI address and data for resume. */
  10219. pci_save_state(pdev);
  10220. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10221. if (err) {
  10222. tg3_full_lock(tp, 0);
  10223. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10224. if (tg3_restart_hw(tp, 1))
  10225. goto out;
  10226. tp->timer.expires = jiffies + tp->timer_offset;
  10227. add_timer(&tp->timer);
  10228. netif_device_attach(dev);
  10229. tg3_netif_start(tp);
  10230. out:
  10231. tg3_full_unlock(tp);
  10232. }
  10233. return err;
  10234. }
  10235. static int tg3_resume(struct pci_dev *pdev)
  10236. {
  10237. struct net_device *dev = pci_get_drvdata(pdev);
  10238. struct tg3 *tp = netdev_priv(dev);
  10239. int err;
  10240. if (!netif_running(dev))
  10241. return 0;
  10242. pci_restore_state(tp->pdev);
  10243. err = tg3_set_power_state(tp, PCI_D0);
  10244. if (err)
  10245. return err;
  10246. netif_device_attach(dev);
  10247. tg3_full_lock(tp, 0);
  10248. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10249. err = tg3_restart_hw(tp, 1);
  10250. if (err)
  10251. goto out;
  10252. tp->timer.expires = jiffies + tp->timer_offset;
  10253. add_timer(&tp->timer);
  10254. tg3_netif_start(tp);
  10255. out:
  10256. tg3_full_unlock(tp);
  10257. return err;
  10258. }
  10259. static struct pci_driver tg3_driver = {
  10260. .name = DRV_MODULE_NAME,
  10261. .id_table = tg3_pci_tbl,
  10262. .probe = tg3_init_one,
  10263. .remove = __devexit_p(tg3_remove_one),
  10264. .suspend = tg3_suspend,
  10265. .resume = tg3_resume
  10266. };
  10267. static int __init tg3_init(void)
  10268. {
  10269. return pci_register_driver(&tg3_driver);
  10270. }
  10271. static void __exit tg3_cleanup(void)
  10272. {
  10273. pci_unregister_driver(&tg3_driver);
  10274. }
  10275. module_init(tg3_init);
  10276. module_exit(tg3_cleanup);