common.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/sched.h>
  4. #include <linux/string.h>
  5. #include <linux/bootmem.h>
  6. #include <linux/bitops.h>
  7. #include <linux/module.h>
  8. #include <linux/kgdb.h>
  9. #include <linux/topology.h>
  10. #include <linux/delay.h>
  11. #include <linux/smp.h>
  12. #include <linux/percpu.h>
  13. #include <asm/i387.h>
  14. #include <asm/msr.h>
  15. #include <asm/io.h>
  16. #include <asm/linkage.h>
  17. #include <asm/mmu_context.h>
  18. #include <asm/mtrr.h>
  19. #include <asm/mce.h>
  20. #include <asm/pat.h>
  21. #include <asm/asm.h>
  22. #include <asm/numa.h>
  23. #include <asm/smp.h>
  24. #include <asm/cpu.h>
  25. #include <asm/cpumask.h>
  26. #ifdef CONFIG_X86_LOCAL_APIC
  27. #include <asm/mpspec.h>
  28. #include <asm/apic.h>
  29. #include <mach_apic.h>
  30. #include <asm/genapic.h>
  31. #include <asm/uv/uv.h>
  32. #endif
  33. #include <asm/pgtable.h>
  34. #include <asm/processor.h>
  35. #include <asm/desc.h>
  36. #include <asm/atomic.h>
  37. #include <asm/proto.h>
  38. #include <asm/sections.h>
  39. #include <asm/setup.h>
  40. #include <asm/hypervisor.h>
  41. #include <asm/stackprotector.h>
  42. #include "cpu.h"
  43. #ifdef CONFIG_X86_64
  44. /* all of these masks are initialized in setup_cpu_local_masks() */
  45. cpumask_var_t cpu_callin_mask;
  46. cpumask_var_t cpu_callout_mask;
  47. cpumask_var_t cpu_initialized_mask;
  48. /* representing cpus for which sibling maps can be computed */
  49. cpumask_var_t cpu_sibling_setup_mask;
  50. /* correctly size the local cpu masks */
  51. void __init setup_cpu_local_masks(void)
  52. {
  53. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  54. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  55. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  56. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  57. }
  58. #else /* CONFIG_X86_32 */
  59. cpumask_t cpu_callin_map;
  60. cpumask_t cpu_callout_map;
  61. cpumask_t cpu_initialized;
  62. cpumask_t cpu_sibling_setup_map;
  63. #endif /* CONFIG_X86_32 */
  64. static struct cpu_dev *this_cpu __cpuinitdata;
  65. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  66. #ifdef CONFIG_X86_64
  67. /*
  68. * We need valid kernel segments for data and code in long mode too
  69. * IRET will check the segment types kkeil 2000/10/28
  70. * Also sysret mandates a special GDT layout
  71. *
  72. * The TLS descriptors are currently at a different place compared to i386.
  73. * Hopefully nobody expects them at a fixed place (Wine?)
  74. */
  75. [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
  76. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
  77. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
  78. [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
  79. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
  80. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
  81. #else
  82. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
  83. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
  84. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
  85. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
  86. /*
  87. * Segments used for calling PnP BIOS have byte granularity.
  88. * They code segments and data segments have fixed 64k limits,
  89. * the transfer segment sizes are set at run time.
  90. */
  91. /* 32-bit code */
  92. [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
  93. /* 16-bit code */
  94. [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
  95. /* 16-bit data */
  96. [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
  97. /* 16-bit data */
  98. [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
  99. /* 16-bit data */
  100. [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
  101. /*
  102. * The APM segments have byte granularity and their bases
  103. * are set at run time. All have 64k limits.
  104. */
  105. /* 32-bit code */
  106. [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
  107. /* 16-bit code */
  108. [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
  109. /* data */
  110. [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
  111. [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
  112. [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
  113. GDT_STACK_CANARY_INIT
  114. #endif
  115. } };
  116. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  117. #ifdef CONFIG_X86_32
  118. static int cachesize_override __cpuinitdata = -1;
  119. static int disable_x86_serial_nr __cpuinitdata = 1;
  120. static int __init cachesize_setup(char *str)
  121. {
  122. get_option(&str, &cachesize_override);
  123. return 1;
  124. }
  125. __setup("cachesize=", cachesize_setup);
  126. static int __init x86_fxsr_setup(char *s)
  127. {
  128. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  129. setup_clear_cpu_cap(X86_FEATURE_XMM);
  130. return 1;
  131. }
  132. __setup("nofxsr", x86_fxsr_setup);
  133. static int __init x86_sep_setup(char *s)
  134. {
  135. setup_clear_cpu_cap(X86_FEATURE_SEP);
  136. return 1;
  137. }
  138. __setup("nosep", x86_sep_setup);
  139. /* Standard macro to see if a specific flag is changeable */
  140. static inline int flag_is_changeable_p(u32 flag)
  141. {
  142. u32 f1, f2;
  143. /*
  144. * Cyrix and IDT cpus allow disabling of CPUID
  145. * so the code below may return different results
  146. * when it is executed before and after enabling
  147. * the CPUID. Add "volatile" to not allow gcc to
  148. * optimize the subsequent calls to this function.
  149. */
  150. asm volatile ("pushfl\n\t"
  151. "pushfl\n\t"
  152. "popl %0\n\t"
  153. "movl %0,%1\n\t"
  154. "xorl %2,%0\n\t"
  155. "pushl %0\n\t"
  156. "popfl\n\t"
  157. "pushfl\n\t"
  158. "popl %0\n\t"
  159. "popfl\n\t"
  160. : "=&r" (f1), "=&r" (f2)
  161. : "ir" (flag));
  162. return ((f1^f2) & flag) != 0;
  163. }
  164. /* Probe for the CPUID instruction */
  165. static int __cpuinit have_cpuid_p(void)
  166. {
  167. return flag_is_changeable_p(X86_EFLAGS_ID);
  168. }
  169. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  170. {
  171. if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
  172. /* Disable processor serial number */
  173. unsigned long lo, hi;
  174. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  175. lo |= 0x200000;
  176. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  177. printk(KERN_NOTICE "CPU serial number disabled.\n");
  178. clear_cpu_cap(c, X86_FEATURE_PN);
  179. /* Disabling the serial number may affect the cpuid level */
  180. c->cpuid_level = cpuid_eax(0);
  181. }
  182. }
  183. static int __init x86_serial_nr_setup(char *s)
  184. {
  185. disable_x86_serial_nr = 0;
  186. return 1;
  187. }
  188. __setup("serialnumber", x86_serial_nr_setup);
  189. #else
  190. static inline int flag_is_changeable_p(u32 flag)
  191. {
  192. return 1;
  193. }
  194. /* Probe for the CPUID instruction */
  195. static inline int have_cpuid_p(void)
  196. {
  197. return 1;
  198. }
  199. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  200. {
  201. }
  202. #endif
  203. /*
  204. * Naming convention should be: <Name> [(<Codename>)]
  205. * This table only is used unless init_<vendor>() below doesn't set it;
  206. * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
  207. *
  208. */
  209. /* Look up CPU names by table lookup. */
  210. static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
  211. {
  212. struct cpu_model_info *info;
  213. if (c->x86_model >= 16)
  214. return NULL; /* Range check */
  215. if (!this_cpu)
  216. return NULL;
  217. info = this_cpu->c_models;
  218. while (info && info->family) {
  219. if (info->family == c->x86)
  220. return info->model_names[c->x86_model];
  221. info++;
  222. }
  223. return NULL; /* Not found */
  224. }
  225. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  226. void load_percpu_segment(int cpu)
  227. {
  228. #ifdef CONFIG_X86_32
  229. loadsegment(fs, __KERNEL_PERCPU);
  230. #else
  231. loadsegment(gs, 0);
  232. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  233. #endif
  234. load_stack_canary_segment();
  235. }
  236. /* Current gdt points %fs at the "master" per-cpu area: after this,
  237. * it's on the real one. */
  238. void switch_to_new_gdt(int cpu)
  239. {
  240. struct desc_ptr gdt_descr;
  241. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  242. gdt_descr.size = GDT_SIZE - 1;
  243. load_gdt(&gdt_descr);
  244. /* Reload the per-cpu base */
  245. load_percpu_segment(cpu);
  246. }
  247. static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
  248. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  249. {
  250. #ifdef CONFIG_X86_64
  251. display_cacheinfo(c);
  252. #else
  253. /* Not much we can do here... */
  254. /* Check if at least it has cpuid */
  255. if (c->cpuid_level == -1) {
  256. /* No cpuid. It must be an ancient CPU */
  257. if (c->x86 == 4)
  258. strcpy(c->x86_model_id, "486");
  259. else if (c->x86 == 3)
  260. strcpy(c->x86_model_id, "386");
  261. }
  262. #endif
  263. }
  264. static struct cpu_dev __cpuinitdata default_cpu = {
  265. .c_init = default_init,
  266. .c_vendor = "Unknown",
  267. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  268. };
  269. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  270. {
  271. unsigned int *v;
  272. char *p, *q;
  273. if (c->extended_cpuid_level < 0x80000004)
  274. return;
  275. v = (unsigned int *) c->x86_model_id;
  276. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  277. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  278. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  279. c->x86_model_id[48] = 0;
  280. /* Intel chips right-justify this string for some dumb reason;
  281. undo that brain damage */
  282. p = q = &c->x86_model_id[0];
  283. while (*p == ' ')
  284. p++;
  285. if (p != q) {
  286. while (*p)
  287. *q++ = *p++;
  288. while (q <= &c->x86_model_id[48])
  289. *q++ = '\0'; /* Zero-pad the rest */
  290. }
  291. }
  292. void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  293. {
  294. unsigned int n, dummy, ebx, ecx, edx, l2size;
  295. n = c->extended_cpuid_level;
  296. if (n >= 0x80000005) {
  297. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  298. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  299. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  300. c->x86_cache_size = (ecx>>24) + (edx>>24);
  301. #ifdef CONFIG_X86_64
  302. /* On K8 L1 TLB is inclusive, so don't count it */
  303. c->x86_tlbsize = 0;
  304. #endif
  305. }
  306. if (n < 0x80000006) /* Some chips just has a large L1. */
  307. return;
  308. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  309. l2size = ecx >> 16;
  310. #ifdef CONFIG_X86_64
  311. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  312. #else
  313. /* do processor-specific cache resizing */
  314. if (this_cpu->c_size_cache)
  315. l2size = this_cpu->c_size_cache(c, l2size);
  316. /* Allow user to override all this if necessary. */
  317. if (cachesize_override != -1)
  318. l2size = cachesize_override;
  319. if (l2size == 0)
  320. return; /* Again, no L2 cache is possible */
  321. #endif
  322. c->x86_cache_size = l2size;
  323. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  324. l2size, ecx & 0xFF);
  325. }
  326. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  327. {
  328. #ifdef CONFIG_X86_HT
  329. u32 eax, ebx, ecx, edx;
  330. int index_msb, core_bits;
  331. if (!cpu_has(c, X86_FEATURE_HT))
  332. return;
  333. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  334. goto out;
  335. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  336. return;
  337. cpuid(1, &eax, &ebx, &ecx, &edx);
  338. smp_num_siblings = (ebx & 0xff0000) >> 16;
  339. if (smp_num_siblings == 1) {
  340. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  341. } else if (smp_num_siblings > 1) {
  342. if (smp_num_siblings > nr_cpu_ids) {
  343. printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
  344. smp_num_siblings);
  345. smp_num_siblings = 1;
  346. return;
  347. }
  348. index_msb = get_count_order(smp_num_siblings);
  349. #ifdef CONFIG_X86_64
  350. c->phys_proc_id = phys_pkg_id(index_msb);
  351. #else
  352. c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
  353. #endif
  354. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  355. index_msb = get_count_order(smp_num_siblings);
  356. core_bits = get_count_order(c->x86_max_cores);
  357. #ifdef CONFIG_X86_64
  358. c->cpu_core_id = phys_pkg_id(index_msb) &
  359. ((1 << core_bits) - 1);
  360. #else
  361. c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
  362. ((1 << core_bits) - 1);
  363. #endif
  364. }
  365. out:
  366. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  367. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  368. c->phys_proc_id);
  369. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  370. c->cpu_core_id);
  371. }
  372. #endif
  373. }
  374. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  375. {
  376. char *v = c->x86_vendor_id;
  377. int i;
  378. static int printed;
  379. for (i = 0; i < X86_VENDOR_NUM; i++) {
  380. if (!cpu_devs[i])
  381. break;
  382. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  383. (cpu_devs[i]->c_ident[1] &&
  384. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  385. this_cpu = cpu_devs[i];
  386. c->x86_vendor = this_cpu->c_x86_vendor;
  387. return;
  388. }
  389. }
  390. if (!printed) {
  391. printed++;
  392. printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
  393. printk(KERN_ERR "CPU: Your system may be unstable.\n");
  394. }
  395. c->x86_vendor = X86_VENDOR_UNKNOWN;
  396. this_cpu = &default_cpu;
  397. }
  398. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  399. {
  400. /* Get vendor name */
  401. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  402. (unsigned int *)&c->x86_vendor_id[0],
  403. (unsigned int *)&c->x86_vendor_id[8],
  404. (unsigned int *)&c->x86_vendor_id[4]);
  405. c->x86 = 4;
  406. /* Intel-defined flags: level 0x00000001 */
  407. if (c->cpuid_level >= 0x00000001) {
  408. u32 junk, tfms, cap0, misc;
  409. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  410. c->x86 = (tfms >> 8) & 0xf;
  411. c->x86_model = (tfms >> 4) & 0xf;
  412. c->x86_mask = tfms & 0xf;
  413. if (c->x86 == 0xf)
  414. c->x86 += (tfms >> 20) & 0xff;
  415. if (c->x86 >= 0x6)
  416. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  417. if (cap0 & (1<<19)) {
  418. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  419. c->x86_cache_alignment = c->x86_clflush_size;
  420. }
  421. }
  422. }
  423. static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  424. {
  425. u32 tfms, xlvl;
  426. u32 ebx;
  427. /* Intel-defined flags: level 0x00000001 */
  428. if (c->cpuid_level >= 0x00000001) {
  429. u32 capability, excap;
  430. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  431. c->x86_capability[0] = capability;
  432. c->x86_capability[4] = excap;
  433. }
  434. /* AMD-defined flags: level 0x80000001 */
  435. xlvl = cpuid_eax(0x80000000);
  436. c->extended_cpuid_level = xlvl;
  437. if ((xlvl & 0xffff0000) == 0x80000000) {
  438. if (xlvl >= 0x80000001) {
  439. c->x86_capability[1] = cpuid_edx(0x80000001);
  440. c->x86_capability[6] = cpuid_ecx(0x80000001);
  441. }
  442. }
  443. #ifdef CONFIG_X86_64
  444. if (c->extended_cpuid_level >= 0x80000008) {
  445. u32 eax = cpuid_eax(0x80000008);
  446. c->x86_virt_bits = (eax >> 8) & 0xff;
  447. c->x86_phys_bits = eax & 0xff;
  448. }
  449. #endif
  450. if (c->extended_cpuid_level >= 0x80000007)
  451. c->x86_power = cpuid_edx(0x80000007);
  452. }
  453. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  454. {
  455. #ifdef CONFIG_X86_32
  456. int i;
  457. /*
  458. * First of all, decide if this is a 486 or higher
  459. * It's a 486 if we can modify the AC flag
  460. */
  461. if (flag_is_changeable_p(X86_EFLAGS_AC))
  462. c->x86 = 4;
  463. else
  464. c->x86 = 3;
  465. for (i = 0; i < X86_VENDOR_NUM; i++)
  466. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  467. c->x86_vendor_id[0] = 0;
  468. cpu_devs[i]->c_identify(c);
  469. if (c->x86_vendor_id[0]) {
  470. get_cpu_vendor(c);
  471. break;
  472. }
  473. }
  474. #endif
  475. }
  476. /*
  477. * Do minimum CPU detection early.
  478. * Fields really needed: vendor, cpuid_level, family, model, mask,
  479. * cache alignment.
  480. * The others are not touched to avoid unwanted side effects.
  481. *
  482. * WARNING: this function is only called on the BP. Don't add code here
  483. * that is supposed to run on all CPUs.
  484. */
  485. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  486. {
  487. #ifdef CONFIG_X86_64
  488. c->x86_clflush_size = 64;
  489. #else
  490. c->x86_clflush_size = 32;
  491. #endif
  492. c->x86_cache_alignment = c->x86_clflush_size;
  493. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  494. c->extended_cpuid_level = 0;
  495. if (!have_cpuid_p())
  496. identify_cpu_without_cpuid(c);
  497. /* cyrix could have cpuid enabled via c_identify()*/
  498. if (!have_cpuid_p())
  499. return;
  500. cpu_detect(c);
  501. get_cpu_vendor(c);
  502. get_cpu_cap(c);
  503. if (this_cpu->c_early_init)
  504. this_cpu->c_early_init(c);
  505. validate_pat_support(c);
  506. #ifdef CONFIG_SMP
  507. c->cpu_index = boot_cpu_id;
  508. #endif
  509. }
  510. void __init early_cpu_init(void)
  511. {
  512. struct cpu_dev **cdev;
  513. int count = 0;
  514. printk("KERNEL supported cpus:\n");
  515. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  516. struct cpu_dev *cpudev = *cdev;
  517. unsigned int j;
  518. if (count >= X86_VENDOR_NUM)
  519. break;
  520. cpu_devs[count] = cpudev;
  521. count++;
  522. for (j = 0; j < 2; j++) {
  523. if (!cpudev->c_ident[j])
  524. continue;
  525. printk(" %s %s\n", cpudev->c_vendor,
  526. cpudev->c_ident[j]);
  527. }
  528. }
  529. early_identify_cpu(&boot_cpu_data);
  530. }
  531. /*
  532. * The NOPL instruction is supposed to exist on all CPUs with
  533. * family >= 6; unfortunately, that's not true in practice because
  534. * of early VIA chips and (more importantly) broken virtualizers that
  535. * are not easy to detect. In the latter case it doesn't even *fail*
  536. * reliably, so probing for it doesn't even work. Disable it completely
  537. * unless we can find a reliable way to detect all the broken cases.
  538. */
  539. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  540. {
  541. clear_cpu_cap(c, X86_FEATURE_NOPL);
  542. }
  543. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  544. {
  545. c->extended_cpuid_level = 0;
  546. if (!have_cpuid_p())
  547. identify_cpu_without_cpuid(c);
  548. /* cyrix could have cpuid enabled via c_identify()*/
  549. if (!have_cpuid_p())
  550. return;
  551. cpu_detect(c);
  552. get_cpu_vendor(c);
  553. get_cpu_cap(c);
  554. if (c->cpuid_level >= 0x00000001) {
  555. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  556. #ifdef CONFIG_X86_32
  557. # ifdef CONFIG_X86_HT
  558. c->apicid = phys_pkg_id(c->initial_apicid, 0);
  559. # else
  560. c->apicid = c->initial_apicid;
  561. # endif
  562. #endif
  563. #ifdef CONFIG_X86_HT
  564. c->phys_proc_id = c->initial_apicid;
  565. #endif
  566. }
  567. get_model_name(c); /* Default name */
  568. init_scattered_cpuid_features(c);
  569. detect_nopl(c);
  570. }
  571. /*
  572. * This does the hard work of actually picking apart the CPU stuff...
  573. */
  574. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  575. {
  576. int i;
  577. c->loops_per_jiffy = loops_per_jiffy;
  578. c->x86_cache_size = -1;
  579. c->x86_vendor = X86_VENDOR_UNKNOWN;
  580. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  581. c->x86_vendor_id[0] = '\0'; /* Unset */
  582. c->x86_model_id[0] = '\0'; /* Unset */
  583. c->x86_max_cores = 1;
  584. c->x86_coreid_bits = 0;
  585. #ifdef CONFIG_X86_64
  586. c->x86_clflush_size = 64;
  587. #else
  588. c->cpuid_level = -1; /* CPUID not detected */
  589. c->x86_clflush_size = 32;
  590. #endif
  591. c->x86_cache_alignment = c->x86_clflush_size;
  592. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  593. generic_identify(c);
  594. if (this_cpu->c_identify)
  595. this_cpu->c_identify(c);
  596. #ifdef CONFIG_X86_64
  597. c->apicid = phys_pkg_id(0);
  598. #endif
  599. /*
  600. * Vendor-specific initialization. In this section we
  601. * canonicalize the feature flags, meaning if there are
  602. * features a certain CPU supports which CPUID doesn't
  603. * tell us, CPUID claiming incorrect flags, or other bugs,
  604. * we handle them here.
  605. *
  606. * At the end of this section, c->x86_capability better
  607. * indicate the features this CPU genuinely supports!
  608. */
  609. if (this_cpu->c_init)
  610. this_cpu->c_init(c);
  611. /* Disable the PN if appropriate */
  612. squash_the_stupid_serial_number(c);
  613. /*
  614. * The vendor-specific functions might have changed features. Now
  615. * we do "generic changes."
  616. */
  617. /* If the model name is still unset, do table lookup. */
  618. if (!c->x86_model_id[0]) {
  619. char *p;
  620. p = table_lookup_model(c);
  621. if (p)
  622. strcpy(c->x86_model_id, p);
  623. else
  624. /* Last resort... */
  625. sprintf(c->x86_model_id, "%02x/%02x",
  626. c->x86, c->x86_model);
  627. }
  628. #ifdef CONFIG_X86_64
  629. detect_ht(c);
  630. #endif
  631. init_hypervisor(c);
  632. /*
  633. * On SMP, boot_cpu_data holds the common feature set between
  634. * all CPUs; so make sure that we indicate which features are
  635. * common between the CPUs. The first time this routine gets
  636. * executed, c == &boot_cpu_data.
  637. */
  638. if (c != &boot_cpu_data) {
  639. /* AND the already accumulated flags with these */
  640. for (i = 0; i < NCAPINTS; i++)
  641. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  642. }
  643. /* Clear all flags overriden by options */
  644. for (i = 0; i < NCAPINTS; i++)
  645. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  646. #ifdef CONFIG_X86_MCE
  647. /* Init Machine Check Exception if available. */
  648. mcheck_init(c);
  649. #endif
  650. select_idle_routine(c);
  651. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  652. numa_add_cpu(smp_processor_id());
  653. #endif
  654. }
  655. #ifdef CONFIG_X86_64
  656. static void vgetcpu_set_mode(void)
  657. {
  658. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  659. vgetcpu_mode = VGETCPU_RDTSCP;
  660. else
  661. vgetcpu_mode = VGETCPU_LSL;
  662. }
  663. #endif
  664. void __init identify_boot_cpu(void)
  665. {
  666. identify_cpu(&boot_cpu_data);
  667. #ifdef CONFIG_X86_32
  668. sysenter_setup();
  669. enable_sep_cpu();
  670. #else
  671. vgetcpu_set_mode();
  672. #endif
  673. }
  674. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  675. {
  676. BUG_ON(c == &boot_cpu_data);
  677. identify_cpu(c);
  678. #ifdef CONFIG_X86_32
  679. enable_sep_cpu();
  680. #endif
  681. mtrr_ap_init();
  682. }
  683. struct msr_range {
  684. unsigned min;
  685. unsigned max;
  686. };
  687. static struct msr_range msr_range_array[] __cpuinitdata = {
  688. { 0x00000000, 0x00000418},
  689. { 0xc0000000, 0xc000040b},
  690. { 0xc0010000, 0xc0010142},
  691. { 0xc0011000, 0xc001103b},
  692. };
  693. static void __cpuinit print_cpu_msr(void)
  694. {
  695. unsigned index;
  696. u64 val;
  697. int i;
  698. unsigned index_min, index_max;
  699. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  700. index_min = msr_range_array[i].min;
  701. index_max = msr_range_array[i].max;
  702. for (index = index_min; index < index_max; index++) {
  703. if (rdmsrl_amd_safe(index, &val))
  704. continue;
  705. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  706. }
  707. }
  708. }
  709. static int show_msr __cpuinitdata;
  710. static __init int setup_show_msr(char *arg)
  711. {
  712. int num;
  713. get_option(&arg, &num);
  714. if (num > 0)
  715. show_msr = num;
  716. return 1;
  717. }
  718. __setup("show_msr=", setup_show_msr);
  719. static __init int setup_noclflush(char *arg)
  720. {
  721. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  722. return 1;
  723. }
  724. __setup("noclflush", setup_noclflush);
  725. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  726. {
  727. char *vendor = NULL;
  728. if (c->x86_vendor < X86_VENDOR_NUM)
  729. vendor = this_cpu->c_vendor;
  730. else if (c->cpuid_level >= 0)
  731. vendor = c->x86_vendor_id;
  732. if (vendor && !strstr(c->x86_model_id, vendor))
  733. printk(KERN_CONT "%s ", vendor);
  734. if (c->x86_model_id[0])
  735. printk(KERN_CONT "%s", c->x86_model_id);
  736. else
  737. printk(KERN_CONT "%d86", c->x86);
  738. if (c->x86_mask || c->cpuid_level >= 0)
  739. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  740. else
  741. printk(KERN_CONT "\n");
  742. #ifdef CONFIG_SMP
  743. if (c->cpu_index < show_msr)
  744. print_cpu_msr();
  745. #else
  746. if (show_msr)
  747. print_cpu_msr();
  748. #endif
  749. }
  750. static __init int setup_disablecpuid(char *arg)
  751. {
  752. int bit;
  753. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  754. setup_clear_cpu_cap(bit);
  755. else
  756. return 0;
  757. return 1;
  758. }
  759. __setup("clearcpuid=", setup_disablecpuid);
  760. #ifdef CONFIG_X86_64
  761. struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
  762. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  763. irq_stack_union) __aligned(PAGE_SIZE);
  764. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  765. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  766. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  767. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  768. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  769. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  770. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  771. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
  772. __aligned(PAGE_SIZE);
  773. extern asmlinkage void ignore_sysret(void);
  774. /* May not be marked __init: used by software suspend */
  775. void syscall_init(void)
  776. {
  777. /*
  778. * LSTAR and STAR live in a bit strange symbiosis.
  779. * They both write to the same internal register. STAR allows to
  780. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  781. */
  782. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  783. wrmsrl(MSR_LSTAR, system_call);
  784. wrmsrl(MSR_CSTAR, ignore_sysret);
  785. #ifdef CONFIG_IA32_EMULATION
  786. syscall32_cpu_init();
  787. #endif
  788. /* Flags to clear on syscall */
  789. wrmsrl(MSR_SYSCALL_MASK,
  790. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  791. }
  792. unsigned long kernel_eflags;
  793. /*
  794. * Copies of the original ist values from the tss are only accessed during
  795. * debugging, no special alignment required.
  796. */
  797. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  798. #else /* x86_64 */
  799. #ifdef CONFIG_CC_STACKPROTECTOR
  800. DEFINE_PER_CPU(unsigned long, stack_canary);
  801. #endif
  802. /* Make sure %fs and %gs are initialized properly in idle threads */
  803. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  804. {
  805. memset(regs, 0, sizeof(struct pt_regs));
  806. regs->fs = __KERNEL_PERCPU;
  807. regs->gs = __KERNEL_STACK_CANARY;
  808. return regs;
  809. }
  810. #endif /* x86_64 */
  811. /*
  812. * cpu_init() initializes state that is per-CPU. Some data is already
  813. * initialized (naturally) in the bootstrap process, such as the GDT
  814. * and IDT. We reload them nevertheless, this function acts as a
  815. * 'CPU state barrier', nothing should get across.
  816. * A lot of state is already set up in PDA init for 64 bit
  817. */
  818. #ifdef CONFIG_X86_64
  819. void __cpuinit cpu_init(void)
  820. {
  821. int cpu = stack_smp_processor_id();
  822. struct tss_struct *t = &per_cpu(init_tss, cpu);
  823. struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
  824. unsigned long v;
  825. struct task_struct *me;
  826. int i;
  827. #ifdef CONFIG_NUMA
  828. if (cpu != 0 && percpu_read(node_number) == 0 &&
  829. cpu_to_node(cpu) != NUMA_NO_NODE)
  830. percpu_write(node_number, cpu_to_node(cpu));
  831. #endif
  832. me = current;
  833. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  834. panic("CPU#%d already initialized!\n", cpu);
  835. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  836. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  837. /*
  838. * Initialize the per-CPU GDT with the boot GDT,
  839. * and set up the GDT descriptor:
  840. */
  841. switch_to_new_gdt(cpu);
  842. loadsegment(fs, 0);
  843. load_idt((const struct desc_ptr *)&idt_descr);
  844. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  845. syscall_init();
  846. wrmsrl(MSR_FS_BASE, 0);
  847. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  848. barrier();
  849. check_efer();
  850. if (cpu != 0 && x2apic)
  851. enable_x2apic();
  852. /*
  853. * set up and load the per-CPU TSS
  854. */
  855. if (!orig_ist->ist[0]) {
  856. static const unsigned int sizes[N_EXCEPTION_STACKS] = {
  857. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  858. [DEBUG_STACK - 1] = DEBUG_STKSZ
  859. };
  860. char *estacks = per_cpu(exception_stacks, cpu);
  861. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  862. estacks += sizes[v];
  863. orig_ist->ist[v] = t->x86_tss.ist[v] =
  864. (unsigned long)estacks;
  865. }
  866. }
  867. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  868. /*
  869. * <= is required because the CPU will access up to
  870. * 8 bits beyond the end of the IO permission bitmap.
  871. */
  872. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  873. t->io_bitmap[i] = ~0UL;
  874. atomic_inc(&init_mm.mm_count);
  875. me->active_mm = &init_mm;
  876. if (me->mm)
  877. BUG();
  878. enter_lazy_tlb(&init_mm, me);
  879. load_sp0(t, &current->thread);
  880. set_tss_desc(cpu, t);
  881. load_TR_desc();
  882. load_LDT(&init_mm.context);
  883. #ifdef CONFIG_KGDB
  884. /*
  885. * If the kgdb is connected no debug regs should be altered. This
  886. * is only applicable when KGDB and a KGDB I/O module are built
  887. * into the kernel and you are using early debugging with
  888. * kgdbwait. KGDB will control the kernel HW breakpoint registers.
  889. */
  890. if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
  891. arch_kgdb_ops.correct_hw_break();
  892. else {
  893. #endif
  894. /*
  895. * Clear all 6 debug registers:
  896. */
  897. set_debugreg(0UL, 0);
  898. set_debugreg(0UL, 1);
  899. set_debugreg(0UL, 2);
  900. set_debugreg(0UL, 3);
  901. set_debugreg(0UL, 6);
  902. set_debugreg(0UL, 7);
  903. #ifdef CONFIG_KGDB
  904. /* If the kgdb is connected no debug regs should be altered. */
  905. }
  906. #endif
  907. fpu_init();
  908. raw_local_save_flags(kernel_eflags);
  909. if (is_uv_system())
  910. uv_cpu_init();
  911. }
  912. #else
  913. void __cpuinit cpu_init(void)
  914. {
  915. int cpu = smp_processor_id();
  916. struct task_struct *curr = current;
  917. struct tss_struct *t = &per_cpu(init_tss, cpu);
  918. struct thread_struct *thread = &curr->thread;
  919. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  920. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  921. for (;;) local_irq_enable();
  922. }
  923. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  924. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  925. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  926. load_idt(&idt_descr);
  927. switch_to_new_gdt(cpu);
  928. /*
  929. * Set up and load the per-CPU TSS and LDT
  930. */
  931. atomic_inc(&init_mm.mm_count);
  932. curr->active_mm = &init_mm;
  933. if (curr->mm)
  934. BUG();
  935. enter_lazy_tlb(&init_mm, curr);
  936. load_sp0(t, thread);
  937. set_tss_desc(cpu, t);
  938. load_TR_desc();
  939. load_LDT(&init_mm.context);
  940. #ifdef CONFIG_DOUBLEFAULT
  941. /* Set up doublefault TSS pointer in the GDT */
  942. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  943. #endif
  944. /* Clear all 6 debug registers: */
  945. set_debugreg(0, 0);
  946. set_debugreg(0, 1);
  947. set_debugreg(0, 2);
  948. set_debugreg(0, 3);
  949. set_debugreg(0, 6);
  950. set_debugreg(0, 7);
  951. /*
  952. * Force FPU initialization:
  953. */
  954. if (cpu_has_xsave)
  955. current_thread_info()->status = TS_XSAVE;
  956. else
  957. current_thread_info()->status = 0;
  958. clear_used_math();
  959. mxcsr_feature_mask_init();
  960. /*
  961. * Boot processor to setup the FP and extended state context info.
  962. */
  963. if (smp_processor_id() == boot_cpu_id)
  964. init_thread_xstate();
  965. xsave_init();
  966. }
  967. #endif