clk-pll.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PLLE_AUX_PLLP_SEL BIT(2)
  70. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  71. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  72. #define PLLE_AUX_PLLRE_SEL BIT(28)
  73. #define PLLE_MISC_PLLE_PTS BIT(8)
  74. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  75. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  76. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  77. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  78. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  79. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  80. #define PLLCX_MISC_STROBE BIT(31)
  81. #define PLLCX_MISC_RESET BIT(30)
  82. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  83. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  84. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  85. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  86. #define PLLCX_MISC_ALPHA_SHIFT 18
  87. #define PLLCX_MISC_DIV_LOW_RANGE \
  88. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  89. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  90. #define PLLCX_MISC_DIV_HIGH_RANGE \
  91. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  92. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  93. #define PLLCX_MISC_COEF_LOW_RANGE \
  94. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  95. #define PLLCX_MISC_KA_SHIFT 2
  96. #define PLLCX_MISC_KB_SHIFT 9
  97. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  98. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  99. PLLCX_MISC_DIV_LOW_RANGE | \
  100. PLLCX_MISC_RESET)
  101. #define PLLCX_MISC1_DEFAULT 0x000d2308
  102. #define PLLCX_MISC2_DEFAULT 0x30211200
  103. #define PLLCX_MISC3_DEFAULT 0x200
  104. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  105. #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
  106. #define PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK BIT(27)
  107. #define PMC_SATA_PWRGT 0x1ac
  108. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  109. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  110. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  111. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  112. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  113. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  114. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  115. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  116. #define mask(w) ((1 << (w)) - 1)
  117. #define divm_mask(p) mask(p->params->div_nmp->divm_width)
  118. #define divn_mask(p) mask(p->params->div_nmp->divn_width)
  119. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  120. mask(p->params->div_nmp->divp_width))
  121. #define divm_max(p) (divm_mask(p))
  122. #define divn_max(p) (divn_mask(p))
  123. #define divp_max(p) (1 << (divp_mask(p)))
  124. static struct div_nmp default_nmp = {
  125. .divn_shift = PLL_BASE_DIVN_SHIFT,
  126. .divn_width = PLL_BASE_DIVN_WIDTH,
  127. .divm_shift = PLL_BASE_DIVM_SHIFT,
  128. .divm_width = PLL_BASE_DIVM_WIDTH,
  129. .divp_shift = PLL_BASE_DIVP_SHIFT,
  130. .divp_width = PLL_BASE_DIVP_WIDTH,
  131. };
  132. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  133. {
  134. u32 val;
  135. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  136. return;
  137. if (!(pll->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  138. return;
  139. val = pll_readl_misc(pll);
  140. val |= BIT(pll->params->lock_enable_bit_idx);
  141. pll_writel_misc(val, pll);
  142. }
  143. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  144. {
  145. int i;
  146. u32 val, lock_mask;
  147. void __iomem *lock_addr;
  148. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  149. udelay(pll->params->lock_delay);
  150. return 0;
  151. }
  152. lock_addr = pll->clk_base;
  153. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  154. lock_addr += pll->params->misc_reg;
  155. else
  156. lock_addr += pll->params->base_reg;
  157. lock_mask = pll->params->lock_mask;
  158. for (i = 0; i < pll->params->lock_delay; i++) {
  159. val = readl_relaxed(lock_addr);
  160. if ((val & lock_mask) == lock_mask) {
  161. udelay(PLL_POST_LOCK_DELAY);
  162. return 0;
  163. }
  164. udelay(2); /* timeout = 2 * lock time */
  165. }
  166. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  167. __clk_get_name(pll->hw.clk));
  168. return -1;
  169. }
  170. static int clk_pll_is_enabled(struct clk_hw *hw)
  171. {
  172. struct tegra_clk_pll *pll = to_clk_pll(hw);
  173. u32 val;
  174. if (pll->flags & TEGRA_PLLM) {
  175. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  176. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  177. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  178. }
  179. val = pll_readl_base(pll);
  180. return val & PLL_BASE_ENABLE ? 1 : 0;
  181. }
  182. static void _clk_pll_enable(struct clk_hw *hw)
  183. {
  184. struct tegra_clk_pll *pll = to_clk_pll(hw);
  185. u32 val;
  186. clk_pll_enable_lock(pll);
  187. val = pll_readl_base(pll);
  188. if (pll->flags & TEGRA_PLL_BYPASS)
  189. val &= ~PLL_BASE_BYPASS;
  190. val |= PLL_BASE_ENABLE;
  191. pll_writel_base(val, pll);
  192. if (pll->flags & TEGRA_PLLM) {
  193. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  194. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  195. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  196. }
  197. }
  198. static void _clk_pll_disable(struct clk_hw *hw)
  199. {
  200. struct tegra_clk_pll *pll = to_clk_pll(hw);
  201. u32 val;
  202. val = pll_readl_base(pll);
  203. if (pll->flags & TEGRA_PLL_BYPASS)
  204. val &= ~PLL_BASE_BYPASS;
  205. val &= ~PLL_BASE_ENABLE;
  206. pll_writel_base(val, pll);
  207. if (pll->flags & TEGRA_PLLM) {
  208. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  209. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  210. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  211. }
  212. }
  213. static int clk_pll_enable(struct clk_hw *hw)
  214. {
  215. struct tegra_clk_pll *pll = to_clk_pll(hw);
  216. unsigned long flags = 0;
  217. int ret;
  218. if (pll->lock)
  219. spin_lock_irqsave(pll->lock, flags);
  220. _clk_pll_enable(hw);
  221. ret = clk_pll_wait_for_lock(pll);
  222. if (pll->lock)
  223. spin_unlock_irqrestore(pll->lock, flags);
  224. return ret;
  225. }
  226. static void clk_pll_disable(struct clk_hw *hw)
  227. {
  228. struct tegra_clk_pll *pll = to_clk_pll(hw);
  229. unsigned long flags = 0;
  230. if (pll->lock)
  231. spin_lock_irqsave(pll->lock, flags);
  232. _clk_pll_disable(hw);
  233. if (pll->lock)
  234. spin_unlock_irqrestore(pll->lock, flags);
  235. }
  236. static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
  237. {
  238. struct tegra_clk_pll *pll = to_clk_pll(hw);
  239. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  240. if (p_tohw) {
  241. while (p_tohw->pdiv) {
  242. if (p_div <= p_tohw->pdiv)
  243. return p_tohw->hw_val;
  244. p_tohw++;
  245. }
  246. return -EINVAL;
  247. }
  248. return -EINVAL;
  249. }
  250. static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
  251. {
  252. struct tegra_clk_pll *pll = to_clk_pll(hw);
  253. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  254. if (p_tohw) {
  255. while (p_tohw->pdiv) {
  256. if (p_div_hw == p_tohw->hw_val)
  257. return p_tohw->pdiv;
  258. p_tohw++;
  259. }
  260. return -EINVAL;
  261. }
  262. return 1 << p_div_hw;
  263. }
  264. static int _get_table_rate(struct clk_hw *hw,
  265. struct tegra_clk_pll_freq_table *cfg,
  266. unsigned long rate, unsigned long parent_rate)
  267. {
  268. struct tegra_clk_pll *pll = to_clk_pll(hw);
  269. struct tegra_clk_pll_freq_table *sel;
  270. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  271. if (sel->input_rate == parent_rate &&
  272. sel->output_rate == rate)
  273. break;
  274. if (sel->input_rate == 0)
  275. return -EINVAL;
  276. cfg->input_rate = sel->input_rate;
  277. cfg->output_rate = sel->output_rate;
  278. cfg->m = sel->m;
  279. cfg->n = sel->n;
  280. cfg->p = sel->p;
  281. cfg->cpcon = sel->cpcon;
  282. return 0;
  283. }
  284. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  285. unsigned long rate, unsigned long parent_rate)
  286. {
  287. struct tegra_clk_pll *pll = to_clk_pll(hw);
  288. unsigned long cfreq;
  289. u32 p_div = 0;
  290. int ret;
  291. switch (parent_rate) {
  292. case 12000000:
  293. case 26000000:
  294. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  295. break;
  296. case 13000000:
  297. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  298. break;
  299. case 16800000:
  300. case 19200000:
  301. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  302. break;
  303. case 9600000:
  304. case 28800000:
  305. /*
  306. * PLL_P_OUT1 rate is not listed in PLLA table
  307. */
  308. cfreq = parent_rate/(parent_rate/1000000);
  309. break;
  310. default:
  311. pr_err("%s Unexpected reference rate %lu\n",
  312. __func__, parent_rate);
  313. BUG();
  314. }
  315. /* Raise VCO to guarantee 0.5% accuracy */
  316. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  317. cfg->output_rate <<= 1)
  318. p_div++;
  319. cfg->m = parent_rate / cfreq;
  320. cfg->n = cfg->output_rate / cfreq;
  321. cfg->cpcon = OUT_OF_TABLE_CPCON;
  322. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  323. (1 << p_div) > divp_max(pll)
  324. || cfg->output_rate > pll->params->vco_max) {
  325. pr_err("%s: Failed to set %s rate %lu\n",
  326. __func__, __clk_get_name(hw->clk), rate);
  327. WARN_ON(1);
  328. return -EINVAL;
  329. }
  330. if (pll->params->pdiv_tohw) {
  331. ret = _p_div_to_hw(hw, 1 << p_div);
  332. if (ret < 0)
  333. return ret;
  334. else
  335. cfg->p = ret;
  336. } else
  337. cfg->p = p_div;
  338. return 0;
  339. }
  340. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  341. struct tegra_clk_pll_freq_table *cfg)
  342. {
  343. u32 val;
  344. val = pll_readl_base(pll);
  345. val &= ~((divm_mask(pll) << pll->params->div_nmp->divm_shift) |
  346. (divn_mask(pll) << pll->params->div_nmp->divn_shift) |
  347. (divp_mask(pll) << pll->params->div_nmp->divp_shift));
  348. val |= ((cfg->m << pll->params->div_nmp->divm_shift) |
  349. (cfg->n << pll->params->div_nmp->divn_shift) |
  350. (cfg->p << pll->params->div_nmp->divp_shift));
  351. pll_writel_base(val, pll);
  352. }
  353. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  354. struct tegra_clk_pll_freq_table *cfg)
  355. {
  356. u32 val;
  357. val = pll_readl_base(pll);
  358. cfg->m = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
  359. cfg->n = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
  360. cfg->p = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
  361. }
  362. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  363. struct tegra_clk_pll_freq_table *cfg,
  364. unsigned long rate)
  365. {
  366. u32 val;
  367. val = pll_readl_misc(pll);
  368. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  369. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  370. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  371. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  372. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  373. val |= 1 << PLL_MISC_LFCON_SHIFT;
  374. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  375. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  376. if (rate >= (pll->params->vco_max >> 1))
  377. val |= 1 << PLL_MISC_DCCON_SHIFT;
  378. }
  379. pll_writel_misc(val, pll);
  380. }
  381. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  382. unsigned long rate)
  383. {
  384. struct tegra_clk_pll *pll = to_clk_pll(hw);
  385. int state, ret = 0;
  386. state = clk_pll_is_enabled(hw);
  387. if (state)
  388. _clk_pll_disable(hw);
  389. _update_pll_mnp(pll, cfg);
  390. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  391. _update_pll_cpcon(pll, cfg, rate);
  392. if (state) {
  393. _clk_pll_enable(hw);
  394. ret = clk_pll_wait_for_lock(pll);
  395. }
  396. return ret;
  397. }
  398. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  399. unsigned long parent_rate)
  400. {
  401. struct tegra_clk_pll *pll = to_clk_pll(hw);
  402. struct tegra_clk_pll_freq_table cfg, old_cfg;
  403. unsigned long flags = 0;
  404. int ret = 0;
  405. if (pll->flags & TEGRA_PLL_FIXED) {
  406. if (rate != pll->fixed_rate) {
  407. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  408. __func__, __clk_get_name(hw->clk),
  409. pll->fixed_rate, rate);
  410. return -EINVAL;
  411. }
  412. return 0;
  413. }
  414. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  415. _calc_rate(hw, &cfg, rate, parent_rate)) {
  416. WARN_ON(1);
  417. return -EINVAL;
  418. }
  419. if (pll->lock)
  420. spin_lock_irqsave(pll->lock, flags);
  421. _get_pll_mnp(pll, &old_cfg);
  422. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  423. ret = _program_pll(hw, &cfg, rate);
  424. if (pll->lock)
  425. spin_unlock_irqrestore(pll->lock, flags);
  426. return ret;
  427. }
  428. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  429. unsigned long *prate)
  430. {
  431. struct tegra_clk_pll *pll = to_clk_pll(hw);
  432. struct tegra_clk_pll_freq_table cfg;
  433. if (pll->flags & TEGRA_PLL_FIXED)
  434. return pll->fixed_rate;
  435. /* PLLM is used for memory; we do not change rate */
  436. if (pll->flags & TEGRA_PLLM)
  437. return __clk_get_rate(hw->clk);
  438. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  439. _calc_rate(hw, &cfg, rate, *prate)) {
  440. WARN_ON(1);
  441. return -EINVAL;
  442. }
  443. return cfg.output_rate;
  444. }
  445. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  446. unsigned long parent_rate)
  447. {
  448. struct tegra_clk_pll *pll = to_clk_pll(hw);
  449. struct tegra_clk_pll_freq_table cfg;
  450. u32 val;
  451. u64 rate = parent_rate;
  452. int pdiv;
  453. val = pll_readl_base(pll);
  454. if ((pll->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  455. return parent_rate;
  456. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  457. struct tegra_clk_pll_freq_table sel;
  458. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  459. pr_err("Clock %s has unknown fixed frequency\n",
  460. __clk_get_name(hw->clk));
  461. BUG();
  462. }
  463. return pll->fixed_rate;
  464. }
  465. _get_pll_mnp(pll, &cfg);
  466. pdiv = _hw_to_p_div(hw, cfg.p);
  467. if (pdiv < 0) {
  468. WARN_ON(1);
  469. pdiv = 1;
  470. }
  471. cfg.m *= pdiv;
  472. rate *= cfg.n;
  473. do_div(rate, cfg.m);
  474. return rate;
  475. }
  476. static int clk_plle_training(struct tegra_clk_pll *pll)
  477. {
  478. u32 val;
  479. unsigned long timeout;
  480. if (!pll->pmc)
  481. return -ENOSYS;
  482. /*
  483. * PLLE is already disabled, and setup cleared;
  484. * create falling edge on PLLE IDDQ input.
  485. */
  486. val = readl(pll->pmc + PMC_SATA_PWRGT);
  487. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  488. writel(val, pll->pmc + PMC_SATA_PWRGT);
  489. val = readl(pll->pmc + PMC_SATA_PWRGT);
  490. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  491. writel(val, pll->pmc + PMC_SATA_PWRGT);
  492. val = readl(pll->pmc + PMC_SATA_PWRGT);
  493. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  494. writel(val, pll->pmc + PMC_SATA_PWRGT);
  495. val = pll_readl_misc(pll);
  496. timeout = jiffies + msecs_to_jiffies(100);
  497. while (1) {
  498. val = pll_readl_misc(pll);
  499. if (val & PLLE_MISC_READY)
  500. break;
  501. if (time_after(jiffies, timeout)) {
  502. pr_err("%s: timeout waiting for PLLE\n", __func__);
  503. return -EBUSY;
  504. }
  505. udelay(300);
  506. }
  507. return 0;
  508. }
  509. static int clk_plle_enable(struct clk_hw *hw)
  510. {
  511. struct tegra_clk_pll *pll = to_clk_pll(hw);
  512. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  513. struct tegra_clk_pll_freq_table sel;
  514. u32 val;
  515. int err;
  516. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  517. return -EINVAL;
  518. clk_pll_disable(hw);
  519. val = pll_readl_misc(pll);
  520. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  521. pll_writel_misc(val, pll);
  522. val = pll_readl_misc(pll);
  523. if (!(val & PLLE_MISC_READY)) {
  524. err = clk_plle_training(pll);
  525. if (err)
  526. return err;
  527. }
  528. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  529. /* configure dividers */
  530. val = pll_readl_base(pll);
  531. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  532. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  533. val |= sel.m << pll->params->div_nmp->divm_shift;
  534. val |= sel.n << pll->params->div_nmp->divn_shift;
  535. val |= sel.p << pll->params->div_nmp->divp_shift;
  536. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  537. pll_writel_base(val, pll);
  538. }
  539. val = pll_readl_misc(pll);
  540. val |= PLLE_MISC_SETUP_VALUE;
  541. val |= PLLE_MISC_LOCK_ENABLE;
  542. pll_writel_misc(val, pll);
  543. val = readl(pll->clk_base + PLLE_SS_CTRL);
  544. val |= PLLE_SS_DISABLE;
  545. writel(val, pll->clk_base + PLLE_SS_CTRL);
  546. val |= pll_readl_base(pll);
  547. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  548. pll_writel_base(val, pll);
  549. clk_pll_wait_for_lock(pll);
  550. return 0;
  551. }
  552. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  553. unsigned long parent_rate)
  554. {
  555. struct tegra_clk_pll *pll = to_clk_pll(hw);
  556. u32 val = pll_readl_base(pll);
  557. u32 divn = 0, divm = 0, divp = 0;
  558. u64 rate = parent_rate;
  559. divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
  560. divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
  561. divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
  562. divm *= divp;
  563. rate *= divn;
  564. do_div(rate, divm);
  565. return rate;
  566. }
  567. const struct clk_ops tegra_clk_pll_ops = {
  568. .is_enabled = clk_pll_is_enabled,
  569. .enable = clk_pll_enable,
  570. .disable = clk_pll_disable,
  571. .recalc_rate = clk_pll_recalc_rate,
  572. .round_rate = clk_pll_round_rate,
  573. .set_rate = clk_pll_set_rate,
  574. };
  575. const struct clk_ops tegra_clk_plle_ops = {
  576. .recalc_rate = clk_plle_recalc_rate,
  577. .is_enabled = clk_pll_is_enabled,
  578. .disable = clk_pll_disable,
  579. .enable = clk_plle_enable,
  580. };
  581. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  582. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  583. unsigned long parent_rate)
  584. {
  585. if (parent_rate > pll_params->cf_max)
  586. return 2;
  587. else
  588. return 1;
  589. }
  590. static int clk_pll_iddq_enable(struct clk_hw *hw)
  591. {
  592. struct tegra_clk_pll *pll = to_clk_pll(hw);
  593. unsigned long flags = 0;
  594. u32 val;
  595. int ret;
  596. if (pll->lock)
  597. spin_lock_irqsave(pll->lock, flags);
  598. val = pll_readl(pll->params->iddq_reg, pll);
  599. val &= ~BIT(pll->params->iddq_bit_idx);
  600. pll_writel(val, pll->params->iddq_reg, pll);
  601. udelay(2);
  602. _clk_pll_enable(hw);
  603. ret = clk_pll_wait_for_lock(pll);
  604. if (pll->lock)
  605. spin_unlock_irqrestore(pll->lock, flags);
  606. return 0;
  607. }
  608. static void clk_pll_iddq_disable(struct clk_hw *hw)
  609. {
  610. struct tegra_clk_pll *pll = to_clk_pll(hw);
  611. unsigned long flags = 0;
  612. u32 val;
  613. if (pll->lock)
  614. spin_lock_irqsave(pll->lock, flags);
  615. _clk_pll_disable(hw);
  616. val = pll_readl(pll->params->iddq_reg, pll);
  617. val |= BIT(pll->params->iddq_bit_idx);
  618. pll_writel(val, pll->params->iddq_reg, pll);
  619. udelay(2);
  620. if (pll->lock)
  621. spin_unlock_irqrestore(pll->lock, flags);
  622. }
  623. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  624. struct tegra_clk_pll_freq_table *cfg,
  625. unsigned long rate, unsigned long parent_rate)
  626. {
  627. struct tegra_clk_pll *pll = to_clk_pll(hw);
  628. unsigned int p;
  629. int p_div;
  630. if (!rate)
  631. return -EINVAL;
  632. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  633. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  634. cfg->output_rate = rate * p;
  635. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  636. p_div = _p_div_to_hw(hw, p);
  637. if (p_div < 0)
  638. return p_div;
  639. else
  640. cfg->p = p_div;
  641. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  642. return -EINVAL;
  643. return 0;
  644. }
  645. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  646. struct tegra_clk_pll_freq_table *cfg,
  647. unsigned long rate, unsigned long parent_rate)
  648. {
  649. struct tegra_clk_pll *pll = to_clk_pll(hw);
  650. int err = 0, p_div;
  651. err = _get_table_rate(hw, cfg, rate, parent_rate);
  652. if (err < 0)
  653. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  654. else {
  655. if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  656. WARN_ON(1);
  657. err = -EINVAL;
  658. goto out;
  659. }
  660. p_div = _p_div_to_hw(hw, cfg->p);
  661. if (p_div < 0)
  662. return p_div;
  663. else
  664. cfg->p = p_div;
  665. }
  666. if (cfg->p > pll->params->max_p)
  667. err = -EINVAL;
  668. out:
  669. return err;
  670. }
  671. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  672. unsigned long parent_rate)
  673. {
  674. struct tegra_clk_pll *pll = to_clk_pll(hw);
  675. struct tegra_clk_pll_freq_table cfg, old_cfg;
  676. unsigned long flags = 0;
  677. int ret = 0;
  678. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  679. if (ret < 0)
  680. return ret;
  681. if (pll->lock)
  682. spin_lock_irqsave(pll->lock, flags);
  683. _get_pll_mnp(pll, &old_cfg);
  684. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  685. ret = _program_pll(hw, &cfg, rate);
  686. if (pll->lock)
  687. spin_unlock_irqrestore(pll->lock, flags);
  688. return ret;
  689. }
  690. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  691. unsigned long *prate)
  692. {
  693. struct tegra_clk_pll_freq_table cfg;
  694. int ret = 0, p_div;
  695. u64 output_rate = *prate;
  696. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  697. if (ret < 0)
  698. return ret;
  699. p_div = _hw_to_p_div(hw, cfg.p);
  700. if (p_div < 0)
  701. return p_div;
  702. output_rate *= cfg.n;
  703. do_div(output_rate, cfg.m * p_div);
  704. return output_rate;
  705. }
  706. static int clk_pllm_set_rate(struct clk_hw *hw, unsigned long rate,
  707. unsigned long parent_rate)
  708. {
  709. struct tegra_clk_pll_freq_table cfg;
  710. struct tegra_clk_pll *pll = to_clk_pll(hw);
  711. unsigned long flags = 0;
  712. int state, ret = 0;
  713. u32 val;
  714. if (pll->lock)
  715. spin_lock_irqsave(pll->lock, flags);
  716. state = clk_pll_is_enabled(hw);
  717. if (state) {
  718. if (rate != clk_get_rate(hw->clk)) {
  719. pr_err("%s: Cannot change active PLLM\n", __func__);
  720. ret = -EINVAL;
  721. goto out;
  722. }
  723. goto out;
  724. }
  725. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  726. if (ret < 0)
  727. goto out;
  728. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  729. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE) {
  730. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  731. val = cfg.p ? (val | PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK) :
  732. (val & ~PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK);
  733. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  734. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  735. val &= ~(divn_mask(pll) | divm_mask(pll));
  736. val |= (cfg.m << pll->params->div_nmp->divm_shift) |
  737. (cfg.n << pll->params->div_nmp->divn_shift);
  738. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  739. } else
  740. _update_pll_mnp(pll, &cfg);
  741. out:
  742. if (pll->lock)
  743. spin_unlock_irqrestore(pll->lock, flags);
  744. return ret;
  745. }
  746. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  747. {
  748. u32 val;
  749. val = pll_readl_misc(pll);
  750. val |= PLLCX_MISC_STROBE;
  751. pll_writel_misc(val, pll);
  752. udelay(2);
  753. val &= ~PLLCX_MISC_STROBE;
  754. pll_writel_misc(val, pll);
  755. }
  756. static int clk_pllc_enable(struct clk_hw *hw)
  757. {
  758. struct tegra_clk_pll *pll = to_clk_pll(hw);
  759. u32 val;
  760. int ret = 0;
  761. unsigned long flags = 0;
  762. if (pll->lock)
  763. spin_lock_irqsave(pll->lock, flags);
  764. _clk_pll_enable(hw);
  765. udelay(2);
  766. val = pll_readl_misc(pll);
  767. val &= ~PLLCX_MISC_RESET;
  768. pll_writel_misc(val, pll);
  769. udelay(2);
  770. _pllcx_strobe(pll);
  771. ret = clk_pll_wait_for_lock(pll);
  772. if (pll->lock)
  773. spin_unlock_irqrestore(pll->lock, flags);
  774. return ret;
  775. }
  776. static void _clk_pllc_disable(struct clk_hw *hw)
  777. {
  778. struct tegra_clk_pll *pll = to_clk_pll(hw);
  779. u32 val;
  780. _clk_pll_disable(hw);
  781. val = pll_readl_misc(pll);
  782. val |= PLLCX_MISC_RESET;
  783. pll_writel_misc(val, pll);
  784. udelay(2);
  785. }
  786. static void clk_pllc_disable(struct clk_hw *hw)
  787. {
  788. struct tegra_clk_pll *pll = to_clk_pll(hw);
  789. unsigned long flags = 0;
  790. if (pll->lock)
  791. spin_lock_irqsave(pll->lock, flags);
  792. _clk_pllc_disable(hw);
  793. if (pll->lock)
  794. spin_unlock_irqrestore(pll->lock, flags);
  795. }
  796. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  797. unsigned long input_rate, u32 n)
  798. {
  799. u32 val, n_threshold;
  800. switch (input_rate) {
  801. case 12000000:
  802. n_threshold = 70;
  803. break;
  804. case 13000000:
  805. case 26000000:
  806. n_threshold = 71;
  807. break;
  808. case 16800000:
  809. n_threshold = 55;
  810. break;
  811. case 19200000:
  812. n_threshold = 48;
  813. break;
  814. default:
  815. pr_err("%s: Unexpected reference rate %lu\n",
  816. __func__, input_rate);
  817. return -EINVAL;
  818. }
  819. val = pll_readl_misc(pll);
  820. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  821. val |= n <= n_threshold ?
  822. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  823. pll_writel_misc(val, pll);
  824. return 0;
  825. }
  826. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  827. unsigned long parent_rate)
  828. {
  829. struct tegra_clk_pll_freq_table cfg, old_cfg;
  830. struct tegra_clk_pll *pll = to_clk_pll(hw);
  831. unsigned long flags = 0;
  832. int state, ret = 0;
  833. if (pll->lock)
  834. spin_lock_irqsave(pll->lock, flags);
  835. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  836. if (ret < 0)
  837. goto out;
  838. _get_pll_mnp(pll, &old_cfg);
  839. if (cfg.m != old_cfg.m) {
  840. WARN_ON(1);
  841. goto out;
  842. }
  843. if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
  844. goto out;
  845. state = clk_pll_is_enabled(hw);
  846. if (state)
  847. _clk_pllc_disable(hw);
  848. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  849. if (ret < 0)
  850. goto out;
  851. _update_pll_mnp(pll, &cfg);
  852. if (state)
  853. ret = clk_pllc_enable(hw);
  854. out:
  855. if (pll->lock)
  856. spin_unlock_irqrestore(pll->lock, flags);
  857. return ret;
  858. }
  859. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  860. struct tegra_clk_pll_freq_table *cfg,
  861. unsigned long rate, unsigned long parent_rate)
  862. {
  863. u16 m, n;
  864. u64 output_rate = parent_rate;
  865. m = _pll_fixed_mdiv(pll->params, parent_rate);
  866. n = rate * m / parent_rate;
  867. output_rate *= n;
  868. do_div(output_rate, m);
  869. if (cfg) {
  870. cfg->m = m;
  871. cfg->n = n;
  872. }
  873. return output_rate;
  874. }
  875. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  876. unsigned long parent_rate)
  877. {
  878. struct tegra_clk_pll_freq_table cfg, old_cfg;
  879. struct tegra_clk_pll *pll = to_clk_pll(hw);
  880. unsigned long flags = 0;
  881. int state, ret = 0;
  882. if (pll->lock)
  883. spin_lock_irqsave(pll->lock, flags);
  884. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  885. _get_pll_mnp(pll, &old_cfg);
  886. cfg.p = old_cfg.p;
  887. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  888. state = clk_pll_is_enabled(hw);
  889. if (state)
  890. _clk_pll_disable(hw);
  891. _update_pll_mnp(pll, &cfg);
  892. if (state) {
  893. _clk_pll_enable(hw);
  894. ret = clk_pll_wait_for_lock(pll);
  895. }
  896. }
  897. if (pll->lock)
  898. spin_unlock_irqrestore(pll->lock, flags);
  899. return ret;
  900. }
  901. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  902. unsigned long parent_rate)
  903. {
  904. struct tegra_clk_pll_freq_table cfg;
  905. struct tegra_clk_pll *pll = to_clk_pll(hw);
  906. u64 rate = parent_rate;
  907. _get_pll_mnp(pll, &cfg);
  908. rate *= cfg.n;
  909. do_div(rate, cfg.m);
  910. return rate;
  911. }
  912. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  913. unsigned long *prate)
  914. {
  915. struct tegra_clk_pll *pll = to_clk_pll(hw);
  916. return _pllre_calc_rate(pll, NULL, rate, *prate);
  917. }
  918. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  919. {
  920. struct tegra_clk_pll *pll = to_clk_pll(hw);
  921. struct tegra_clk_pll_freq_table sel;
  922. u32 val;
  923. int ret;
  924. unsigned long flags = 0;
  925. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  926. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  927. return -EINVAL;
  928. if (pll->lock)
  929. spin_lock_irqsave(pll->lock, flags);
  930. val = pll_readl_base(pll);
  931. val &= ~BIT(29); /* Disable lock override */
  932. pll_writel_base(val, pll);
  933. val = pll_readl(pll->params->aux_reg, pll);
  934. val |= PLLE_AUX_ENABLE_SWCTL;
  935. val &= ~PLLE_AUX_SEQ_ENABLE;
  936. pll_writel(val, pll->params->aux_reg, pll);
  937. udelay(1);
  938. val = pll_readl_misc(pll);
  939. val |= PLLE_MISC_LOCK_ENABLE;
  940. val |= PLLE_MISC_IDDQ_SW_CTRL;
  941. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  942. val |= PLLE_MISC_PLLE_PTS;
  943. val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
  944. pll_writel_misc(val, pll);
  945. udelay(5);
  946. val = pll_readl(PLLE_SS_CTRL, pll);
  947. val |= PLLE_SS_DISABLE;
  948. pll_writel(val, PLLE_SS_CTRL, pll);
  949. val = pll_readl_base(pll);
  950. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  951. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  952. val |= sel.m << pll->params->div_nmp->divm_shift;
  953. val |= sel.n << pll->params->div_nmp->divn_shift;
  954. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  955. pll_writel_base(val, pll);
  956. udelay(1);
  957. _clk_pll_enable(hw);
  958. ret = clk_pll_wait_for_lock(pll);
  959. if (ret < 0)
  960. goto out;
  961. /* TODO: enable hw control of xusb brick pll */
  962. out:
  963. if (pll->lock)
  964. spin_unlock_irqrestore(pll->lock, flags);
  965. return ret;
  966. }
  967. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  968. {
  969. struct tegra_clk_pll *pll = to_clk_pll(hw);
  970. unsigned long flags = 0;
  971. u32 val;
  972. if (pll->lock)
  973. spin_lock_irqsave(pll->lock, flags);
  974. _clk_pll_disable(hw);
  975. val = pll_readl_misc(pll);
  976. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  977. pll_writel_misc(val, pll);
  978. udelay(1);
  979. if (pll->lock)
  980. spin_unlock_irqrestore(pll->lock, flags);
  981. }
  982. #endif
  983. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  984. void __iomem *pmc, unsigned long fixed_rate,
  985. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  986. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  987. {
  988. struct tegra_clk_pll *pll;
  989. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  990. if (!pll)
  991. return ERR_PTR(-ENOMEM);
  992. pll->clk_base = clk_base;
  993. pll->pmc = pmc;
  994. pll->freq_table = freq_table;
  995. pll->params = pll_params;
  996. pll->fixed_rate = fixed_rate;
  997. pll->flags = pll_flags;
  998. pll->lock = lock;
  999. if (!pll_params->div_nmp)
  1000. pll_params->div_nmp = &default_nmp;
  1001. return pll;
  1002. }
  1003. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  1004. const char *name, const char *parent_name, unsigned long flags,
  1005. const struct clk_ops *ops)
  1006. {
  1007. struct clk_init_data init;
  1008. init.name = name;
  1009. init.ops = ops;
  1010. init.flags = flags;
  1011. init.parent_names = (parent_name ? &parent_name : NULL);
  1012. init.num_parents = (parent_name ? 1 : 0);
  1013. /* Data in .init is copied by clk_register(), so stack variable OK */
  1014. pll->hw.init = &init;
  1015. return clk_register(NULL, &pll->hw);
  1016. }
  1017. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1018. void __iomem *clk_base, void __iomem *pmc,
  1019. unsigned long flags, unsigned long fixed_rate,
  1020. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1021. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1022. {
  1023. struct tegra_clk_pll *pll;
  1024. struct clk *clk;
  1025. pll_flags |= TEGRA_PLL_BYPASS;
  1026. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1027. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1028. freq_table, lock);
  1029. if (IS_ERR(pll))
  1030. return ERR_CAST(pll);
  1031. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1032. &tegra_clk_pll_ops);
  1033. if (IS_ERR(clk))
  1034. kfree(pll);
  1035. return clk;
  1036. }
  1037. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1038. void __iomem *clk_base, void __iomem *pmc,
  1039. unsigned long flags, unsigned long fixed_rate,
  1040. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1041. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1042. {
  1043. struct tegra_clk_pll *pll;
  1044. struct clk *clk;
  1045. pll_flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  1046. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1047. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1048. freq_table, lock);
  1049. if (IS_ERR(pll))
  1050. return ERR_CAST(pll);
  1051. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1052. &tegra_clk_plle_ops);
  1053. if (IS_ERR(clk))
  1054. kfree(pll);
  1055. return clk;
  1056. }
  1057. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  1058. const struct clk_ops tegra_clk_pllxc_ops = {
  1059. .is_enabled = clk_pll_is_enabled,
  1060. .enable = clk_pll_iddq_enable,
  1061. .disable = clk_pll_iddq_disable,
  1062. .recalc_rate = clk_pll_recalc_rate,
  1063. .round_rate = clk_pll_ramp_round_rate,
  1064. .set_rate = clk_pllxc_set_rate,
  1065. };
  1066. const struct clk_ops tegra_clk_pllm_ops = {
  1067. .is_enabled = clk_pll_is_enabled,
  1068. .enable = clk_pll_iddq_enable,
  1069. .disable = clk_pll_iddq_disable,
  1070. .recalc_rate = clk_pll_recalc_rate,
  1071. .round_rate = clk_pll_ramp_round_rate,
  1072. .set_rate = clk_pllm_set_rate,
  1073. };
  1074. const struct clk_ops tegra_clk_pllc_ops = {
  1075. .is_enabled = clk_pll_is_enabled,
  1076. .enable = clk_pllc_enable,
  1077. .disable = clk_pllc_disable,
  1078. .recalc_rate = clk_pll_recalc_rate,
  1079. .round_rate = clk_pll_ramp_round_rate,
  1080. .set_rate = clk_pllc_set_rate,
  1081. };
  1082. const struct clk_ops tegra_clk_pllre_ops = {
  1083. .is_enabled = clk_pll_is_enabled,
  1084. .enable = clk_pll_iddq_enable,
  1085. .disable = clk_pll_iddq_disable,
  1086. .recalc_rate = clk_pllre_recalc_rate,
  1087. .round_rate = clk_pllre_round_rate,
  1088. .set_rate = clk_pllre_set_rate,
  1089. };
  1090. const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1091. .is_enabled = clk_pll_is_enabled,
  1092. .enable = clk_plle_tegra114_enable,
  1093. .disable = clk_plle_tegra114_disable,
  1094. .recalc_rate = clk_pll_recalc_rate,
  1095. };
  1096. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1097. void __iomem *clk_base, void __iomem *pmc,
  1098. unsigned long flags, unsigned long fixed_rate,
  1099. struct tegra_clk_pll_params *pll_params,
  1100. u32 pll_flags,
  1101. struct tegra_clk_pll_freq_table *freq_table,
  1102. spinlock_t *lock)
  1103. {
  1104. struct tegra_clk_pll *pll;
  1105. struct clk *clk;
  1106. if (!pll_params->pdiv_tohw)
  1107. return ERR_PTR(-EINVAL);
  1108. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1109. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1110. freq_table, lock);
  1111. if (IS_ERR(pll))
  1112. return ERR_CAST(pll);
  1113. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1114. &tegra_clk_pllxc_ops);
  1115. if (IS_ERR(clk))
  1116. kfree(pll);
  1117. return clk;
  1118. }
  1119. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1120. void __iomem *clk_base, void __iomem *pmc,
  1121. unsigned long flags, unsigned long fixed_rate,
  1122. struct tegra_clk_pll_params *pll_params,
  1123. u32 pll_flags,
  1124. struct tegra_clk_pll_freq_table *freq_table,
  1125. spinlock_t *lock, unsigned long parent_rate)
  1126. {
  1127. u32 val;
  1128. struct tegra_clk_pll *pll;
  1129. struct clk *clk;
  1130. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1131. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1132. freq_table, lock);
  1133. if (IS_ERR(pll))
  1134. return ERR_CAST(pll);
  1135. /* program minimum rate by default */
  1136. val = pll_readl_base(pll);
  1137. if (val & PLL_BASE_ENABLE)
  1138. WARN_ON(val & pll_params->iddq_bit_idx);
  1139. else {
  1140. int m;
  1141. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1142. val = m << PLL_BASE_DIVM_SHIFT;
  1143. val |= (pll_params->vco_min / parent_rate)
  1144. << PLL_BASE_DIVN_SHIFT;
  1145. pll_writel_base(val, pll);
  1146. }
  1147. /* disable lock override */
  1148. val = pll_readl_misc(pll);
  1149. val &= ~BIT(29);
  1150. pll_writel_misc(val, pll);
  1151. pll_flags |= TEGRA_PLL_LOCK_MISC;
  1152. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1153. &tegra_clk_pllre_ops);
  1154. if (IS_ERR(clk))
  1155. kfree(pll);
  1156. return clk;
  1157. }
  1158. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1159. void __iomem *clk_base, void __iomem *pmc,
  1160. unsigned long flags, unsigned long fixed_rate,
  1161. struct tegra_clk_pll_params *pll_params,
  1162. u32 pll_flags,
  1163. struct tegra_clk_pll_freq_table *freq_table,
  1164. spinlock_t *lock)
  1165. {
  1166. struct tegra_clk_pll *pll;
  1167. struct clk *clk;
  1168. if (!pll_params->pdiv_tohw)
  1169. return ERR_PTR(-EINVAL);
  1170. pll_flags |= TEGRA_PLL_BYPASS;
  1171. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1172. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1173. freq_table, lock);
  1174. if (IS_ERR(pll))
  1175. return ERR_CAST(pll);
  1176. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1177. &tegra_clk_pllm_ops);
  1178. if (IS_ERR(clk))
  1179. kfree(pll);
  1180. return clk;
  1181. }
  1182. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1183. void __iomem *clk_base, void __iomem *pmc,
  1184. unsigned long flags, unsigned long fixed_rate,
  1185. struct tegra_clk_pll_params *pll_params,
  1186. u32 pll_flags,
  1187. struct tegra_clk_pll_freq_table *freq_table,
  1188. spinlock_t *lock)
  1189. {
  1190. struct clk *parent, *clk;
  1191. struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1192. struct tegra_clk_pll *pll;
  1193. struct tegra_clk_pll_freq_table cfg;
  1194. unsigned long parent_rate;
  1195. if (!p_tohw)
  1196. return ERR_PTR(-EINVAL);
  1197. parent = __clk_lookup(parent_name);
  1198. if (IS_ERR(parent)) {
  1199. WARN(1, "parent clk %s of %s must be registered first\n",
  1200. name, parent_name);
  1201. return ERR_PTR(-EINVAL);
  1202. }
  1203. pll_flags |= TEGRA_PLL_BYPASS;
  1204. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1205. freq_table, lock);
  1206. if (IS_ERR(pll))
  1207. return ERR_CAST(pll);
  1208. parent_rate = __clk_get_rate(parent);
  1209. /*
  1210. * Most of PLLC register fields are shadowed, and can not be read
  1211. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1212. * Initialize PLL to default state: disabled, reset; shadow registers
  1213. * loaded with default parameters; dividers are preset for half of
  1214. * minimum VCO rate (the latter assured that shadowed divider settings
  1215. * are within supported range).
  1216. */
  1217. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1218. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1219. while (p_tohw->pdiv) {
  1220. if (p_tohw->pdiv == 2) {
  1221. cfg.p = p_tohw->hw_val;
  1222. break;
  1223. }
  1224. p_tohw++;
  1225. }
  1226. if (!p_tohw->pdiv) {
  1227. WARN_ON(1);
  1228. return ERR_PTR(-EINVAL);
  1229. }
  1230. pll_writel_base(0, pll);
  1231. _update_pll_mnp(pll, &cfg);
  1232. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1233. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1234. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1235. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1236. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1237. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1238. &tegra_clk_pllc_ops);
  1239. if (IS_ERR(clk))
  1240. kfree(pll);
  1241. return clk;
  1242. }
  1243. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1244. const char *parent_name,
  1245. void __iomem *clk_base, unsigned long flags,
  1246. unsigned long fixed_rate,
  1247. struct tegra_clk_pll_params *pll_params,
  1248. struct tegra_clk_pll_freq_table *freq_table,
  1249. spinlock_t *lock)
  1250. {
  1251. struct tegra_clk_pll *pll;
  1252. struct clk *clk;
  1253. u32 val, val_aux;
  1254. pll = _tegra_init_pll(clk_base, NULL, fixed_rate, pll_params,
  1255. TEGRA_PLL_HAS_LOCK_ENABLE, freq_table, lock);
  1256. if (IS_ERR(pll))
  1257. return ERR_CAST(pll);
  1258. /* ensure parent is set to pll_re_vco */
  1259. val = pll_readl_base(pll);
  1260. val_aux = pll_readl(pll_params->aux_reg, pll);
  1261. if (val & PLL_BASE_ENABLE) {
  1262. if (!(val_aux & PLLE_AUX_PLLRE_SEL))
  1263. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1264. (val & PLLE_AUX_PLLP_SEL) ? "pllp_out0" : "pll_ref");
  1265. } else {
  1266. val_aux |= PLLE_AUX_PLLRE_SEL;
  1267. pll_writel(val, pll_params->aux_reg, pll);
  1268. }
  1269. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1270. &tegra_clk_plle_tegra114_ops);
  1271. if (IS_ERR(clk))
  1272. kfree(pll);
  1273. return clk;
  1274. }
  1275. #endif