hw.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "fw.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #include "pwrseqcmd.h"
  44. #include "pwrseq.h"
  45. #define LLT_CONFIG 5
  46. static void _rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  47. u8 set_bits, u8 clear_bits)
  48. {
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. rtlpci->reg_bcn_ctrl_val |= set_bits;
  52. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  53. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  54. }
  55. static void _rtl88ee_stop_tx_beacon(struct ieee80211_hw *hw)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. u8 tmp1byte;
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  60. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  62. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  63. tmp1byte &= ~(BIT(0));
  64. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  65. }
  66. static void _rtl88ee_resume_tx_beacon(struct ieee80211_hw *hw)
  67. {
  68. struct rtl_priv *rtlpriv = rtl_priv(hw);
  69. u8 tmp1byte;
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  71. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  73. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  74. tmp1byte |= BIT(0);
  75. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  76. }
  77. static void _rtl88ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
  80. }
  81. static void _rtl88ee_return_beacon_queue_skb(struct ieee80211_hw *hw)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  85. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  86. while (skb_queue_len(&ring->queue)) {
  87. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  88. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  89. pci_unmap_single(rtlpci->pdev,
  90. rtlpriv->cfg->ops->get_desc(
  91. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  92. skb->len, PCI_DMA_TODEVICE);
  93. kfree_skb(skb);
  94. ring->idx = (ring->idx + 1) % ring->entries;
  95. }
  96. }
  97. static void _rtl88ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
  98. {
  99. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
  100. }
  101. static void _rtl88ee_set_fw_clock_on(struct ieee80211_hw *hw,
  102. u8 rpwm_val, bool need_turn_off_ckk)
  103. {
  104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  105. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  106. bool support_remote_wake_up;
  107. u32 count = 0, isr_regaddr, content;
  108. bool schedule_timer = need_turn_off_ckk;
  109. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  110. (u8 *)(&support_remote_wake_up));
  111. if (!rtlhal->fw_ready)
  112. return;
  113. if (!rtlpriv->psc.fw_current_inpsmode)
  114. return;
  115. while (1) {
  116. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  117. if (rtlhal->fw_clk_change_in_progress) {
  118. while (rtlhal->fw_clk_change_in_progress) {
  119. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  120. udelay(100);
  121. if (++count > 1000)
  122. return;
  123. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  124. }
  125. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  126. } else {
  127. rtlhal->fw_clk_change_in_progress = false;
  128. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  129. break;
  130. }
  131. }
  132. if (IS_IN_LOW_POWER_STATE_88E(rtlhal->fw_ps_state)) {
  133. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  134. (u8 *)(&rpwm_val));
  135. if (FW_PS_IS_ACK(rpwm_val)) {
  136. isr_regaddr = REG_HISR;
  137. content = rtl_read_dword(rtlpriv, isr_regaddr);
  138. while (!(content & IMR_CPWM) && (count < 500)) {
  139. udelay(50);
  140. count++;
  141. content = rtl_read_dword(rtlpriv, isr_regaddr);
  142. }
  143. if (content & IMR_CPWM) {
  144. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  145. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_88E;
  146. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  147. "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
  148. rtlhal->fw_ps_state);
  149. }
  150. }
  151. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  152. rtlhal->fw_clk_change_in_progress = false;
  153. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  154. if (schedule_timer) {
  155. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  156. jiffies + MSECS(10));
  157. }
  158. } else {
  159. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  160. rtlhal->fw_clk_change_in_progress = false;
  161. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  162. }
  163. }
  164. static void _rtl88ee_set_fw_clock_off(struct ieee80211_hw *hw,
  165. u8 rpwm_val)
  166. {
  167. struct rtl_priv *rtlpriv = rtl_priv(hw);
  168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  169. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  170. struct rtl8192_tx_ring *ring;
  171. enum rf_pwrstate rtstate;
  172. bool schedule_timer = false;
  173. u8 queue;
  174. if (!rtlhal->fw_ready)
  175. return;
  176. if (!rtlpriv->psc.fw_current_inpsmode)
  177. return;
  178. if (!rtlhal->allow_sw_to_change_hwclc)
  179. return;
  180. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  181. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  182. return;
  183. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  184. ring = &rtlpci->tx_ring[queue];
  185. if (skb_queue_len(&ring->queue)) {
  186. schedule_timer = true;
  187. break;
  188. }
  189. }
  190. if (schedule_timer) {
  191. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  192. jiffies + MSECS(10));
  193. return;
  194. }
  195. if (FW_PS_STATE(rtlhal->fw_ps_state) !=
  196. FW_PS_STATE_RF_OFF_LOW_PWR_88E) {
  197. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  198. if (!rtlhal->fw_clk_change_in_progress) {
  199. rtlhal->fw_clk_change_in_progress = true;
  200. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  201. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  202. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  203. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  204. (u8 *)(&rpwm_val));
  205. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  206. rtlhal->fw_clk_change_in_progress = false;
  207. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  208. } else {
  209. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  210. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  211. jiffies + MSECS(10));
  212. }
  213. }
  214. }
  215. static void _rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  216. {
  217. u8 rpwm_val = 0;
  218. rpwm_val |= (FW_PS_STATE_RF_OFF_88E | FW_PS_ACK);
  219. _rtl88ee_set_fw_clock_on(hw, rpwm_val, true);
  220. }
  221. static void _rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
  222. {
  223. u8 rpwm_val = 0;
  224. rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR_88E;
  225. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  226. }
  227. void rtl88ee_fw_clk_off_timer_callback(unsigned long data)
  228. {
  229. struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
  230. _rtl88ee_set_fw_ps_rf_off_low_power(hw);
  231. }
  232. static void _rtl88ee_fwlps_leave(struct ieee80211_hw *hw)
  233. {
  234. struct rtl_priv *rtlpriv = rtl_priv(hw);
  235. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  236. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  237. bool fw_current_inps = false;
  238. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  239. if (ppsc->low_power_enable) {
  240. rpwm_val = (FW_PS_STATE_ALL_ON_88E|FW_PS_ACK);/* RF on */
  241. _rtl88ee_set_fw_clock_on(hw, rpwm_val, false);
  242. rtlhal->allow_sw_to_change_hwclc = false;
  243. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  244. (u8 *)(&fw_pwrmode));
  245. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  246. (u8 *)(&fw_current_inps));
  247. } else {
  248. rpwm_val = FW_PS_STATE_ALL_ON_88E; /* RF on */
  249. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  250. (u8 *)(&rpwm_val));
  251. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  252. (u8 *)(&fw_pwrmode));
  253. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  254. (u8 *)(&fw_current_inps));
  255. }
  256. }
  257. static void _rtl88ee_fwlps_enter(struct ieee80211_hw *hw)
  258. {
  259. struct rtl_priv *rtlpriv = rtl_priv(hw);
  260. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  261. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  262. bool fw_current_inps = true;
  263. u8 rpwm_val;
  264. if (ppsc->low_power_enable) {
  265. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_88E; /* RF off */
  266. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  267. (u8 *)(&fw_current_inps));
  268. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  269. (u8 *)(&ppsc->fwctrl_psmode));
  270. rtlhal->allow_sw_to_change_hwclc = true;
  271. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  272. } else {
  273. rpwm_val = FW_PS_STATE_RF_OFF_88E; /* RF off */
  274. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  275. (u8 *)(&fw_current_inps));
  276. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  277. (u8 *)(&ppsc->fwctrl_psmode));
  278. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  279. (u8 *)(&rpwm_val));
  280. }
  281. }
  282. void rtl88ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  283. {
  284. struct rtl_priv *rtlpriv = rtl_priv(hw);
  285. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  286. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  287. switch (variable) {
  288. case HW_VAR_RCR:
  289. *((u32 *)(val)) = rtlpci->receive_config;
  290. break;
  291. case HW_VAR_RF_STATE:
  292. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  293. break;
  294. case HW_VAR_FWLPS_RF_ON:{
  295. enum rf_pwrstate rfstate;
  296. u32 val_rcr;
  297. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  298. (u8 *)(&rfstate));
  299. if (rfstate == ERFOFF) {
  300. *((bool *)(val)) = true;
  301. } else {
  302. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  303. val_rcr &= 0x00070000;
  304. if (val_rcr)
  305. *((bool *)(val)) = false;
  306. else
  307. *((bool *)(val)) = true;
  308. }
  309. break;
  310. }
  311. case HW_VAR_FW_PSMODE_STATUS:
  312. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  313. break;
  314. case HW_VAR_CORRECT_TSF:{
  315. u64 tsf;
  316. u32 *ptsf_low = (u32 *)&tsf;
  317. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  318. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  319. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  320. *((u64 *)(val)) = tsf;
  321. break; }
  322. default:
  323. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  324. "switch case not process %x\n", variable);
  325. break;
  326. }
  327. }
  328. void rtl88ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  329. {
  330. struct rtl_priv *rtlpriv = rtl_priv(hw);
  331. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  332. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  333. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  334. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  335. u8 idx;
  336. switch (variable) {
  337. case HW_VAR_ETHER_ADDR:
  338. for (idx = 0; idx < ETH_ALEN; idx++)
  339. rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
  340. break;
  341. case HW_VAR_BASIC_RATE:{
  342. u16 rate_cfg = ((u16 *)val)[0];
  343. u8 rate_index = 0;
  344. rate_cfg = rate_cfg & 0x15f;
  345. rate_cfg |= 0x01;
  346. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  347. rtl_write_byte(rtlpriv, REG_RRSR + 1, (rate_cfg >> 8) & 0xff);
  348. while (rate_cfg > 0x1) {
  349. rate_cfg = (rate_cfg >> 1);
  350. rate_index++;
  351. }
  352. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
  353. break; }
  354. case HW_VAR_BSSID:
  355. for (idx = 0; idx < ETH_ALEN; idx++)
  356. rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
  357. break;
  358. case HW_VAR_SIFS:
  359. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  360. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  361. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  362. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  363. if (!mac->ht_enable)
  364. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
  365. else
  366. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  367. *((u16 *)val));
  368. break;
  369. case HW_VAR_SLOT_TIME:{
  370. u8 e_aci;
  371. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  372. "HW_VAR_SLOT_TIME %x\n", val[0]);
  373. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  374. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  375. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  376. (u8 *)(&e_aci));
  377. }
  378. break; }
  379. case HW_VAR_ACK_PREAMBLE:{
  380. u8 reg_tmp;
  381. u8 short_preamble = (bool) (*(u8 *)val);
  382. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
  383. if (short_preamble) {
  384. reg_tmp |= 0x02;
  385. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  386. } else {
  387. reg_tmp |= 0xFD;
  388. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  389. }
  390. break; }
  391. case HW_VAR_WPA_CONFIG:
  392. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  393. break;
  394. case HW_VAR_AMPDU_MIN_SPACE:{
  395. u8 min_spacing_to_set;
  396. u8 sec_min_space;
  397. min_spacing_to_set = *((u8 *)val);
  398. if (min_spacing_to_set <= 7) {
  399. sec_min_space = 0;
  400. if (min_spacing_to_set < sec_min_space)
  401. min_spacing_to_set = sec_min_space;
  402. mac->min_space_cfg = ((mac->min_space_cfg &
  403. 0xf8) | min_spacing_to_set);
  404. *val = min_spacing_to_set;
  405. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  406. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  407. mac->min_space_cfg);
  408. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  409. mac->min_space_cfg);
  410. }
  411. break; }
  412. case HW_VAR_SHORTGI_DENSITY:{
  413. u8 density_to_set;
  414. density_to_set = *((u8 *)val);
  415. mac->min_space_cfg |= (density_to_set << 3);
  416. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  417. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  418. mac->min_space_cfg);
  419. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  420. mac->min_space_cfg);
  421. break; }
  422. case HW_VAR_AMPDU_FACTOR:{
  423. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  424. u8 factor;
  425. u8 *reg = NULL;
  426. u8 id = 0;
  427. reg = regtoset_normal;
  428. factor = *((u8 *)val);
  429. if (factor <= 3) {
  430. factor = (1 << (factor + 2));
  431. if (factor > 0xf)
  432. factor = 0xf;
  433. for (id = 0; id < 4; id++) {
  434. if ((reg[id] & 0xf0) > (factor << 4))
  435. reg[id] = (reg[id] & 0x0f) |
  436. (factor << 4);
  437. if ((reg[id] & 0x0f) > factor)
  438. reg[id] = (reg[id] & 0xf0) | (factor);
  439. rtl_write_byte(rtlpriv, (REG_AGGLEN_LMT + id),
  440. reg[id]);
  441. }
  442. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  443. "Set HW_VAR_AMPDU_FACTOR: %#x\n", factor);
  444. }
  445. break; }
  446. case HW_VAR_AC_PARAM:{
  447. u8 e_aci = *((u8 *)val);
  448. rtl88e_dm_init_edca_turbo(hw);
  449. if (rtlpci->acm_method != eAcmWay2_SW)
  450. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  451. (u8 *)(&e_aci));
  452. break; }
  453. case HW_VAR_ACM_CTRL:{
  454. u8 e_aci = *((u8 *)val);
  455. union aci_aifsn *p_aci_aifsn =
  456. (union aci_aifsn *)(&(mac->ac[0].aifs));
  457. u8 acm = p_aci_aifsn->f.acm;
  458. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  459. acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  460. if (acm) {
  461. switch (e_aci) {
  462. case AC0_BE:
  463. acm_ctrl |= ACMHW_BEQEN;
  464. break;
  465. case AC2_VI:
  466. acm_ctrl |= ACMHW_VIQEN;
  467. break;
  468. case AC3_VO:
  469. acm_ctrl |= ACMHW_VOQEN;
  470. break;
  471. default:
  472. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  473. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  474. acm);
  475. break;
  476. }
  477. } else {
  478. switch (e_aci) {
  479. case AC0_BE:
  480. acm_ctrl &= (~ACMHW_BEQEN);
  481. break;
  482. case AC2_VI:
  483. acm_ctrl &= (~ACMHW_VIQEN);
  484. break;
  485. case AC3_VO:
  486. acm_ctrl &= (~ACMHW_BEQEN);
  487. break;
  488. default:
  489. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  490. "switch case not process\n");
  491. break;
  492. }
  493. }
  494. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  495. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  496. acm_ctrl);
  497. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  498. break; }
  499. case HW_VAR_RCR:
  500. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  501. rtlpci->receive_config = ((u32 *)(val))[0];
  502. break;
  503. case HW_VAR_RETRY_LIMIT:{
  504. u8 retry_limit = ((u8 *)(val))[0];
  505. rtl_write_word(rtlpriv, REG_RL,
  506. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  507. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  508. break; }
  509. case HW_VAR_DUAL_TSF_RST:
  510. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  511. break;
  512. case HW_VAR_EFUSE_BYTES:
  513. rtlefuse->efuse_usedbytes = *((u16 *)val);
  514. break;
  515. case HW_VAR_EFUSE_USAGE:
  516. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  517. break;
  518. case HW_VAR_IO_CMD:
  519. rtl88e_phy_set_io_cmd(hw, (*(enum io_type *)val));
  520. break;
  521. case HW_VAR_SET_RPWM:{
  522. u8 rpwm_val;
  523. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  524. udelay(1);
  525. if (rpwm_val & BIT(7)) {
  526. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  527. (*(u8 *)val));
  528. } else {
  529. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  530. ((*(u8 *)val) | BIT(7)));
  531. }
  532. break; }
  533. case HW_VAR_H2C_FW_PWRMODE:
  534. rtl88e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  535. break;
  536. case HW_VAR_FW_PSMODE_STATUS:
  537. ppsc->fw_current_inpsmode = *((bool *)val);
  538. break;
  539. case HW_VAR_RESUME_CLK_ON:
  540. _rtl88ee_set_fw_ps_rf_on(hw);
  541. break;
  542. case HW_VAR_FW_LPS_ACTION:{
  543. bool enter_fwlps = *((bool *)val);
  544. if (enter_fwlps)
  545. _rtl88ee_fwlps_enter(hw);
  546. else
  547. _rtl88ee_fwlps_leave(hw);
  548. break; }
  549. case HW_VAR_H2C_FW_JOINBSSRPT:{
  550. u8 mstatus = (*(u8 *)val);
  551. u8 tmp, tmp_reg422, uval;
  552. u8 count = 0, dlbcn_count = 0;
  553. bool recover = false;
  554. if (mstatus == RT_MEDIA_CONNECT) {
  555. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  556. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  557. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(0)));
  558. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  559. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  560. tmp_reg422 = rtl_read_byte(rtlpriv,
  561. REG_FWHW_TXQ_CTRL + 2);
  562. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  563. tmp_reg422 & (~BIT(6)));
  564. if (tmp_reg422 & BIT(6))
  565. recover = true;
  566. do {
  567. uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
  568. rtl_write_byte(rtlpriv, REG_TDECTRL+2,
  569. (uval | BIT(0)));
  570. _rtl88ee_return_beacon_queue_skb(hw);
  571. rtl88e_set_fw_rsvdpagepkt(hw, 0);
  572. uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
  573. count = 0;
  574. while (!(uval & BIT(0)) && count < 20) {
  575. count++;
  576. udelay(10);
  577. uval = rtl_read_byte(rtlpriv,
  578. REG_TDECTRL+2);
  579. }
  580. dlbcn_count++;
  581. } while (!(uval & BIT(0)) && dlbcn_count < 5);
  582. if (uval & BIT(0))
  583. rtl_write_byte(rtlpriv, REG_TDECTRL+2, BIT(0));
  584. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  585. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  586. if (recover) {
  587. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  588. tmp_reg422);
  589. }
  590. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & ~(BIT(0))));
  591. }
  592. rtl88e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
  593. break; }
  594. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  595. rtl88e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  596. break;
  597. case HW_VAR_AID:{
  598. u16 u2btmp;
  599. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  600. u2btmp &= 0xC000;
  601. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  602. mac->assoc_id));
  603. break; }
  604. case HW_VAR_CORRECT_TSF:{
  605. u8 btype_ibss = ((u8 *)(val))[0];
  606. if (btype_ibss == true)
  607. _rtl88ee_stop_tx_beacon(hw);
  608. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  609. rtl_write_dword(rtlpriv, REG_TSFTR,
  610. (u32) (mac->tsf & 0xffffffff));
  611. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  612. (u32) ((mac->tsf >> 32) & 0xffffffff));
  613. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  614. if (btype_ibss == true)
  615. _rtl88ee_resume_tx_beacon(hw);
  616. break; }
  617. default:
  618. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  619. "switch case not process %x\n", variable);
  620. break;
  621. }
  622. }
  623. static bool _rtl88ee_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  624. {
  625. struct rtl_priv *rtlpriv = rtl_priv(hw);
  626. bool status = true;
  627. long count = 0;
  628. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  629. _LLT_OP(_LLT_WRITE_ACCESS);
  630. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  631. do {
  632. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  633. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  634. break;
  635. if (count > POLLING_LLT_THRESHOLD) {
  636. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  637. "Failed to polling write LLT done at address %d!\n",
  638. address);
  639. status = false;
  640. break;
  641. }
  642. } while (++count);
  643. return status;
  644. }
  645. static bool _rtl88ee_llt_table_init(struct ieee80211_hw *hw)
  646. {
  647. struct rtl_priv *rtlpriv = rtl_priv(hw);
  648. unsigned short i;
  649. u8 txpktbuf_bndy;
  650. u8 maxpage;
  651. bool status;
  652. maxpage = 0xAF;
  653. txpktbuf_bndy = 0xAB;
  654. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x01);
  655. rtl_write_dword(rtlpriv, REG_RQPN, 0x80730d29);
  656. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x25FF0000 | txpktbuf_bndy));
  657. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  658. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  659. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  660. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  661. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  662. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  663. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  664. status = _rtl88ee_llt_write(hw, i, i + 1);
  665. if (true != status)
  666. return status;
  667. }
  668. status = _rtl88ee_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  669. if (true != status)
  670. return status;
  671. for (i = txpktbuf_bndy; i < maxpage; i++) {
  672. status = _rtl88ee_llt_write(hw, i, (i + 1));
  673. if (true != status)
  674. return status;
  675. }
  676. status = _rtl88ee_llt_write(hw, maxpage, txpktbuf_bndy);
  677. if (true != status)
  678. return status;
  679. return true;
  680. }
  681. static void _rtl88ee_gen_refresh_led_state(struct ieee80211_hw *hw)
  682. {
  683. struct rtl_priv *rtlpriv = rtl_priv(hw);
  684. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  685. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  686. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  687. if (rtlpriv->rtlhal.up_first_time)
  688. return;
  689. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  690. rtl88ee_sw_led_on(hw, pLed0);
  691. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  692. rtl88ee_sw_led_on(hw, pLed0);
  693. else
  694. rtl88ee_sw_led_off(hw, pLed0);
  695. }
  696. static bool _rtl88ee_init_mac(struct ieee80211_hw *hw)
  697. {
  698. struct rtl_priv *rtlpriv = rtl_priv(hw);
  699. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  700. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  701. u8 bytetmp;
  702. u16 wordtmp;
  703. /*Disable XTAL OUTPUT for power saving. YJ, add, 111206. */
  704. bytetmp = rtl_read_byte(rtlpriv, REG_XCK_OUT_CTRL) & (~BIT(0));
  705. rtl_write_byte(rtlpriv, REG_XCK_OUT_CTRL, bytetmp);
  706. /*Auto Power Down to CHIP-off State*/
  707. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  708. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  709. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  710. /* HW Power on sequence */
  711. if (!rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  712. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  713. Rtl8188E_NIC_ENABLE_FLOW)) {
  714. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  715. "init MAC Fail as rtl88_hal_pwrseqcmdparsing\n");
  716. return false;
  717. }
  718. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  719. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  720. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  721. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp|BIT(2));
  722. bytetmp = rtl_read_byte(rtlpriv, REG_WATCH_DOG+1);
  723. rtl_write_byte(rtlpriv, REG_WATCH_DOG+1, bytetmp|BIT(7));
  724. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1);
  725. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1, bytetmp|BIT(1));
  726. bytetmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  727. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, bytetmp|BIT(1)|BIT(0));
  728. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL+1, 2);
  729. rtl_write_word(rtlpriv, REG_TX_RPT_TIME, 0xcdf0);
  730. /*Add for wake up online*/
  731. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  732. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp|BIT(3));
  733. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG+1);
  734. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+1, (bytetmp & (~BIT(4))));
  735. rtl_write_byte(rtlpriv, 0x367, 0x80);
  736. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  737. rtl_write_byte(rtlpriv, REG_CR+1, 0x06);
  738. rtl_write_byte(rtlpriv, REG_CR+2, 0x00);
  739. if (!rtlhal->mac_func_enable) {
  740. if (_rtl88ee_llt_table_init(hw) == false) {
  741. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  742. "LLT table init fail\n");
  743. return false;
  744. }
  745. }
  746. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  747. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  748. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  749. wordtmp &= 0xf;
  750. wordtmp |= 0xE771;
  751. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  752. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  753. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
  754. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  755. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  756. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  757. DMA_BIT_MASK(32));
  758. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  759. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  760. DMA_BIT_MASK(32));
  761. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  762. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  763. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  764. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  765. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  766. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  767. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  768. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  769. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  770. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  771. DMA_BIT_MASK(32));
  772. rtl_write_dword(rtlpriv, REG_RX_DESA,
  773. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  774. DMA_BIT_MASK(32));
  775. /* if we want to support 64 bit DMA, we should set it here,
  776. * but at the moment we do not support 64 bit DMA
  777. */
  778. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  779. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  780. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0);/*Enable RX DMA */
  781. if (rtlhal->earlymode_enable) {/*Early mode enable*/
  782. bytetmp = rtl_read_byte(rtlpriv, REG_EARLY_MODE_CONTROL);
  783. bytetmp |= 0x1f;
  784. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL, bytetmp);
  785. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL+3, 0x81);
  786. }
  787. _rtl88ee_gen_refresh_led_state(hw);
  788. return true;
  789. }
  790. static void _rtl88ee_hw_configure(struct ieee80211_hw *hw)
  791. {
  792. struct rtl_priv *rtlpriv = rtl_priv(hw);
  793. u32 reg_prsr;
  794. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  795. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  796. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  797. }
  798. static void _rtl88ee_enable_aspm_back_door(struct ieee80211_hw *hw)
  799. {
  800. struct rtl_priv *rtlpriv = rtl_priv(hw);
  801. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  802. u8 tmp1byte = 0;
  803. u32 tmp4Byte = 0, count;
  804. rtl_write_word(rtlpriv, 0x354, 0x8104);
  805. rtl_write_word(rtlpriv, 0x358, 0x24);
  806. rtl_write_word(rtlpriv, 0x350, 0x70c);
  807. rtl_write_byte(rtlpriv, 0x352, 0x2);
  808. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  809. count = 0;
  810. while (tmp1byte && count < 20) {
  811. udelay(10);
  812. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  813. count++;
  814. }
  815. if (0 == tmp1byte) {
  816. tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
  817. rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(31));
  818. rtl_write_word(rtlpriv, 0x350, 0xf70c);
  819. rtl_write_byte(rtlpriv, 0x352, 0x1);
  820. }
  821. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  822. count = 0;
  823. while (tmp1byte && count < 20) {
  824. udelay(10);
  825. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  826. count++;
  827. }
  828. rtl_write_word(rtlpriv, 0x350, 0x718);
  829. rtl_write_byte(rtlpriv, 0x352, 0x2);
  830. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  831. count = 0;
  832. while (tmp1byte && count < 20) {
  833. udelay(10);
  834. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  835. count++;
  836. }
  837. if (ppsc->support_backdoor || (0 == tmp1byte)) {
  838. tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
  839. rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(11)|BIT(12));
  840. rtl_write_word(rtlpriv, 0x350, 0xf718);
  841. rtl_write_byte(rtlpriv, 0x352, 0x1);
  842. }
  843. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  844. count = 0;
  845. while (tmp1byte && count < 20) {
  846. udelay(10);
  847. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  848. count++;
  849. }
  850. }
  851. void rtl88ee_enable_hw_security_config(struct ieee80211_hw *hw)
  852. {
  853. struct rtl_priv *rtlpriv = rtl_priv(hw);
  854. u8 sec_reg_value;
  855. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  856. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  857. rtlpriv->sec.pairwise_enc_algorithm,
  858. rtlpriv->sec.group_enc_algorithm);
  859. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  860. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  861. "not open hw encryption\n");
  862. return;
  863. }
  864. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  865. if (rtlpriv->sec.use_defaultkey) {
  866. sec_reg_value |= SCR_TXUSEDK;
  867. sec_reg_value |= SCR_RXUSEDK;
  868. }
  869. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  870. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  871. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  872. "The SECR-value %x\n", sec_reg_value);
  873. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  874. }
  875. int rtl88ee_hw_init(struct ieee80211_hw *hw)
  876. {
  877. struct rtl_priv *rtlpriv = rtl_priv(hw);
  878. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  879. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  880. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  881. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  882. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  883. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  884. bool rtstatus = true;
  885. int err = 0;
  886. u8 tmp_u1b, u1byte;
  887. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Rtl8188EE hw init\n");
  888. rtlpriv->rtlhal.being_init_adapter = true;
  889. rtlpriv->intf_ops->disable_aspm(hw);
  890. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
  891. u1byte = rtl_read_byte(rtlpriv, REG_CR);
  892. if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
  893. rtlhal->mac_func_enable = true;
  894. } else {
  895. rtlhal->mac_func_enable = false;
  896. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  897. }
  898. rtstatus = _rtl88ee_init_mac(hw);
  899. if (rtstatus != true) {
  900. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  901. err = 1;
  902. return err;
  903. }
  904. err = rtl88e_download_fw(hw, false);
  905. if (err) {
  906. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  907. "Failed to download FW. Init HW without FW now..\n");
  908. err = 1;
  909. rtlhal->fw_ready = false;
  910. return err;
  911. } else {
  912. rtlhal->fw_ready = true;
  913. }
  914. /*fw related variable initialize */
  915. rtlhal->last_hmeboxnum = 0;
  916. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  917. rtlhal->fw_clk_change_in_progress = false;
  918. rtlhal->allow_sw_to_change_hwclc = false;
  919. ppsc->fw_current_inpsmode = false;
  920. rtl88e_phy_mac_config(hw);
  921. /* because last function modifies RCR, we update
  922. * rcr var here, or TP will be unstable for receive_config
  923. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  924. * RCR_APP_ICV will cause mac80211 disassoc for cisco 1252
  925. */
  926. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  927. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  928. rtl88e_phy_bb_config(hw);
  929. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  930. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  931. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  932. rtl88e_phy_rf_config(hw);
  933. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  934. RF_CHNLBW, RFREG_OFFSET_MASK);
  935. rtlphy->rfreg_chnlval[0] = rtlphy->rfreg_chnlval[0] & 0xfff00fff;
  936. _rtl88ee_hw_configure(hw);
  937. rtl_cam_reset_all_entry(hw);
  938. rtl88ee_enable_hw_security_config(hw);
  939. rtlhal->mac_func_enable = true;
  940. ppsc->rfpwr_state = ERFON;
  941. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  942. _rtl88ee_enable_aspm_back_door(hw);
  943. rtlpriv->intf_ops->enable_aspm(hw);
  944. if (ppsc->rfpwr_state == ERFON) {
  945. if ((rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV) ||
  946. ((rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV) &&
  947. (rtlhal->oem_id == RT_CID_819x_HP))) {
  948. rtl88e_phy_set_rfpath_switch(hw, true);
  949. rtlpriv->dm.fat_table.rx_idle_ant = MAIN_ANT;
  950. } else {
  951. rtl88e_phy_set_rfpath_switch(hw, false);
  952. rtlpriv->dm.fat_table.rx_idle_ant = AUX_ANT;
  953. }
  954. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  955. "rx idle ant %s\n",
  956. (rtlpriv->dm.fat_table.rx_idle_ant == MAIN_ANT) ?
  957. ("MAIN_ANT") : ("AUX_ANT"));
  958. if (rtlphy->iqk_initialized) {
  959. rtl88e_phy_iq_calibrate(hw, true);
  960. } else {
  961. rtl88e_phy_iq_calibrate(hw, false);
  962. rtlphy->iqk_initialized = true;
  963. }
  964. rtl88e_dm_check_txpower_tracking(hw);
  965. rtl88e_phy_lc_calibrate(hw);
  966. }
  967. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  968. if (!(tmp_u1b & BIT(0))) {
  969. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  970. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
  971. }
  972. if (!(tmp_u1b & BIT(4))) {
  973. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  974. tmp_u1b &= 0x0F;
  975. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  976. udelay(10);
  977. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  978. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "under 1.5V\n");
  979. }
  980. rtl_write_byte(rtlpriv, REG_NAV_CTRL+2, ((30000+127)/128));
  981. rtl88e_dm_init(hw);
  982. rtlpriv->rtlhal.being_init_adapter = false;
  983. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "end of Rtl8188EE hw init %x\n",
  984. err);
  985. return 0;
  986. }
  987. static enum version_8188e _rtl88ee_read_chip_version(struct ieee80211_hw *hw)
  988. {
  989. struct rtl_priv *rtlpriv = rtl_priv(hw);
  990. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  991. enum version_8188e version = VERSION_UNKNOWN;
  992. u32 value32;
  993. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  994. if (value32 & TRP_VAUX_EN) {
  995. version = (enum version_8188e) VERSION_TEST_CHIP_88E;
  996. } else {
  997. version = NORMAL_CHIP;
  998. version = version | ((value32 & TYPE_ID) ? RF_TYPE_2T2R : 0);
  999. version = version | ((value32 & VENDOR_ID) ?
  1000. CHIP_VENDOR_UMC : 0);
  1001. }
  1002. rtlphy->rf_type = RF_1T1R;
  1003. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1004. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1005. "RF_2T2R" : "RF_1T1R");
  1006. return version;
  1007. }
  1008. static int _rtl88ee_set_media_status(struct ieee80211_hw *hw,
  1009. enum nl80211_iftype type)
  1010. {
  1011. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1012. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1013. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1014. bt_msr &= 0xfc;
  1015. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  1016. type == NL80211_IFTYPE_STATION) {
  1017. _rtl88ee_stop_tx_beacon(hw);
  1018. _rtl88ee_enable_bcn_sub_func(hw);
  1019. } else if (type == NL80211_IFTYPE_ADHOC ||
  1020. type == NL80211_IFTYPE_AP ||
  1021. type == NL80211_IFTYPE_MESH_POINT) {
  1022. _rtl88ee_resume_tx_beacon(hw);
  1023. _rtl88ee_disable_bcn_sub_func(hw);
  1024. } else {
  1025. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1026. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1027. type);
  1028. }
  1029. switch (type) {
  1030. case NL80211_IFTYPE_UNSPECIFIED:
  1031. bt_msr |= MSR_NOLINK;
  1032. ledaction = LED_CTL_LINK;
  1033. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1034. "Set Network type to NO LINK!\n");
  1035. break;
  1036. case NL80211_IFTYPE_ADHOC:
  1037. bt_msr |= MSR_ADHOC;
  1038. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1039. "Set Network type to Ad Hoc!\n");
  1040. break;
  1041. case NL80211_IFTYPE_STATION:
  1042. bt_msr |= MSR_INFRA;
  1043. ledaction = LED_CTL_LINK;
  1044. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1045. "Set Network type to STA!\n");
  1046. break;
  1047. case NL80211_IFTYPE_AP:
  1048. bt_msr |= MSR_AP;
  1049. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1050. "Set Network type to AP!\n");
  1051. break;
  1052. case NL80211_IFTYPE_MESH_POINT:
  1053. bt_msr |= MSR_ADHOC;
  1054. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1055. "Set Network type to Mesh Point!\n");
  1056. break;
  1057. default:
  1058. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1059. "Network type %d not support!\n", type);
  1060. return 1;
  1061. }
  1062. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  1063. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1064. if ((bt_msr & 0xfc) == MSR_AP)
  1065. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1066. else
  1067. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1068. return 0;
  1069. }
  1070. void rtl88ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1071. {
  1072. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1073. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1074. u32 reg_rcr = rtlpci->receive_config;
  1075. if (rtlpriv->psc.rfpwr_state != ERFON)
  1076. return;
  1077. if (check_bssid == true) {
  1078. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1079. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1080. (u8 *)(&reg_rcr));
  1081. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1082. } else if (check_bssid == false) {
  1083. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1084. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1085. rtlpriv->cfg->ops->set_hw_reg(hw,
  1086. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1087. }
  1088. }
  1089. int rtl88ee_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1090. {
  1091. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1092. if (_rtl88ee_set_media_status(hw, type))
  1093. return -EOPNOTSUPP;
  1094. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1095. if (type != NL80211_IFTYPE_AP &&
  1096. type != NL80211_IFTYPE_MESH_POINT)
  1097. rtl88ee_set_check_bssid(hw, true);
  1098. } else {
  1099. rtl88ee_set_check_bssid(hw, false);
  1100. }
  1101. return 0;
  1102. }
  1103. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1104. void rtl88ee_set_qos(struct ieee80211_hw *hw, int aci)
  1105. {
  1106. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1107. rtl88e_dm_init_edca_turbo(hw);
  1108. switch (aci) {
  1109. case AC1_BK:
  1110. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1111. break;
  1112. case AC0_BE:
  1113. break;
  1114. case AC2_VI:
  1115. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1116. break;
  1117. case AC3_VO:
  1118. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1119. break;
  1120. default:
  1121. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1122. break;
  1123. }
  1124. }
  1125. void rtl88ee_enable_interrupt(struct ieee80211_hw *hw)
  1126. {
  1127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1128. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1129. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1130. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1131. rtlpci->irq_enabled = true;
  1132. /* there are some C2H CMDs have been sent before system interrupt
  1133. * is enabled, e.g., C2H, CPWM.
  1134. * So we need to clear all C2H events that FW has notified, otherwise
  1135. * FW won't schedule any commands anymore.
  1136. */
  1137. rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0);
  1138. /*enable system interrupt*/
  1139. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1140. }
  1141. void rtl88ee_disable_interrupt(struct ieee80211_hw *hw)
  1142. {
  1143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1144. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1145. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1146. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1147. rtlpci->irq_enabled = false;
  1148. synchronize_irq(rtlpci->pdev->irq);
  1149. }
  1150. static void _rtl88ee_poweroff_adapter(struct ieee80211_hw *hw)
  1151. {
  1152. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1153. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1154. u8 u1b_tmp;
  1155. u32 count = 0;
  1156. rtlhal->mac_func_enable = false;
  1157. rtlpriv->intf_ops->enable_aspm(hw);
  1158. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
  1159. u1b_tmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  1160. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, u1b_tmp & (~BIT(1)));
  1161. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1162. while (!(u1b_tmp & BIT(1)) && (count++ < 100)) {
  1163. udelay(10);
  1164. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1165. count++;
  1166. }
  1167. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0xFF);
  1168. rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1169. PWR_INTF_PCI_MSK,
  1170. Rtl8188E_NIC_LPS_ENTER_FLOW);
  1171. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1172. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1173. rtl88e_firmware_selfreset(hw);
  1174. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1175. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1176. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1177. u1b_tmp = rtl_read_byte(rtlpriv, REG_32K_CTRL);
  1178. rtl_write_byte(rtlpriv, REG_32K_CTRL, (u1b_tmp & (~BIT(0))));
  1179. rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1180. PWR_INTF_PCI_MSK, Rtl8188E_NIC_DISABLE_FLOW);
  1181. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1182. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp & (~BIT(3))));
  1183. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1184. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp | BIT(3)));
  1185. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1186. u1b_tmp = rtl_read_byte(rtlpriv, GPIO_IN);
  1187. rtl_write_byte(rtlpriv, GPIO_OUT, u1b_tmp);
  1188. rtl_write_byte(rtlpriv, GPIO_IO_SEL, 0x7F);
  1189. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1190. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL, (u1b_tmp << 4) | u1b_tmp);
  1191. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL+1);
  1192. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL+1, u1b_tmp | 0x0F);
  1193. rtl_write_dword(rtlpriv, REG_GPIO_IO_SEL_2+2, 0x00080808);
  1194. }
  1195. void rtl88ee_card_disable(struct ieee80211_hw *hw)
  1196. {
  1197. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1198. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1199. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1200. enum nl80211_iftype opmode;
  1201. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8188ee card disable\n");
  1202. mac->link_state = MAC80211_NOLINK;
  1203. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1204. _rtl88ee_set_media_status(hw, opmode);
  1205. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1206. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1207. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1208. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1209. _rtl88ee_poweroff_adapter(hw);
  1210. /* after power off we should do iqk again */
  1211. rtlpriv->phy.iqk_initialized = false;
  1212. }
  1213. void rtl88ee_interrupt_recognized(struct ieee80211_hw *hw,
  1214. u32 *p_inta, u32 *p_intb)
  1215. {
  1216. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1217. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1218. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1219. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1220. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1221. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1222. }
  1223. void rtl88ee_set_beacon_related_registers(struct ieee80211_hw *hw)
  1224. {
  1225. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1226. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1227. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1228. u16 bcn_interval, atim_window;
  1229. bcn_interval = mac->beacon_interval;
  1230. atim_window = 2; /*FIX MERGE */
  1231. rtl88ee_disable_interrupt(hw);
  1232. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1233. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1234. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1235. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1236. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1237. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1238. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  1239. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  1240. /*rtl88ee_enable_interrupt(hw);*/
  1241. }
  1242. void rtl88ee_set_beacon_interval(struct ieee80211_hw *hw)
  1243. {
  1244. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1245. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1246. u16 bcn_interval = mac->beacon_interval;
  1247. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1248. "beacon_interval:%d\n", bcn_interval);
  1249. /*rtl88ee_disable_interrupt(hw);*/
  1250. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1251. /*rtl88ee_enable_interrupt(hw);*/
  1252. }
  1253. void rtl88ee_update_interrupt_mask(struct ieee80211_hw *hw,
  1254. u32 add_msr, u32 rm_msr)
  1255. {
  1256. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1257. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1258. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1259. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1260. rtl88ee_disable_interrupt(hw);
  1261. if (add_msr)
  1262. rtlpci->irq_mask[0] |= add_msr;
  1263. if (rm_msr)
  1264. rtlpci->irq_mask[0] &= (~rm_msr);
  1265. rtl88ee_enable_interrupt(hw);
  1266. }
  1267. static inline u8 get_chnl_group(u8 chnl)
  1268. {
  1269. u8 group;
  1270. group = chnl / 3;
  1271. if (chnl == 14)
  1272. group = 5;
  1273. return group;
  1274. }
  1275. static void set_diff0_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1276. u32 i, u32 eadr)
  1277. {
  1278. pwr2g->bw40_diff[path][i] = 0;
  1279. if (hwinfo[eadr] == 0xFF) {
  1280. pwr2g->bw20_diff[path][i] = 0x02;
  1281. } else {
  1282. pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1283. /*bit sign number to 8 bit sign number*/
  1284. if (pwr2g->bw20_diff[path][i] & BIT(3))
  1285. pwr2g->bw20_diff[path][i] |= 0xF0;
  1286. }
  1287. if (hwinfo[eadr] == 0xFF) {
  1288. pwr2g->ofdm_diff[path][i] = 0x04;
  1289. } else {
  1290. pwr2g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1291. /*bit sign number to 8 bit sign number*/
  1292. if (pwr2g->ofdm_diff[path][i] & BIT(3))
  1293. pwr2g->ofdm_diff[path][i] |= 0xF0;
  1294. }
  1295. pwr2g->cck_diff[path][i] = 0;
  1296. }
  1297. static void set_diff0_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
  1298. u32 i, u32 eadr)
  1299. {
  1300. pwr5g->bw40_diff[path][i] = 0;
  1301. if (hwinfo[eadr] == 0xFF) {
  1302. pwr5g->bw20_diff[path][i] = 0;
  1303. } else {
  1304. pwr5g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1305. /*bit sign number to 8 bit sign number*/
  1306. if (pwr5g->bw20_diff[path][i] & BIT(3))
  1307. pwr5g->bw20_diff[path][i] |= 0xF0;
  1308. }
  1309. if (hwinfo[eadr] == 0xFF) {
  1310. pwr5g->ofdm_diff[path][i] = 0x04;
  1311. } else {
  1312. pwr5g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1313. /*bit sign number to 8 bit sign number*/
  1314. if (pwr5g->ofdm_diff[path][i] & BIT(3))
  1315. pwr5g->ofdm_diff[path][i] |= 0xF0;
  1316. }
  1317. }
  1318. static void set_diff1_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1319. u32 i, u32 eadr)
  1320. {
  1321. if (hwinfo[eadr] == 0xFF) {
  1322. pwr2g->bw40_diff[path][i] = 0xFE;
  1323. } else {
  1324. pwr2g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1325. if (pwr2g->bw40_diff[path][i] & BIT(3))
  1326. pwr2g->bw40_diff[path][i] |= 0xF0;
  1327. }
  1328. if (hwinfo[eadr] == 0xFF) {
  1329. pwr2g->bw20_diff[path][i] = 0xFE;
  1330. } else {
  1331. pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0x0f);
  1332. if (pwr2g->bw20_diff[path][i] & BIT(3))
  1333. pwr2g->bw20_diff[path][i] |= 0xF0;
  1334. }
  1335. }
  1336. static void set_diff1_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
  1337. u32 i, u32 eadr)
  1338. {
  1339. if (hwinfo[eadr] == 0xFF) {
  1340. pwr5g->bw40_diff[path][i] = 0xFE;
  1341. } else {
  1342. pwr5g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1343. if (pwr5g->bw40_diff[path][i] & BIT(3))
  1344. pwr5g->bw40_diff[path][i] |= 0xF0;
  1345. }
  1346. if (hwinfo[eadr] == 0xFF) {
  1347. pwr5g->bw20_diff[path][i] = 0xFE;
  1348. } else {
  1349. pwr5g->bw20_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1350. if (pwr5g->bw20_diff[path][i] & BIT(3))
  1351. pwr5g->bw20_diff[path][i] |= 0xF0;
  1352. }
  1353. }
  1354. static void set_diff2_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1355. u32 i, u32 eadr)
  1356. {
  1357. if (hwinfo[eadr] == 0xFF) {
  1358. pwr2g->ofdm_diff[path][i] = 0xFE;
  1359. } else {
  1360. pwr2g->ofdm_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1361. if (pwr2g->ofdm_diff[path][i] & BIT(3))
  1362. pwr2g->ofdm_diff[path][i] |= 0xF0;
  1363. }
  1364. if (hwinfo[eadr] == 0xFF) {
  1365. pwr2g->cck_diff[path][i] = 0xFE;
  1366. } else {
  1367. pwr2g->cck_diff[path][i] = (hwinfo[eadr]&0x0f);
  1368. if (pwr2g->cck_diff[path][i] & BIT(3))
  1369. pwr2g->cck_diff[path][i] |= 0xF0;
  1370. }
  1371. }
  1372. static void _rtl8188e_read_power_value_fromprom(struct ieee80211_hw *hw,
  1373. struct txpower_info_2g *pwr2g,
  1374. struct txpower_info_5g *pwr5g,
  1375. bool autoload_fail,
  1376. u8 *hwinfo)
  1377. {
  1378. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1379. u32 path, eadr = EEPROM_TX_PWR_INX, i;
  1380. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1381. "hal_ReadPowerValueFromPROM88E(): PROMContent[0x%x]= 0x%x\n",
  1382. (eadr+1), hwinfo[eadr+1]);
  1383. if (0xFF == hwinfo[eadr+1])
  1384. autoload_fail = true;
  1385. if (autoload_fail) {
  1386. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1387. "auto load fail : Use Default value!\n");
  1388. for (path = 0; path < MAX_RF_PATH; path++) {
  1389. /* 2.4G default value */
  1390. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1391. pwr2g->index_cck_base[path][i] = 0x2D;
  1392. pwr2g->index_bw40_base[path][i] = 0x2D;
  1393. }
  1394. for (i = 0; i < MAX_TX_COUNT; i++) {
  1395. if (i == 0) {
  1396. pwr2g->bw20_diff[path][0] = 0x02;
  1397. pwr2g->ofdm_diff[path][0] = 0x04;
  1398. } else {
  1399. pwr2g->bw20_diff[path][i] = 0xFE;
  1400. pwr2g->bw40_diff[path][i] = 0xFE;
  1401. pwr2g->cck_diff[path][i] = 0xFE;
  1402. pwr2g->ofdm_diff[path][i] = 0xFE;
  1403. }
  1404. }
  1405. }
  1406. return;
  1407. }
  1408. for (path = 0; path < MAX_RF_PATH; path++) {
  1409. /*2.4G default value*/
  1410. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1411. pwr2g->index_cck_base[path][i] = hwinfo[eadr++];
  1412. if (pwr2g->index_cck_base[path][i] == 0xFF)
  1413. pwr2g->index_cck_base[path][i] = 0x2D;
  1414. }
  1415. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1416. pwr2g->index_bw40_base[path][i] = hwinfo[eadr++];
  1417. if (pwr2g->index_bw40_base[path][i] == 0xFF)
  1418. pwr2g->index_bw40_base[path][i] = 0x2D;
  1419. }
  1420. for (i = 0; i < MAX_TX_COUNT; i++) {
  1421. if (i == 0) {
  1422. set_diff0_2g(pwr2g, hwinfo, path, i, eadr);
  1423. eadr++;
  1424. } else {
  1425. set_diff1_2g(pwr2g, hwinfo, path, i, eadr);
  1426. eadr++;
  1427. set_diff2_2g(pwr2g, hwinfo, path, i, eadr);
  1428. eadr++;
  1429. }
  1430. }
  1431. /*5G default value*/
  1432. for (i = 0; i < MAX_CHNL_GROUP_5G; i++) {
  1433. pwr5g->index_bw40_base[path][i] = hwinfo[eadr++];
  1434. if (pwr5g->index_bw40_base[path][i] == 0xFF)
  1435. pwr5g->index_bw40_base[path][i] = 0xFE;
  1436. }
  1437. for (i = 0; i < MAX_TX_COUNT; i++) {
  1438. if (i == 0) {
  1439. set_diff0_5g(pwr5g, hwinfo, path, i, eadr);
  1440. eadr++;
  1441. } else {
  1442. set_diff1_5g(pwr5g, hwinfo, path, i, eadr);
  1443. eadr++;
  1444. }
  1445. }
  1446. if (hwinfo[eadr] == 0xFF) {
  1447. pwr5g->ofdm_diff[path][1] = 0xFE;
  1448. pwr5g->ofdm_diff[path][2] = 0xFE;
  1449. } else {
  1450. pwr5g->ofdm_diff[path][1] = (hwinfo[eadr] & 0xf0) >> 4;
  1451. pwr5g->ofdm_diff[path][2] = (hwinfo[eadr] & 0x0f);
  1452. }
  1453. eadr++;
  1454. if (hwinfo[eadr] == 0xFF)
  1455. pwr5g->ofdm_diff[path][3] = 0xFE;
  1456. else
  1457. pwr5g->ofdm_diff[path][3] = (hwinfo[eadr]&0x0f);
  1458. eadr++;
  1459. for (i = 1; i < MAX_TX_COUNT; i++) {
  1460. if (pwr5g->ofdm_diff[path][i] == 0xFF)
  1461. pwr5g->ofdm_diff[path][i] = 0xFE;
  1462. else if (pwr5g->ofdm_diff[path][i] & BIT(3))
  1463. pwr5g->ofdm_diff[path][i] |= 0xF0;
  1464. }
  1465. }
  1466. }
  1467. static void _rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1468. bool autoload_fail,
  1469. u8 *hwinfo)
  1470. {
  1471. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1472. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1473. struct txpower_info_2g pwrinfo24g;
  1474. struct txpower_info_5g pwrinfo5g;
  1475. u8 rf_path, index;
  1476. u8 i;
  1477. int jj = EEPROM_RF_BOARD_OPTION_88E;
  1478. int kk = EEPROM_THERMAL_METER_88E;
  1479. _rtl8188e_read_power_value_fromprom(hw, &pwrinfo24g, &pwrinfo5g,
  1480. autoload_fail, hwinfo);
  1481. for (rf_path = 0; rf_path < 2; rf_path++) {
  1482. for (i = 0; i < 14; i++) {
  1483. index = get_chnl_group(i+1);
  1484. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1485. pwrinfo24g.index_cck_base[rf_path][index];
  1486. if (i == 13)
  1487. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1488. pwrinfo24g.index_bw40_base[rf_path][4];
  1489. else
  1490. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1491. pwrinfo24g.index_bw40_base[rf_path][index];
  1492. rtlefuse->txpwr_ht20diff[rf_path][i] =
  1493. pwrinfo24g.bw20_diff[rf_path][0];
  1494. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  1495. pwrinfo24g.ofdm_diff[rf_path][0];
  1496. }
  1497. for (i = 0; i < 14; i++) {
  1498. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1499. "RF(%d)-Ch(%d) [CCK / HT40_1S ] = "
  1500. "[0x%x / 0x%x ]\n", rf_path, i,
  1501. rtlefuse->txpwrlevel_cck[rf_path][i],
  1502. rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
  1503. }
  1504. }
  1505. if (!autoload_fail)
  1506. rtlefuse->eeprom_thermalmeter = hwinfo[kk];
  1507. else
  1508. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1509. if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
  1510. rtlefuse->apk_thermalmeterignore = true;
  1511. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1512. }
  1513. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1514. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1515. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1516. if (!autoload_fail) {
  1517. rtlefuse->eeprom_regulatory = hwinfo[jj] & 0x07;/*bit0~2*/
  1518. if (hwinfo[jj] == 0xFF)
  1519. rtlefuse->eeprom_regulatory = 0;
  1520. } else {
  1521. rtlefuse->eeprom_regulatory = 0;
  1522. }
  1523. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1524. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1525. }
  1526. static void _rtl88ee_read_adapter_info(struct ieee80211_hw *hw)
  1527. {
  1528. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1529. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1530. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1531. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  1532. u16 i, usvalue;
  1533. u8 hwinfo[HWSET_MAX_SIZE];
  1534. u16 eeprom_id;
  1535. int jj = EEPROM_RF_BOARD_OPTION_88E;
  1536. int kk = EEPROM_RF_FEATURE_OPTION_88E;
  1537. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1538. rtl_efuse_shadow_map_update(hw);
  1539. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1540. HWSET_MAX_SIZE);
  1541. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1542. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1543. "RTL819X Not boot from eeprom, check it !!");
  1544. }
  1545. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1546. hwinfo, HWSET_MAX_SIZE);
  1547. eeprom_id = *((u16 *)&hwinfo[0]);
  1548. if (eeprom_id != RTL8188E_EEPROM_ID) {
  1549. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1550. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1551. rtlefuse->autoload_failflag = true;
  1552. } else {
  1553. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1554. rtlefuse->autoload_failflag = false;
  1555. }
  1556. if (rtlefuse->autoload_failflag == true)
  1557. return;
  1558. /*VID DID SVID SDID*/
  1559. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1560. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1561. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1562. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1563. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1564. "EEPROMId = 0x%4x\n", eeprom_id);
  1565. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1566. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1567. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1568. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1569. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1570. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1571. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1572. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1573. /*customer ID*/
  1574. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1575. if (rtlefuse->eeprom_oemid == 0xFF)
  1576. rtlefuse->eeprom_oemid = 0;
  1577. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1578. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1579. /*EEPROM version*/
  1580. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1581. /*mac address*/
  1582. for (i = 0; i < 6; i += 2) {
  1583. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1584. *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
  1585. }
  1586. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1587. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1588. /*channel plan */
  1589. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1590. /* set channel paln to world wide 13 */
  1591. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1592. /*tx power*/
  1593. _rtl88ee_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1594. hwinfo);
  1595. rtlefuse->txpwr_fromeprom = true;
  1596. rtl8188ee_read_bt_coexist_info_from_hwpg(hw,
  1597. rtlefuse->autoload_failflag,
  1598. hwinfo);
  1599. /*board type*/
  1600. rtlefuse->board_type = (((*(u8 *)&hwinfo[jj]) & 0xE0) >> 5);
  1601. /*Wake on wlan*/
  1602. rtlefuse->wowlan_enable = ((hwinfo[kk] & 0x40) >> 6);
  1603. /*parse xtal*/
  1604. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_88E];
  1605. if (hwinfo[EEPROM_XTAL_88E])
  1606. rtlefuse->crystalcap = 0x20;
  1607. /*antenna diversity*/
  1608. rtlefuse->antenna_div_cfg = (hwinfo[jj] & 0x18) >> 3;
  1609. if (hwinfo[jj] == 0xFF)
  1610. rtlefuse->antenna_div_cfg = 0;
  1611. if (rppriv->bt_coexist.eeprom_bt_coexist != 0 &&
  1612. rppriv->bt_coexist.eeprom_bt_ant_num == ANT_X1)
  1613. rtlefuse->antenna_div_cfg = 0;
  1614. rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
  1615. if (rtlefuse->antenna_div_type == 0xFF)
  1616. rtlefuse->antenna_div_type = 0x01;
  1617. if (rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV ||
  1618. rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  1619. rtlefuse->antenna_div_cfg = 1;
  1620. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1621. switch (rtlefuse->eeprom_oemid) {
  1622. case EEPROM_CID_DEFAULT:
  1623. if (rtlefuse->eeprom_did == 0x8179) {
  1624. if (rtlefuse->eeprom_svid == 0x1025) {
  1625. rtlhal->oem_id = RT_CID_819x_Acer;
  1626. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1627. rtlefuse->eeprom_smid == 0x0179) ||
  1628. (rtlefuse->eeprom_svid == 0x17AA &&
  1629. rtlefuse->eeprom_smid == 0x0179)) {
  1630. rtlhal->oem_id = RT_CID_819x_Lenovo;
  1631. } else if (rtlefuse->eeprom_svid == 0x103c &&
  1632. rtlefuse->eeprom_smid == 0x197d) {
  1633. rtlhal->oem_id = RT_CID_819x_HP;
  1634. } else {
  1635. rtlhal->oem_id = RT_CID_DEFAULT;
  1636. }
  1637. } else {
  1638. rtlhal->oem_id = RT_CID_DEFAULT;
  1639. }
  1640. break;
  1641. case EEPROM_CID_TOSHIBA:
  1642. rtlhal->oem_id = RT_CID_TOSHIBA;
  1643. break;
  1644. case EEPROM_CID_QMI:
  1645. rtlhal->oem_id = RT_CID_819x_QMI;
  1646. break;
  1647. case EEPROM_CID_WHQL:
  1648. default:
  1649. rtlhal->oem_id = RT_CID_DEFAULT;
  1650. break;
  1651. }
  1652. }
  1653. }
  1654. static void _rtl88ee_hal_customized_behavior(struct ieee80211_hw *hw)
  1655. {
  1656. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1657. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1658. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1659. pcipriv->ledctl.led_opendrain = true;
  1660. switch (rtlhal->oem_id) {
  1661. case RT_CID_819x_HP:
  1662. pcipriv->ledctl.led_opendrain = true;
  1663. break;
  1664. case RT_CID_819x_Lenovo:
  1665. case RT_CID_DEFAULT:
  1666. case RT_CID_TOSHIBA:
  1667. case RT_CID_CCX:
  1668. case RT_CID_819x_Acer:
  1669. case RT_CID_WHQL:
  1670. default:
  1671. break;
  1672. }
  1673. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1674. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1675. }
  1676. void rtl88ee_read_eeprom_info(struct ieee80211_hw *hw)
  1677. {
  1678. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1679. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1680. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1681. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1682. u8 tmp_u1b;
  1683. rtlhal->version = _rtl88ee_read_chip_version(hw);
  1684. if (get_rf_type(rtlphy) == RF_1T1R) {
  1685. rtlpriv->dm.rfpath_rxenable[0] = true;
  1686. } else {
  1687. rtlpriv->dm.rfpath_rxenable[0] = true;
  1688. rtlpriv->dm.rfpath_rxenable[1] = true;
  1689. }
  1690. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1691. rtlhal->version);
  1692. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1693. if (tmp_u1b & BIT(4)) {
  1694. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1695. rtlefuse->epromtype = EEPROM_93C46;
  1696. } else {
  1697. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1698. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1699. }
  1700. if (tmp_u1b & BIT(5)) {
  1701. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1702. rtlefuse->autoload_failflag = false;
  1703. _rtl88ee_read_adapter_info(hw);
  1704. } else {
  1705. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1706. }
  1707. _rtl88ee_hal_customized_behavior(hw);
  1708. }
  1709. static void rtl88ee_update_hal_rate_table(struct ieee80211_hw *hw,
  1710. struct ieee80211_sta *sta)
  1711. {
  1712. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1713. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  1714. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1715. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1716. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1717. u32 ratr_value;
  1718. u8 ratr_index = 0;
  1719. u8 nmode = mac->ht_enable;
  1720. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1721. u16 shortgi_rate;
  1722. u32 tmp_ratr_value;
  1723. u8 ctx40 = mac->bw_40;
  1724. u16 cap = sta->ht_cap.cap;
  1725. u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
  1726. u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
  1727. enum wireless_mode wirelessmode = mac->mode;
  1728. if (rtlhal->current_bandtype == BAND_ON_5G)
  1729. ratr_value = sta->supp_rates[1] << 4;
  1730. else
  1731. ratr_value = sta->supp_rates[0];
  1732. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1733. ratr_value = 0xfff;
  1734. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1735. sta->ht_cap.mcs.rx_mask[0] << 12);
  1736. switch (wirelessmode) {
  1737. case WIRELESS_MODE_B:
  1738. if (ratr_value & 0x0000000c)
  1739. ratr_value &= 0x0000000d;
  1740. else
  1741. ratr_value &= 0x0000000f;
  1742. break;
  1743. case WIRELESS_MODE_G:
  1744. ratr_value &= 0x00000FF5;
  1745. break;
  1746. case WIRELESS_MODE_N_24G:
  1747. case WIRELESS_MODE_N_5G:
  1748. nmode = 1;
  1749. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1750. ratr_value &= 0x0007F005;
  1751. } else {
  1752. u32 ratr_mask;
  1753. if (get_rf_type(rtlphy) == RF_1T2R ||
  1754. get_rf_type(rtlphy) == RF_1T1R)
  1755. ratr_mask = 0x000ff005;
  1756. else
  1757. ratr_mask = 0x0f0ff005;
  1758. ratr_value &= ratr_mask;
  1759. }
  1760. break;
  1761. default:
  1762. if (rtlphy->rf_type == RF_1T2R)
  1763. ratr_value &= 0x000ff0ff;
  1764. else
  1765. ratr_value &= 0x0f0ff0ff;
  1766. break;
  1767. }
  1768. if ((rppriv->bt_coexist.bt_coexistence) &&
  1769. (rppriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1770. (rppriv->bt_coexist.bt_cur_state) &&
  1771. (rppriv->bt_coexist.bt_ant_isolation) &&
  1772. ((rppriv->bt_coexist.bt_service == BT_SCO) ||
  1773. (rppriv->bt_coexist.bt_service == BT_BUSY)))
  1774. ratr_value &= 0x0fffcfc0;
  1775. else
  1776. ratr_value &= 0x0FFFFFFF;
  1777. if (nmode && ((ctx40 && short40) ||
  1778. (!ctx40 && short20))) {
  1779. ratr_value |= 0x10000000;
  1780. tmp_ratr_value = (ratr_value >> 12);
  1781. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1782. if ((1 << shortgi_rate) & tmp_ratr_value)
  1783. break;
  1784. }
  1785. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1786. (shortgi_rate << 4) | (shortgi_rate);
  1787. }
  1788. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1789. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1790. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1791. }
  1792. static void rtl88ee_update_hal_rate_mask(struct ieee80211_hw *hw,
  1793. struct ieee80211_sta *sta, u8 rssi)
  1794. {
  1795. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1796. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1797. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1798. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1799. struct rtl_sta_info *sta_entry = NULL;
  1800. u32 ratr_bitmap;
  1801. u8 ratr_index;
  1802. u16 cap = sta->ht_cap.cap;
  1803. u8 ctx40 = (cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
  1804. u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
  1805. u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
  1806. enum wireless_mode wirelessmode = 0;
  1807. bool shortgi = false;
  1808. u8 rate_mask[5];
  1809. u8 macid = 0;
  1810. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1811. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1812. wirelessmode = sta_entry->wireless_mode;
  1813. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1814. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1815. ctx40 = mac->bw_40;
  1816. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1817. mac->opmode == NL80211_IFTYPE_ADHOC)
  1818. macid = sta->aid + 1;
  1819. if (rtlhal->current_bandtype == BAND_ON_5G)
  1820. ratr_bitmap = sta->supp_rates[1] << 4;
  1821. else
  1822. ratr_bitmap = sta->supp_rates[0];
  1823. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1824. ratr_bitmap = 0xfff;
  1825. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1826. sta->ht_cap.mcs.rx_mask[0] << 12);
  1827. switch (wirelessmode) {
  1828. case WIRELESS_MODE_B:
  1829. ratr_index = RATR_INX_WIRELESS_B;
  1830. if (ratr_bitmap & 0x0000000c)
  1831. ratr_bitmap &= 0x0000000d;
  1832. else
  1833. ratr_bitmap &= 0x0000000f;
  1834. break;
  1835. case WIRELESS_MODE_G:
  1836. ratr_index = RATR_INX_WIRELESS_GB;
  1837. if (rssi == 1)
  1838. ratr_bitmap &= 0x00000f00;
  1839. else if (rssi == 2)
  1840. ratr_bitmap &= 0x00000ff0;
  1841. else
  1842. ratr_bitmap &= 0x00000ff5;
  1843. break;
  1844. case WIRELESS_MODE_A:
  1845. ratr_index = RATR_INX_WIRELESS_A;
  1846. ratr_bitmap &= 0x00000ff0;
  1847. break;
  1848. case WIRELESS_MODE_N_24G:
  1849. case WIRELESS_MODE_N_5G:
  1850. ratr_index = RATR_INX_WIRELESS_NGB;
  1851. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1852. if (rssi == 1)
  1853. ratr_bitmap &= 0x00070000;
  1854. else if (rssi == 2)
  1855. ratr_bitmap &= 0x0007f000;
  1856. else
  1857. ratr_bitmap &= 0x0007f005;
  1858. } else {
  1859. if (rtlphy->rf_type == RF_1T2R ||
  1860. rtlphy->rf_type == RF_1T1R) {
  1861. if (ctx40) {
  1862. if (rssi == 1)
  1863. ratr_bitmap &= 0x000f0000;
  1864. else if (rssi == 2)
  1865. ratr_bitmap &= 0x000ff000;
  1866. else
  1867. ratr_bitmap &= 0x000ff015;
  1868. } else {
  1869. if (rssi == 1)
  1870. ratr_bitmap &= 0x000f0000;
  1871. else if (rssi == 2)
  1872. ratr_bitmap &= 0x000ff000;
  1873. else
  1874. ratr_bitmap &= 0x000ff005;
  1875. }
  1876. } else {
  1877. if (ctx40) {
  1878. if (rssi == 1)
  1879. ratr_bitmap &= 0x0f8f0000;
  1880. else if (rssi == 2)
  1881. ratr_bitmap &= 0x0f8ff000;
  1882. else
  1883. ratr_bitmap &= 0x0f8ff015;
  1884. } else {
  1885. if (rssi == 1)
  1886. ratr_bitmap &= 0x0f8f0000;
  1887. else if (rssi == 2)
  1888. ratr_bitmap &= 0x0f8ff000;
  1889. else
  1890. ratr_bitmap &= 0x0f8ff005;
  1891. }
  1892. }
  1893. }
  1894. if ((ctx40 && short40) || (!ctx40 && short20)) {
  1895. if (macid == 0)
  1896. shortgi = true;
  1897. else if (macid == 1)
  1898. shortgi = false;
  1899. }
  1900. break;
  1901. default:
  1902. ratr_index = RATR_INX_WIRELESS_NGB;
  1903. if (rtlphy->rf_type == RF_1T2R)
  1904. ratr_bitmap &= 0x000ff0ff;
  1905. else
  1906. ratr_bitmap &= 0x0f0ff0ff;
  1907. break;
  1908. }
  1909. sta_entry->ratr_index = ratr_index;
  1910. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1911. "ratr_bitmap :%x\n", ratr_bitmap);
  1912. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1913. (ratr_index << 28);
  1914. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1915. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1916. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
  1917. ratr_index, ratr_bitmap, rate_mask[0], rate_mask[1],
  1918. rate_mask[2], rate_mask[3], rate_mask[4]);
  1919. rtl88e_fill_h2c_cmd(hw, H2C_88E_RA_MASK, 5, rate_mask);
  1920. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1921. }
  1922. void rtl88ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1923. struct ieee80211_sta *sta, u8 rssi)
  1924. {
  1925. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1926. if (rtlpriv->dm.useramask)
  1927. rtl88ee_update_hal_rate_mask(hw, sta, rssi);
  1928. else
  1929. rtl88ee_update_hal_rate_table(hw, sta);
  1930. }
  1931. void rtl88ee_update_channel_access_setting(struct ieee80211_hw *hw)
  1932. {
  1933. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1934. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1935. u16 sifs_timer;
  1936. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1937. (u8 *)&mac->slot_time);
  1938. if (!mac->ht_enable)
  1939. sifs_timer = 0x0a0a;
  1940. else
  1941. sifs_timer = 0x0e0e;
  1942. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1943. }
  1944. bool rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1945. {
  1946. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1947. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1948. enum rf_pwrstate state_toset;
  1949. u32 u4tmp;
  1950. bool actuallyset = false;
  1951. if (rtlpriv->rtlhal.being_init_adapter)
  1952. return false;
  1953. if (ppsc->swrf_processing)
  1954. return false;
  1955. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1956. if (ppsc->rfchange_inprogress) {
  1957. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1958. return false;
  1959. } else {
  1960. ppsc->rfchange_inprogress = true;
  1961. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1962. }
  1963. u4tmp = rtl_read_dword(rtlpriv, REG_GPIO_OUTPUT);
  1964. state_toset = (u4tmp & BIT(31)) ? ERFON : ERFOFF;
  1965. if ((ppsc->hwradiooff == true) && (state_toset == ERFON)) {
  1966. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1967. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1968. state_toset = ERFON;
  1969. ppsc->hwradiooff = false;
  1970. actuallyset = true;
  1971. } else if ((ppsc->hwradiooff == false) && (state_toset == ERFOFF)) {
  1972. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1973. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1974. state_toset = ERFOFF;
  1975. ppsc->hwradiooff = true;
  1976. actuallyset = true;
  1977. }
  1978. if (actuallyset) {
  1979. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1980. ppsc->rfchange_inprogress = false;
  1981. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1982. } else {
  1983. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1984. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1985. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1986. ppsc->rfchange_inprogress = false;
  1987. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1988. }
  1989. *valid = 1;
  1990. return !ppsc->hwradiooff;
  1991. }
  1992. static void add_one_key(struct ieee80211_hw *hw, u8 *macaddr,
  1993. struct rtl_mac *mac, u32 key, u32 id,
  1994. u8 enc_algo, bool is_pairwise)
  1995. {
  1996. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1997. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1998. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "add one entry\n");
  1999. if (is_pairwise) {
  2000. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set Pairwise key\n");
  2001. rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
  2002. CAM_CONFIG_NO_USEDK,
  2003. rtlpriv->sec.key_buf[key]);
  2004. } else {
  2005. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set group key\n");
  2006. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2007. rtl_cam_add_one_entry(hw, rtlefuse->dev_addr,
  2008. PAIRWISE_KEYIDX,
  2009. CAM_PAIRWISE_KEY_POSITION,
  2010. enc_algo,
  2011. CAM_CONFIG_NO_USEDK,
  2012. rtlpriv->sec.key_buf[id]);
  2013. }
  2014. rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
  2015. CAM_CONFIG_NO_USEDK,
  2016. rtlpriv->sec.key_buf[id]);
  2017. }
  2018. }
  2019. void rtl88ee_set_key(struct ieee80211_hw *hw, u32 key,
  2020. u8 *mac_ad, bool is_group, u8 enc_algo,
  2021. bool is_wepkey, bool clear_all)
  2022. {
  2023. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2024. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2025. u8 *macaddr = mac_ad;
  2026. u32 id = 0;
  2027. bool is_pairwise = false;
  2028. static u8 cam_const_addr[4][6] = {
  2029. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2030. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2031. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2032. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2033. };
  2034. static u8 cam_const_broad[] = {
  2035. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2036. };
  2037. if (clear_all) {
  2038. u8 idx = 0;
  2039. u8 cam_offset = 0;
  2040. u8 clear_number = 5;
  2041. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2042. for (idx = 0; idx < clear_number; idx++) {
  2043. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2044. rtl_cam_empty_entry(hw, cam_offset + idx);
  2045. if (idx < 5) {
  2046. memset(rtlpriv->sec.key_buf[idx], 0,
  2047. MAX_KEY_LEN);
  2048. rtlpriv->sec.key_len[idx] = 0;
  2049. }
  2050. }
  2051. } else {
  2052. switch (enc_algo) {
  2053. case WEP40_ENCRYPTION:
  2054. enc_algo = CAM_WEP40;
  2055. break;
  2056. case WEP104_ENCRYPTION:
  2057. enc_algo = CAM_WEP104;
  2058. break;
  2059. case TKIP_ENCRYPTION:
  2060. enc_algo = CAM_TKIP;
  2061. break;
  2062. case AESCCMP_ENCRYPTION:
  2063. enc_algo = CAM_AES;
  2064. break;
  2065. default:
  2066. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  2067. "switch case not processed\n");
  2068. enc_algo = CAM_TKIP;
  2069. break;
  2070. }
  2071. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2072. macaddr = cam_const_addr[key];
  2073. id = key;
  2074. } else {
  2075. if (is_group) {
  2076. macaddr = cam_const_broad;
  2077. id = key;
  2078. } else {
  2079. if (mac->opmode == NL80211_IFTYPE_AP ||
  2080. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  2081. id = rtl_cam_get_free_entry(hw, mac_ad);
  2082. if (id >= TOTAL_CAM_ENTRY) {
  2083. RT_TRACE(rtlpriv, COMP_SEC,
  2084. DBG_EMERG,
  2085. "Can not find free hw security cam entry\n");
  2086. return;
  2087. }
  2088. } else {
  2089. id = CAM_PAIRWISE_KEY_POSITION;
  2090. }
  2091. key = PAIRWISE_KEYIDX;
  2092. is_pairwise = true;
  2093. }
  2094. }
  2095. if (rtlpriv->sec.key_len[key] == 0) {
  2096. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2097. "delete one entry, id is %d\n", id);
  2098. if (mac->opmode == NL80211_IFTYPE_AP ||
  2099. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2100. rtl_cam_del_entry(hw, mac_ad);
  2101. rtl_cam_delete_one_entry(hw, mac_ad, id);
  2102. } else {
  2103. add_one_key(hw, macaddr, mac, key, id, enc_algo,
  2104. is_pairwise);
  2105. }
  2106. }
  2107. }
  2108. static void rtl8188ee_bt_var_init(struct ieee80211_hw *hw)
  2109. {
  2110. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2111. struct bt_coexist_info coexist = rppriv->bt_coexist;
  2112. coexist.bt_coexistence = rppriv->bt_coexist.eeprom_bt_coexist;
  2113. coexist.bt_ant_num = coexist.eeprom_bt_ant_num;
  2114. coexist.bt_coexist_type = coexist.eeprom_bt_type;
  2115. if (coexist.reg_bt_iso == 2)
  2116. coexist.bt_ant_isolation = coexist.eeprom_bt_ant_isol;
  2117. else
  2118. coexist.bt_ant_isolation = coexist.reg_bt_iso;
  2119. coexist.bt_radio_shared_type = coexist.eeprom_bt_radio_shared;
  2120. if (coexist.bt_coexistence) {
  2121. if (coexist.reg_bt_sco == 1)
  2122. coexist.bt_service = BT_OTHER_ACTION;
  2123. else if (coexist.reg_bt_sco == 2)
  2124. coexist.bt_service = BT_SCO;
  2125. else if (coexist.reg_bt_sco == 4)
  2126. coexist.bt_service = BT_BUSY;
  2127. else if (coexist.reg_bt_sco == 5)
  2128. coexist.bt_service = BT_OTHERBUSY;
  2129. else
  2130. coexist.bt_service = BT_IDLE;
  2131. coexist.bt_edca_ul = 0;
  2132. coexist.bt_edca_dl = 0;
  2133. coexist.bt_rssi_state = 0xff;
  2134. }
  2135. }
  2136. void rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2137. bool auto_load_fail, u8 *hwinfo)
  2138. {
  2139. rtl8188ee_bt_var_init(hw);
  2140. }
  2141. void rtl8188ee_bt_reg_init(struct ieee80211_hw *hw)
  2142. {
  2143. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2144. /* 0:Low, 1:High, 2:From Efuse. */
  2145. rppriv->bt_coexist.reg_bt_iso = 2;
  2146. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2147. rppriv->bt_coexist.reg_bt_sco = 3;
  2148. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2149. rppriv->bt_coexist.reg_bt_sco = 0;
  2150. }
  2151. void rtl8188ee_bt_hw_init(struct ieee80211_hw *hw)
  2152. {
  2153. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2154. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2155. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2156. struct bt_coexist_info coexist = rppriv->bt_coexist;
  2157. u8 u1_tmp;
  2158. if (coexist.bt_coexistence &&
  2159. ((coexist.bt_coexist_type == BT_CSR_BC4) ||
  2160. coexist.bt_coexist_type == BT_CSR_BC8)) {
  2161. if (coexist.bt_ant_isolation)
  2162. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  2163. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  2164. BIT_OFFSET_LEN_MASK_32(0, 1);
  2165. u1_tmp = u1_tmp | ((coexist.bt_ant_isolation == 1) ?
  2166. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  2167. ((coexist.bt_service == BT_SCO) ?
  2168. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  2169. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  2170. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  2171. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  2172. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  2173. /* Config to 1T1R. */
  2174. if (rtlphy->rf_type == RF_1T1R) {
  2175. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  2176. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2177. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  2178. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  2179. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2180. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  2181. }
  2182. }
  2183. }
  2184. void rtl88ee_suspend(struct ieee80211_hw *hw)
  2185. {
  2186. }
  2187. void rtl88ee_resume(struct ieee80211_hw *hw)
  2188. {
  2189. }
  2190. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  2191. void rtl88ee_allow_all_destaddr(struct ieee80211_hw *hw,
  2192. bool allow_all_da, bool write_into_reg)
  2193. {
  2194. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2195. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2196. if (allow_all_da) /* Set BIT0 */
  2197. rtlpci->receive_config |= RCR_AAP;
  2198. else /* Clear BIT0 */
  2199. rtlpci->receive_config &= ~RCR_AAP;
  2200. if (write_into_reg)
  2201. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  2202. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  2203. "receive_config = 0x%08X, write_into_reg =%d\n",
  2204. rtlpci->receive_config, write_into_reg);
  2205. }