dhd_sdio.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #include "tracepoint.h"
  87. #define TXQLEN 2048 /* bulk tx queue length */
  88. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  89. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  90. #define PRIOMASK 7
  91. #define TXRETRIES 2 /* # of retries for tx frames */
  92. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  93. one scheduling */
  94. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  95. one scheduling */
  96. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  97. #define MEMBLOCK 2048 /* Block size used for downloading
  98. of dongle image */
  99. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  100. biggest possible glom */
  101. #define BRCMF_FIRSTREAD (1 << 6)
  102. /* SBSDIO_DEVICE_CTL */
  103. /* 1: device will assert busy signal when receiving CMD53 */
  104. #define SBSDIO_DEVCTL_SETBUSY 0x01
  105. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  106. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  107. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  108. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  109. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  110. * sdio bus power cycle to clear (rev 9) */
  111. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  112. /* Force SD->SB reset mapping (rev 11) */
  113. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  114. /* Determined by CoreControl bit */
  115. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  116. /* Force backplane reset */
  117. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  118. /* Force no backplane reset */
  119. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  120. /* direct(mapped) cis space */
  121. /* MAPPED common CIS address */
  122. #define SBSDIO_CIS_BASE_COMMON 0x1000
  123. /* maximum bytes in one CIS */
  124. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  125. /* cis offset addr is < 17 bits */
  126. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  127. /* manfid tuple length, include tuple, link bytes */
  128. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  129. /* intstatus */
  130. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  131. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  132. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  133. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  134. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  135. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  136. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  137. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  138. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  139. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  140. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  141. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  142. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  143. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  144. #define I_PC (1 << 10) /* descriptor error */
  145. #define I_PD (1 << 11) /* data error */
  146. #define I_DE (1 << 12) /* Descriptor protocol Error */
  147. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  148. #define I_RO (1 << 14) /* Receive fifo Overflow */
  149. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  150. #define I_RI (1 << 16) /* Receive Interrupt */
  151. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  152. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  153. #define I_XI (1 << 24) /* Transmit Interrupt */
  154. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  155. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  156. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  157. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  158. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  159. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  160. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  161. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  162. #define I_DMA (I_RI | I_XI | I_ERRORS)
  163. /* corecontrol */
  164. #define CC_CISRDY (1 << 0) /* CIS Ready */
  165. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  166. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  167. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  168. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  169. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  170. /* SDA_FRAMECTRL */
  171. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  172. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  173. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  174. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  175. /*
  176. * Software allocation of To SB Mailbox resources
  177. */
  178. /* tosbmailbox bits corresponding to intstatus bits */
  179. #define SMB_NAK (1 << 0) /* Frame NAK */
  180. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  181. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  182. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  183. /* tosbmailboxdata */
  184. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  185. /*
  186. * Software allocation of To Host Mailbox resources
  187. */
  188. /* intstatus bits */
  189. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  190. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  191. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  192. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  193. /* tohostmailboxdata */
  194. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  195. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  196. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  197. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  198. #define HMB_DATA_FCDATA_MASK 0xff000000
  199. #define HMB_DATA_FCDATA_SHIFT 24
  200. #define HMB_DATA_VERSION_MASK 0x00ff0000
  201. #define HMB_DATA_VERSION_SHIFT 16
  202. /*
  203. * Software-defined protocol header
  204. */
  205. /* Current protocol version */
  206. #define SDPCM_PROT_VERSION 4
  207. /*
  208. * Shared structure between dongle and the host.
  209. * The structure contains pointers to trap or assert information.
  210. */
  211. #define SDPCM_SHARED_VERSION 0x0003
  212. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  213. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  214. #define SDPCM_SHARED_ASSERT 0x0200
  215. #define SDPCM_SHARED_TRAP 0x0400
  216. /* Space for header read, limit for data packets */
  217. #define MAX_HDR_READ (1 << 6)
  218. #define MAX_RX_DATASZ 2048
  219. /* Maximum milliseconds to wait for F2 to come up */
  220. #define BRCMF_WAIT_F2RDY 3000
  221. /* Bump up limit on waiting for HT to account for first startup;
  222. * if the image is doing a CRC calculation before programming the PMU
  223. * for HT availability, it could take a couple hundred ms more, so
  224. * max out at a 1 second (1000000us).
  225. */
  226. #undef PMU_MAX_TRANSITION_DLY
  227. #define PMU_MAX_TRANSITION_DLY 1000000
  228. /* Value for ChipClockCSR during initial setup */
  229. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  230. SBSDIO_ALP_AVAIL_REQ)
  231. /* Flags for SDH calls */
  232. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  233. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  234. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  235. * when idle
  236. */
  237. #define BRCMF_IDLE_INTERVAL 1
  238. #define KSO_WAIT_US 50
  239. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  240. /*
  241. * Conversion of 802.1D priority to precedence level
  242. */
  243. static uint prio2prec(u32 prio)
  244. {
  245. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  246. (prio^2) : prio;
  247. }
  248. #ifdef DEBUG
  249. /* Device console log buffer state */
  250. struct brcmf_console {
  251. uint count; /* Poll interval msec counter */
  252. uint log_addr; /* Log struct address (fixed) */
  253. struct rte_log_le log_le; /* Log struct (host copy) */
  254. uint bufsize; /* Size of log buffer */
  255. u8 *buf; /* Log buffer (host copy) */
  256. uint last; /* Last buffer read index */
  257. };
  258. struct brcmf_trap_info {
  259. __le32 type;
  260. __le32 epc;
  261. __le32 cpsr;
  262. __le32 spsr;
  263. __le32 r0; /* a1 */
  264. __le32 r1; /* a2 */
  265. __le32 r2; /* a3 */
  266. __le32 r3; /* a4 */
  267. __le32 r4; /* v1 */
  268. __le32 r5; /* v2 */
  269. __le32 r6; /* v3 */
  270. __le32 r7; /* v4 */
  271. __le32 r8; /* v5 */
  272. __le32 r9; /* sb/v6 */
  273. __le32 r10; /* sl/v7 */
  274. __le32 r11; /* fp/v8 */
  275. __le32 r12; /* ip */
  276. __le32 r13; /* sp */
  277. __le32 r14; /* lr */
  278. __le32 pc; /* r15 */
  279. };
  280. #endif /* DEBUG */
  281. struct sdpcm_shared {
  282. u32 flags;
  283. u32 trap_addr;
  284. u32 assert_exp_addr;
  285. u32 assert_file_addr;
  286. u32 assert_line;
  287. u32 console_addr; /* Address of struct rte_console */
  288. u32 msgtrace_addr;
  289. u8 tag[32];
  290. u32 brpt_addr;
  291. };
  292. struct sdpcm_shared_le {
  293. __le32 flags;
  294. __le32 trap_addr;
  295. __le32 assert_exp_addr;
  296. __le32 assert_file_addr;
  297. __le32 assert_line;
  298. __le32 console_addr; /* Address of struct rte_console */
  299. __le32 msgtrace_addr;
  300. u8 tag[32];
  301. __le32 brpt_addr;
  302. };
  303. /* dongle SDIO bus specific header info */
  304. struct brcmf_sdio_hdrinfo {
  305. u8 seq_num;
  306. u8 channel;
  307. u16 len;
  308. u16 len_left;
  309. u16 len_nxtfrm;
  310. u8 dat_offset;
  311. };
  312. /* misc chip info needed by some of the routines */
  313. /* Private data for SDIO bus interaction */
  314. struct brcmf_sdio {
  315. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  316. struct chip_info *ci; /* Chip info struct */
  317. char *vars; /* Variables (from CIS and/or other) */
  318. uint varsz; /* Size of variables buffer */
  319. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  320. u32 hostintmask; /* Copy of Host Interrupt Mask */
  321. atomic_t intstatus; /* Intstatus bits (events) pending */
  322. atomic_t fcstate; /* State of dongle flow-control */
  323. uint blocksize; /* Block size of SDIO transfers */
  324. uint roundup; /* Max roundup limit */
  325. struct pktq txq; /* Queue length used for flow-control */
  326. u8 flowcontrol; /* per prio flow control bitmask */
  327. u8 tx_seq; /* Transmit sequence number (next) */
  328. u8 tx_max; /* Maximum transmit sequence allowed */
  329. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  330. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  331. u8 rx_seq; /* Receive sequence number (expected) */
  332. struct brcmf_sdio_hdrinfo cur_read;
  333. /* info of current read frame */
  334. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  335. bool rxpending; /* Data frame pending in dongle */
  336. uint rxbound; /* Rx frames to read before resched */
  337. uint txbound; /* Tx frames to send before resched */
  338. uint txminmax;
  339. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  340. struct sk_buff_head glom; /* Packet list for glommed superframe */
  341. uint glomerr; /* Glom packet read errors */
  342. u8 *rxbuf; /* Buffer for receiving control packets */
  343. uint rxblen; /* Allocated length of rxbuf */
  344. u8 *rxctl; /* Aligned pointer into rxbuf */
  345. u8 *rxctl_orig; /* pointer for freeing rxctl */
  346. uint rxlen; /* Length of valid data in buffer */
  347. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  348. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  349. bool intr; /* Use interrupts */
  350. bool poll; /* Use polling */
  351. atomic_t ipend; /* Device interrupt is pending */
  352. uint spurious; /* Count of spurious interrupts */
  353. uint pollrate; /* Ticks between device polls */
  354. uint polltick; /* Tick counter */
  355. #ifdef DEBUG
  356. uint console_interval;
  357. struct brcmf_console console; /* Console output polling support */
  358. uint console_addr; /* Console address from shared struct */
  359. #endif /* DEBUG */
  360. uint clkstate; /* State of sd and backplane clock(s) */
  361. bool activity; /* Activity flag for clock down */
  362. s32 idletime; /* Control for activity timeout */
  363. s32 idlecount; /* Activity timeout counter */
  364. s32 idleclock; /* How to set bus driver when idle */
  365. bool rxflow_mode; /* Rx flow control mode */
  366. bool rxflow; /* Is rx flow control on */
  367. bool alp_only; /* Don't use HT clock (ALP only) */
  368. u8 *ctrl_frame_buf;
  369. u32 ctrl_frame_len;
  370. bool ctrl_frame_stat;
  371. spinlock_t txqlock;
  372. wait_queue_head_t ctrl_wait;
  373. wait_queue_head_t dcmd_resp_wait;
  374. struct timer_list timer;
  375. struct completion watchdog_wait;
  376. struct task_struct *watchdog_tsk;
  377. bool wd_timer_valid;
  378. uint save_ms;
  379. struct workqueue_struct *brcmf_wq;
  380. struct work_struct datawork;
  381. atomic_t dpc_tskcnt;
  382. bool txoff; /* Transmit flow-controlled */
  383. struct brcmf_sdio_count sdcnt;
  384. bool sr_enabled; /* SaveRestore enabled */
  385. bool sleeping; /* SDIO bus sleeping */
  386. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  387. };
  388. /* clkstate */
  389. #define CLK_NONE 0
  390. #define CLK_SDONLY 1
  391. #define CLK_PENDING 2
  392. #define CLK_AVAIL 3
  393. #ifdef DEBUG
  394. static int qcount[NUMPRIO];
  395. #endif /* DEBUG */
  396. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  397. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  398. /* Retry count for register access failures */
  399. static const uint retry_limit = 2;
  400. /* Limit on rounding up frames */
  401. static const uint max_roundup = 512;
  402. #define ALIGNMENT 4
  403. enum brcmf_sdio_frmtype {
  404. BRCMF_SDIO_FT_NORMAL,
  405. BRCMF_SDIO_FT_SUPER,
  406. BRCMF_SDIO_FT_SUB,
  407. };
  408. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  409. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  410. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  411. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  412. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  413. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  414. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  415. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  416. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  417. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  418. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  419. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  420. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  421. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  422. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  423. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  424. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  425. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  426. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  427. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  428. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  429. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  430. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  431. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  432. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  433. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  434. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  435. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  436. struct brcmf_firmware_names {
  437. u32 chipid;
  438. u32 revmsk;
  439. const char *bin;
  440. const char *nv;
  441. };
  442. enum brcmf_firmware_type {
  443. BRCMF_FIRMWARE_BIN,
  444. BRCMF_FIRMWARE_NVRAM
  445. };
  446. #define BRCMF_FIRMWARE_NVRAM(name) \
  447. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  448. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  449. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  450. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  451. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  452. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  453. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  454. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  455. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) }
  456. };
  457. static const struct firmware *brcmf_sdbrcm_get_fw(struct brcmf_sdio *bus,
  458. enum brcmf_firmware_type type)
  459. {
  460. const struct firmware *fw;
  461. const char *name;
  462. int err, i;
  463. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  464. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  465. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  466. switch (type) {
  467. case BRCMF_FIRMWARE_BIN:
  468. name = brcmf_fwname_data[i].bin;
  469. break;
  470. case BRCMF_FIRMWARE_NVRAM:
  471. name = brcmf_fwname_data[i].nv;
  472. break;
  473. default:
  474. brcmf_err("invalid firmware type (%d)\n", type);
  475. return NULL;
  476. }
  477. goto found;
  478. }
  479. }
  480. brcmf_err("Unknown chipid %d [%d]\n",
  481. bus->ci->chip, bus->ci->chiprev);
  482. return NULL;
  483. found:
  484. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  485. if ((err) || (!fw)) {
  486. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  487. return NULL;
  488. }
  489. return fw;
  490. }
  491. static void pkt_align(struct sk_buff *p, int len, int align)
  492. {
  493. uint datalign;
  494. datalign = (unsigned long)(p->data);
  495. datalign = roundup(datalign, (align)) - datalign;
  496. if (datalign)
  497. skb_pull(p, datalign);
  498. __skb_trim(p, len);
  499. }
  500. /* To check if there's window offered */
  501. static bool data_ok(struct brcmf_sdio *bus)
  502. {
  503. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  504. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  505. }
  506. /*
  507. * Reads a register in the SDIO hardware block. This block occupies a series of
  508. * adresses on the 32 bit backplane bus.
  509. */
  510. static int
  511. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  512. {
  513. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  514. int ret;
  515. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  516. bus->ci->c_inf[idx].base + offset, &ret);
  517. return ret;
  518. }
  519. static int
  520. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  521. {
  522. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  523. int ret;
  524. brcmf_sdio_regwl(bus->sdiodev,
  525. bus->ci->c_inf[idx].base + reg_offset,
  526. regval, &ret);
  527. return ret;
  528. }
  529. static int
  530. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  531. {
  532. u8 wr_val = 0, rd_val, cmp_val, bmask;
  533. int err = 0;
  534. int try_cnt = 0;
  535. brcmf_dbg(TRACE, "Enter\n");
  536. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  537. /* 1st KSO write goes to AOS wake up core if device is asleep */
  538. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  539. wr_val, &err);
  540. if (err) {
  541. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  542. return err;
  543. }
  544. if (on) {
  545. /* device WAKEUP through KSO:
  546. * write bit 0 & read back until
  547. * both bits 0 (kso bit) & 1 (dev on status) are set
  548. */
  549. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  550. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  551. bmask = cmp_val;
  552. usleep_range(2000, 3000);
  553. } else {
  554. /* Put device to sleep, turn off KSO */
  555. cmp_val = 0;
  556. /* only check for bit0, bit1(dev on status) may not
  557. * get cleared right away
  558. */
  559. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  560. }
  561. do {
  562. /* reliable KSO bit set/clr:
  563. * the sdiod sleep write access is synced to PMU 32khz clk
  564. * just one write attempt may fail,
  565. * read it back until it matches written value
  566. */
  567. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  568. &err);
  569. if (((rd_val & bmask) == cmp_val) && !err)
  570. break;
  571. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  572. try_cnt, MAX_KSO_ATTEMPTS, err);
  573. udelay(KSO_WAIT_US);
  574. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  575. wr_val, &err);
  576. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  577. return err;
  578. }
  579. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  580. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  581. /* Turn backplane clock on or off */
  582. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  583. {
  584. int err;
  585. u8 clkctl, clkreq, devctl;
  586. unsigned long timeout;
  587. brcmf_dbg(SDIO, "Enter\n");
  588. clkctl = 0;
  589. if (bus->sr_enabled) {
  590. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  591. return 0;
  592. }
  593. if (on) {
  594. /* Request HT Avail */
  595. clkreq =
  596. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  597. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  598. clkreq, &err);
  599. if (err) {
  600. brcmf_err("HT Avail request error: %d\n", err);
  601. return -EBADE;
  602. }
  603. /* Check current status */
  604. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  605. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  606. if (err) {
  607. brcmf_err("HT Avail read error: %d\n", err);
  608. return -EBADE;
  609. }
  610. /* Go to pending and await interrupt if appropriate */
  611. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  612. /* Allow only clock-available interrupt */
  613. devctl = brcmf_sdio_regrb(bus->sdiodev,
  614. SBSDIO_DEVICE_CTL, &err);
  615. if (err) {
  616. brcmf_err("Devctl error setting CA: %d\n",
  617. err);
  618. return -EBADE;
  619. }
  620. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  621. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  622. devctl, &err);
  623. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  624. bus->clkstate = CLK_PENDING;
  625. return 0;
  626. } else if (bus->clkstate == CLK_PENDING) {
  627. /* Cancel CA-only interrupt filter */
  628. devctl = brcmf_sdio_regrb(bus->sdiodev,
  629. SBSDIO_DEVICE_CTL, &err);
  630. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  631. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  632. devctl, &err);
  633. }
  634. /* Otherwise, wait here (polling) for HT Avail */
  635. timeout = jiffies +
  636. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  637. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  638. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  639. SBSDIO_FUNC1_CHIPCLKCSR,
  640. &err);
  641. if (time_after(jiffies, timeout))
  642. break;
  643. else
  644. usleep_range(5000, 10000);
  645. }
  646. if (err) {
  647. brcmf_err("HT Avail request error: %d\n", err);
  648. return -EBADE;
  649. }
  650. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  651. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  652. PMU_MAX_TRANSITION_DLY, clkctl);
  653. return -EBADE;
  654. }
  655. /* Mark clock available */
  656. bus->clkstate = CLK_AVAIL;
  657. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  658. #if defined(DEBUG)
  659. if (!bus->alp_only) {
  660. if (SBSDIO_ALPONLY(clkctl))
  661. brcmf_err("HT Clock should be on\n");
  662. }
  663. #endif /* defined (DEBUG) */
  664. bus->activity = true;
  665. } else {
  666. clkreq = 0;
  667. if (bus->clkstate == CLK_PENDING) {
  668. /* Cancel CA-only interrupt filter */
  669. devctl = brcmf_sdio_regrb(bus->sdiodev,
  670. SBSDIO_DEVICE_CTL, &err);
  671. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  672. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  673. devctl, &err);
  674. }
  675. bus->clkstate = CLK_SDONLY;
  676. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  677. clkreq, &err);
  678. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  679. if (err) {
  680. brcmf_err("Failed access turning clock off: %d\n",
  681. err);
  682. return -EBADE;
  683. }
  684. }
  685. return 0;
  686. }
  687. /* Change idle/active SD state */
  688. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  689. {
  690. brcmf_dbg(SDIO, "Enter\n");
  691. if (on)
  692. bus->clkstate = CLK_SDONLY;
  693. else
  694. bus->clkstate = CLK_NONE;
  695. return 0;
  696. }
  697. /* Transition SD and backplane clock readiness */
  698. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  699. {
  700. #ifdef DEBUG
  701. uint oldstate = bus->clkstate;
  702. #endif /* DEBUG */
  703. brcmf_dbg(SDIO, "Enter\n");
  704. /* Early exit if we're already there */
  705. if (bus->clkstate == target) {
  706. if (target == CLK_AVAIL) {
  707. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  708. bus->activity = true;
  709. }
  710. return 0;
  711. }
  712. switch (target) {
  713. case CLK_AVAIL:
  714. /* Make sure SD clock is available */
  715. if (bus->clkstate == CLK_NONE)
  716. brcmf_sdbrcm_sdclk(bus, true);
  717. /* Now request HT Avail on the backplane */
  718. brcmf_sdbrcm_htclk(bus, true, pendok);
  719. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  720. bus->activity = true;
  721. break;
  722. case CLK_SDONLY:
  723. /* Remove HT request, or bring up SD clock */
  724. if (bus->clkstate == CLK_NONE)
  725. brcmf_sdbrcm_sdclk(bus, true);
  726. else if (bus->clkstate == CLK_AVAIL)
  727. brcmf_sdbrcm_htclk(bus, false, false);
  728. else
  729. brcmf_err("request for %d -> %d\n",
  730. bus->clkstate, target);
  731. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  732. break;
  733. case CLK_NONE:
  734. /* Make sure to remove HT request */
  735. if (bus->clkstate == CLK_AVAIL)
  736. brcmf_sdbrcm_htclk(bus, false, false);
  737. /* Now remove the SD clock */
  738. brcmf_sdbrcm_sdclk(bus, false);
  739. brcmf_sdbrcm_wd_timer(bus, 0);
  740. break;
  741. }
  742. #ifdef DEBUG
  743. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  744. #endif /* DEBUG */
  745. return 0;
  746. }
  747. static int
  748. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  749. {
  750. int err = 0;
  751. brcmf_dbg(TRACE, "Enter\n");
  752. brcmf_dbg(SDIO, "request %s currently %s\n",
  753. (sleep ? "SLEEP" : "WAKE"),
  754. (bus->sleeping ? "SLEEP" : "WAKE"));
  755. /* If SR is enabled control bus state with KSO */
  756. if (bus->sr_enabled) {
  757. /* Done if we're already in the requested state */
  758. if (sleep == bus->sleeping)
  759. goto end;
  760. /* Going to sleep */
  761. if (sleep) {
  762. /* Don't sleep if something is pending */
  763. if (atomic_read(&bus->intstatus) ||
  764. atomic_read(&bus->ipend) > 0 ||
  765. (!atomic_read(&bus->fcstate) &&
  766. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  767. data_ok(bus)))
  768. return -EBUSY;
  769. err = brcmf_sdbrcm_kso_control(bus, false);
  770. /* disable watchdog */
  771. if (!err)
  772. brcmf_sdbrcm_wd_timer(bus, 0);
  773. } else {
  774. bus->idlecount = 0;
  775. err = brcmf_sdbrcm_kso_control(bus, true);
  776. }
  777. if (!err) {
  778. /* Change state */
  779. bus->sleeping = sleep;
  780. brcmf_dbg(SDIO, "new state %s\n",
  781. (sleep ? "SLEEP" : "WAKE"));
  782. } else {
  783. brcmf_err("error while changing bus sleep state %d\n",
  784. err);
  785. return err;
  786. }
  787. }
  788. end:
  789. /* control clocks */
  790. if (sleep) {
  791. if (!bus->sr_enabled)
  792. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  793. } else {
  794. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  795. }
  796. return err;
  797. }
  798. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  799. {
  800. u32 intstatus = 0;
  801. u32 hmb_data;
  802. u8 fcbits;
  803. int ret;
  804. brcmf_dbg(SDIO, "Enter\n");
  805. /* Read mailbox data and ack that we did so */
  806. ret = r_sdreg32(bus, &hmb_data,
  807. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  808. if (ret == 0)
  809. w_sdreg32(bus, SMB_INT_ACK,
  810. offsetof(struct sdpcmd_regs, tosbmailbox));
  811. bus->sdcnt.f1regdata += 2;
  812. /* Dongle recomposed rx frames, accept them again */
  813. if (hmb_data & HMB_DATA_NAKHANDLED) {
  814. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  815. bus->rx_seq);
  816. if (!bus->rxskip)
  817. brcmf_err("unexpected NAKHANDLED!\n");
  818. bus->rxskip = false;
  819. intstatus |= I_HMB_FRAME_IND;
  820. }
  821. /*
  822. * DEVREADY does not occur with gSPI.
  823. */
  824. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  825. bus->sdpcm_ver =
  826. (hmb_data & HMB_DATA_VERSION_MASK) >>
  827. HMB_DATA_VERSION_SHIFT;
  828. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  829. brcmf_err("Version mismatch, dongle reports %d, "
  830. "expecting %d\n",
  831. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  832. else
  833. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  834. bus->sdpcm_ver);
  835. }
  836. /*
  837. * Flow Control has been moved into the RX headers and this out of band
  838. * method isn't used any more.
  839. * remaining backward compatible with older dongles.
  840. */
  841. if (hmb_data & HMB_DATA_FC) {
  842. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  843. HMB_DATA_FCDATA_SHIFT;
  844. if (fcbits & ~bus->flowcontrol)
  845. bus->sdcnt.fc_xoff++;
  846. if (bus->flowcontrol & ~fcbits)
  847. bus->sdcnt.fc_xon++;
  848. bus->sdcnt.fc_rcvd++;
  849. bus->flowcontrol = fcbits;
  850. }
  851. /* Shouldn't be any others */
  852. if (hmb_data & ~(HMB_DATA_DEVREADY |
  853. HMB_DATA_NAKHANDLED |
  854. HMB_DATA_FC |
  855. HMB_DATA_FWREADY |
  856. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  857. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  858. hmb_data);
  859. return intstatus;
  860. }
  861. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  862. {
  863. uint retries = 0;
  864. u16 lastrbc;
  865. u8 hi, lo;
  866. int err;
  867. brcmf_err("%sterminate frame%s\n",
  868. abort ? "abort command, " : "",
  869. rtx ? ", send NAK" : "");
  870. if (abort)
  871. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  872. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  873. SFC_RF_TERM, &err);
  874. bus->sdcnt.f1regdata++;
  875. /* Wait until the packet has been flushed (device/FIFO stable) */
  876. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  877. hi = brcmf_sdio_regrb(bus->sdiodev,
  878. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  879. lo = brcmf_sdio_regrb(bus->sdiodev,
  880. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  881. bus->sdcnt.f1regdata += 2;
  882. if ((hi == 0) && (lo == 0))
  883. break;
  884. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  885. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  886. lastrbc, (hi << 8) + lo);
  887. }
  888. lastrbc = (hi << 8) + lo;
  889. }
  890. if (!retries)
  891. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  892. else
  893. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  894. if (rtx) {
  895. bus->sdcnt.rxrtx++;
  896. err = w_sdreg32(bus, SMB_NAK,
  897. offsetof(struct sdpcmd_regs, tosbmailbox));
  898. bus->sdcnt.f1regdata++;
  899. if (err == 0)
  900. bus->rxskip = true;
  901. }
  902. /* Clear partial in any case */
  903. bus->cur_read.len = 0;
  904. /* If we can't reach the device, signal failure */
  905. if (err)
  906. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  907. }
  908. /* return total length of buffer chain */
  909. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  910. {
  911. struct sk_buff *p;
  912. uint total;
  913. total = 0;
  914. skb_queue_walk(&bus->glom, p)
  915. total += p->len;
  916. return total;
  917. }
  918. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  919. {
  920. struct sk_buff *cur, *next;
  921. skb_queue_walk_safe(&bus->glom, cur, next) {
  922. skb_unlink(cur, &bus->glom);
  923. brcmu_pkt_buf_free_skb(cur);
  924. }
  925. }
  926. /**
  927. * brcmfmac sdio bus specific header
  928. * This is the lowest layer header wrapped on the packets transmitted between
  929. * host and WiFi dongle which contains information needed for SDIO core and
  930. * firmware
  931. *
  932. * It consists of 2 parts: hw header and software header
  933. * hardware header (frame tag) - 4 bytes
  934. * Byte 0~1: Frame length
  935. * Byte 2~3: Checksum, bit-wise inverse of frame length
  936. * software header - 8 bytes
  937. * Byte 0: Rx/Tx sequence number
  938. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  939. * Byte 2: Length of next data frame, reserved for Tx
  940. * Byte 3: Data offset
  941. * Byte 4: Flow control bits, reserved for Tx
  942. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  943. * Byte 6~7: Reserved
  944. */
  945. #define SDPCM_HWHDR_LEN 4
  946. #define SDPCM_SWHDR_LEN 8
  947. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  948. /* software header */
  949. #define SDPCM_SEQ_MASK 0x000000ff
  950. #define SDPCM_SEQ_WRAP 256
  951. #define SDPCM_CHANNEL_MASK 0x00000f00
  952. #define SDPCM_CHANNEL_SHIFT 8
  953. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  954. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  955. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  956. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  957. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  958. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  959. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  960. #define SDPCM_NEXTLEN_SHIFT 16
  961. #define SDPCM_DOFFSET_MASK 0xff000000
  962. #define SDPCM_DOFFSET_SHIFT 24
  963. #define SDPCM_FCMASK_MASK 0x000000ff
  964. #define SDPCM_WINDOW_MASK 0x0000ff00
  965. #define SDPCM_WINDOW_SHIFT 8
  966. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  967. {
  968. u32 hdrvalue;
  969. hdrvalue = *(u32 *)swheader;
  970. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  971. }
  972. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  973. struct brcmf_sdio_hdrinfo *rd,
  974. enum brcmf_sdio_frmtype type)
  975. {
  976. u16 len, checksum;
  977. u8 rx_seq, fc, tx_seq_max;
  978. u32 swheader;
  979. /* hw header */
  980. len = get_unaligned_le16(header);
  981. checksum = get_unaligned_le16(header + sizeof(u16));
  982. /* All zero means no more to read */
  983. if (!(len | checksum)) {
  984. bus->rxpending = false;
  985. return -ENODATA;
  986. }
  987. if ((u16)(~(len ^ checksum))) {
  988. brcmf_err("HW header checksum error\n");
  989. bus->sdcnt.rx_badhdr++;
  990. brcmf_sdbrcm_rxfail(bus, false, false);
  991. return -EIO;
  992. }
  993. if (len < SDPCM_HDRLEN) {
  994. brcmf_err("HW header length error\n");
  995. return -EPROTO;
  996. }
  997. if (type == BRCMF_SDIO_FT_SUPER &&
  998. (roundup(len, bus->blocksize) != rd->len)) {
  999. brcmf_err("HW superframe header length error\n");
  1000. return -EPROTO;
  1001. }
  1002. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1003. brcmf_err("HW subframe header length error\n");
  1004. return -EPROTO;
  1005. }
  1006. rd->len = len;
  1007. /* software header */
  1008. header += SDPCM_HWHDR_LEN;
  1009. swheader = le32_to_cpu(*(__le32 *)header);
  1010. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1011. brcmf_err("Glom descriptor found in superframe head\n");
  1012. rd->len = 0;
  1013. return -EINVAL;
  1014. }
  1015. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1016. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1017. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1018. type != BRCMF_SDIO_FT_SUPER) {
  1019. brcmf_err("HW header length too long\n");
  1020. bus->sdcnt.rx_toolong++;
  1021. brcmf_sdbrcm_rxfail(bus, false, false);
  1022. rd->len = 0;
  1023. return -EPROTO;
  1024. }
  1025. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1026. brcmf_err("Wrong channel for superframe\n");
  1027. rd->len = 0;
  1028. return -EINVAL;
  1029. }
  1030. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1031. rd->channel != SDPCM_EVENT_CHANNEL) {
  1032. brcmf_err("Wrong channel for subframe\n");
  1033. rd->len = 0;
  1034. return -EINVAL;
  1035. }
  1036. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1037. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1038. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1039. bus->sdcnt.rx_badhdr++;
  1040. brcmf_sdbrcm_rxfail(bus, false, false);
  1041. rd->len = 0;
  1042. return -ENXIO;
  1043. }
  1044. if (rd->seq_num != rx_seq) {
  1045. brcmf_err("seq %d: sequence number error, expect %d\n",
  1046. rx_seq, rd->seq_num);
  1047. bus->sdcnt.rx_badseq++;
  1048. rd->seq_num = rx_seq;
  1049. }
  1050. /* no need to check the reset for subframe */
  1051. if (type == BRCMF_SDIO_FT_SUB)
  1052. return 0;
  1053. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1054. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1055. /* only warm for NON glom packet */
  1056. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1057. brcmf_err("seq %d: next length error\n", rx_seq);
  1058. rd->len_nxtfrm = 0;
  1059. }
  1060. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1061. fc = swheader & SDPCM_FCMASK_MASK;
  1062. if (bus->flowcontrol != fc) {
  1063. if (~bus->flowcontrol & fc)
  1064. bus->sdcnt.fc_xoff++;
  1065. if (bus->flowcontrol & ~fc)
  1066. bus->sdcnt.fc_xon++;
  1067. bus->sdcnt.fc_rcvd++;
  1068. bus->flowcontrol = fc;
  1069. }
  1070. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1071. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1072. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1073. tx_seq_max = bus->tx_seq + 2;
  1074. }
  1075. bus->tx_max = tx_seq_max;
  1076. return 0;
  1077. }
  1078. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1079. {
  1080. *(__le16 *)header = cpu_to_le16(frm_length);
  1081. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1082. }
  1083. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1084. struct brcmf_sdio_hdrinfo *hd_info)
  1085. {
  1086. u32 sw_header;
  1087. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1088. sw_header = bus->tx_seq;
  1089. sw_header |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1090. SDPCM_CHANNEL_MASK;
  1091. sw_header |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1092. SDPCM_DOFFSET_MASK;
  1093. *(((__le32 *)header) + 1) = cpu_to_le32(sw_header);
  1094. *(((__le32 *)header) + 2) = 0;
  1095. }
  1096. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1097. {
  1098. u16 dlen, totlen;
  1099. u8 *dptr, num = 0;
  1100. u32 align = 0;
  1101. u16 sublen;
  1102. struct sk_buff *pfirst, *pnext;
  1103. int errcode;
  1104. u8 doff, sfdoff;
  1105. struct brcmf_sdio_hdrinfo rd_new;
  1106. /* If packets, issue read(s) and send up packet chain */
  1107. /* Return sequence numbers consumed? */
  1108. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1109. bus->glomd, skb_peek(&bus->glom));
  1110. if (bus->sdiodev->pdata)
  1111. align = bus->sdiodev->pdata->sd_sgentry_align;
  1112. if (align < 4)
  1113. align = 4;
  1114. /* If there's a descriptor, generate the packet chain */
  1115. if (bus->glomd) {
  1116. pfirst = pnext = NULL;
  1117. dlen = (u16) (bus->glomd->len);
  1118. dptr = bus->glomd->data;
  1119. if (!dlen || (dlen & 1)) {
  1120. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1121. dlen);
  1122. dlen = 0;
  1123. }
  1124. for (totlen = num = 0; dlen; num++) {
  1125. /* Get (and move past) next length */
  1126. sublen = get_unaligned_le16(dptr);
  1127. dlen -= sizeof(u16);
  1128. dptr += sizeof(u16);
  1129. if ((sublen < SDPCM_HDRLEN) ||
  1130. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1131. brcmf_err("descriptor len %d bad: %d\n",
  1132. num, sublen);
  1133. pnext = NULL;
  1134. break;
  1135. }
  1136. if (sublen % align) {
  1137. brcmf_err("sublen %d not multiple of %d\n",
  1138. sublen, align);
  1139. }
  1140. totlen += sublen;
  1141. /* For last frame, adjust read len so total
  1142. is a block multiple */
  1143. if (!dlen) {
  1144. sublen +=
  1145. (roundup(totlen, bus->blocksize) - totlen);
  1146. totlen = roundup(totlen, bus->blocksize);
  1147. }
  1148. /* Allocate/chain packet for next subframe */
  1149. pnext = brcmu_pkt_buf_get_skb(sublen + align);
  1150. if (pnext == NULL) {
  1151. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1152. num, sublen);
  1153. break;
  1154. }
  1155. skb_queue_tail(&bus->glom, pnext);
  1156. /* Adhere to start alignment requirements */
  1157. pkt_align(pnext, sublen, align);
  1158. }
  1159. /* If all allocations succeeded, save packet chain
  1160. in bus structure */
  1161. if (pnext) {
  1162. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1163. totlen, num);
  1164. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1165. totlen != bus->cur_read.len) {
  1166. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1167. bus->cur_read.len, totlen, rxseq);
  1168. }
  1169. pfirst = pnext = NULL;
  1170. } else {
  1171. brcmf_sdbrcm_free_glom(bus);
  1172. num = 0;
  1173. }
  1174. /* Done with descriptor packet */
  1175. brcmu_pkt_buf_free_skb(bus->glomd);
  1176. bus->glomd = NULL;
  1177. bus->cur_read.len = 0;
  1178. }
  1179. /* Ok -- either we just generated a packet chain,
  1180. or had one from before */
  1181. if (!skb_queue_empty(&bus->glom)) {
  1182. if (BRCMF_GLOM_ON()) {
  1183. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1184. skb_queue_walk(&bus->glom, pnext) {
  1185. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1186. pnext, (u8 *) (pnext->data),
  1187. pnext->len, pnext->len);
  1188. }
  1189. }
  1190. pfirst = skb_peek(&bus->glom);
  1191. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1192. /* Do an SDIO read for the superframe. Configurable iovar to
  1193. * read directly into the chained packet, or allocate a large
  1194. * packet and and copy into the chain.
  1195. */
  1196. sdio_claim_host(bus->sdiodev->func[1]);
  1197. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1198. bus->sdiodev->sbwad,
  1199. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1200. sdio_release_host(bus->sdiodev->func[1]);
  1201. bus->sdcnt.f2rxdata++;
  1202. /* On failure, kill the superframe, allow a couple retries */
  1203. if (errcode < 0) {
  1204. brcmf_err("glom read of %d bytes failed: %d\n",
  1205. dlen, errcode);
  1206. sdio_claim_host(bus->sdiodev->func[1]);
  1207. if (bus->glomerr++ < 3) {
  1208. brcmf_sdbrcm_rxfail(bus, true, true);
  1209. } else {
  1210. bus->glomerr = 0;
  1211. brcmf_sdbrcm_rxfail(bus, true, false);
  1212. bus->sdcnt.rxglomfail++;
  1213. brcmf_sdbrcm_free_glom(bus);
  1214. }
  1215. sdio_release_host(bus->sdiodev->func[1]);
  1216. return 0;
  1217. }
  1218. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1219. pfirst->data, min_t(int, pfirst->len, 48),
  1220. "SUPERFRAME:\n");
  1221. rd_new.seq_num = rxseq;
  1222. rd_new.len = dlen;
  1223. sdio_claim_host(bus->sdiodev->func[1]);
  1224. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1225. BRCMF_SDIO_FT_SUPER);
  1226. sdio_release_host(bus->sdiodev->func[1]);
  1227. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1228. /* Remove superframe header, remember offset */
  1229. skb_pull(pfirst, rd_new.dat_offset);
  1230. sfdoff = rd_new.dat_offset;
  1231. num = 0;
  1232. /* Validate all the subframe headers */
  1233. skb_queue_walk(&bus->glom, pnext) {
  1234. /* leave when invalid subframe is found */
  1235. if (errcode)
  1236. break;
  1237. rd_new.len = pnext->len;
  1238. rd_new.seq_num = rxseq++;
  1239. sdio_claim_host(bus->sdiodev->func[1]);
  1240. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1241. BRCMF_SDIO_FT_SUB);
  1242. sdio_release_host(bus->sdiodev->func[1]);
  1243. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1244. pnext->data, 32, "subframe:\n");
  1245. num++;
  1246. }
  1247. if (errcode) {
  1248. /* Terminate frame on error, request
  1249. a couple retries */
  1250. sdio_claim_host(bus->sdiodev->func[1]);
  1251. if (bus->glomerr++ < 3) {
  1252. /* Restore superframe header space */
  1253. skb_push(pfirst, sfdoff);
  1254. brcmf_sdbrcm_rxfail(bus, true, true);
  1255. } else {
  1256. bus->glomerr = 0;
  1257. brcmf_sdbrcm_rxfail(bus, true, false);
  1258. bus->sdcnt.rxglomfail++;
  1259. brcmf_sdbrcm_free_glom(bus);
  1260. }
  1261. sdio_release_host(bus->sdiodev->func[1]);
  1262. bus->cur_read.len = 0;
  1263. return 0;
  1264. }
  1265. /* Basic SD framing looks ok - process each packet (header) */
  1266. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1267. dptr = (u8 *) (pfirst->data);
  1268. sublen = get_unaligned_le16(dptr);
  1269. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1270. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1271. dptr, pfirst->len,
  1272. "Rx Subframe Data:\n");
  1273. __skb_trim(pfirst, sublen);
  1274. skb_pull(pfirst, doff);
  1275. if (pfirst->len == 0) {
  1276. skb_unlink(pfirst, &bus->glom);
  1277. brcmu_pkt_buf_free_skb(pfirst);
  1278. continue;
  1279. }
  1280. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1281. pfirst->data,
  1282. min_t(int, pfirst->len, 32),
  1283. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1284. bus->glom.qlen, pfirst, pfirst->data,
  1285. pfirst->len, pfirst->next,
  1286. pfirst->prev);
  1287. skb_unlink(pfirst, &bus->glom);
  1288. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1289. bus->sdcnt.rxglompkts++;
  1290. }
  1291. bus->sdcnt.rxglomframes++;
  1292. }
  1293. return num;
  1294. }
  1295. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1296. bool *pending)
  1297. {
  1298. DECLARE_WAITQUEUE(wait, current);
  1299. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1300. /* Wait until control frame is available */
  1301. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1302. set_current_state(TASK_INTERRUPTIBLE);
  1303. while (!(*condition) && (!signal_pending(current) && timeout))
  1304. timeout = schedule_timeout(timeout);
  1305. if (signal_pending(current))
  1306. *pending = true;
  1307. set_current_state(TASK_RUNNING);
  1308. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1309. return timeout;
  1310. }
  1311. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1312. {
  1313. if (waitqueue_active(&bus->dcmd_resp_wait))
  1314. wake_up_interruptible(&bus->dcmd_resp_wait);
  1315. return 0;
  1316. }
  1317. static void
  1318. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1319. {
  1320. uint rdlen, pad;
  1321. u8 *buf = NULL, *rbuf;
  1322. int sdret;
  1323. brcmf_dbg(TRACE, "Enter\n");
  1324. if (bus->rxblen)
  1325. buf = vzalloc(bus->rxblen);
  1326. if (!buf)
  1327. goto done;
  1328. rbuf = bus->rxbuf;
  1329. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1330. if (pad)
  1331. rbuf += (BRCMF_SDALIGN - pad);
  1332. /* Copy the already-read portion over */
  1333. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1334. if (len <= BRCMF_FIRSTREAD)
  1335. goto gotpkt;
  1336. /* Raise rdlen to next SDIO block to avoid tail command */
  1337. rdlen = len - BRCMF_FIRSTREAD;
  1338. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1339. pad = bus->blocksize - (rdlen % bus->blocksize);
  1340. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1341. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1342. rdlen += pad;
  1343. } else if (rdlen % BRCMF_SDALIGN) {
  1344. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1345. }
  1346. /* Satisfy length-alignment requirements */
  1347. if (rdlen & (ALIGNMENT - 1))
  1348. rdlen = roundup(rdlen, ALIGNMENT);
  1349. /* Drop if the read is too big or it exceeds our maximum */
  1350. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1351. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1352. rdlen, bus->sdiodev->bus_if->maxctl);
  1353. brcmf_sdbrcm_rxfail(bus, false, false);
  1354. goto done;
  1355. }
  1356. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1357. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1358. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1359. bus->sdcnt.rx_toolong++;
  1360. brcmf_sdbrcm_rxfail(bus, false, false);
  1361. goto done;
  1362. }
  1363. /* Read remain of frame body */
  1364. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1365. bus->sdiodev->sbwad,
  1366. SDIO_FUNC_2,
  1367. F2SYNC, rbuf, rdlen);
  1368. bus->sdcnt.f2rxdata++;
  1369. /* Control frame failures need retransmission */
  1370. if (sdret < 0) {
  1371. brcmf_err("read %d control bytes failed: %d\n",
  1372. rdlen, sdret);
  1373. bus->sdcnt.rxc_errors++;
  1374. brcmf_sdbrcm_rxfail(bus, true, true);
  1375. goto done;
  1376. } else
  1377. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1378. gotpkt:
  1379. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1380. buf, len, "RxCtrl:\n");
  1381. /* Point to valid data and indicate its length */
  1382. spin_lock_bh(&bus->rxctl_lock);
  1383. if (bus->rxctl) {
  1384. brcmf_err("last control frame is being processed.\n");
  1385. spin_unlock_bh(&bus->rxctl_lock);
  1386. vfree(buf);
  1387. goto done;
  1388. }
  1389. bus->rxctl = buf + doff;
  1390. bus->rxctl_orig = buf;
  1391. bus->rxlen = len - doff;
  1392. spin_unlock_bh(&bus->rxctl_lock);
  1393. done:
  1394. /* Awake any waiters */
  1395. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1396. }
  1397. /* Pad read to blocksize for efficiency */
  1398. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1399. {
  1400. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1401. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1402. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1403. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1404. *rdlen += *pad;
  1405. } else if (*rdlen % BRCMF_SDALIGN) {
  1406. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1407. }
  1408. }
  1409. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1410. {
  1411. struct sk_buff *pkt; /* Packet for event or data frames */
  1412. u16 pad; /* Number of pad bytes to read */
  1413. uint rxleft = 0; /* Remaining number of frames allowed */
  1414. int ret; /* Return code from calls */
  1415. uint rxcount = 0; /* Total frames read */
  1416. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1417. u8 head_read = 0;
  1418. brcmf_dbg(TRACE, "Enter\n");
  1419. /* Not finished unless we encounter no more frames indication */
  1420. bus->rxpending = true;
  1421. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1422. !bus->rxskip && rxleft &&
  1423. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1424. rd->seq_num++, rxleft--) {
  1425. /* Handle glomming separately */
  1426. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1427. u8 cnt;
  1428. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1429. bus->glomd, skb_peek(&bus->glom));
  1430. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1431. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1432. rd->seq_num += cnt - 1;
  1433. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1434. continue;
  1435. }
  1436. rd->len_left = rd->len;
  1437. /* read header first for unknow frame length */
  1438. sdio_claim_host(bus->sdiodev->func[1]);
  1439. if (!rd->len) {
  1440. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1441. bus->sdiodev->sbwad,
  1442. SDIO_FUNC_2, F2SYNC,
  1443. bus->rxhdr,
  1444. BRCMF_FIRSTREAD);
  1445. bus->sdcnt.f2rxhdrs++;
  1446. if (ret < 0) {
  1447. brcmf_err("RXHEADER FAILED: %d\n",
  1448. ret);
  1449. bus->sdcnt.rx_hdrfail++;
  1450. brcmf_sdbrcm_rxfail(bus, true, true);
  1451. sdio_release_host(bus->sdiodev->func[1]);
  1452. continue;
  1453. }
  1454. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1455. bus->rxhdr, SDPCM_HDRLEN,
  1456. "RxHdr:\n");
  1457. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1458. BRCMF_SDIO_FT_NORMAL)) {
  1459. sdio_release_host(bus->sdiodev->func[1]);
  1460. if (!bus->rxpending)
  1461. break;
  1462. else
  1463. continue;
  1464. }
  1465. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1466. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1467. rd->len,
  1468. rd->dat_offset);
  1469. /* prepare the descriptor for the next read */
  1470. rd->len = rd->len_nxtfrm << 4;
  1471. rd->len_nxtfrm = 0;
  1472. /* treat all packet as event if we don't know */
  1473. rd->channel = SDPCM_EVENT_CHANNEL;
  1474. sdio_release_host(bus->sdiodev->func[1]);
  1475. continue;
  1476. }
  1477. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1478. rd->len - BRCMF_FIRSTREAD : 0;
  1479. head_read = BRCMF_FIRSTREAD;
  1480. }
  1481. brcmf_pad(bus, &pad, &rd->len_left);
  1482. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1483. BRCMF_SDALIGN);
  1484. if (!pkt) {
  1485. /* Give up on data, request rtx of events */
  1486. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1487. brcmf_sdbrcm_rxfail(bus, false,
  1488. RETRYCHAN(rd->channel));
  1489. sdio_release_host(bus->sdiodev->func[1]);
  1490. continue;
  1491. }
  1492. skb_pull(pkt, head_read);
  1493. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1494. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1495. SDIO_FUNC_2, F2SYNC, pkt);
  1496. bus->sdcnt.f2rxdata++;
  1497. sdio_release_host(bus->sdiodev->func[1]);
  1498. if (ret < 0) {
  1499. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1500. rd->len, rd->channel, ret);
  1501. brcmu_pkt_buf_free_skb(pkt);
  1502. sdio_claim_host(bus->sdiodev->func[1]);
  1503. brcmf_sdbrcm_rxfail(bus, true,
  1504. RETRYCHAN(rd->channel));
  1505. sdio_release_host(bus->sdiodev->func[1]);
  1506. continue;
  1507. }
  1508. if (head_read) {
  1509. skb_push(pkt, head_read);
  1510. memcpy(pkt->data, bus->rxhdr, head_read);
  1511. head_read = 0;
  1512. } else {
  1513. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1514. rd_new.seq_num = rd->seq_num;
  1515. sdio_claim_host(bus->sdiodev->func[1]);
  1516. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1517. BRCMF_SDIO_FT_NORMAL)) {
  1518. rd->len = 0;
  1519. brcmu_pkt_buf_free_skb(pkt);
  1520. }
  1521. bus->sdcnt.rx_readahead_cnt++;
  1522. if (rd->len != roundup(rd_new.len, 16)) {
  1523. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1524. rd->len,
  1525. roundup(rd_new.len, 16) >> 4);
  1526. rd->len = 0;
  1527. brcmf_sdbrcm_rxfail(bus, true, true);
  1528. sdio_release_host(bus->sdiodev->func[1]);
  1529. brcmu_pkt_buf_free_skb(pkt);
  1530. continue;
  1531. }
  1532. sdio_release_host(bus->sdiodev->func[1]);
  1533. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1534. rd->channel = rd_new.channel;
  1535. rd->dat_offset = rd_new.dat_offset;
  1536. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1537. BRCMF_DATA_ON()) &&
  1538. BRCMF_HDRS_ON(),
  1539. bus->rxhdr, SDPCM_HDRLEN,
  1540. "RxHdr:\n");
  1541. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1542. brcmf_err("readahead on control packet %d?\n",
  1543. rd_new.seq_num);
  1544. /* Force retry w/normal header read */
  1545. rd->len = 0;
  1546. sdio_claim_host(bus->sdiodev->func[1]);
  1547. brcmf_sdbrcm_rxfail(bus, false, true);
  1548. sdio_release_host(bus->sdiodev->func[1]);
  1549. brcmu_pkt_buf_free_skb(pkt);
  1550. continue;
  1551. }
  1552. }
  1553. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1554. pkt->data, rd->len, "Rx Data:\n");
  1555. /* Save superframe descriptor and allocate packet frame */
  1556. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1557. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1558. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1559. rd->len);
  1560. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1561. pkt->data, rd->len,
  1562. "Glom Data:\n");
  1563. __skb_trim(pkt, rd->len);
  1564. skb_pull(pkt, SDPCM_HDRLEN);
  1565. bus->glomd = pkt;
  1566. } else {
  1567. brcmf_err("%s: glom superframe w/o "
  1568. "descriptor!\n", __func__);
  1569. sdio_claim_host(bus->sdiodev->func[1]);
  1570. brcmf_sdbrcm_rxfail(bus, false, false);
  1571. sdio_release_host(bus->sdiodev->func[1]);
  1572. }
  1573. /* prepare the descriptor for the next read */
  1574. rd->len = rd->len_nxtfrm << 4;
  1575. rd->len_nxtfrm = 0;
  1576. /* treat all packet as event if we don't know */
  1577. rd->channel = SDPCM_EVENT_CHANNEL;
  1578. continue;
  1579. }
  1580. /* Fill in packet len and prio, deliver upward */
  1581. __skb_trim(pkt, rd->len);
  1582. skb_pull(pkt, rd->dat_offset);
  1583. /* prepare the descriptor for the next read */
  1584. rd->len = rd->len_nxtfrm << 4;
  1585. rd->len_nxtfrm = 0;
  1586. /* treat all packet as event if we don't know */
  1587. rd->channel = SDPCM_EVENT_CHANNEL;
  1588. if (pkt->len == 0) {
  1589. brcmu_pkt_buf_free_skb(pkt);
  1590. continue;
  1591. }
  1592. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1593. }
  1594. rxcount = maxframes - rxleft;
  1595. /* Message if we hit the limit */
  1596. if (!rxleft)
  1597. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1598. else
  1599. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1600. /* Back off rxseq if awaiting rtx, update rx_seq */
  1601. if (bus->rxskip)
  1602. rd->seq_num--;
  1603. bus->rx_seq = rd->seq_num;
  1604. return rxcount;
  1605. }
  1606. static void
  1607. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1608. {
  1609. if (waitqueue_active(&bus->ctrl_wait))
  1610. wake_up_interruptible(&bus->ctrl_wait);
  1611. return;
  1612. }
  1613. /**
  1614. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1615. * bus layer usage.
  1616. */
  1617. /* flag marking a dummy skb added for DMA alignment requirement */
  1618. #define ALIGN_SKB_FLAG 0x8000
  1619. /* bit mask of data length chopped from the previous packet */
  1620. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1621. /**
  1622. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1623. * @bus: brcmf_sdio structure pointer
  1624. * @pktq: packet list pointer
  1625. * @chan: virtual channel to transmit the packet
  1626. *
  1627. * Processes to be applied to the packet
  1628. * - Align data buffer pointer
  1629. * - Align data buffer length
  1630. * - Prepare header
  1631. * Return: negative value if there is error
  1632. */
  1633. static int
  1634. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1635. uint chan)
  1636. {
  1637. u16 head_pad, tail_pad, tail_chop, head_align, sg_align;
  1638. int ntail;
  1639. struct sk_buff *pkt_next, *pkt_new;
  1640. u8 *dat_buf;
  1641. unsigned blksize = bus->sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1642. struct brcmf_sdio_hdrinfo hd_info = {0};
  1643. /* SDIO ADMA requires at least 32 bit alignment */
  1644. head_align = 4;
  1645. sg_align = 4;
  1646. if (bus->sdiodev->pdata) {
  1647. head_align = bus->sdiodev->pdata->sd_head_align > 4 ?
  1648. bus->sdiodev->pdata->sd_head_align : 4;
  1649. sg_align = bus->sdiodev->pdata->sd_sgentry_align > 4 ?
  1650. bus->sdiodev->pdata->sd_sgentry_align : 4;
  1651. }
  1652. /* sg entry alignment should be a divisor of block size */
  1653. WARN_ON(blksize % sg_align);
  1654. pkt_next = pktq->next;
  1655. dat_buf = (u8 *)(pkt_next->data);
  1656. /* Check head padding */
  1657. head_pad = ((unsigned long)dat_buf % head_align);
  1658. if (head_pad) {
  1659. if (skb_headroom(pkt_next) < head_pad) {
  1660. bus->sdiodev->bus_if->tx_realloc++;
  1661. head_pad = 0;
  1662. if (skb_cow(pkt_next, head_pad))
  1663. return -ENOMEM;
  1664. }
  1665. skb_push(pkt_next, head_pad);
  1666. dat_buf = (u8 *)(pkt_next->data);
  1667. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1668. }
  1669. /* Check tail padding */
  1670. pkt_new = NULL;
  1671. tail_chop = pkt_next->len % sg_align;
  1672. tail_pad = sg_align - tail_chop;
  1673. tail_pad += blksize - (pkt_next->len + tail_pad) % blksize;
  1674. if (skb_tailroom(pkt_next) < tail_pad && pkt_next->len > blksize) {
  1675. pkt_new = brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1676. if (pkt_new == NULL)
  1677. return -ENOMEM;
  1678. memcpy(pkt_new->data,
  1679. pkt_next->data + pkt_next->len - tail_chop,
  1680. tail_chop);
  1681. *(u32 *)(pkt_new->cb) = ALIGN_SKB_FLAG + tail_chop;
  1682. skb_trim(pkt_next, pkt_next->len - tail_chop);
  1683. __skb_queue_after(pktq, pkt_next, pkt_new);
  1684. } else {
  1685. ntail = pkt_next->data_len + tail_pad -
  1686. (pkt_next->end - pkt_next->tail);
  1687. if (skb_cloned(pkt_next) || ntail > 0)
  1688. if (pskb_expand_head(pkt_next, 0, ntail, GFP_ATOMIC))
  1689. return -ENOMEM;
  1690. if (skb_linearize(pkt_next))
  1691. return -ENOMEM;
  1692. dat_buf = (u8 *)(pkt_next->data);
  1693. __skb_put(pkt_next, tail_pad);
  1694. }
  1695. /* Now prep the header */
  1696. if (pkt_new)
  1697. hd_info.len = pkt_next->len + tail_chop;
  1698. else
  1699. hd_info.len = pkt_next->len - tail_pad;
  1700. hd_info.channel = chan;
  1701. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1702. brcmf_sdio_hdpack(bus, dat_buf, &hd_info);
  1703. if (BRCMF_BYTES_ON() &&
  1704. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1705. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1706. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len, "Tx Frame:\n");
  1707. else if (BRCMF_HDRS_ON())
  1708. brcmf_dbg_hex_dump(true, pkt_next, head_pad + bus->tx_hdrlen,
  1709. "Tx Header:\n");
  1710. return 0;
  1711. }
  1712. /**
  1713. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1714. * @bus: brcmf_sdio structure pointer
  1715. * @pktq: packet list pointer
  1716. *
  1717. * Processes to be applied to the packet
  1718. * - Remove head padding
  1719. * - Remove tail padding
  1720. */
  1721. static void
  1722. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1723. {
  1724. u8 *hdr;
  1725. u32 dat_offset;
  1726. u32 dummy_flags, chop_len;
  1727. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1728. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1729. dummy_flags = *(u32 *)(pkt_next->cb);
  1730. if (dummy_flags & ALIGN_SKB_FLAG) {
  1731. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1732. if (chop_len) {
  1733. pkt_prev = pkt_next->prev;
  1734. memcpy(pkt_prev->data + pkt_prev->len,
  1735. pkt_next->data, chop_len);
  1736. skb_put(pkt_prev, chop_len);
  1737. }
  1738. __skb_unlink(pkt_next, pktq);
  1739. brcmu_pkt_buf_free_skb(pkt_next);
  1740. } else {
  1741. hdr = pkt_next->data + SDPCM_HWHDR_LEN;
  1742. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1743. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1744. SDPCM_DOFFSET_SHIFT;
  1745. skb_pull(pkt_next, dat_offset);
  1746. }
  1747. }
  1748. }
  1749. /* Writes a HW/SW header into the packet and sends it. */
  1750. /* Assumes: (a) header space already there, (b) caller holds lock */
  1751. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1752. uint chan)
  1753. {
  1754. int ret;
  1755. int i;
  1756. struct sk_buff_head localq;
  1757. brcmf_dbg(TRACE, "Enter\n");
  1758. __skb_queue_head_init(&localq);
  1759. __skb_queue_tail(&localq, pkt);
  1760. ret = brcmf_sdio_txpkt_prep(bus, &localq, chan);
  1761. if (ret)
  1762. goto done;
  1763. sdio_claim_host(bus->sdiodev->func[1]);
  1764. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1765. SDIO_FUNC_2, F2SYNC, &localq);
  1766. bus->sdcnt.f2txdata++;
  1767. if (ret < 0) {
  1768. /* On failure, abort the command and terminate the frame */
  1769. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1770. ret);
  1771. bus->sdcnt.tx_sderrs++;
  1772. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1773. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1774. SFC_WF_TERM, NULL);
  1775. bus->sdcnt.f1regdata++;
  1776. for (i = 0; i < 3; i++) {
  1777. u8 hi, lo;
  1778. hi = brcmf_sdio_regrb(bus->sdiodev,
  1779. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1780. lo = brcmf_sdio_regrb(bus->sdiodev,
  1781. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1782. bus->sdcnt.f1regdata += 2;
  1783. if ((hi == 0) && (lo == 0))
  1784. break;
  1785. }
  1786. }
  1787. sdio_release_host(bus->sdiodev->func[1]);
  1788. if (ret == 0)
  1789. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  1790. done:
  1791. brcmf_sdio_txpkt_postp(bus, &localq);
  1792. __skb_dequeue_tail(&localq);
  1793. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1794. return ret;
  1795. }
  1796. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1797. {
  1798. struct sk_buff *pkt;
  1799. u32 intstatus = 0;
  1800. int ret = 0, prec_out;
  1801. uint cnt = 0;
  1802. u8 tx_prec_map;
  1803. brcmf_dbg(TRACE, "Enter\n");
  1804. tx_prec_map = ~bus->flowcontrol;
  1805. /* Send frames until the limit or some other event */
  1806. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1807. spin_lock_bh(&bus->txqlock);
  1808. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1809. if (pkt == NULL) {
  1810. spin_unlock_bh(&bus->txqlock);
  1811. break;
  1812. }
  1813. spin_unlock_bh(&bus->txqlock);
  1814. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1815. /* In poll mode, need to check for other events */
  1816. if (!bus->intr && cnt) {
  1817. /* Check device status, signal pending interrupt */
  1818. sdio_claim_host(bus->sdiodev->func[1]);
  1819. ret = r_sdreg32(bus, &intstatus,
  1820. offsetof(struct sdpcmd_regs,
  1821. intstatus));
  1822. sdio_release_host(bus->sdiodev->func[1]);
  1823. bus->sdcnt.f2txdata++;
  1824. if (ret != 0)
  1825. break;
  1826. if (intstatus & bus->hostintmask)
  1827. atomic_set(&bus->ipend, 1);
  1828. }
  1829. }
  1830. /* Deflow-control stack if needed */
  1831. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1832. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1833. bus->txoff = false;
  1834. brcmf_txflowblock(bus->sdiodev->dev, false);
  1835. }
  1836. return cnt;
  1837. }
  1838. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1839. {
  1840. u32 local_hostintmask;
  1841. u8 saveclk;
  1842. int err;
  1843. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1844. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1845. struct brcmf_sdio *bus = sdiodev->bus;
  1846. brcmf_dbg(TRACE, "Enter\n");
  1847. if (bus->watchdog_tsk) {
  1848. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1849. kthread_stop(bus->watchdog_tsk);
  1850. bus->watchdog_tsk = NULL;
  1851. }
  1852. sdio_claim_host(bus->sdiodev->func[1]);
  1853. /* Enable clock for device interrupts */
  1854. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1855. /* Disable and clear interrupts at the chip level also */
  1856. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1857. local_hostintmask = bus->hostintmask;
  1858. bus->hostintmask = 0;
  1859. /* Change our idea of bus state */
  1860. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1861. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1862. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1863. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1864. if (!err) {
  1865. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1866. (saveclk | SBSDIO_FORCE_HT), &err);
  1867. }
  1868. if (err)
  1869. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1870. /* Turn off the bus (F2), free any pending packets */
  1871. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1872. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1873. NULL);
  1874. /* Clear any pending interrupts now that F2 is disabled */
  1875. w_sdreg32(bus, local_hostintmask,
  1876. offsetof(struct sdpcmd_regs, intstatus));
  1877. /* Turn off the backplane clock (only) */
  1878. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1879. sdio_release_host(bus->sdiodev->func[1]);
  1880. /* Clear the data packet queues */
  1881. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1882. /* Clear any held glomming stuff */
  1883. if (bus->glomd)
  1884. brcmu_pkt_buf_free_skb(bus->glomd);
  1885. brcmf_sdbrcm_free_glom(bus);
  1886. /* Clear rx control and wake any waiters */
  1887. spin_lock_bh(&bus->rxctl_lock);
  1888. bus->rxlen = 0;
  1889. spin_unlock_bh(&bus->rxctl_lock);
  1890. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1891. /* Reset some F2 state stuff */
  1892. bus->rxskip = false;
  1893. bus->tx_seq = bus->rx_seq = 0;
  1894. }
  1895. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1896. {
  1897. unsigned long flags;
  1898. if (bus->sdiodev->oob_irq_requested) {
  1899. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1900. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1901. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1902. bus->sdiodev->irq_en = true;
  1903. }
  1904. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1905. }
  1906. }
  1907. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1908. {
  1909. u8 idx;
  1910. u32 addr;
  1911. unsigned long val;
  1912. int n, ret;
  1913. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1914. addr = bus->ci->c_inf[idx].base +
  1915. offsetof(struct sdpcmd_regs, intstatus);
  1916. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1917. bus->sdcnt.f1regdata++;
  1918. if (ret != 0)
  1919. val = 0;
  1920. val &= bus->hostintmask;
  1921. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1922. /* Clear interrupts */
  1923. if (val) {
  1924. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1925. bus->sdcnt.f1regdata++;
  1926. }
  1927. if (ret) {
  1928. atomic_set(&bus->intstatus, 0);
  1929. } else if (val) {
  1930. for_each_set_bit(n, &val, 32)
  1931. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1932. }
  1933. return ret;
  1934. }
  1935. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1936. {
  1937. u32 newstatus = 0;
  1938. unsigned long intstatus;
  1939. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1940. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1941. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1942. int err = 0, n;
  1943. brcmf_dbg(TRACE, "Enter\n");
  1944. sdio_claim_host(bus->sdiodev->func[1]);
  1945. /* If waiting for HTAVAIL, check status */
  1946. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1947. u8 clkctl, devctl = 0;
  1948. #ifdef DEBUG
  1949. /* Check for inconsistent device control */
  1950. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1951. SBSDIO_DEVICE_CTL, &err);
  1952. if (err) {
  1953. brcmf_err("error reading DEVCTL: %d\n", err);
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. }
  1956. #endif /* DEBUG */
  1957. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1958. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1959. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1960. if (err) {
  1961. brcmf_err("error reading CSR: %d\n",
  1962. err);
  1963. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1964. }
  1965. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1966. devctl, clkctl);
  1967. if (SBSDIO_HTAV(clkctl)) {
  1968. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1969. SBSDIO_DEVICE_CTL, &err);
  1970. if (err) {
  1971. brcmf_err("error reading DEVCTL: %d\n",
  1972. err);
  1973. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1974. }
  1975. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1976. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1977. devctl, &err);
  1978. if (err) {
  1979. brcmf_err("error writing DEVCTL: %d\n",
  1980. err);
  1981. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1982. }
  1983. bus->clkstate = CLK_AVAIL;
  1984. }
  1985. }
  1986. /* Make sure backplane clock is on */
  1987. brcmf_sdbrcm_bus_sleep(bus, false, true);
  1988. /* Pending interrupt indicates new device status */
  1989. if (atomic_read(&bus->ipend) > 0) {
  1990. atomic_set(&bus->ipend, 0);
  1991. err = brcmf_sdio_intr_rstatus(bus);
  1992. }
  1993. /* Start with leftover status bits */
  1994. intstatus = atomic_xchg(&bus->intstatus, 0);
  1995. /* Handle flow-control change: read new state in case our ack
  1996. * crossed another change interrupt. If change still set, assume
  1997. * FC ON for safety, let next loop through do the debounce.
  1998. */
  1999. if (intstatus & I_HMB_FC_CHANGE) {
  2000. intstatus &= ~I_HMB_FC_CHANGE;
  2001. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2002. offsetof(struct sdpcmd_regs, intstatus));
  2003. err = r_sdreg32(bus, &newstatus,
  2004. offsetof(struct sdpcmd_regs, intstatus));
  2005. bus->sdcnt.f1regdata += 2;
  2006. atomic_set(&bus->fcstate,
  2007. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2008. intstatus |= (newstatus & bus->hostintmask);
  2009. }
  2010. /* Handle host mailbox indication */
  2011. if (intstatus & I_HMB_HOST_INT) {
  2012. intstatus &= ~I_HMB_HOST_INT;
  2013. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2014. }
  2015. sdio_release_host(bus->sdiodev->func[1]);
  2016. /* Generally don't ask for these, can get CRC errors... */
  2017. if (intstatus & I_WR_OOSYNC) {
  2018. brcmf_err("Dongle reports WR_OOSYNC\n");
  2019. intstatus &= ~I_WR_OOSYNC;
  2020. }
  2021. if (intstatus & I_RD_OOSYNC) {
  2022. brcmf_err("Dongle reports RD_OOSYNC\n");
  2023. intstatus &= ~I_RD_OOSYNC;
  2024. }
  2025. if (intstatus & I_SBINT) {
  2026. brcmf_err("Dongle reports SBINT\n");
  2027. intstatus &= ~I_SBINT;
  2028. }
  2029. /* Would be active due to wake-wlan in gSPI */
  2030. if (intstatus & I_CHIPACTIVE) {
  2031. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2032. intstatus &= ~I_CHIPACTIVE;
  2033. }
  2034. /* Ignore frame indications if rxskip is set */
  2035. if (bus->rxskip)
  2036. intstatus &= ~I_HMB_FRAME_IND;
  2037. /* On frame indication, read available frames */
  2038. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2039. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2040. if (!bus->rxpending)
  2041. intstatus &= ~I_HMB_FRAME_IND;
  2042. rxlimit -= min(framecnt, rxlimit);
  2043. }
  2044. /* Keep still-pending events for next scheduling */
  2045. if (intstatus) {
  2046. for_each_set_bit(n, &intstatus, 32)
  2047. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2048. }
  2049. brcmf_sdbrcm_clrintr(bus);
  2050. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2051. (bus->clkstate == CLK_AVAIL)) {
  2052. int i;
  2053. sdio_claim_host(bus->sdiodev->func[1]);
  2054. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2055. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2056. (u32) bus->ctrl_frame_len);
  2057. if (err < 0) {
  2058. /* On failure, abort the command and
  2059. terminate the frame */
  2060. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2061. err);
  2062. bus->sdcnt.tx_sderrs++;
  2063. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2064. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2065. SFC_WF_TERM, &err);
  2066. bus->sdcnt.f1regdata++;
  2067. for (i = 0; i < 3; i++) {
  2068. u8 hi, lo;
  2069. hi = brcmf_sdio_regrb(bus->sdiodev,
  2070. SBSDIO_FUNC1_WFRAMEBCHI,
  2071. &err);
  2072. lo = brcmf_sdio_regrb(bus->sdiodev,
  2073. SBSDIO_FUNC1_WFRAMEBCLO,
  2074. &err);
  2075. bus->sdcnt.f1regdata += 2;
  2076. if ((hi == 0) && (lo == 0))
  2077. break;
  2078. }
  2079. } else {
  2080. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2081. }
  2082. sdio_release_host(bus->sdiodev->func[1]);
  2083. bus->ctrl_frame_stat = false;
  2084. brcmf_sdbrcm_wait_event_wakeup(bus);
  2085. }
  2086. /* Send queued frames (limit 1 if rx may still be pending) */
  2087. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2088. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2089. && data_ok(bus)) {
  2090. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2091. txlimit;
  2092. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2093. txlimit -= framecnt;
  2094. }
  2095. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2096. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2097. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2098. atomic_set(&bus->intstatus, 0);
  2099. } else if (atomic_read(&bus->intstatus) ||
  2100. atomic_read(&bus->ipend) > 0 ||
  2101. (!atomic_read(&bus->fcstate) &&
  2102. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2103. data_ok(bus)) || PKT_AVAILABLE()) {
  2104. atomic_inc(&bus->dpc_tskcnt);
  2105. }
  2106. /* If we're done for now, turn off clock request. */
  2107. if ((bus->clkstate != CLK_PENDING)
  2108. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2109. bus->activity = false;
  2110. brcmf_dbg(SDIO, "idle state\n");
  2111. sdio_claim_host(bus->sdiodev->func[1]);
  2112. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2113. sdio_release_host(bus->sdiodev->func[1]);
  2114. }
  2115. }
  2116. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  2117. {
  2118. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2119. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2120. struct brcmf_sdio *bus = sdiodev->bus;
  2121. return &bus->txq;
  2122. }
  2123. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2124. {
  2125. int ret = -EBADE;
  2126. uint datalen, prec;
  2127. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2128. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2129. struct brcmf_sdio *bus = sdiodev->bus;
  2130. ulong flags;
  2131. brcmf_dbg(TRACE, "Enter\n");
  2132. datalen = pkt->len;
  2133. /* Add space for the header */
  2134. skb_push(pkt, bus->tx_hdrlen);
  2135. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2136. prec = prio2prec((pkt->priority & PRIOMASK));
  2137. /* Check for existing queue, current flow-control,
  2138. pending event, or pending clock */
  2139. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2140. bus->sdcnt.fcqueued++;
  2141. /* Priority based enq */
  2142. spin_lock_irqsave(&bus->txqlock, flags);
  2143. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2144. skb_pull(pkt, bus->tx_hdrlen);
  2145. brcmf_err("out of bus->txq !!!\n");
  2146. ret = -ENOSR;
  2147. } else {
  2148. ret = 0;
  2149. }
  2150. if (pktq_len(&bus->txq) >= TXHI) {
  2151. bus->txoff = true;
  2152. brcmf_txflowblock(bus->sdiodev->dev, true);
  2153. }
  2154. spin_unlock_irqrestore(&bus->txqlock, flags);
  2155. #ifdef DEBUG
  2156. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2157. qcount[prec] = pktq_plen(&bus->txq, prec);
  2158. #endif
  2159. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2160. atomic_inc(&bus->dpc_tskcnt);
  2161. queue_work(bus->brcmf_wq, &bus->datawork);
  2162. }
  2163. return ret;
  2164. }
  2165. #ifdef DEBUG
  2166. #define CONSOLE_LINE_MAX 192
  2167. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2168. {
  2169. struct brcmf_console *c = &bus->console;
  2170. u8 line[CONSOLE_LINE_MAX], ch;
  2171. u32 n, idx, addr;
  2172. int rv;
  2173. /* Don't do anything until FWREADY updates console address */
  2174. if (bus->console_addr == 0)
  2175. return 0;
  2176. /* Read console log struct */
  2177. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2178. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2179. sizeof(c->log_le));
  2180. if (rv < 0)
  2181. return rv;
  2182. /* Allocate console buffer (one time only) */
  2183. if (c->buf == NULL) {
  2184. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2185. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2186. if (c->buf == NULL)
  2187. return -ENOMEM;
  2188. }
  2189. idx = le32_to_cpu(c->log_le.idx);
  2190. /* Protect against corrupt value */
  2191. if (idx > c->bufsize)
  2192. return -EBADE;
  2193. /* Skip reading the console buffer if the index pointer
  2194. has not moved */
  2195. if (idx == c->last)
  2196. return 0;
  2197. /* Read the console buffer */
  2198. addr = le32_to_cpu(c->log_le.buf);
  2199. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2200. if (rv < 0)
  2201. return rv;
  2202. while (c->last != idx) {
  2203. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2204. if (c->last == idx) {
  2205. /* This would output a partial line.
  2206. * Instead, back up
  2207. * the buffer pointer and output this
  2208. * line next time around.
  2209. */
  2210. if (c->last >= n)
  2211. c->last -= n;
  2212. else
  2213. c->last = c->bufsize - n;
  2214. goto break2;
  2215. }
  2216. ch = c->buf[c->last];
  2217. c->last = (c->last + 1) % c->bufsize;
  2218. if (ch == '\n')
  2219. break;
  2220. line[n] = ch;
  2221. }
  2222. if (n > 0) {
  2223. if (line[n - 1] == '\r')
  2224. n--;
  2225. line[n] = 0;
  2226. pr_debug("CONSOLE: %s\n", line);
  2227. }
  2228. }
  2229. break2:
  2230. return 0;
  2231. }
  2232. #endif /* DEBUG */
  2233. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2234. {
  2235. int i;
  2236. int ret;
  2237. bus->ctrl_frame_stat = false;
  2238. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2239. SDIO_FUNC_2, F2SYNC, frame, len);
  2240. if (ret < 0) {
  2241. /* On failure, abort the command and terminate the frame */
  2242. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2243. ret);
  2244. bus->sdcnt.tx_sderrs++;
  2245. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2246. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2247. SFC_WF_TERM, NULL);
  2248. bus->sdcnt.f1regdata++;
  2249. for (i = 0; i < 3; i++) {
  2250. u8 hi, lo;
  2251. hi = brcmf_sdio_regrb(bus->sdiodev,
  2252. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2253. lo = brcmf_sdio_regrb(bus->sdiodev,
  2254. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2255. bus->sdcnt.f1regdata += 2;
  2256. if (hi == 0 && lo == 0)
  2257. break;
  2258. }
  2259. return ret;
  2260. }
  2261. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2262. return ret;
  2263. }
  2264. static int
  2265. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2266. {
  2267. u8 *frame;
  2268. u16 len;
  2269. uint retries = 0;
  2270. u8 doff = 0;
  2271. int ret = -1;
  2272. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2273. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2274. struct brcmf_sdio *bus = sdiodev->bus;
  2275. struct brcmf_sdio_hdrinfo hd_info = {0};
  2276. brcmf_dbg(TRACE, "Enter\n");
  2277. /* Back the pointer to make a room for bus header */
  2278. frame = msg - bus->tx_hdrlen;
  2279. len = (msglen += bus->tx_hdrlen);
  2280. /* Add alignment padding (optional for ctl frames) */
  2281. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2282. if (doff) {
  2283. frame -= doff;
  2284. len += doff;
  2285. msglen += doff;
  2286. memset(frame, 0, doff + bus->tx_hdrlen);
  2287. }
  2288. /* precondition: doff < BRCMF_SDALIGN */
  2289. doff += bus->tx_hdrlen;
  2290. /* Round send length to next SDIO block */
  2291. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2292. u16 pad = bus->blocksize - (len % bus->blocksize);
  2293. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2294. len += pad;
  2295. } else if (len % BRCMF_SDALIGN) {
  2296. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2297. }
  2298. /* Satisfy length-alignment requirements */
  2299. if (len & (ALIGNMENT - 1))
  2300. len = roundup(len, ALIGNMENT);
  2301. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2302. /* Make sure backplane clock is on */
  2303. sdio_claim_host(bus->sdiodev->func[1]);
  2304. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2305. sdio_release_host(bus->sdiodev->func[1]);
  2306. hd_info.len = (u16)msglen;
  2307. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2308. hd_info.dat_offset = doff;
  2309. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2310. if (!data_ok(bus)) {
  2311. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2312. bus->tx_max, bus->tx_seq);
  2313. bus->ctrl_frame_stat = true;
  2314. /* Send from dpc */
  2315. bus->ctrl_frame_buf = frame;
  2316. bus->ctrl_frame_len = len;
  2317. wait_event_interruptible_timeout(bus->ctrl_wait,
  2318. !bus->ctrl_frame_stat,
  2319. msecs_to_jiffies(2000));
  2320. if (!bus->ctrl_frame_stat) {
  2321. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2322. ret = 0;
  2323. } else {
  2324. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2325. ret = -1;
  2326. }
  2327. }
  2328. if (ret == -1) {
  2329. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2330. frame, len, "Tx Frame:\n");
  2331. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2332. BRCMF_HDRS_ON(),
  2333. frame, min_t(u16, len, 16), "TxHdr:\n");
  2334. do {
  2335. sdio_claim_host(bus->sdiodev->func[1]);
  2336. ret = brcmf_tx_frame(bus, frame, len);
  2337. sdio_release_host(bus->sdiodev->func[1]);
  2338. } while (ret < 0 && retries++ < TXRETRIES);
  2339. }
  2340. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2341. atomic_read(&bus->dpc_tskcnt) == 0) {
  2342. bus->activity = false;
  2343. sdio_claim_host(bus->sdiodev->func[1]);
  2344. brcmf_dbg(INFO, "idle\n");
  2345. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2346. sdio_release_host(bus->sdiodev->func[1]);
  2347. }
  2348. if (ret)
  2349. bus->sdcnt.tx_ctlerrs++;
  2350. else
  2351. bus->sdcnt.tx_ctlpkts++;
  2352. return ret ? -EIO : 0;
  2353. }
  2354. #ifdef DEBUG
  2355. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2356. {
  2357. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2358. }
  2359. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2360. struct sdpcm_shared *sh)
  2361. {
  2362. u32 addr;
  2363. int rv;
  2364. u32 shaddr = 0;
  2365. struct sdpcm_shared_le sh_le;
  2366. __le32 addr_le;
  2367. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2368. /*
  2369. * Read last word in socram to determine
  2370. * address of sdpcm_shared structure
  2371. */
  2372. sdio_claim_host(bus->sdiodev->func[1]);
  2373. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2374. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2375. sdio_release_host(bus->sdiodev->func[1]);
  2376. if (rv < 0)
  2377. return rv;
  2378. addr = le32_to_cpu(addr_le);
  2379. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2380. /*
  2381. * Check if addr is valid.
  2382. * NVRAM length at the end of memory should have been overwritten.
  2383. */
  2384. if (!brcmf_sdio_valid_shared_address(addr)) {
  2385. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2386. addr);
  2387. return -EINVAL;
  2388. }
  2389. /* Read hndrte_shared structure */
  2390. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2391. sizeof(struct sdpcm_shared_le));
  2392. if (rv < 0)
  2393. return rv;
  2394. /* Endianness */
  2395. sh->flags = le32_to_cpu(sh_le.flags);
  2396. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2397. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2398. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2399. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2400. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2401. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2402. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2403. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2404. SDPCM_SHARED_VERSION,
  2405. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2406. return -EPROTO;
  2407. }
  2408. return 0;
  2409. }
  2410. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2411. struct sdpcm_shared *sh, char __user *data,
  2412. size_t count)
  2413. {
  2414. u32 addr, console_ptr, console_size, console_index;
  2415. char *conbuf = NULL;
  2416. __le32 sh_val;
  2417. int rv;
  2418. loff_t pos = 0;
  2419. int nbytes = 0;
  2420. /* obtain console information from device memory */
  2421. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2422. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2423. (u8 *)&sh_val, sizeof(u32));
  2424. if (rv < 0)
  2425. return rv;
  2426. console_ptr = le32_to_cpu(sh_val);
  2427. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2428. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2429. (u8 *)&sh_val, sizeof(u32));
  2430. if (rv < 0)
  2431. return rv;
  2432. console_size = le32_to_cpu(sh_val);
  2433. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2434. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2435. (u8 *)&sh_val, sizeof(u32));
  2436. if (rv < 0)
  2437. return rv;
  2438. console_index = le32_to_cpu(sh_val);
  2439. /* allocate buffer for console data */
  2440. if (console_size <= CONSOLE_BUFFER_MAX)
  2441. conbuf = vzalloc(console_size+1);
  2442. if (!conbuf)
  2443. return -ENOMEM;
  2444. /* obtain the console data from device */
  2445. conbuf[console_size] = '\0';
  2446. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2447. console_size);
  2448. if (rv < 0)
  2449. goto done;
  2450. rv = simple_read_from_buffer(data, count, &pos,
  2451. conbuf + console_index,
  2452. console_size - console_index);
  2453. if (rv < 0)
  2454. goto done;
  2455. nbytes = rv;
  2456. if (console_index > 0) {
  2457. pos = 0;
  2458. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2459. conbuf, console_index - 1);
  2460. if (rv < 0)
  2461. goto done;
  2462. rv += nbytes;
  2463. }
  2464. done:
  2465. vfree(conbuf);
  2466. return rv;
  2467. }
  2468. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2469. char __user *data, size_t count)
  2470. {
  2471. int error, res;
  2472. char buf[350];
  2473. struct brcmf_trap_info tr;
  2474. loff_t pos = 0;
  2475. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2476. brcmf_dbg(INFO, "no trap in firmware\n");
  2477. return 0;
  2478. }
  2479. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2480. sizeof(struct brcmf_trap_info));
  2481. if (error < 0)
  2482. return error;
  2483. res = scnprintf(buf, sizeof(buf),
  2484. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2485. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2486. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2487. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2488. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2489. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2490. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2491. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2492. le32_to_cpu(tr.pc), sh->trap_addr,
  2493. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2494. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2495. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2496. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2497. return simple_read_from_buffer(data, count, &pos, buf, res);
  2498. }
  2499. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2500. struct sdpcm_shared *sh, char __user *data,
  2501. size_t count)
  2502. {
  2503. int error = 0;
  2504. char buf[200];
  2505. char file[80] = "?";
  2506. char expr[80] = "<???>";
  2507. int res;
  2508. loff_t pos = 0;
  2509. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2510. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2511. return 0;
  2512. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2513. brcmf_dbg(INFO, "no assert in dongle\n");
  2514. return 0;
  2515. }
  2516. sdio_claim_host(bus->sdiodev->func[1]);
  2517. if (sh->assert_file_addr != 0) {
  2518. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2519. sh->assert_file_addr, (u8 *)file, 80);
  2520. if (error < 0)
  2521. return error;
  2522. }
  2523. if (sh->assert_exp_addr != 0) {
  2524. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2525. sh->assert_exp_addr, (u8 *)expr, 80);
  2526. if (error < 0)
  2527. return error;
  2528. }
  2529. sdio_release_host(bus->sdiodev->func[1]);
  2530. res = scnprintf(buf, sizeof(buf),
  2531. "dongle assert: %s:%d: assert(%s)\n",
  2532. file, sh->assert_line, expr);
  2533. return simple_read_from_buffer(data, count, &pos, buf, res);
  2534. }
  2535. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2536. {
  2537. int error;
  2538. struct sdpcm_shared sh;
  2539. error = brcmf_sdio_readshared(bus, &sh);
  2540. if (error < 0)
  2541. return error;
  2542. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2543. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2544. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2545. brcmf_err("assertion in dongle\n");
  2546. if (sh.flags & SDPCM_SHARED_TRAP)
  2547. brcmf_err("firmware trap in dongle\n");
  2548. return 0;
  2549. }
  2550. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2551. size_t count, loff_t *ppos)
  2552. {
  2553. int error = 0;
  2554. struct sdpcm_shared sh;
  2555. int nbytes = 0;
  2556. loff_t pos = *ppos;
  2557. if (pos != 0)
  2558. return 0;
  2559. error = brcmf_sdio_readshared(bus, &sh);
  2560. if (error < 0)
  2561. goto done;
  2562. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2563. if (error < 0)
  2564. goto done;
  2565. nbytes = error;
  2566. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2567. if (error < 0)
  2568. goto done;
  2569. nbytes += error;
  2570. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2571. if (error < 0)
  2572. goto done;
  2573. nbytes += error;
  2574. error = nbytes;
  2575. *ppos += nbytes;
  2576. done:
  2577. return error;
  2578. }
  2579. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2580. size_t count, loff_t *ppos)
  2581. {
  2582. struct brcmf_sdio *bus = f->private_data;
  2583. int res;
  2584. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2585. if (res > 0)
  2586. *ppos += res;
  2587. return (ssize_t)res;
  2588. }
  2589. static const struct file_operations brcmf_sdio_forensic_ops = {
  2590. .owner = THIS_MODULE,
  2591. .open = simple_open,
  2592. .read = brcmf_sdio_forensic_read
  2593. };
  2594. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2595. {
  2596. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2597. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2598. if (IS_ERR_OR_NULL(dentry))
  2599. return;
  2600. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2601. &brcmf_sdio_forensic_ops);
  2602. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2603. }
  2604. #else
  2605. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2606. {
  2607. return 0;
  2608. }
  2609. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2610. {
  2611. }
  2612. #endif /* DEBUG */
  2613. static int
  2614. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2615. {
  2616. int timeleft;
  2617. uint rxlen = 0;
  2618. bool pending;
  2619. u8 *buf;
  2620. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2621. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2622. struct brcmf_sdio *bus = sdiodev->bus;
  2623. brcmf_dbg(TRACE, "Enter\n");
  2624. /* Wait until control frame is available */
  2625. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2626. spin_lock_bh(&bus->rxctl_lock);
  2627. rxlen = bus->rxlen;
  2628. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2629. bus->rxctl = NULL;
  2630. buf = bus->rxctl_orig;
  2631. bus->rxctl_orig = NULL;
  2632. bus->rxlen = 0;
  2633. spin_unlock_bh(&bus->rxctl_lock);
  2634. vfree(buf);
  2635. if (rxlen) {
  2636. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2637. rxlen, msglen);
  2638. } else if (timeleft == 0) {
  2639. brcmf_err("resumed on timeout\n");
  2640. brcmf_sdbrcm_checkdied(bus);
  2641. } else if (pending) {
  2642. brcmf_dbg(CTL, "cancelled\n");
  2643. return -ERESTARTSYS;
  2644. } else {
  2645. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2646. brcmf_sdbrcm_checkdied(bus);
  2647. }
  2648. if (rxlen)
  2649. bus->sdcnt.rx_ctlpkts++;
  2650. else
  2651. bus->sdcnt.rx_ctlerrs++;
  2652. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2653. }
  2654. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2655. {
  2656. struct chip_info *ci = bus->ci;
  2657. /* To enter download state, disable ARM and reset SOCRAM.
  2658. * To exit download state, simply reset ARM (default is RAM boot).
  2659. */
  2660. if (enter) {
  2661. bus->alp_only = true;
  2662. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2663. } else {
  2664. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2665. bus->varsz))
  2666. return false;
  2667. /* Allow HT Clock now that the ARM is running. */
  2668. bus->alp_only = false;
  2669. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2670. }
  2671. return true;
  2672. }
  2673. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2674. {
  2675. const struct firmware *fw;
  2676. int err;
  2677. int offset;
  2678. int address;
  2679. int len;
  2680. fw = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2681. if (fw == NULL)
  2682. return -ENOENT;
  2683. if (brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4) !=
  2684. BRCMF_MAX_CORENUM)
  2685. memcpy(&bus->ci->rst_vec, fw->data, sizeof(bus->ci->rst_vec));
  2686. err = 0;
  2687. offset = 0;
  2688. address = bus->ci->rambase;
  2689. while (offset < fw->size) {
  2690. len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
  2691. fw->size - offset;
  2692. err = brcmf_sdio_ramrw(bus->sdiodev, true, address,
  2693. (u8 *)&fw->data[offset], len);
  2694. if (err) {
  2695. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2696. err, len, address);
  2697. goto failure;
  2698. }
  2699. offset += len;
  2700. address += len;
  2701. }
  2702. failure:
  2703. release_firmware(fw);
  2704. return err;
  2705. }
  2706. /*
  2707. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2708. * and ending in a NUL.
  2709. * Removes carriage returns, empty lines, comment lines, and converts
  2710. * newlines to NULs.
  2711. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2712. * by two NULs.
  2713. */
  2714. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus,
  2715. const struct firmware *nv)
  2716. {
  2717. char *varbuf;
  2718. char *dp;
  2719. bool findNewline;
  2720. int column;
  2721. int ret = 0;
  2722. uint buf_len, n, len;
  2723. len = nv->size;
  2724. varbuf = vmalloc(len);
  2725. if (!varbuf)
  2726. return -ENOMEM;
  2727. memcpy(varbuf, nv->data, len);
  2728. dp = varbuf;
  2729. findNewline = false;
  2730. column = 0;
  2731. for (n = 0; n < len; n++) {
  2732. if (varbuf[n] == 0)
  2733. break;
  2734. if (varbuf[n] == '\r')
  2735. continue;
  2736. if (findNewline && varbuf[n] != '\n')
  2737. continue;
  2738. findNewline = false;
  2739. if (varbuf[n] == '#') {
  2740. findNewline = true;
  2741. continue;
  2742. }
  2743. if (varbuf[n] == '\n') {
  2744. if (column == 0)
  2745. continue;
  2746. *dp++ = 0;
  2747. column = 0;
  2748. continue;
  2749. }
  2750. *dp++ = varbuf[n];
  2751. column++;
  2752. }
  2753. buf_len = dp - varbuf;
  2754. while (dp < varbuf + n)
  2755. *dp++ = 0;
  2756. kfree(bus->vars);
  2757. /* roundup needed for download to device */
  2758. bus->varsz = roundup(buf_len + 1, 4);
  2759. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2760. if (bus->vars == NULL) {
  2761. bus->varsz = 0;
  2762. ret = -ENOMEM;
  2763. goto err;
  2764. }
  2765. /* copy the processed variables and add null termination */
  2766. memcpy(bus->vars, varbuf, buf_len);
  2767. bus->vars[buf_len] = 0;
  2768. err:
  2769. vfree(varbuf);
  2770. return ret;
  2771. }
  2772. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2773. {
  2774. const struct firmware *nv;
  2775. int ret;
  2776. nv = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2777. if (nv == NULL)
  2778. return -ENOENT;
  2779. ret = brcmf_process_nvram_vars(bus, nv);
  2780. release_firmware(nv);
  2781. return ret;
  2782. }
  2783. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2784. {
  2785. int bcmerror = -1;
  2786. /* Keep arm in reset */
  2787. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2788. brcmf_err("error placing ARM core in reset\n");
  2789. goto err;
  2790. }
  2791. if (brcmf_sdbrcm_download_code_file(bus)) {
  2792. brcmf_err("dongle image file download failed\n");
  2793. goto err;
  2794. }
  2795. if (brcmf_sdbrcm_download_nvram(bus)) {
  2796. brcmf_err("dongle nvram file download failed\n");
  2797. goto err;
  2798. }
  2799. /* Take arm out of reset */
  2800. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2801. brcmf_err("error getting out of ARM core reset\n");
  2802. goto err;
  2803. }
  2804. bcmerror = 0;
  2805. err:
  2806. return bcmerror;
  2807. }
  2808. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2809. {
  2810. u32 addr, reg;
  2811. brcmf_dbg(TRACE, "Enter\n");
  2812. /* old chips with PMU version less than 17 don't support save restore */
  2813. if (bus->ci->pmurev < 17)
  2814. return false;
  2815. /* read PMU chipcontrol register 3*/
  2816. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2817. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2818. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2819. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2820. return (bool)reg;
  2821. }
  2822. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2823. {
  2824. int err = 0;
  2825. u8 val;
  2826. brcmf_dbg(TRACE, "Enter\n");
  2827. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2828. &err);
  2829. if (err) {
  2830. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2831. return;
  2832. }
  2833. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2834. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2835. val, &err);
  2836. if (err) {
  2837. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2838. return;
  2839. }
  2840. /* Add CMD14 Support */
  2841. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2842. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2843. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2844. &err);
  2845. if (err) {
  2846. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2847. return;
  2848. }
  2849. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2850. SBSDIO_FORCE_HT, &err);
  2851. if (err) {
  2852. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2853. return;
  2854. }
  2855. /* set flag */
  2856. bus->sr_enabled = true;
  2857. brcmf_dbg(INFO, "SR enabled\n");
  2858. }
  2859. /* enable KSO bit */
  2860. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2861. {
  2862. u8 val;
  2863. int err = 0;
  2864. brcmf_dbg(TRACE, "Enter\n");
  2865. /* KSO bit added in SDIO core rev 12 */
  2866. if (bus->ci->c_inf[1].rev < 12)
  2867. return 0;
  2868. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2869. &err);
  2870. if (err) {
  2871. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2872. return err;
  2873. }
  2874. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2875. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2876. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2877. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2878. val, &err);
  2879. if (err) {
  2880. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2881. return err;
  2882. }
  2883. }
  2884. return 0;
  2885. }
  2886. static bool
  2887. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2888. {
  2889. bool ret;
  2890. sdio_claim_host(bus->sdiodev->func[1]);
  2891. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2892. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2893. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2894. sdio_release_host(bus->sdiodev->func[1]);
  2895. return ret;
  2896. }
  2897. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2898. {
  2899. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2900. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2901. struct brcmf_sdio *bus = sdiodev->bus;
  2902. unsigned long timeout;
  2903. u8 ready, enable;
  2904. int err, ret = 0;
  2905. u8 saveclk;
  2906. brcmf_dbg(TRACE, "Enter\n");
  2907. /* try to download image and nvram to the dongle */
  2908. if (bus_if->state == BRCMF_BUS_DOWN) {
  2909. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2910. return -1;
  2911. }
  2912. if (!bus->sdiodev->bus_if->drvr)
  2913. return 0;
  2914. /* Start the watchdog timer */
  2915. bus->sdcnt.tickcnt = 0;
  2916. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2917. sdio_claim_host(bus->sdiodev->func[1]);
  2918. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2919. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2920. if (bus->clkstate != CLK_AVAIL)
  2921. goto exit;
  2922. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2923. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2924. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2925. if (!err) {
  2926. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2927. (saveclk | SBSDIO_FORCE_HT), &err);
  2928. }
  2929. if (err) {
  2930. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2931. goto exit;
  2932. }
  2933. /* Enable function 2 (frame transfers) */
  2934. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2935. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2936. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2937. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2938. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2939. ready = 0;
  2940. while (enable != ready) {
  2941. ready = brcmf_sdio_regrb(bus->sdiodev,
  2942. SDIO_CCCR_IORx, NULL);
  2943. if (time_after(jiffies, timeout))
  2944. break;
  2945. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2946. /* prevent busy waiting if it takes too long */
  2947. msleep_interruptible(20);
  2948. }
  2949. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2950. /* If F2 successfully enabled, set core and enable interrupts */
  2951. if (ready == enable) {
  2952. /* Set up the interrupt mask and enable interrupts */
  2953. bus->hostintmask = HOSTINTMASK;
  2954. w_sdreg32(bus, bus->hostintmask,
  2955. offsetof(struct sdpcmd_regs, hostintmask));
  2956. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2957. } else {
  2958. /* Disable F2 again */
  2959. enable = SDIO_FUNC_ENABLE_1;
  2960. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2961. ret = -ENODEV;
  2962. }
  2963. if (brcmf_sdbrcm_sr_capable(bus)) {
  2964. brcmf_sdbrcm_sr_init(bus);
  2965. } else {
  2966. /* Restore previous clock setting */
  2967. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2968. saveclk, &err);
  2969. }
  2970. if (ret == 0) {
  2971. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2972. if (ret != 0)
  2973. brcmf_err("intr register failed:%d\n", ret);
  2974. }
  2975. /* If we didn't come up, turn off backplane clock */
  2976. if (bus_if->state != BRCMF_BUS_DATA)
  2977. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2978. exit:
  2979. sdio_release_host(bus->sdiodev->func[1]);
  2980. return ret;
  2981. }
  2982. void brcmf_sdbrcm_isr(void *arg)
  2983. {
  2984. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2985. brcmf_dbg(TRACE, "Enter\n");
  2986. if (!bus) {
  2987. brcmf_err("bus is null pointer, exiting\n");
  2988. return;
  2989. }
  2990. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2991. brcmf_err("bus is down. we have nothing to do\n");
  2992. return;
  2993. }
  2994. /* Count the interrupt call */
  2995. bus->sdcnt.intrcount++;
  2996. if (in_interrupt())
  2997. atomic_set(&bus->ipend, 1);
  2998. else
  2999. if (brcmf_sdio_intr_rstatus(bus)) {
  3000. brcmf_err("failed backplane access\n");
  3001. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3002. }
  3003. /* Disable additional interrupts (is this needed now)? */
  3004. if (!bus->intr)
  3005. brcmf_err("isr w/o interrupt configured!\n");
  3006. atomic_inc(&bus->dpc_tskcnt);
  3007. queue_work(bus->brcmf_wq, &bus->datawork);
  3008. }
  3009. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3010. {
  3011. #ifdef DEBUG
  3012. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3013. #endif /* DEBUG */
  3014. brcmf_dbg(TIMER, "Enter\n");
  3015. /* Poll period: check device if appropriate. */
  3016. if (!bus->sr_enabled &&
  3017. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3018. u32 intstatus = 0;
  3019. /* Reset poll tick */
  3020. bus->polltick = 0;
  3021. /* Check device if no interrupts */
  3022. if (!bus->intr ||
  3023. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3024. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3025. u8 devpend;
  3026. sdio_claim_host(bus->sdiodev->func[1]);
  3027. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3028. SDIO_CCCR_INTx,
  3029. NULL);
  3030. sdio_release_host(bus->sdiodev->func[1]);
  3031. intstatus =
  3032. devpend & (INTR_STATUS_FUNC1 |
  3033. INTR_STATUS_FUNC2);
  3034. }
  3035. /* If there is something, make like the ISR and
  3036. schedule the DPC */
  3037. if (intstatus) {
  3038. bus->sdcnt.pollcnt++;
  3039. atomic_set(&bus->ipend, 1);
  3040. atomic_inc(&bus->dpc_tskcnt);
  3041. queue_work(bus->brcmf_wq, &bus->datawork);
  3042. }
  3043. }
  3044. /* Update interrupt tracking */
  3045. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3046. }
  3047. #ifdef DEBUG
  3048. /* Poll for console output periodically */
  3049. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3050. bus->console_interval != 0) {
  3051. bus->console.count += BRCMF_WD_POLL_MS;
  3052. if (bus->console.count >= bus->console_interval) {
  3053. bus->console.count -= bus->console_interval;
  3054. sdio_claim_host(bus->sdiodev->func[1]);
  3055. /* Make sure backplane clock is on */
  3056. brcmf_sdbrcm_bus_sleep(bus, false, false);
  3057. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3058. /* stop on error */
  3059. bus->console_interval = 0;
  3060. sdio_release_host(bus->sdiodev->func[1]);
  3061. }
  3062. }
  3063. #endif /* DEBUG */
  3064. /* On idle timeout clear activity flag and/or turn off clock */
  3065. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3066. if (++bus->idlecount >= bus->idletime) {
  3067. bus->idlecount = 0;
  3068. if (bus->activity) {
  3069. bus->activity = false;
  3070. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3071. } else {
  3072. brcmf_dbg(SDIO, "idle\n");
  3073. sdio_claim_host(bus->sdiodev->func[1]);
  3074. brcmf_sdbrcm_bus_sleep(bus, true, false);
  3075. sdio_release_host(bus->sdiodev->func[1]);
  3076. }
  3077. }
  3078. }
  3079. return (atomic_read(&bus->ipend) > 0);
  3080. }
  3081. static void brcmf_sdio_dataworker(struct work_struct *work)
  3082. {
  3083. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3084. datawork);
  3085. while (atomic_read(&bus->dpc_tskcnt)) {
  3086. brcmf_sdbrcm_dpc(bus);
  3087. atomic_dec(&bus->dpc_tskcnt);
  3088. }
  3089. }
  3090. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3091. {
  3092. brcmf_dbg(TRACE, "Enter\n");
  3093. kfree(bus->rxbuf);
  3094. bus->rxctl = bus->rxbuf = NULL;
  3095. bus->rxlen = 0;
  3096. }
  3097. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3098. {
  3099. brcmf_dbg(TRACE, "Enter\n");
  3100. if (bus->sdiodev->bus_if->maxctl) {
  3101. bus->rxblen =
  3102. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3103. ALIGNMENT) + BRCMF_SDALIGN;
  3104. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3105. if (!(bus->rxbuf))
  3106. return false;
  3107. }
  3108. return true;
  3109. }
  3110. static bool
  3111. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3112. {
  3113. u8 clkctl = 0;
  3114. int err = 0;
  3115. int reg_addr;
  3116. u32 reg_val;
  3117. u32 drivestrength;
  3118. bus->alp_only = true;
  3119. sdio_claim_host(bus->sdiodev->func[1]);
  3120. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3121. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3122. /*
  3123. * Force PLL off until brcmf_sdio_chip_attach()
  3124. * programs PLL control regs
  3125. */
  3126. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3127. BRCMF_INIT_CLKCTL1, &err);
  3128. if (!err)
  3129. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3130. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3131. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3132. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3133. err, BRCMF_INIT_CLKCTL1, clkctl);
  3134. goto fail;
  3135. }
  3136. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3137. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3138. goto fail;
  3139. }
  3140. if (brcmf_sdbrcm_kso_init(bus)) {
  3141. brcmf_err("error enabling KSO\n");
  3142. goto fail;
  3143. }
  3144. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3145. drivestrength = bus->sdiodev->pdata->drive_strength;
  3146. else
  3147. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3148. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3149. /* Get info on the SOCRAM cores... */
  3150. bus->ramsize = bus->ci->ramsize;
  3151. if (!(bus->ramsize)) {
  3152. brcmf_err("failed to find SOCRAM memory!\n");
  3153. goto fail;
  3154. }
  3155. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3156. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3157. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3158. if (err)
  3159. goto fail;
  3160. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3161. brcmf_sdio_regwb(bus->sdiodev,
  3162. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3163. if (err)
  3164. goto fail;
  3165. /* set PMUControl so a backplane reset does PMU state reload */
  3166. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3167. pmucontrol);
  3168. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3169. reg_addr,
  3170. &err);
  3171. if (err)
  3172. goto fail;
  3173. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3174. brcmf_sdio_regwl(bus->sdiodev,
  3175. reg_addr,
  3176. reg_val,
  3177. &err);
  3178. if (err)
  3179. goto fail;
  3180. sdio_release_host(bus->sdiodev->func[1]);
  3181. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3182. /* Locate an appropriately-aligned portion of hdrbuf */
  3183. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3184. BRCMF_SDALIGN);
  3185. /* Set the poll and/or interrupt flags */
  3186. bus->intr = true;
  3187. bus->poll = false;
  3188. if (bus->poll)
  3189. bus->pollrate = 1;
  3190. return true;
  3191. fail:
  3192. sdio_release_host(bus->sdiodev->func[1]);
  3193. return false;
  3194. }
  3195. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3196. {
  3197. brcmf_dbg(TRACE, "Enter\n");
  3198. sdio_claim_host(bus->sdiodev->func[1]);
  3199. /* Disable F2 to clear any intermediate frame state on the dongle */
  3200. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3201. SDIO_FUNC_ENABLE_1, NULL);
  3202. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3203. bus->rxflow = false;
  3204. /* Done with backplane-dependent accesses, can drop clock... */
  3205. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3206. sdio_release_host(bus->sdiodev->func[1]);
  3207. /* ...and initialize clock/power states */
  3208. bus->clkstate = CLK_SDONLY;
  3209. bus->idletime = BRCMF_IDLE_INTERVAL;
  3210. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3211. /* Query the F2 block size, set roundup accordingly */
  3212. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3213. bus->roundup = min(max_roundup, bus->blocksize);
  3214. /* SR state */
  3215. bus->sleeping = false;
  3216. bus->sr_enabled = false;
  3217. return true;
  3218. }
  3219. static int
  3220. brcmf_sdbrcm_watchdog_thread(void *data)
  3221. {
  3222. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3223. allow_signal(SIGTERM);
  3224. /* Run until signal received */
  3225. while (1) {
  3226. if (kthread_should_stop())
  3227. break;
  3228. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3229. brcmf_sdbrcm_bus_watchdog(bus);
  3230. /* Count the tick for reference */
  3231. bus->sdcnt.tickcnt++;
  3232. } else
  3233. break;
  3234. }
  3235. return 0;
  3236. }
  3237. static void
  3238. brcmf_sdbrcm_watchdog(unsigned long data)
  3239. {
  3240. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3241. if (bus->watchdog_tsk) {
  3242. complete(&bus->watchdog_wait);
  3243. /* Reschedule the watchdog */
  3244. if (bus->wd_timer_valid)
  3245. mod_timer(&bus->timer,
  3246. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3247. }
  3248. }
  3249. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3250. {
  3251. brcmf_dbg(TRACE, "Enter\n");
  3252. if (bus->ci) {
  3253. sdio_claim_host(bus->sdiodev->func[1]);
  3254. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3255. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3256. sdio_release_host(bus->sdiodev->func[1]);
  3257. brcmf_sdio_chip_detach(&bus->ci);
  3258. if (bus->vars && bus->varsz)
  3259. kfree(bus->vars);
  3260. bus->vars = NULL;
  3261. }
  3262. brcmf_dbg(TRACE, "Disconnected\n");
  3263. }
  3264. /* Detach and free everything */
  3265. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3266. {
  3267. brcmf_dbg(TRACE, "Enter\n");
  3268. if (bus) {
  3269. /* De-register interrupt handler */
  3270. brcmf_sdio_intr_unregister(bus->sdiodev);
  3271. cancel_work_sync(&bus->datawork);
  3272. if (bus->brcmf_wq)
  3273. destroy_workqueue(bus->brcmf_wq);
  3274. if (bus->sdiodev->bus_if->drvr) {
  3275. brcmf_detach(bus->sdiodev->dev);
  3276. brcmf_sdbrcm_release_dongle(bus);
  3277. }
  3278. brcmf_sdbrcm_release_malloc(bus);
  3279. kfree(bus);
  3280. }
  3281. brcmf_dbg(TRACE, "Disconnected\n");
  3282. }
  3283. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3284. .stop = brcmf_sdbrcm_bus_stop,
  3285. .init = brcmf_sdbrcm_bus_init,
  3286. .txdata = brcmf_sdbrcm_bus_txdata,
  3287. .txctl = brcmf_sdbrcm_bus_txctl,
  3288. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3289. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3290. };
  3291. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3292. {
  3293. int ret;
  3294. struct brcmf_sdio *bus;
  3295. struct brcmf_bus_dcmd *dlst;
  3296. u32 dngl_txglom;
  3297. u32 txglomalign = 0;
  3298. u8 idx;
  3299. brcmf_dbg(TRACE, "Enter\n");
  3300. /* We make an assumption about address window mappings:
  3301. * regsva == SI_ENUM_BASE*/
  3302. /* Allocate private bus interface state */
  3303. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3304. if (!bus)
  3305. goto fail;
  3306. bus->sdiodev = sdiodev;
  3307. sdiodev->bus = bus;
  3308. skb_queue_head_init(&bus->glom);
  3309. bus->txbound = BRCMF_TXBOUND;
  3310. bus->rxbound = BRCMF_RXBOUND;
  3311. bus->txminmax = BRCMF_TXMINMAX;
  3312. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3313. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3314. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3315. if (bus->brcmf_wq == NULL) {
  3316. brcmf_err("insufficient memory to create txworkqueue\n");
  3317. goto fail;
  3318. }
  3319. /* attempt to attach to the dongle */
  3320. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3321. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3322. goto fail;
  3323. }
  3324. spin_lock_init(&bus->rxctl_lock);
  3325. spin_lock_init(&bus->txqlock);
  3326. init_waitqueue_head(&bus->ctrl_wait);
  3327. init_waitqueue_head(&bus->dcmd_resp_wait);
  3328. /* Set up the watchdog timer */
  3329. init_timer(&bus->timer);
  3330. bus->timer.data = (unsigned long)bus;
  3331. bus->timer.function = brcmf_sdbrcm_watchdog;
  3332. /* Initialize watchdog thread */
  3333. init_completion(&bus->watchdog_wait);
  3334. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3335. bus, "brcmf_watchdog");
  3336. if (IS_ERR(bus->watchdog_tsk)) {
  3337. pr_warn("brcmf_watchdog thread failed to start\n");
  3338. bus->watchdog_tsk = NULL;
  3339. }
  3340. /* Initialize DPC thread */
  3341. atomic_set(&bus->dpc_tskcnt, 0);
  3342. /* Assign bus interface call back */
  3343. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3344. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3345. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3346. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3347. /* default sdio bus header length for tx packet */
  3348. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3349. /* Attach to the common layer, reserve hdr space */
  3350. ret = brcmf_attach(bus->tx_hdrlen, bus->sdiodev->dev);
  3351. if (ret != 0) {
  3352. brcmf_err("brcmf_attach failed\n");
  3353. goto fail;
  3354. }
  3355. /* Allocate buffers */
  3356. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3357. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3358. goto fail;
  3359. }
  3360. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3361. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3362. goto fail;
  3363. }
  3364. brcmf_sdio_debugfs_create(bus);
  3365. brcmf_dbg(INFO, "completed!!\n");
  3366. /* sdio bus core specific dcmd */
  3367. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3368. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3369. if (dlst) {
  3370. if (bus->ci->c_inf[idx].rev < 12) {
  3371. /* for sdio core rev < 12, disable txgloming */
  3372. dngl_txglom = 0;
  3373. dlst->name = "bus:txglom";
  3374. dlst->param = (char *)&dngl_txglom;
  3375. dlst->param_len = sizeof(u32);
  3376. } else {
  3377. /* otherwise, set txglomalign */
  3378. if (sdiodev->pdata)
  3379. txglomalign = sdiodev->pdata->sd_sgentry_align;
  3380. /* SDIO ADMA requires at least 32 bit alignment */
  3381. if (txglomalign < 4)
  3382. txglomalign = 4;
  3383. dlst->name = "bus:txglomalign";
  3384. dlst->param = (char *)&txglomalign;
  3385. dlst->param_len = sizeof(u32);
  3386. }
  3387. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3388. }
  3389. /* if firmware path present try to download and bring up bus */
  3390. ret = brcmf_bus_start(bus->sdiodev->dev);
  3391. if (ret != 0) {
  3392. brcmf_err("dongle is not responding\n");
  3393. goto fail;
  3394. }
  3395. return bus;
  3396. fail:
  3397. brcmf_sdbrcm_release(bus);
  3398. return NULL;
  3399. }
  3400. void brcmf_sdbrcm_disconnect(void *ptr)
  3401. {
  3402. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3403. brcmf_dbg(TRACE, "Enter\n");
  3404. if (bus)
  3405. brcmf_sdbrcm_release(bus);
  3406. brcmf_dbg(TRACE, "Disconnected\n");
  3407. }
  3408. void
  3409. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3410. {
  3411. /* Totally stop the timer */
  3412. if (!wdtick && bus->wd_timer_valid) {
  3413. del_timer_sync(&bus->timer);
  3414. bus->wd_timer_valid = false;
  3415. bus->save_ms = wdtick;
  3416. return;
  3417. }
  3418. /* don't start the wd until fw is loaded */
  3419. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3420. return;
  3421. if (wdtick) {
  3422. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3423. if (bus->wd_timer_valid)
  3424. /* Stop timer and restart at new value */
  3425. del_timer_sync(&bus->timer);
  3426. /* Create timer again when watchdog period is
  3427. dynamically changed or in the first instance
  3428. */
  3429. bus->timer.expires =
  3430. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3431. add_timer(&bus->timer);
  3432. } else {
  3433. /* Re arm the timer, at last watchdog period */
  3434. mod_timer(&bus->timer,
  3435. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3436. }
  3437. bus->wd_timer_valid = true;
  3438. bus->save_ms = wdtick;
  3439. }
  3440. }