ath9k.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. /*
  28. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  29. * should rely on this file or its contents.
  30. */
  31. struct ath_node;
  32. /* Macro to expand scalars to 64-bit objects */
  33. #define ito64(x) (sizeof(x) == 1) ? \
  34. (((unsigned long long int)(x)) & (0xff)) : \
  35. (sizeof(x) == 2) ? \
  36. (((unsigned long long int)(x)) & 0xffff) : \
  37. ((sizeof(x) == 4) ? \
  38. (((unsigned long long int)(x)) & 0xffffffff) : \
  39. (unsigned long long int)(x))
  40. /* increment with wrap-around */
  41. #define INCR(_l, _sz) do { \
  42. (_l)++; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. /* decrement with wrap-around */
  46. #define DECR(_l, _sz) do { \
  47. (_l)--; \
  48. (_l) &= ((_sz) - 1); \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u16 txpowlimit;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_lastbf = NULL; \
  61. (_bf)->bf_next = NULL; \
  62. memset(&((_bf)->bf_state), 0, \
  63. sizeof(struct ath_buf_state)); \
  64. } while (0)
  65. /**
  66. * enum buffer_type - Buffer type flags
  67. *
  68. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  69. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  70. * (used in aggregation scheduling)
  71. */
  72. enum buffer_type {
  73. BUF_AMPDU = BIT(0),
  74. BUF_AGGR = BIT(1),
  75. };
  76. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  77. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  78. #define ATH_TXSTATUS_RING_SIZE 512
  79. #define DS2PHYS(_dd, _ds) \
  80. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  81. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  82. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  83. struct ath_descdma {
  84. void *dd_desc;
  85. dma_addr_t dd_desc_paddr;
  86. u32 dd_desc_len;
  87. };
  88. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  89. struct list_head *head, const char *name,
  90. int nbuf, int ndesc, bool is_tx);
  91. /***********/
  92. /* RX / TX */
  93. /***********/
  94. #define ATH_RXBUF 512
  95. #define ATH_TXBUF 512
  96. #define ATH_TXBUF_RESERVE 5
  97. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  98. #define ATH_TXMAXTRY 13
  99. #define TID_TO_WME_AC(_tid) \
  100. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  101. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  102. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  103. IEEE80211_AC_VO)
  104. #define ATH_AGGR_DELIM_SZ 4
  105. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  106. /* number of delimiters for encryption padding */
  107. #define ATH_AGGR_ENCRYPTDELIM 10
  108. /* minimum h/w qdepth to be sustained to maximize aggregation */
  109. #define ATH_AGGR_MIN_QDEPTH 2
  110. /* minimum h/w qdepth for non-aggregated traffic */
  111. #define ATH_NON_AGGR_MIN_QDEPTH 8
  112. #define IEEE80211_SEQ_SEQ_SHIFT 4
  113. #define IEEE80211_SEQ_MAX 4096
  114. #define IEEE80211_WEP_IVLEN 3
  115. #define IEEE80211_WEP_KIDLEN 1
  116. #define IEEE80211_WEP_CRCLEN 4
  117. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  118. (IEEE80211_WEP_IVLEN + \
  119. IEEE80211_WEP_KIDLEN + \
  120. IEEE80211_WEP_CRCLEN))
  121. /* return whether a bit at index _n in bitmap _bm is set
  122. * _sz is the size of the bitmap */
  123. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  124. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  125. /* return block-ack bitmap index given sequence and starting sequence */
  126. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  127. /* return the seqno for _start + _offset */
  128. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  129. /* returns delimiter padding required given the packet length */
  130. #define ATH_AGGR_GET_NDELIM(_len) \
  131. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  132. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  133. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  134. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  135. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  136. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  137. #define ATH_TX_COMPLETE_POLL_INT 1000
  138. #define ATH_TXFIFO_DEPTH 8
  139. struct ath_txq {
  140. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  141. u32 axq_qnum; /* ath9k hardware queue number */
  142. void *axq_link;
  143. struct list_head axq_q;
  144. spinlock_t axq_lock;
  145. u32 axq_depth;
  146. u32 axq_ampdu_depth;
  147. bool stopped;
  148. bool axq_tx_inprogress;
  149. struct list_head axq_acq;
  150. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  151. u8 txq_headidx;
  152. u8 txq_tailidx;
  153. int pending_frames;
  154. struct sk_buff_head complete_q;
  155. };
  156. struct ath_atx_ac {
  157. struct ath_txq *txq;
  158. struct list_head list;
  159. struct list_head tid_q;
  160. bool clear_ps_filter;
  161. bool sched;
  162. };
  163. struct ath_frame_info {
  164. struct ath_buf *bf;
  165. int framelen;
  166. enum ath9k_key_type keytype;
  167. u8 keyix;
  168. u8 rtscts_rate;
  169. u8 retries : 7;
  170. u8 baw_tracked : 1;
  171. };
  172. struct ath_rxbuf {
  173. struct list_head list;
  174. struct sk_buff *bf_mpdu;
  175. void *bf_desc;
  176. dma_addr_t bf_daddr;
  177. dma_addr_t bf_buf_addr;
  178. };
  179. struct ath_buf_state {
  180. u8 bf_type;
  181. u8 bfs_paprd;
  182. u8 ndelim;
  183. bool stale;
  184. u16 seqno;
  185. unsigned long bfs_paprd_timestamp;
  186. };
  187. struct ath_buf {
  188. struct list_head list;
  189. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  190. an aggregate) */
  191. struct ath_buf *bf_next; /* next subframe in the aggregate */
  192. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  193. void *bf_desc; /* virtual addr of desc */
  194. dma_addr_t bf_daddr; /* physical addr of desc */
  195. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  196. struct ieee80211_tx_rate rates[4];
  197. struct ath_buf_state bf_state;
  198. };
  199. struct ath_atx_tid {
  200. struct list_head list;
  201. struct sk_buff_head buf_q;
  202. struct sk_buff_head retry_q;
  203. struct ath_node *an;
  204. struct ath_atx_ac *ac;
  205. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  206. u16 seq_start;
  207. u16 seq_next;
  208. u16 baw_size;
  209. u8 tidno;
  210. int baw_head; /* first un-acked tx buffer */
  211. int baw_tail; /* next unused tx buffer slot */
  212. s8 bar_index;
  213. bool sched;
  214. bool paused;
  215. bool active;
  216. };
  217. struct ath_node {
  218. struct ath_softc *sc;
  219. struct ieee80211_sta *sta; /* station struct we're part of */
  220. struct ieee80211_vif *vif; /* interface with which we're associated */
  221. struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
  222. struct ath_atx_ac ac[IEEE80211_NUM_ACS];
  223. u16 maxampdu;
  224. u8 mpdudensity;
  225. s8 ps_key;
  226. bool sleeping;
  227. bool no_ps_filter;
  228. };
  229. struct ath_tx_control {
  230. struct ath_txq *txq;
  231. struct ath_node *an;
  232. u8 paprd;
  233. struct ieee80211_sta *sta;
  234. };
  235. #define ATH_TX_ERROR 0x01
  236. /**
  237. * @txq_map: Index is mac80211 queue number. This is
  238. * not necessarily the same as the hardware queue number
  239. * (axq_qnum).
  240. */
  241. struct ath_tx {
  242. u16 seq_no;
  243. u32 txqsetup;
  244. spinlock_t txbuflock;
  245. struct list_head txbuf;
  246. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  247. struct ath_descdma txdma;
  248. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  249. struct ath_txq *uapsdq;
  250. u32 txq_max_pending[IEEE80211_NUM_ACS];
  251. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  252. };
  253. struct ath_rx_edma {
  254. struct sk_buff_head rx_fifo;
  255. u32 rx_fifo_hwsize;
  256. };
  257. struct ath_rx {
  258. u8 defant;
  259. u8 rxotherant;
  260. bool discard_next;
  261. u32 *rxlink;
  262. u32 num_pkts;
  263. unsigned int rxfilter;
  264. struct list_head rxbuf;
  265. struct ath_descdma rxdma;
  266. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  267. struct ath_rxbuf *buf_hold;
  268. struct sk_buff *frag;
  269. u32 ampdu_ref;
  270. };
  271. int ath_startrecv(struct ath_softc *sc);
  272. bool ath_stoprecv(struct ath_softc *sc);
  273. u32 ath_calcrxfilter(struct ath_softc *sc);
  274. int ath_rx_init(struct ath_softc *sc, int nbufs);
  275. void ath_rx_cleanup(struct ath_softc *sc);
  276. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  277. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  278. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  279. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  280. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  281. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  282. bool ath_drain_all_txq(struct ath_softc *sc);
  283. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  284. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  285. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  286. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  287. int ath_tx_init(struct ath_softc *sc, int nbufs);
  288. int ath_txq_update(struct ath_softc *sc, int qnum,
  289. struct ath9k_tx_queue_info *q);
  290. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  291. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  292. struct ath_tx_control *txctl);
  293. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  294. struct sk_buff *skb);
  295. void ath_tx_tasklet(struct ath_softc *sc);
  296. void ath_tx_edma_tasklet(struct ath_softc *sc);
  297. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  298. u16 tid, u16 *ssn);
  299. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  300. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  301. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  302. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  303. struct ath_node *an);
  304. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  305. struct ieee80211_sta *sta,
  306. u16 tids, int nframes,
  307. enum ieee80211_frame_release_type reason,
  308. bool more_data);
  309. /********/
  310. /* VIFs */
  311. /********/
  312. struct ath_vif {
  313. struct ath_node mcast_node;
  314. int av_bslot;
  315. bool primary_sta_vif;
  316. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  317. struct ath_buf *av_bcbuf;
  318. };
  319. /*******************/
  320. /* Beacon Handling */
  321. /*******************/
  322. /*
  323. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  324. * number of BSSIDs) if a given beacon does not go out even after waiting this
  325. * number of beacon intervals, the game's up.
  326. */
  327. #define BSTUCK_THRESH 9
  328. #define ATH_BCBUF 8
  329. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  330. #define ATH_DEFAULT_BMISS_LIMIT 10
  331. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  332. struct ath_beacon_config {
  333. int beacon_interval;
  334. u16 listen_interval;
  335. u16 dtim_period;
  336. u16 bmiss_timeout;
  337. u8 dtim_count;
  338. bool enable_beacon;
  339. bool ibss_creator;
  340. };
  341. struct ath_beacon {
  342. enum {
  343. OK, /* no change needed */
  344. UPDATE, /* update pending */
  345. COMMIT /* beacon sent, commit change */
  346. } updateslot; /* slot time update fsm */
  347. u32 beaconq;
  348. u32 bmisscnt;
  349. u32 bc_tstamp;
  350. struct ieee80211_vif *bslot[ATH_BCBUF];
  351. int slottime;
  352. int slotupdate;
  353. struct ath9k_tx_queue_info beacon_qi;
  354. struct ath_descdma bdma;
  355. struct ath_txq *cabq;
  356. struct list_head bbuf;
  357. bool tx_processed;
  358. bool tx_last;
  359. };
  360. void ath9k_beacon_tasklet(unsigned long data);
  361. bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  362. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  363. u32 changed);
  364. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  365. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  366. void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
  367. void ath9k_set_beacon(struct ath_softc *sc);
  368. bool ath9k_csa_is_finished(struct ath_softc *sc);
  369. /*******************/
  370. /* Link Monitoring */
  371. /*******************/
  372. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  373. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  374. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  375. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  376. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  377. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  378. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  379. #define ATH_ANI_MAX_SKIP_COUNT 10
  380. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  381. #define ATH_PLL_WORK_INTERVAL 100
  382. void ath_tx_complete_poll_work(struct work_struct *work);
  383. void ath_reset_work(struct work_struct *work);
  384. void ath_hw_check(struct work_struct *work);
  385. void ath_hw_pll_work(struct work_struct *work);
  386. void ath_rx_poll(unsigned long data);
  387. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
  388. void ath_paprd_calibrate(struct work_struct *work);
  389. void ath_ani_calibrate(unsigned long data);
  390. void ath_start_ani(struct ath_softc *sc);
  391. void ath_stop_ani(struct ath_softc *sc);
  392. void ath_check_ani(struct ath_softc *sc);
  393. int ath_update_survey_stats(struct ath_softc *sc);
  394. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  395. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  396. /**********/
  397. /* BTCOEX */
  398. /**********/
  399. #define ATH_DUMP_BTCOEX(_s, _val) \
  400. do { \
  401. len += scnprintf(buf + len, size - len, \
  402. "%20s : %10d\n", _s, (_val)); \
  403. } while (0)
  404. enum bt_op_flags {
  405. BT_OP_PRIORITY_DETECTED,
  406. BT_OP_SCAN,
  407. };
  408. struct ath_btcoex {
  409. bool hw_timer_enabled;
  410. spinlock_t btcoex_lock;
  411. struct timer_list period_timer; /* Timer for BT period */
  412. u32 bt_priority_cnt;
  413. unsigned long bt_priority_time;
  414. unsigned long op_flags;
  415. int bt_stomp_type; /* Types of BT stomping */
  416. u32 btcoex_no_stomp; /* in usec */
  417. u32 btcoex_period; /* in msec */
  418. u32 btscan_no_stomp; /* in usec */
  419. u32 duty_cycle;
  420. u32 bt_wait_time;
  421. int rssi_count;
  422. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  423. struct ath_mci_profile mci;
  424. u8 stomp_audio;
  425. };
  426. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  427. int ath9k_init_btcoex(struct ath_softc *sc);
  428. void ath9k_deinit_btcoex(struct ath_softc *sc);
  429. void ath9k_start_btcoex(struct ath_softc *sc);
  430. void ath9k_stop_btcoex(struct ath_softc *sc);
  431. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  432. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  433. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  434. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  435. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  436. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  437. #else
  438. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  439. {
  440. return 0;
  441. }
  442. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  443. {
  444. }
  445. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  446. {
  447. }
  448. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  449. {
  450. }
  451. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  452. u32 status)
  453. {
  454. }
  455. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  456. u32 max_4ms_framelen)
  457. {
  458. return 0;
  459. }
  460. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  461. {
  462. }
  463. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  464. {
  465. return 0;
  466. }
  467. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  468. struct ath9k_wow_pattern {
  469. u8 pattern_bytes[MAX_PATTERN_SIZE];
  470. u8 mask_bytes[MAX_PATTERN_SIZE];
  471. u32 pattern_len;
  472. };
  473. /********************/
  474. /* LED Control */
  475. /********************/
  476. #define ATH_LED_PIN_DEF 1
  477. #define ATH_LED_PIN_9287 8
  478. #define ATH_LED_PIN_9300 10
  479. #define ATH_LED_PIN_9485 6
  480. #define ATH_LED_PIN_9462 4
  481. #ifdef CONFIG_MAC80211_LEDS
  482. void ath_init_leds(struct ath_softc *sc);
  483. void ath_deinit_leds(struct ath_softc *sc);
  484. void ath_fill_led_pin(struct ath_softc *sc);
  485. #else
  486. static inline void ath_init_leds(struct ath_softc *sc)
  487. {
  488. }
  489. static inline void ath_deinit_leds(struct ath_softc *sc)
  490. {
  491. }
  492. static inline void ath_fill_led_pin(struct ath_softc *sc)
  493. {
  494. }
  495. #endif
  496. /*******************************/
  497. /* Antenna diversity/combining */
  498. /*******************************/
  499. #define ATH_ANT_RX_CURRENT_SHIFT 4
  500. #define ATH_ANT_RX_MAIN_SHIFT 2
  501. #define ATH_ANT_RX_MASK 0x3
  502. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  503. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  504. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  505. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  506. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  507. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  508. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  509. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
  510. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
  511. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  512. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  513. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  514. struct ath_ant_comb {
  515. u16 count;
  516. u16 total_pkt_count;
  517. bool scan;
  518. bool scan_not_start;
  519. int main_total_rssi;
  520. int alt_total_rssi;
  521. int alt_recv_cnt;
  522. int main_recv_cnt;
  523. int rssi_lna1;
  524. int rssi_lna2;
  525. int rssi_add;
  526. int rssi_sub;
  527. int rssi_first;
  528. int rssi_second;
  529. int rssi_third;
  530. int ant_ratio;
  531. int ant_ratio2;
  532. bool alt_good;
  533. int quick_scan_cnt;
  534. enum ath9k_ant_div_comb_lna_conf main_conf;
  535. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  536. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  537. bool first_ratio;
  538. bool second_ratio;
  539. unsigned long scan_start_time;
  540. /*
  541. * Card-specific config values.
  542. */
  543. int low_rssi_thresh;
  544. int fast_div_bias;
  545. };
  546. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  547. /********************/
  548. /* Main driver core */
  549. /********************/
  550. #define ATH9K_PCI_CUS198 0x0001
  551. #define ATH9K_PCI_CUS230 0x0002
  552. #define ATH9K_PCI_CUS217 0x0004
  553. #define ATH9K_PCI_CUS252 0x0008
  554. #define ATH9K_PCI_WOW 0x0010
  555. #define ATH9K_PCI_BT_ANT_DIV 0x0020
  556. #define ATH9K_PCI_D3_L1_WAR 0x0040
  557. #define ATH9K_PCI_AR9565_1ANT 0x0080
  558. #define ATH9K_PCI_AR9565_2ANT 0x0100
  559. /*
  560. * Default cache line size, in bytes.
  561. * Used when PCI device not fully initialized by bootrom/BIOS
  562. */
  563. #define DEFAULT_CACHELINE 32
  564. #define ATH_REGCLASSIDS_MAX 10
  565. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  566. #define ATH_MAX_SW_RETRIES 30
  567. #define ATH_CHAN_MAX 255
  568. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  569. #define ATH_RATE_DUMMY_MARKER 0
  570. enum sc_op_flags {
  571. SC_OP_INVALID,
  572. SC_OP_BEACONS,
  573. SC_OP_ANI_RUN,
  574. SC_OP_PRIM_STA_VIF,
  575. SC_OP_HW_RESET,
  576. SC_OP_SCANNING,
  577. };
  578. /* Powersave flags */
  579. #define PS_WAIT_FOR_BEACON BIT(0)
  580. #define PS_WAIT_FOR_CAB BIT(1)
  581. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  582. #define PS_WAIT_FOR_TX_ACK BIT(3)
  583. #define PS_BEACON_SYNC BIT(4)
  584. #define PS_WAIT_FOR_ANI BIT(5)
  585. struct ath_rate_table;
  586. struct ath9k_vif_iter_data {
  587. u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
  588. u8 mask[ETH_ALEN]; /* bssid mask */
  589. bool has_hw_macaddr;
  590. int naps; /* number of AP vifs */
  591. int nmeshes; /* number of mesh vifs */
  592. int nstations; /* number of station vifs */
  593. int nwds; /* number of WDS vifs */
  594. int nadhocs; /* number of adhoc vifs */
  595. };
  596. /* enum spectral_mode:
  597. *
  598. * @SPECTRAL_DISABLED: spectral mode is disabled
  599. * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
  600. * something else.
  601. * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
  602. * is performed manually.
  603. * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
  604. * during a channel scan.
  605. */
  606. enum spectral_mode {
  607. SPECTRAL_DISABLED = 0,
  608. SPECTRAL_BACKGROUND,
  609. SPECTRAL_MANUAL,
  610. SPECTRAL_CHANSCAN,
  611. };
  612. struct ath_softc {
  613. struct ieee80211_hw *hw;
  614. struct device *dev;
  615. struct survey_info *cur_survey;
  616. struct survey_info survey[ATH9K_NUM_CHANNELS];
  617. struct tasklet_struct intr_tq;
  618. struct tasklet_struct bcon_tasklet;
  619. struct ath_hw *sc_ah;
  620. void __iomem *mem;
  621. int irq;
  622. spinlock_t sc_serial_rw;
  623. spinlock_t sc_pm_lock;
  624. spinlock_t sc_pcu_lock;
  625. struct mutex mutex;
  626. struct work_struct paprd_work;
  627. struct work_struct hw_check_work;
  628. struct work_struct hw_reset_work;
  629. struct completion paprd_complete;
  630. unsigned int hw_busy_count;
  631. unsigned long sc_flags;
  632. unsigned long driver_data;
  633. u32 intrstatus;
  634. u16 ps_flags; /* PS_* */
  635. u16 curtxpow;
  636. bool ps_enabled;
  637. bool ps_idle;
  638. short nbcnvifs;
  639. short nvifs;
  640. unsigned long ps_usecount;
  641. struct ath_config config;
  642. struct ath_rx rx;
  643. struct ath_tx tx;
  644. struct ath_beacon beacon;
  645. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  646. #ifdef CONFIG_MAC80211_LEDS
  647. bool led_registered;
  648. char led_name[32];
  649. struct led_classdev led_cdev;
  650. #endif
  651. struct ath9k_hw_cal_data caldata;
  652. int last_rssi;
  653. #ifdef CONFIG_ATH9K_DEBUGFS
  654. struct ath9k_debug debug;
  655. #endif
  656. struct ath_beacon_config cur_beacon_conf;
  657. struct delayed_work tx_complete_work;
  658. struct delayed_work hw_pll_work;
  659. struct timer_list rx_poll_timer;
  660. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  661. struct ath_btcoex btcoex;
  662. struct ath_mci_coex mci_coex;
  663. struct work_struct mci_work;
  664. #endif
  665. struct ath_descdma txsdma;
  666. struct ieee80211_vif *csa_vif;
  667. struct ath_ant_comb ant_comb;
  668. u8 ant_tx, ant_rx;
  669. struct dfs_pattern_detector *dfs_detector;
  670. u32 wow_enabled;
  671. /* relay(fs) channel for spectral scan */
  672. struct rchan *rfs_chan_spec_scan;
  673. enum spectral_mode spectral_mode;
  674. struct ath_spec_scan spec_config;
  675. #ifdef CONFIG_PM_SLEEP
  676. atomic_t wow_got_bmiss_intr;
  677. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  678. u32 wow_intr_before_sleep;
  679. #endif
  680. };
  681. #define SPECTRAL_SCAN_BITMASK 0x10
  682. /* Radar info packet format, used for DFS and spectral formats. */
  683. struct ath_radar_info {
  684. u8 pulse_length_pri;
  685. u8 pulse_length_ext;
  686. u8 pulse_bw_info;
  687. } __packed;
  688. /* The HT20 spectral data has 4 bytes of additional information at it's end.
  689. *
  690. * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
  691. * [7:0]: all bins max_magnitude[9:2]
  692. * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
  693. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  694. */
  695. struct ath_ht20_mag_info {
  696. u8 all_bins[3];
  697. u8 max_exp;
  698. } __packed;
  699. #define SPECTRAL_HT20_NUM_BINS 56
  700. /* WARNING: don't actually use this struct! MAC may vary the amount of
  701. * data by -1/+2. This struct is for reference only.
  702. */
  703. struct ath_ht20_fft_packet {
  704. u8 data[SPECTRAL_HT20_NUM_BINS];
  705. struct ath_ht20_mag_info mag_info;
  706. struct ath_radar_info radar_info;
  707. } __packed;
  708. #define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
  709. /* Dynamic 20/40 mode:
  710. *
  711. * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
  712. * [7:0]: lower bins max_magnitude[9:2]
  713. * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
  714. * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
  715. * [7:0]: upper bins max_magnitude[9:2]
  716. * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
  717. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  718. */
  719. struct ath_ht20_40_mag_info {
  720. u8 lower_bins[3];
  721. u8 upper_bins[3];
  722. u8 max_exp;
  723. } __packed;
  724. #define SPECTRAL_HT20_40_NUM_BINS 128
  725. /* WARNING: don't actually use this struct! MAC may vary the amount of
  726. * data. This struct is for reference only.
  727. */
  728. struct ath_ht20_40_fft_packet {
  729. u8 data[SPECTRAL_HT20_40_NUM_BINS];
  730. struct ath_ht20_40_mag_info mag_info;
  731. struct ath_radar_info radar_info;
  732. } __packed;
  733. #define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
  734. /* grabs the max magnitude from the all/upper/lower bins */
  735. static inline u16 spectral_max_magnitude(u8 *bins)
  736. {
  737. return (bins[0] & 0xc0) >> 6 |
  738. (bins[1] & 0xff) << 2 |
  739. (bins[2] & 0x03) << 10;
  740. }
  741. /* return the max magnitude from the all/upper/lower bins */
  742. static inline u8 spectral_max_index(u8 *bins)
  743. {
  744. s8 m = (bins[2] & 0xfc) >> 2;
  745. /* TODO: this still doesn't always report the right values ... */
  746. if (m > 32)
  747. m |= 0xe0;
  748. else
  749. m &= ~0xe0;
  750. return m + 29;
  751. }
  752. /* return the bitmap weight from the all/upper/lower bins */
  753. static inline u8 spectral_bitmap_weight(u8 *bins)
  754. {
  755. return bins[0] & 0x3f;
  756. }
  757. /* FFT sample format given to userspace via debugfs.
  758. *
  759. * Please keep the type/length at the front position and change
  760. * other fields after adding another sample type
  761. *
  762. * TODO: this might need rework when switching to nl80211-based
  763. * interface.
  764. */
  765. enum ath_fft_sample_type {
  766. ATH_FFT_SAMPLE_HT20 = 1,
  767. };
  768. struct fft_sample_tlv {
  769. u8 type; /* see ath_fft_sample */
  770. __be16 length;
  771. /* type dependent data follows */
  772. } __packed;
  773. struct fft_sample_ht20 {
  774. struct fft_sample_tlv tlv;
  775. u8 max_exp;
  776. __be16 freq;
  777. s8 rssi;
  778. s8 noise;
  779. __be16 max_magnitude;
  780. u8 max_index;
  781. u8 bitmap_weight;
  782. __be64 tsf;
  783. u8 data[SPECTRAL_HT20_NUM_BINS];
  784. } __packed;
  785. void ath9k_tasklet(unsigned long data);
  786. int ath_cabq_update(struct ath_softc *);
  787. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  788. {
  789. common->bus_ops->read_cachesize(common, csz);
  790. }
  791. extern struct ieee80211_ops ath9k_ops;
  792. extern int ath9k_modparam_nohwcrypt;
  793. extern int led_blink;
  794. extern bool is_ath9k_unloaded;
  795. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  796. irqreturn_t ath_isr(int irq, void *dev);
  797. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  798. const struct ath_bus_ops *bus_ops);
  799. void ath9k_deinit_device(struct ath_softc *sc);
  800. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  801. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  802. void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
  803. int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
  804. enum spectral_mode spectral_mode);
  805. #ifdef CONFIG_ATH9K_PCI
  806. int ath_pci_init(void);
  807. void ath_pci_exit(void);
  808. #else
  809. static inline int ath_pci_init(void) { return 0; };
  810. static inline void ath_pci_exit(void) {};
  811. #endif
  812. #ifdef CONFIG_ATH9K_AHB
  813. int ath_ahb_init(void);
  814. void ath_ahb_exit(void);
  815. #else
  816. static inline int ath_ahb_init(void) { return 0; };
  817. static inline void ath_ahb_exit(void) {};
  818. #endif
  819. void ath9k_ps_wakeup(struct ath_softc *sc);
  820. void ath9k_ps_restore(struct ath_softc *sc);
  821. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  822. void ath_start_rfkill_poll(struct ath_softc *sc);
  823. void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  824. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  825. struct ieee80211_vif *vif,
  826. struct ath9k_vif_iter_data *iter_data);
  827. #endif /* ATH9K_H */