ar9003_eeprom.c 153 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <asm/unaligned.h>
  17. #include "hw.h"
  18. #include "ar9003_phy.h"
  19. #include "ar9003_eeprom.h"
  20. #include "ar9003_mci.h"
  21. #define COMP_HDR_LEN 4
  22. #define COMP_CKSUM_LEN 2
  23. #define LE16(x) __constant_cpu_to_le16(x)
  24. #define LE32(x) __constant_cpu_to_le32(x)
  25. /* Local defines to distinguish between extension and control CTL's */
  26. #define EXT_ADDITIVE (0x8000)
  27. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  28. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  29. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  30. #define SUB_NUM_CTL_MODES_AT_5G_40 2 /* excluding HT40, EXT-OFDM */
  31. #define SUB_NUM_CTL_MODES_AT_2G_40 3 /* excluding HT40, EXT-OFDM, EXT-CCK */
  32. #define CTL(_tpower, _flag) ((_tpower) | ((_flag) << 6))
  33. #define EEPROM_DATA_LEN_9485 1088
  34. static int ar9003_hw_power_interpolate(int32_t x,
  35. int32_t *px, int32_t *py, u_int16_t np);
  36. static const struct ar9300_eeprom ar9300_default = {
  37. .eepromVersion = 2,
  38. .templateVersion = 2,
  39. .macAddr = {0, 2, 3, 4, 5, 6},
  40. .custData = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  41. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  42. .baseEepHeader = {
  43. .regDmn = { LE16(0), LE16(0x1f) },
  44. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  45. .opCapFlags = {
  46. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  47. .eepMisc = 0,
  48. },
  49. .rfSilent = 0,
  50. .blueToothOptions = 0,
  51. .deviceCap = 0,
  52. .deviceType = 5, /* takes lower byte in eeprom location */
  53. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  54. .params_for_tuning_caps = {0, 0},
  55. .featureEnable = 0x0c,
  56. /*
  57. * bit0 - enable tx temp comp - disabled
  58. * bit1 - enable tx volt comp - disabled
  59. * bit2 - enable fastClock - enabled
  60. * bit3 - enable doubling - enabled
  61. * bit4 - enable internal regulator - disabled
  62. * bit5 - enable pa predistortion - disabled
  63. */
  64. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  65. .eepromWriteEnableGpio = 3,
  66. .wlanDisableGpio = 0,
  67. .wlanLedGpio = 8,
  68. .rxBandSelectGpio = 0xff,
  69. .txrxgain = 0,
  70. .swreg = 0,
  71. },
  72. .modalHeader2G = {
  73. /* ar9300_modal_eep_header 2g */
  74. /* 4 idle,t1,t2,b(4 bits per setting) */
  75. .antCtrlCommon = LE32(0x110),
  76. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  77. .antCtrlCommon2 = LE32(0x22222),
  78. /*
  79. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  80. * rx1, rx12, b (2 bits each)
  81. */
  82. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  83. /*
  84. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  85. * for ar9280 (0xa20c/b20c 5:0)
  86. */
  87. .xatten1DB = {0, 0, 0},
  88. /*
  89. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  90. * for ar9280 (0xa20c/b20c 16:12
  91. */
  92. .xatten1Margin = {0, 0, 0},
  93. .tempSlope = 36,
  94. .voltSlope = 0,
  95. /*
  96. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  97. * channels in usual fbin coding format
  98. */
  99. .spurChans = {0, 0, 0, 0, 0},
  100. /*
  101. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  102. * if the register is per chain
  103. */
  104. .noiseFloorThreshCh = {-1, 0, 0},
  105. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  106. .quick_drop = 0,
  107. .xpaBiasLvl = 0,
  108. .txFrameToDataStart = 0x0e,
  109. .txFrameToPaOn = 0x0e,
  110. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  111. .antennaGain = 0,
  112. .switchSettling = 0x2c,
  113. .adcDesiredSize = -30,
  114. .txEndToXpaOff = 0,
  115. .txEndToRxOn = 0x2,
  116. .txFrameToXpaOn = 0xe,
  117. .thresh62 = 28,
  118. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  119. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  120. .xlna_bias_strength = 0,
  121. .futureModal = {
  122. 0, 0, 0, 0, 0, 0, 0,
  123. },
  124. },
  125. .base_ext1 = {
  126. .ant_div_control = 0,
  127. .future = {0, 0, 0},
  128. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  129. },
  130. .calFreqPier2G = {
  131. FREQ2FBIN(2412, 1),
  132. FREQ2FBIN(2437, 1),
  133. FREQ2FBIN(2472, 1),
  134. },
  135. /* ar9300_cal_data_per_freq_op_loop 2g */
  136. .calPierData2G = {
  137. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  138. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  139. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  140. },
  141. .calTarget_freqbin_Cck = {
  142. FREQ2FBIN(2412, 1),
  143. FREQ2FBIN(2484, 1),
  144. },
  145. .calTarget_freqbin_2G = {
  146. FREQ2FBIN(2412, 1),
  147. FREQ2FBIN(2437, 1),
  148. FREQ2FBIN(2472, 1)
  149. },
  150. .calTarget_freqbin_2GHT20 = {
  151. FREQ2FBIN(2412, 1),
  152. FREQ2FBIN(2437, 1),
  153. FREQ2FBIN(2472, 1)
  154. },
  155. .calTarget_freqbin_2GHT40 = {
  156. FREQ2FBIN(2412, 1),
  157. FREQ2FBIN(2437, 1),
  158. FREQ2FBIN(2472, 1)
  159. },
  160. .calTargetPowerCck = {
  161. /* 1L-5L,5S,11L,11S */
  162. { {36, 36, 36, 36} },
  163. { {36, 36, 36, 36} },
  164. },
  165. .calTargetPower2G = {
  166. /* 6-24,36,48,54 */
  167. { {32, 32, 28, 24} },
  168. { {32, 32, 28, 24} },
  169. { {32, 32, 28, 24} },
  170. },
  171. .calTargetPower2GHT20 = {
  172. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  173. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  174. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  175. },
  176. .calTargetPower2GHT40 = {
  177. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  178. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  179. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  180. },
  181. .ctlIndex_2G = {
  182. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  183. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  184. },
  185. .ctl_freqbin_2G = {
  186. {
  187. FREQ2FBIN(2412, 1),
  188. FREQ2FBIN(2417, 1),
  189. FREQ2FBIN(2457, 1),
  190. FREQ2FBIN(2462, 1)
  191. },
  192. {
  193. FREQ2FBIN(2412, 1),
  194. FREQ2FBIN(2417, 1),
  195. FREQ2FBIN(2462, 1),
  196. 0xFF,
  197. },
  198. {
  199. FREQ2FBIN(2412, 1),
  200. FREQ2FBIN(2417, 1),
  201. FREQ2FBIN(2462, 1),
  202. 0xFF,
  203. },
  204. {
  205. FREQ2FBIN(2422, 1),
  206. FREQ2FBIN(2427, 1),
  207. FREQ2FBIN(2447, 1),
  208. FREQ2FBIN(2452, 1)
  209. },
  210. {
  211. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  212. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  213. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  214. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  215. },
  216. {
  217. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  218. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  219. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  220. 0,
  221. },
  222. {
  223. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  224. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  225. FREQ2FBIN(2472, 1),
  226. 0,
  227. },
  228. {
  229. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  230. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  231. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  232. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  233. },
  234. {
  235. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  236. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  237. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  238. },
  239. {
  240. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  241. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  242. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  243. 0
  244. },
  245. {
  246. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  247. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  248. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  249. 0
  250. },
  251. {
  252. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  253. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  254. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  255. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  256. }
  257. },
  258. .ctlPowerData_2G = {
  259. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  260. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  261. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  262. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  263. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  264. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  265. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  266. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  267. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  268. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  269. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  270. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  271. },
  272. .modalHeader5G = {
  273. /* 4 idle,t1,t2,b (4 bits per setting) */
  274. .antCtrlCommon = LE32(0x110),
  275. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  276. .antCtrlCommon2 = LE32(0x22222),
  277. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  278. .antCtrlChain = {
  279. LE16(0x000), LE16(0x000), LE16(0x000),
  280. },
  281. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  282. .xatten1DB = {0, 0, 0},
  283. /*
  284. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  285. * for merlin (0xa20c/b20c 16:12
  286. */
  287. .xatten1Margin = {0, 0, 0},
  288. .tempSlope = 68,
  289. .voltSlope = 0,
  290. /* spurChans spur channels in usual fbin coding format */
  291. .spurChans = {0, 0, 0, 0, 0},
  292. /* noiseFloorThreshCh Check if the register is per chain */
  293. .noiseFloorThreshCh = {-1, 0, 0},
  294. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  295. .quick_drop = 0,
  296. .xpaBiasLvl = 0,
  297. .txFrameToDataStart = 0x0e,
  298. .txFrameToPaOn = 0x0e,
  299. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  300. .antennaGain = 0,
  301. .switchSettling = 0x2d,
  302. .adcDesiredSize = -30,
  303. .txEndToXpaOff = 0,
  304. .txEndToRxOn = 0x2,
  305. .txFrameToXpaOn = 0xe,
  306. .thresh62 = 28,
  307. .papdRateMaskHt20 = LE32(0x0c80c080),
  308. .papdRateMaskHt40 = LE32(0x0080c080),
  309. .xlna_bias_strength = 0,
  310. .futureModal = {
  311. 0, 0, 0, 0, 0, 0, 0,
  312. },
  313. },
  314. .base_ext2 = {
  315. .tempSlopeLow = 0,
  316. .tempSlopeHigh = 0,
  317. .xatten1DBLow = {0, 0, 0},
  318. .xatten1MarginLow = {0, 0, 0},
  319. .xatten1DBHigh = {0, 0, 0},
  320. .xatten1MarginHigh = {0, 0, 0}
  321. },
  322. .calFreqPier5G = {
  323. FREQ2FBIN(5180, 0),
  324. FREQ2FBIN(5220, 0),
  325. FREQ2FBIN(5320, 0),
  326. FREQ2FBIN(5400, 0),
  327. FREQ2FBIN(5500, 0),
  328. FREQ2FBIN(5600, 0),
  329. FREQ2FBIN(5725, 0),
  330. FREQ2FBIN(5825, 0)
  331. },
  332. .calPierData5G = {
  333. {
  334. {0, 0, 0, 0, 0},
  335. {0, 0, 0, 0, 0},
  336. {0, 0, 0, 0, 0},
  337. {0, 0, 0, 0, 0},
  338. {0, 0, 0, 0, 0},
  339. {0, 0, 0, 0, 0},
  340. {0, 0, 0, 0, 0},
  341. {0, 0, 0, 0, 0},
  342. },
  343. {
  344. {0, 0, 0, 0, 0},
  345. {0, 0, 0, 0, 0},
  346. {0, 0, 0, 0, 0},
  347. {0, 0, 0, 0, 0},
  348. {0, 0, 0, 0, 0},
  349. {0, 0, 0, 0, 0},
  350. {0, 0, 0, 0, 0},
  351. {0, 0, 0, 0, 0},
  352. },
  353. {
  354. {0, 0, 0, 0, 0},
  355. {0, 0, 0, 0, 0},
  356. {0, 0, 0, 0, 0},
  357. {0, 0, 0, 0, 0},
  358. {0, 0, 0, 0, 0},
  359. {0, 0, 0, 0, 0},
  360. {0, 0, 0, 0, 0},
  361. {0, 0, 0, 0, 0},
  362. },
  363. },
  364. .calTarget_freqbin_5G = {
  365. FREQ2FBIN(5180, 0),
  366. FREQ2FBIN(5220, 0),
  367. FREQ2FBIN(5320, 0),
  368. FREQ2FBIN(5400, 0),
  369. FREQ2FBIN(5500, 0),
  370. FREQ2FBIN(5600, 0),
  371. FREQ2FBIN(5725, 0),
  372. FREQ2FBIN(5825, 0)
  373. },
  374. .calTarget_freqbin_5GHT20 = {
  375. FREQ2FBIN(5180, 0),
  376. FREQ2FBIN(5240, 0),
  377. FREQ2FBIN(5320, 0),
  378. FREQ2FBIN(5500, 0),
  379. FREQ2FBIN(5700, 0),
  380. FREQ2FBIN(5745, 0),
  381. FREQ2FBIN(5725, 0),
  382. FREQ2FBIN(5825, 0)
  383. },
  384. .calTarget_freqbin_5GHT40 = {
  385. FREQ2FBIN(5180, 0),
  386. FREQ2FBIN(5240, 0),
  387. FREQ2FBIN(5320, 0),
  388. FREQ2FBIN(5500, 0),
  389. FREQ2FBIN(5700, 0),
  390. FREQ2FBIN(5745, 0),
  391. FREQ2FBIN(5725, 0),
  392. FREQ2FBIN(5825, 0)
  393. },
  394. .calTargetPower5G = {
  395. /* 6-24,36,48,54 */
  396. { {20, 20, 20, 10} },
  397. { {20, 20, 20, 10} },
  398. { {20, 20, 20, 10} },
  399. { {20, 20, 20, 10} },
  400. { {20, 20, 20, 10} },
  401. { {20, 20, 20, 10} },
  402. { {20, 20, 20, 10} },
  403. { {20, 20, 20, 10} },
  404. },
  405. .calTargetPower5GHT20 = {
  406. /*
  407. * 0_8_16,1-3_9-11_17-19,
  408. * 4,5,6,7,12,13,14,15,20,21,22,23
  409. */
  410. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  411. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  412. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  413. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  414. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  415. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  416. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  417. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  418. },
  419. .calTargetPower5GHT40 = {
  420. /*
  421. * 0_8_16,1-3_9-11_17-19,
  422. * 4,5,6,7,12,13,14,15,20,21,22,23
  423. */
  424. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  425. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  426. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  427. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  428. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  429. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  430. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  431. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  432. },
  433. .ctlIndex_5G = {
  434. 0x10, 0x16, 0x18, 0x40, 0x46,
  435. 0x48, 0x30, 0x36, 0x38
  436. },
  437. .ctl_freqbin_5G = {
  438. {
  439. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  440. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  441. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  442. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  443. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  444. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  445. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  446. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  447. },
  448. {
  449. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  450. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  451. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  452. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  453. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  454. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  455. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  456. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  457. },
  458. {
  459. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  460. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  461. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  462. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  463. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  464. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  465. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  466. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  467. },
  468. {
  469. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  470. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  471. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  472. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  473. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  474. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  475. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  476. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  477. },
  478. {
  479. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  480. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  481. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  482. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  483. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  484. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  485. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  486. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  487. },
  488. {
  489. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  490. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  491. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  492. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  493. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  494. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  495. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  496. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  497. },
  498. {
  499. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  500. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  501. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  502. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  503. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  504. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  505. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  506. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  507. },
  508. {
  509. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  510. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  511. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  512. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  513. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  514. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  515. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  516. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  517. },
  518. {
  519. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  520. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  521. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  522. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  523. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  524. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  525. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  526. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  527. }
  528. },
  529. .ctlPowerData_5G = {
  530. {
  531. {
  532. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  533. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  534. }
  535. },
  536. {
  537. {
  538. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  539. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  540. }
  541. },
  542. {
  543. {
  544. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  545. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  546. }
  547. },
  548. {
  549. {
  550. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  551. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  552. }
  553. },
  554. {
  555. {
  556. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  557. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  558. }
  559. },
  560. {
  561. {
  562. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  563. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  564. }
  565. },
  566. {
  567. {
  568. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  569. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  570. }
  571. },
  572. {
  573. {
  574. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  575. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  576. }
  577. },
  578. {
  579. {
  580. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  581. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  582. }
  583. },
  584. }
  585. };
  586. static const struct ar9300_eeprom ar9300_x113 = {
  587. .eepromVersion = 2,
  588. .templateVersion = 6,
  589. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  590. .custData = {"x113-023-f0000"},
  591. .baseEepHeader = {
  592. .regDmn = { LE16(0), LE16(0x1f) },
  593. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  594. .opCapFlags = {
  595. .opFlags = AR5416_OPFLAGS_11A,
  596. .eepMisc = 0,
  597. },
  598. .rfSilent = 0,
  599. .blueToothOptions = 0,
  600. .deviceCap = 0,
  601. .deviceType = 5, /* takes lower byte in eeprom location */
  602. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  603. .params_for_tuning_caps = {0, 0},
  604. .featureEnable = 0x0d,
  605. /*
  606. * bit0 - enable tx temp comp - disabled
  607. * bit1 - enable tx volt comp - disabled
  608. * bit2 - enable fastClock - enabled
  609. * bit3 - enable doubling - enabled
  610. * bit4 - enable internal regulator - disabled
  611. * bit5 - enable pa predistortion - disabled
  612. */
  613. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  614. .eepromWriteEnableGpio = 6,
  615. .wlanDisableGpio = 0,
  616. .wlanLedGpio = 8,
  617. .rxBandSelectGpio = 0xff,
  618. .txrxgain = 0x21,
  619. .swreg = 0,
  620. },
  621. .modalHeader2G = {
  622. /* ar9300_modal_eep_header 2g */
  623. /* 4 idle,t1,t2,b(4 bits per setting) */
  624. .antCtrlCommon = LE32(0x110),
  625. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  626. .antCtrlCommon2 = LE32(0x44444),
  627. /*
  628. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  629. * rx1, rx12, b (2 bits each)
  630. */
  631. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  632. /*
  633. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  634. * for ar9280 (0xa20c/b20c 5:0)
  635. */
  636. .xatten1DB = {0, 0, 0},
  637. /*
  638. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  639. * for ar9280 (0xa20c/b20c 16:12
  640. */
  641. .xatten1Margin = {0, 0, 0},
  642. .tempSlope = 25,
  643. .voltSlope = 0,
  644. /*
  645. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  646. * channels in usual fbin coding format
  647. */
  648. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  649. /*
  650. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  651. * if the register is per chain
  652. */
  653. .noiseFloorThreshCh = {-1, 0, 0},
  654. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  655. .quick_drop = 0,
  656. .xpaBiasLvl = 0,
  657. .txFrameToDataStart = 0x0e,
  658. .txFrameToPaOn = 0x0e,
  659. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  660. .antennaGain = 0,
  661. .switchSettling = 0x2c,
  662. .adcDesiredSize = -30,
  663. .txEndToXpaOff = 0,
  664. .txEndToRxOn = 0x2,
  665. .txFrameToXpaOn = 0xe,
  666. .thresh62 = 28,
  667. .papdRateMaskHt20 = LE32(0x0c80c080),
  668. .papdRateMaskHt40 = LE32(0x0080c080),
  669. .xlna_bias_strength = 0,
  670. .futureModal = {
  671. 0, 0, 0, 0, 0, 0, 0,
  672. },
  673. },
  674. .base_ext1 = {
  675. .ant_div_control = 0,
  676. .future = {0, 0, 0},
  677. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  678. },
  679. .calFreqPier2G = {
  680. FREQ2FBIN(2412, 1),
  681. FREQ2FBIN(2437, 1),
  682. FREQ2FBIN(2472, 1),
  683. },
  684. /* ar9300_cal_data_per_freq_op_loop 2g */
  685. .calPierData2G = {
  686. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  687. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  688. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  689. },
  690. .calTarget_freqbin_Cck = {
  691. FREQ2FBIN(2412, 1),
  692. FREQ2FBIN(2472, 1),
  693. },
  694. .calTarget_freqbin_2G = {
  695. FREQ2FBIN(2412, 1),
  696. FREQ2FBIN(2437, 1),
  697. FREQ2FBIN(2472, 1)
  698. },
  699. .calTarget_freqbin_2GHT20 = {
  700. FREQ2FBIN(2412, 1),
  701. FREQ2FBIN(2437, 1),
  702. FREQ2FBIN(2472, 1)
  703. },
  704. .calTarget_freqbin_2GHT40 = {
  705. FREQ2FBIN(2412, 1),
  706. FREQ2FBIN(2437, 1),
  707. FREQ2FBIN(2472, 1)
  708. },
  709. .calTargetPowerCck = {
  710. /* 1L-5L,5S,11L,11S */
  711. { {34, 34, 34, 34} },
  712. { {34, 34, 34, 34} },
  713. },
  714. .calTargetPower2G = {
  715. /* 6-24,36,48,54 */
  716. { {34, 34, 32, 32} },
  717. { {34, 34, 32, 32} },
  718. { {34, 34, 32, 32} },
  719. },
  720. .calTargetPower2GHT20 = {
  721. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  722. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  723. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  724. },
  725. .calTargetPower2GHT40 = {
  726. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  727. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  728. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  729. },
  730. .ctlIndex_2G = {
  731. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  732. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  733. },
  734. .ctl_freqbin_2G = {
  735. {
  736. FREQ2FBIN(2412, 1),
  737. FREQ2FBIN(2417, 1),
  738. FREQ2FBIN(2457, 1),
  739. FREQ2FBIN(2462, 1)
  740. },
  741. {
  742. FREQ2FBIN(2412, 1),
  743. FREQ2FBIN(2417, 1),
  744. FREQ2FBIN(2462, 1),
  745. 0xFF,
  746. },
  747. {
  748. FREQ2FBIN(2412, 1),
  749. FREQ2FBIN(2417, 1),
  750. FREQ2FBIN(2462, 1),
  751. 0xFF,
  752. },
  753. {
  754. FREQ2FBIN(2422, 1),
  755. FREQ2FBIN(2427, 1),
  756. FREQ2FBIN(2447, 1),
  757. FREQ2FBIN(2452, 1)
  758. },
  759. {
  760. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  761. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  762. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  763. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  764. },
  765. {
  766. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  767. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  768. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  769. 0,
  770. },
  771. {
  772. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  773. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  774. FREQ2FBIN(2472, 1),
  775. 0,
  776. },
  777. {
  778. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  779. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  780. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  781. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  782. },
  783. {
  784. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  785. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  786. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  787. },
  788. {
  789. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  790. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  791. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  792. 0
  793. },
  794. {
  795. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  796. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  797. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  798. 0
  799. },
  800. {
  801. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  802. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  803. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  804. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  805. }
  806. },
  807. .ctlPowerData_2G = {
  808. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  809. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  810. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  811. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  812. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  813. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  814. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  815. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  816. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  817. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  818. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  819. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  820. },
  821. .modalHeader5G = {
  822. /* 4 idle,t1,t2,b (4 bits per setting) */
  823. .antCtrlCommon = LE32(0x220),
  824. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  825. .antCtrlCommon2 = LE32(0x11111),
  826. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  827. .antCtrlChain = {
  828. LE16(0x150), LE16(0x150), LE16(0x150),
  829. },
  830. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  831. .xatten1DB = {0, 0, 0},
  832. /*
  833. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  834. * for merlin (0xa20c/b20c 16:12
  835. */
  836. .xatten1Margin = {0, 0, 0},
  837. .tempSlope = 68,
  838. .voltSlope = 0,
  839. /* spurChans spur channels in usual fbin coding format */
  840. .spurChans = {FREQ2FBIN(5500, 0), 0, 0, 0, 0},
  841. /* noiseFloorThreshCh Check if the register is per chain */
  842. .noiseFloorThreshCh = {-1, 0, 0},
  843. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  844. .quick_drop = 0,
  845. .xpaBiasLvl = 0xf,
  846. .txFrameToDataStart = 0x0e,
  847. .txFrameToPaOn = 0x0e,
  848. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  849. .antennaGain = 0,
  850. .switchSettling = 0x2d,
  851. .adcDesiredSize = -30,
  852. .txEndToXpaOff = 0,
  853. .txEndToRxOn = 0x2,
  854. .txFrameToXpaOn = 0xe,
  855. .thresh62 = 28,
  856. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  857. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  858. .xlna_bias_strength = 0,
  859. .futureModal = {
  860. 0, 0, 0, 0, 0, 0, 0,
  861. },
  862. },
  863. .base_ext2 = {
  864. .tempSlopeLow = 72,
  865. .tempSlopeHigh = 105,
  866. .xatten1DBLow = {0, 0, 0},
  867. .xatten1MarginLow = {0, 0, 0},
  868. .xatten1DBHigh = {0, 0, 0},
  869. .xatten1MarginHigh = {0, 0, 0}
  870. },
  871. .calFreqPier5G = {
  872. FREQ2FBIN(5180, 0),
  873. FREQ2FBIN(5240, 0),
  874. FREQ2FBIN(5320, 0),
  875. FREQ2FBIN(5400, 0),
  876. FREQ2FBIN(5500, 0),
  877. FREQ2FBIN(5600, 0),
  878. FREQ2FBIN(5745, 0),
  879. FREQ2FBIN(5785, 0)
  880. },
  881. .calPierData5G = {
  882. {
  883. {0, 0, 0, 0, 0},
  884. {0, 0, 0, 0, 0},
  885. {0, 0, 0, 0, 0},
  886. {0, 0, 0, 0, 0},
  887. {0, 0, 0, 0, 0},
  888. {0, 0, 0, 0, 0},
  889. {0, 0, 0, 0, 0},
  890. {0, 0, 0, 0, 0},
  891. },
  892. {
  893. {0, 0, 0, 0, 0},
  894. {0, 0, 0, 0, 0},
  895. {0, 0, 0, 0, 0},
  896. {0, 0, 0, 0, 0},
  897. {0, 0, 0, 0, 0},
  898. {0, 0, 0, 0, 0},
  899. {0, 0, 0, 0, 0},
  900. {0, 0, 0, 0, 0},
  901. },
  902. {
  903. {0, 0, 0, 0, 0},
  904. {0, 0, 0, 0, 0},
  905. {0, 0, 0, 0, 0},
  906. {0, 0, 0, 0, 0},
  907. {0, 0, 0, 0, 0},
  908. {0, 0, 0, 0, 0},
  909. {0, 0, 0, 0, 0},
  910. {0, 0, 0, 0, 0},
  911. },
  912. },
  913. .calTarget_freqbin_5G = {
  914. FREQ2FBIN(5180, 0),
  915. FREQ2FBIN(5220, 0),
  916. FREQ2FBIN(5320, 0),
  917. FREQ2FBIN(5400, 0),
  918. FREQ2FBIN(5500, 0),
  919. FREQ2FBIN(5600, 0),
  920. FREQ2FBIN(5745, 0),
  921. FREQ2FBIN(5785, 0)
  922. },
  923. .calTarget_freqbin_5GHT20 = {
  924. FREQ2FBIN(5180, 0),
  925. FREQ2FBIN(5240, 0),
  926. FREQ2FBIN(5320, 0),
  927. FREQ2FBIN(5400, 0),
  928. FREQ2FBIN(5500, 0),
  929. FREQ2FBIN(5700, 0),
  930. FREQ2FBIN(5745, 0),
  931. FREQ2FBIN(5825, 0)
  932. },
  933. .calTarget_freqbin_5GHT40 = {
  934. FREQ2FBIN(5190, 0),
  935. FREQ2FBIN(5230, 0),
  936. FREQ2FBIN(5320, 0),
  937. FREQ2FBIN(5410, 0),
  938. FREQ2FBIN(5510, 0),
  939. FREQ2FBIN(5670, 0),
  940. FREQ2FBIN(5755, 0),
  941. FREQ2FBIN(5825, 0)
  942. },
  943. .calTargetPower5G = {
  944. /* 6-24,36,48,54 */
  945. { {42, 40, 40, 34} },
  946. { {42, 40, 40, 34} },
  947. { {42, 40, 40, 34} },
  948. { {42, 40, 40, 34} },
  949. { {42, 40, 40, 34} },
  950. { {42, 40, 40, 34} },
  951. { {42, 40, 40, 34} },
  952. { {42, 40, 40, 34} },
  953. },
  954. .calTargetPower5GHT20 = {
  955. /*
  956. * 0_8_16,1-3_9-11_17-19,
  957. * 4,5,6,7,12,13,14,15,20,21,22,23
  958. */
  959. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  960. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  961. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  962. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  963. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  964. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  965. { {38, 38, 38, 38, 32, 28, 38, 38, 32, 28, 38, 38, 32, 26} },
  966. { {36, 36, 36, 36, 32, 28, 36, 36, 32, 28, 36, 36, 32, 26} },
  967. },
  968. .calTargetPower5GHT40 = {
  969. /*
  970. * 0_8_16,1-3_9-11_17-19,
  971. * 4,5,6,7,12,13,14,15,20,21,22,23
  972. */
  973. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  974. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  975. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  976. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  977. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  978. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  979. { {36, 36, 36, 36, 30, 26, 36, 36, 30, 26, 36, 36, 30, 24} },
  980. { {34, 34, 34, 34, 30, 26, 34, 34, 30, 26, 34, 34, 30, 24} },
  981. },
  982. .ctlIndex_5G = {
  983. 0x10, 0x16, 0x18, 0x40, 0x46,
  984. 0x48, 0x30, 0x36, 0x38
  985. },
  986. .ctl_freqbin_5G = {
  987. {
  988. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  989. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  990. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  991. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  992. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  993. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  994. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  995. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  996. },
  997. {
  998. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  999. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1000. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1001. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1002. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1003. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1004. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1005. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1006. },
  1007. {
  1008. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1009. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1010. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1011. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1012. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1013. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1014. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1015. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1016. },
  1017. {
  1018. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1019. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1020. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1021. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1022. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1023. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1024. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1025. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1026. },
  1027. {
  1028. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1029. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1030. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1031. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1032. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1033. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1034. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1035. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1036. },
  1037. {
  1038. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1039. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1040. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1041. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1042. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1043. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1044. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1045. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1046. },
  1047. {
  1048. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1049. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1050. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1051. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1052. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1053. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1054. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1055. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1056. },
  1057. {
  1058. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1059. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1060. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1061. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1062. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1063. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1064. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1065. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1066. },
  1067. {
  1068. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1069. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1070. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1071. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1072. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1073. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1074. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1075. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1076. }
  1077. },
  1078. .ctlPowerData_5G = {
  1079. {
  1080. {
  1081. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1082. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1083. }
  1084. },
  1085. {
  1086. {
  1087. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1088. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1089. }
  1090. },
  1091. {
  1092. {
  1093. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1094. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1095. }
  1096. },
  1097. {
  1098. {
  1099. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1100. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1101. }
  1102. },
  1103. {
  1104. {
  1105. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1106. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1107. }
  1108. },
  1109. {
  1110. {
  1111. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1112. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1113. }
  1114. },
  1115. {
  1116. {
  1117. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1118. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1119. }
  1120. },
  1121. {
  1122. {
  1123. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1124. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1125. }
  1126. },
  1127. {
  1128. {
  1129. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1130. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1131. }
  1132. },
  1133. }
  1134. };
  1135. static const struct ar9300_eeprom ar9300_h112 = {
  1136. .eepromVersion = 2,
  1137. .templateVersion = 3,
  1138. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1139. .custData = {"h112-241-f0000"},
  1140. .baseEepHeader = {
  1141. .regDmn = { LE16(0), LE16(0x1f) },
  1142. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1143. .opCapFlags = {
  1144. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1145. .eepMisc = 0,
  1146. },
  1147. .rfSilent = 0,
  1148. .blueToothOptions = 0,
  1149. .deviceCap = 0,
  1150. .deviceType = 5, /* takes lower byte in eeprom location */
  1151. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1152. .params_for_tuning_caps = {0, 0},
  1153. .featureEnable = 0x0d,
  1154. /*
  1155. * bit0 - enable tx temp comp - disabled
  1156. * bit1 - enable tx volt comp - disabled
  1157. * bit2 - enable fastClock - enabled
  1158. * bit3 - enable doubling - enabled
  1159. * bit4 - enable internal regulator - disabled
  1160. * bit5 - enable pa predistortion - disabled
  1161. */
  1162. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1163. .eepromWriteEnableGpio = 6,
  1164. .wlanDisableGpio = 0,
  1165. .wlanLedGpio = 8,
  1166. .rxBandSelectGpio = 0xff,
  1167. .txrxgain = 0x10,
  1168. .swreg = 0,
  1169. },
  1170. .modalHeader2G = {
  1171. /* ar9300_modal_eep_header 2g */
  1172. /* 4 idle,t1,t2,b(4 bits per setting) */
  1173. .antCtrlCommon = LE32(0x110),
  1174. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1175. .antCtrlCommon2 = LE32(0x44444),
  1176. /*
  1177. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  1178. * rx1, rx12, b (2 bits each)
  1179. */
  1180. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  1181. /*
  1182. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  1183. * for ar9280 (0xa20c/b20c 5:0)
  1184. */
  1185. .xatten1DB = {0, 0, 0},
  1186. /*
  1187. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1188. * for ar9280 (0xa20c/b20c 16:12
  1189. */
  1190. .xatten1Margin = {0, 0, 0},
  1191. .tempSlope = 25,
  1192. .voltSlope = 0,
  1193. /*
  1194. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  1195. * channels in usual fbin coding format
  1196. */
  1197. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1198. /*
  1199. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  1200. * if the register is per chain
  1201. */
  1202. .noiseFloorThreshCh = {-1, 0, 0},
  1203. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1204. .quick_drop = 0,
  1205. .xpaBiasLvl = 0,
  1206. .txFrameToDataStart = 0x0e,
  1207. .txFrameToPaOn = 0x0e,
  1208. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1209. .antennaGain = 0,
  1210. .switchSettling = 0x2c,
  1211. .adcDesiredSize = -30,
  1212. .txEndToXpaOff = 0,
  1213. .txEndToRxOn = 0x2,
  1214. .txFrameToXpaOn = 0xe,
  1215. .thresh62 = 28,
  1216. .papdRateMaskHt20 = LE32(0x0c80c080),
  1217. .papdRateMaskHt40 = LE32(0x0080c080),
  1218. .xlna_bias_strength = 0,
  1219. .futureModal = {
  1220. 0, 0, 0, 0, 0, 0, 0,
  1221. },
  1222. },
  1223. .base_ext1 = {
  1224. .ant_div_control = 0,
  1225. .future = {0, 0, 0},
  1226. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  1227. },
  1228. .calFreqPier2G = {
  1229. FREQ2FBIN(2412, 1),
  1230. FREQ2FBIN(2437, 1),
  1231. FREQ2FBIN(2462, 1),
  1232. },
  1233. /* ar9300_cal_data_per_freq_op_loop 2g */
  1234. .calPierData2G = {
  1235. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1236. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1237. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1238. },
  1239. .calTarget_freqbin_Cck = {
  1240. FREQ2FBIN(2412, 1),
  1241. FREQ2FBIN(2472, 1),
  1242. },
  1243. .calTarget_freqbin_2G = {
  1244. FREQ2FBIN(2412, 1),
  1245. FREQ2FBIN(2437, 1),
  1246. FREQ2FBIN(2472, 1)
  1247. },
  1248. .calTarget_freqbin_2GHT20 = {
  1249. FREQ2FBIN(2412, 1),
  1250. FREQ2FBIN(2437, 1),
  1251. FREQ2FBIN(2472, 1)
  1252. },
  1253. .calTarget_freqbin_2GHT40 = {
  1254. FREQ2FBIN(2412, 1),
  1255. FREQ2FBIN(2437, 1),
  1256. FREQ2FBIN(2472, 1)
  1257. },
  1258. .calTargetPowerCck = {
  1259. /* 1L-5L,5S,11L,11S */
  1260. { {34, 34, 34, 34} },
  1261. { {34, 34, 34, 34} },
  1262. },
  1263. .calTargetPower2G = {
  1264. /* 6-24,36,48,54 */
  1265. { {34, 34, 32, 32} },
  1266. { {34, 34, 32, 32} },
  1267. { {34, 34, 32, 32} },
  1268. },
  1269. .calTargetPower2GHT20 = {
  1270. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1271. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1272. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1273. },
  1274. .calTargetPower2GHT40 = {
  1275. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1276. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1277. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1278. },
  1279. .ctlIndex_2G = {
  1280. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1281. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1282. },
  1283. .ctl_freqbin_2G = {
  1284. {
  1285. FREQ2FBIN(2412, 1),
  1286. FREQ2FBIN(2417, 1),
  1287. FREQ2FBIN(2457, 1),
  1288. FREQ2FBIN(2462, 1)
  1289. },
  1290. {
  1291. FREQ2FBIN(2412, 1),
  1292. FREQ2FBIN(2417, 1),
  1293. FREQ2FBIN(2462, 1),
  1294. 0xFF,
  1295. },
  1296. {
  1297. FREQ2FBIN(2412, 1),
  1298. FREQ2FBIN(2417, 1),
  1299. FREQ2FBIN(2462, 1),
  1300. 0xFF,
  1301. },
  1302. {
  1303. FREQ2FBIN(2422, 1),
  1304. FREQ2FBIN(2427, 1),
  1305. FREQ2FBIN(2447, 1),
  1306. FREQ2FBIN(2452, 1)
  1307. },
  1308. {
  1309. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1310. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1311. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1312. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  1313. },
  1314. {
  1315. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1316. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1317. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1318. 0,
  1319. },
  1320. {
  1321. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1322. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1323. FREQ2FBIN(2472, 1),
  1324. 0,
  1325. },
  1326. {
  1327. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1328. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1329. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1330. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1331. },
  1332. {
  1333. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1334. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1335. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1336. },
  1337. {
  1338. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1339. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1340. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1341. 0
  1342. },
  1343. {
  1344. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1345. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1346. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1347. 0
  1348. },
  1349. {
  1350. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1351. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1352. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1353. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1354. }
  1355. },
  1356. .ctlPowerData_2G = {
  1357. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1358. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1359. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1360. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1361. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1362. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1363. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1364. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1365. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1366. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1367. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1368. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1369. },
  1370. .modalHeader5G = {
  1371. /* 4 idle,t1,t2,b (4 bits per setting) */
  1372. .antCtrlCommon = LE32(0x220),
  1373. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1374. .antCtrlCommon2 = LE32(0x44444),
  1375. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1376. .antCtrlChain = {
  1377. LE16(0x150), LE16(0x150), LE16(0x150),
  1378. },
  1379. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  1380. .xatten1DB = {0, 0, 0},
  1381. /*
  1382. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1383. * for merlin (0xa20c/b20c 16:12
  1384. */
  1385. .xatten1Margin = {0, 0, 0},
  1386. .tempSlope = 45,
  1387. .voltSlope = 0,
  1388. /* spurChans spur channels in usual fbin coding format */
  1389. .spurChans = {0, 0, 0, 0, 0},
  1390. /* noiseFloorThreshCh Check if the register is per chain */
  1391. .noiseFloorThreshCh = {-1, 0, 0},
  1392. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1393. .quick_drop = 0,
  1394. .xpaBiasLvl = 0,
  1395. .txFrameToDataStart = 0x0e,
  1396. .txFrameToPaOn = 0x0e,
  1397. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1398. .antennaGain = 0,
  1399. .switchSettling = 0x2d,
  1400. .adcDesiredSize = -30,
  1401. .txEndToXpaOff = 0,
  1402. .txEndToRxOn = 0x2,
  1403. .txFrameToXpaOn = 0xe,
  1404. .thresh62 = 28,
  1405. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1406. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1407. .xlna_bias_strength = 0,
  1408. .futureModal = {
  1409. 0, 0, 0, 0, 0, 0, 0,
  1410. },
  1411. },
  1412. .base_ext2 = {
  1413. .tempSlopeLow = 40,
  1414. .tempSlopeHigh = 50,
  1415. .xatten1DBLow = {0, 0, 0},
  1416. .xatten1MarginLow = {0, 0, 0},
  1417. .xatten1DBHigh = {0, 0, 0},
  1418. .xatten1MarginHigh = {0, 0, 0}
  1419. },
  1420. .calFreqPier5G = {
  1421. FREQ2FBIN(5180, 0),
  1422. FREQ2FBIN(5220, 0),
  1423. FREQ2FBIN(5320, 0),
  1424. FREQ2FBIN(5400, 0),
  1425. FREQ2FBIN(5500, 0),
  1426. FREQ2FBIN(5600, 0),
  1427. FREQ2FBIN(5700, 0),
  1428. FREQ2FBIN(5785, 0)
  1429. },
  1430. .calPierData5G = {
  1431. {
  1432. {0, 0, 0, 0, 0},
  1433. {0, 0, 0, 0, 0},
  1434. {0, 0, 0, 0, 0},
  1435. {0, 0, 0, 0, 0},
  1436. {0, 0, 0, 0, 0},
  1437. {0, 0, 0, 0, 0},
  1438. {0, 0, 0, 0, 0},
  1439. {0, 0, 0, 0, 0},
  1440. },
  1441. {
  1442. {0, 0, 0, 0, 0},
  1443. {0, 0, 0, 0, 0},
  1444. {0, 0, 0, 0, 0},
  1445. {0, 0, 0, 0, 0},
  1446. {0, 0, 0, 0, 0},
  1447. {0, 0, 0, 0, 0},
  1448. {0, 0, 0, 0, 0},
  1449. {0, 0, 0, 0, 0},
  1450. },
  1451. {
  1452. {0, 0, 0, 0, 0},
  1453. {0, 0, 0, 0, 0},
  1454. {0, 0, 0, 0, 0},
  1455. {0, 0, 0, 0, 0},
  1456. {0, 0, 0, 0, 0},
  1457. {0, 0, 0, 0, 0},
  1458. {0, 0, 0, 0, 0},
  1459. {0, 0, 0, 0, 0},
  1460. },
  1461. },
  1462. .calTarget_freqbin_5G = {
  1463. FREQ2FBIN(5180, 0),
  1464. FREQ2FBIN(5240, 0),
  1465. FREQ2FBIN(5320, 0),
  1466. FREQ2FBIN(5400, 0),
  1467. FREQ2FBIN(5500, 0),
  1468. FREQ2FBIN(5600, 0),
  1469. FREQ2FBIN(5700, 0),
  1470. FREQ2FBIN(5825, 0)
  1471. },
  1472. .calTarget_freqbin_5GHT20 = {
  1473. FREQ2FBIN(5180, 0),
  1474. FREQ2FBIN(5240, 0),
  1475. FREQ2FBIN(5320, 0),
  1476. FREQ2FBIN(5400, 0),
  1477. FREQ2FBIN(5500, 0),
  1478. FREQ2FBIN(5700, 0),
  1479. FREQ2FBIN(5745, 0),
  1480. FREQ2FBIN(5825, 0)
  1481. },
  1482. .calTarget_freqbin_5GHT40 = {
  1483. FREQ2FBIN(5180, 0),
  1484. FREQ2FBIN(5240, 0),
  1485. FREQ2FBIN(5320, 0),
  1486. FREQ2FBIN(5400, 0),
  1487. FREQ2FBIN(5500, 0),
  1488. FREQ2FBIN(5700, 0),
  1489. FREQ2FBIN(5745, 0),
  1490. FREQ2FBIN(5825, 0)
  1491. },
  1492. .calTargetPower5G = {
  1493. /* 6-24,36,48,54 */
  1494. { {30, 30, 28, 24} },
  1495. { {30, 30, 28, 24} },
  1496. { {30, 30, 28, 24} },
  1497. { {30, 30, 28, 24} },
  1498. { {30, 30, 28, 24} },
  1499. { {30, 30, 28, 24} },
  1500. { {30, 30, 28, 24} },
  1501. { {30, 30, 28, 24} },
  1502. },
  1503. .calTargetPower5GHT20 = {
  1504. /*
  1505. * 0_8_16,1-3_9-11_17-19,
  1506. * 4,5,6,7,12,13,14,15,20,21,22,23
  1507. */
  1508. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1509. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1510. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1511. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1512. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1513. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1514. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1515. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1516. },
  1517. .calTargetPower5GHT40 = {
  1518. /*
  1519. * 0_8_16,1-3_9-11_17-19,
  1520. * 4,5,6,7,12,13,14,15,20,21,22,23
  1521. */
  1522. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1523. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1524. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1525. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1526. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1527. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1528. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1529. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1530. },
  1531. .ctlIndex_5G = {
  1532. 0x10, 0x16, 0x18, 0x40, 0x46,
  1533. 0x48, 0x30, 0x36, 0x38
  1534. },
  1535. .ctl_freqbin_5G = {
  1536. {
  1537. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1538. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1539. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1540. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1541. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  1542. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1543. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1544. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1545. },
  1546. {
  1547. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1548. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1549. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1550. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1551. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1552. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1553. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1554. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1555. },
  1556. {
  1557. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1558. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1559. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1560. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1561. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1562. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1563. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1564. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1565. },
  1566. {
  1567. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1568. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1569. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1570. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1571. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1572. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1573. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1574. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1575. },
  1576. {
  1577. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1578. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1579. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1580. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1581. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1582. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1583. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1584. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1585. },
  1586. {
  1587. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1588. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1589. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1590. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1591. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1592. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1593. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1594. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1595. },
  1596. {
  1597. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1598. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1599. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1600. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1601. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1602. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1603. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1604. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1605. },
  1606. {
  1607. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1608. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1609. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1610. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1611. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1612. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1613. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1614. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1615. },
  1616. {
  1617. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1618. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1619. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1620. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1621. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1622. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1623. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1624. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1625. }
  1626. },
  1627. .ctlPowerData_5G = {
  1628. {
  1629. {
  1630. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1631. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1632. }
  1633. },
  1634. {
  1635. {
  1636. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1637. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1638. }
  1639. },
  1640. {
  1641. {
  1642. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1643. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1644. }
  1645. },
  1646. {
  1647. {
  1648. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1649. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1650. }
  1651. },
  1652. {
  1653. {
  1654. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1655. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1656. }
  1657. },
  1658. {
  1659. {
  1660. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1661. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1662. }
  1663. },
  1664. {
  1665. {
  1666. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1667. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1668. }
  1669. },
  1670. {
  1671. {
  1672. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1673. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1674. }
  1675. },
  1676. {
  1677. {
  1678. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1679. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1680. }
  1681. },
  1682. }
  1683. };
  1684. static const struct ar9300_eeprom ar9300_x112 = {
  1685. .eepromVersion = 2,
  1686. .templateVersion = 5,
  1687. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1688. .custData = {"x112-041-f0000"},
  1689. .baseEepHeader = {
  1690. .regDmn = { LE16(0), LE16(0x1f) },
  1691. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1692. .opCapFlags = {
  1693. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1694. .eepMisc = 0,
  1695. },
  1696. .rfSilent = 0,
  1697. .blueToothOptions = 0,
  1698. .deviceCap = 0,
  1699. .deviceType = 5, /* takes lower byte in eeprom location */
  1700. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1701. .params_for_tuning_caps = {0, 0},
  1702. .featureEnable = 0x0d,
  1703. /*
  1704. * bit0 - enable tx temp comp - disabled
  1705. * bit1 - enable tx volt comp - disabled
  1706. * bit2 - enable fastclock - enabled
  1707. * bit3 - enable doubling - enabled
  1708. * bit4 - enable internal regulator - disabled
  1709. * bit5 - enable pa predistortion - disabled
  1710. */
  1711. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1712. .eepromWriteEnableGpio = 6,
  1713. .wlanDisableGpio = 0,
  1714. .wlanLedGpio = 8,
  1715. .rxBandSelectGpio = 0xff,
  1716. .txrxgain = 0x0,
  1717. .swreg = 0,
  1718. },
  1719. .modalHeader2G = {
  1720. /* ar9300_modal_eep_header 2g */
  1721. /* 4 idle,t1,t2,b(4 bits per setting) */
  1722. .antCtrlCommon = LE32(0x110),
  1723. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1724. .antCtrlCommon2 = LE32(0x22222),
  1725. /*
  1726. * antCtrlChain[ar9300_max_chains]; 6 idle, t, r,
  1727. * rx1, rx12, b (2 bits each)
  1728. */
  1729. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  1730. /*
  1731. * xatten1DB[AR9300_max_chains]; 3 xatten1_db
  1732. * for ar9280 (0xa20c/b20c 5:0)
  1733. */
  1734. .xatten1DB = {0x1b, 0x1b, 0x1b},
  1735. /*
  1736. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1737. * for ar9280 (0xa20c/b20c 16:12
  1738. */
  1739. .xatten1Margin = {0x15, 0x15, 0x15},
  1740. .tempSlope = 50,
  1741. .voltSlope = 0,
  1742. /*
  1743. * spurChans[OSPrey_eeprom_modal_sPURS]; spur
  1744. * channels in usual fbin coding format
  1745. */
  1746. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1747. /*
  1748. * noiseFloorThreshch[ar9300_max_cHAINS]; 3 Check
  1749. * if the register is per chain
  1750. */
  1751. .noiseFloorThreshCh = {-1, 0, 0},
  1752. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1753. .quick_drop = 0,
  1754. .xpaBiasLvl = 0,
  1755. .txFrameToDataStart = 0x0e,
  1756. .txFrameToPaOn = 0x0e,
  1757. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1758. .antennaGain = 0,
  1759. .switchSettling = 0x2c,
  1760. .adcDesiredSize = -30,
  1761. .txEndToXpaOff = 0,
  1762. .txEndToRxOn = 0x2,
  1763. .txFrameToXpaOn = 0xe,
  1764. .thresh62 = 28,
  1765. .papdRateMaskHt20 = LE32(0x0c80c080),
  1766. .papdRateMaskHt40 = LE32(0x0080c080),
  1767. .xlna_bias_strength = 0,
  1768. .futureModal = {
  1769. 0, 0, 0, 0, 0, 0, 0,
  1770. },
  1771. },
  1772. .base_ext1 = {
  1773. .ant_div_control = 0,
  1774. .future = {0, 0, 0},
  1775. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  1776. },
  1777. .calFreqPier2G = {
  1778. FREQ2FBIN(2412, 1),
  1779. FREQ2FBIN(2437, 1),
  1780. FREQ2FBIN(2472, 1),
  1781. },
  1782. /* ar9300_cal_data_per_freq_op_loop 2g */
  1783. .calPierData2G = {
  1784. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1785. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1786. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1787. },
  1788. .calTarget_freqbin_Cck = {
  1789. FREQ2FBIN(2412, 1),
  1790. FREQ2FBIN(2472, 1),
  1791. },
  1792. .calTarget_freqbin_2G = {
  1793. FREQ2FBIN(2412, 1),
  1794. FREQ2FBIN(2437, 1),
  1795. FREQ2FBIN(2472, 1)
  1796. },
  1797. .calTarget_freqbin_2GHT20 = {
  1798. FREQ2FBIN(2412, 1),
  1799. FREQ2FBIN(2437, 1),
  1800. FREQ2FBIN(2472, 1)
  1801. },
  1802. .calTarget_freqbin_2GHT40 = {
  1803. FREQ2FBIN(2412, 1),
  1804. FREQ2FBIN(2437, 1),
  1805. FREQ2FBIN(2472, 1)
  1806. },
  1807. .calTargetPowerCck = {
  1808. /* 1L-5L,5S,11L,11s */
  1809. { {38, 38, 38, 38} },
  1810. { {38, 38, 38, 38} },
  1811. },
  1812. .calTargetPower2G = {
  1813. /* 6-24,36,48,54 */
  1814. { {38, 38, 36, 34} },
  1815. { {38, 38, 36, 34} },
  1816. { {38, 38, 34, 32} },
  1817. },
  1818. .calTargetPower2GHT20 = {
  1819. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1820. { {36, 36, 36, 36, 36, 34, 36, 34, 32, 30, 30, 30, 28, 26} },
  1821. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1822. },
  1823. .calTargetPower2GHT40 = {
  1824. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1825. { {36, 36, 36, 36, 34, 32, 34, 32, 30, 28, 28, 28, 28, 24} },
  1826. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1827. },
  1828. .ctlIndex_2G = {
  1829. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1830. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1831. },
  1832. .ctl_freqbin_2G = {
  1833. {
  1834. FREQ2FBIN(2412, 1),
  1835. FREQ2FBIN(2417, 1),
  1836. FREQ2FBIN(2457, 1),
  1837. FREQ2FBIN(2462, 1)
  1838. },
  1839. {
  1840. FREQ2FBIN(2412, 1),
  1841. FREQ2FBIN(2417, 1),
  1842. FREQ2FBIN(2462, 1),
  1843. 0xFF,
  1844. },
  1845. {
  1846. FREQ2FBIN(2412, 1),
  1847. FREQ2FBIN(2417, 1),
  1848. FREQ2FBIN(2462, 1),
  1849. 0xFF,
  1850. },
  1851. {
  1852. FREQ2FBIN(2422, 1),
  1853. FREQ2FBIN(2427, 1),
  1854. FREQ2FBIN(2447, 1),
  1855. FREQ2FBIN(2452, 1)
  1856. },
  1857. {
  1858. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1859. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1860. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1861. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(2484, 1),
  1862. },
  1863. {
  1864. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1865. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1866. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1867. 0,
  1868. },
  1869. {
  1870. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1871. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1872. FREQ2FBIN(2472, 1),
  1873. 0,
  1874. },
  1875. {
  1876. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1877. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1878. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1879. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1880. },
  1881. {
  1882. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1883. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1884. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1885. },
  1886. {
  1887. /* Data[9].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1888. /* Data[9].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1889. /* Data[9].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1890. 0
  1891. },
  1892. {
  1893. /* Data[10].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1894. /* Data[10].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1895. /* Data[10].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1896. 0
  1897. },
  1898. {
  1899. /* Data[11].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1900. /* Data[11].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1901. /* Data[11].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1902. /* Data[11].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1903. }
  1904. },
  1905. .ctlPowerData_2G = {
  1906. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1907. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1908. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1909. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1910. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1911. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1912. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1913. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1914. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1915. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1916. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1917. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1918. },
  1919. .modalHeader5G = {
  1920. /* 4 idle,t1,t2,b (4 bits per setting) */
  1921. .antCtrlCommon = LE32(0x110),
  1922. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1923. .antCtrlCommon2 = LE32(0x22222),
  1924. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1925. .antCtrlChain = {
  1926. LE16(0x0), LE16(0x0), LE16(0x0),
  1927. },
  1928. /* xatten1DB 3 xatten1_db for ar9280 (0xa20c/b20c 5:0) */
  1929. .xatten1DB = {0x13, 0x19, 0x17},
  1930. /*
  1931. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1932. * for merlin (0xa20c/b20c 16:12
  1933. */
  1934. .xatten1Margin = {0x19, 0x19, 0x19},
  1935. .tempSlope = 70,
  1936. .voltSlope = 15,
  1937. /* spurChans spur channels in usual fbin coding format */
  1938. .spurChans = {0, 0, 0, 0, 0},
  1939. /* noiseFloorThreshch check if the register is per chain */
  1940. .noiseFloorThreshCh = {-1, 0, 0},
  1941. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1942. .quick_drop = 0,
  1943. .xpaBiasLvl = 0,
  1944. .txFrameToDataStart = 0x0e,
  1945. .txFrameToPaOn = 0x0e,
  1946. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1947. .antennaGain = 0,
  1948. .switchSettling = 0x2d,
  1949. .adcDesiredSize = -30,
  1950. .txEndToXpaOff = 0,
  1951. .txEndToRxOn = 0x2,
  1952. .txFrameToXpaOn = 0xe,
  1953. .thresh62 = 28,
  1954. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1955. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1956. .xlna_bias_strength = 0,
  1957. .futureModal = {
  1958. 0, 0, 0, 0, 0, 0, 0,
  1959. },
  1960. },
  1961. .base_ext2 = {
  1962. .tempSlopeLow = 72,
  1963. .tempSlopeHigh = 105,
  1964. .xatten1DBLow = {0x10, 0x14, 0x10},
  1965. .xatten1MarginLow = {0x19, 0x19 , 0x19},
  1966. .xatten1DBHigh = {0x1d, 0x20, 0x24},
  1967. .xatten1MarginHigh = {0x10, 0x10, 0x10}
  1968. },
  1969. .calFreqPier5G = {
  1970. FREQ2FBIN(5180, 0),
  1971. FREQ2FBIN(5220, 0),
  1972. FREQ2FBIN(5320, 0),
  1973. FREQ2FBIN(5400, 0),
  1974. FREQ2FBIN(5500, 0),
  1975. FREQ2FBIN(5600, 0),
  1976. FREQ2FBIN(5700, 0),
  1977. FREQ2FBIN(5785, 0)
  1978. },
  1979. .calPierData5G = {
  1980. {
  1981. {0, 0, 0, 0, 0},
  1982. {0, 0, 0, 0, 0},
  1983. {0, 0, 0, 0, 0},
  1984. {0, 0, 0, 0, 0},
  1985. {0, 0, 0, 0, 0},
  1986. {0, 0, 0, 0, 0},
  1987. {0, 0, 0, 0, 0},
  1988. {0, 0, 0, 0, 0},
  1989. },
  1990. {
  1991. {0, 0, 0, 0, 0},
  1992. {0, 0, 0, 0, 0},
  1993. {0, 0, 0, 0, 0},
  1994. {0, 0, 0, 0, 0},
  1995. {0, 0, 0, 0, 0},
  1996. {0, 0, 0, 0, 0},
  1997. {0, 0, 0, 0, 0},
  1998. {0, 0, 0, 0, 0},
  1999. },
  2000. {
  2001. {0, 0, 0, 0, 0},
  2002. {0, 0, 0, 0, 0},
  2003. {0, 0, 0, 0, 0},
  2004. {0, 0, 0, 0, 0},
  2005. {0, 0, 0, 0, 0},
  2006. {0, 0, 0, 0, 0},
  2007. {0, 0, 0, 0, 0},
  2008. {0, 0, 0, 0, 0},
  2009. },
  2010. },
  2011. .calTarget_freqbin_5G = {
  2012. FREQ2FBIN(5180, 0),
  2013. FREQ2FBIN(5220, 0),
  2014. FREQ2FBIN(5320, 0),
  2015. FREQ2FBIN(5400, 0),
  2016. FREQ2FBIN(5500, 0),
  2017. FREQ2FBIN(5600, 0),
  2018. FREQ2FBIN(5725, 0),
  2019. FREQ2FBIN(5825, 0)
  2020. },
  2021. .calTarget_freqbin_5GHT20 = {
  2022. FREQ2FBIN(5180, 0),
  2023. FREQ2FBIN(5220, 0),
  2024. FREQ2FBIN(5320, 0),
  2025. FREQ2FBIN(5400, 0),
  2026. FREQ2FBIN(5500, 0),
  2027. FREQ2FBIN(5600, 0),
  2028. FREQ2FBIN(5725, 0),
  2029. FREQ2FBIN(5825, 0)
  2030. },
  2031. .calTarget_freqbin_5GHT40 = {
  2032. FREQ2FBIN(5180, 0),
  2033. FREQ2FBIN(5220, 0),
  2034. FREQ2FBIN(5320, 0),
  2035. FREQ2FBIN(5400, 0),
  2036. FREQ2FBIN(5500, 0),
  2037. FREQ2FBIN(5600, 0),
  2038. FREQ2FBIN(5725, 0),
  2039. FREQ2FBIN(5825, 0)
  2040. },
  2041. .calTargetPower5G = {
  2042. /* 6-24,36,48,54 */
  2043. { {32, 32, 28, 26} },
  2044. { {32, 32, 28, 26} },
  2045. { {32, 32, 28, 26} },
  2046. { {32, 32, 26, 24} },
  2047. { {32, 32, 26, 24} },
  2048. { {32, 32, 24, 22} },
  2049. { {30, 30, 24, 22} },
  2050. { {30, 30, 24, 22} },
  2051. },
  2052. .calTargetPower5GHT20 = {
  2053. /*
  2054. * 0_8_16,1-3_9-11_17-19,
  2055. * 4,5,6,7,12,13,14,15,20,21,22,23
  2056. */
  2057. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2058. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2059. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2060. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 22, 22, 20, 20} },
  2061. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 20, 18, 16, 16} },
  2062. { {32, 32, 32, 32, 28, 26, 32, 24, 20, 16, 18, 16, 14, 14} },
  2063. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2064. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2065. },
  2066. .calTargetPower5GHT40 = {
  2067. /*
  2068. * 0_8_16,1-3_9-11_17-19,
  2069. * 4,5,6,7,12,13,14,15,20,21,22,23
  2070. */
  2071. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2072. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2073. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2074. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 22, 22, 20, 20} },
  2075. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 20, 18, 16, 16} },
  2076. { {32, 32, 32, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2077. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2078. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2079. },
  2080. .ctlIndex_5G = {
  2081. 0x10, 0x16, 0x18, 0x40, 0x46,
  2082. 0x48, 0x30, 0x36, 0x38
  2083. },
  2084. .ctl_freqbin_5G = {
  2085. {
  2086. /* Data[0].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2087. /* Data[0].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2088. /* Data[0].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2089. /* Data[0].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2090. /* Data[0].ctledges[4].bchannel */ FREQ2FBIN(5600, 0),
  2091. /* Data[0].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2092. /* Data[0].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2093. /* Data[0].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2094. },
  2095. {
  2096. /* Data[1].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2097. /* Data[1].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2098. /* Data[1].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2099. /* Data[1].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2100. /* Data[1].ctledges[4].bchannel */ FREQ2FBIN(5520, 0),
  2101. /* Data[1].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2102. /* Data[1].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2103. /* Data[1].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2104. },
  2105. {
  2106. /* Data[2].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2107. /* Data[2].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2108. /* Data[2].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2109. /* Data[2].ctledges[3].bchannel */ FREQ2FBIN(5310, 0),
  2110. /* Data[2].ctledges[4].bchannel */ FREQ2FBIN(5510, 0),
  2111. /* Data[2].ctledges[5].bchannel */ FREQ2FBIN(5550, 0),
  2112. /* Data[2].ctledges[6].bchannel */ FREQ2FBIN(5670, 0),
  2113. /* Data[2].ctledges[7].bchannel */ FREQ2FBIN(5755, 0)
  2114. },
  2115. {
  2116. /* Data[3].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2117. /* Data[3].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2118. /* Data[3].ctledges[2].bchannel */ FREQ2FBIN(5260, 0),
  2119. /* Data[3].ctledges[3].bchannel */ FREQ2FBIN(5320, 0),
  2120. /* Data[3].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2121. /* Data[3].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2122. /* Data[3].ctledges[6].bchannel */ 0xFF,
  2123. /* Data[3].ctledges[7].bchannel */ 0xFF,
  2124. },
  2125. {
  2126. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2127. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2128. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(5500, 0),
  2129. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(5700, 0),
  2130. /* Data[4].ctledges[4].bchannel */ 0xFF,
  2131. /* Data[4].ctledges[5].bchannel */ 0xFF,
  2132. /* Data[4].ctledges[6].bchannel */ 0xFF,
  2133. /* Data[4].ctledges[7].bchannel */ 0xFF,
  2134. },
  2135. {
  2136. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2137. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(5270, 0),
  2138. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(5310, 0),
  2139. /* Data[5].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2140. /* Data[5].ctledges[4].bchannel */ FREQ2FBIN(5590, 0),
  2141. /* Data[5].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2142. /* Data[5].ctledges[6].bchannel */ 0xFF,
  2143. /* Data[5].ctledges[7].bchannel */ 0xFF
  2144. },
  2145. {
  2146. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2147. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2148. /* Data[6].ctledges[2].bchannel */ FREQ2FBIN(5220, 0),
  2149. /* Data[6].ctledges[3].bchannel */ FREQ2FBIN(5260, 0),
  2150. /* Data[6].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2151. /* Data[6].ctledges[5].bchannel */ FREQ2FBIN(5600, 0),
  2152. /* Data[6].ctledges[6].bchannel */ FREQ2FBIN(5700, 0),
  2153. /* Data[6].ctledges[7].bchannel */ FREQ2FBIN(5745, 0)
  2154. },
  2155. {
  2156. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2157. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2158. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(5320, 0),
  2159. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2160. /* Data[7].ctledges[4].bchannel */ FREQ2FBIN(5560, 0),
  2161. /* Data[7].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2162. /* Data[7].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2163. /* Data[7].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2164. },
  2165. {
  2166. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2167. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2168. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2169. /* Data[8].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2170. /* Data[8].ctledges[4].bchannel */ FREQ2FBIN(5550, 0),
  2171. /* Data[8].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2172. /* Data[8].ctledges[6].bchannel */ FREQ2FBIN(5755, 0),
  2173. /* Data[8].ctledges[7].bchannel */ FREQ2FBIN(5795, 0)
  2174. }
  2175. },
  2176. .ctlPowerData_5G = {
  2177. {
  2178. {
  2179. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2180. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2181. }
  2182. },
  2183. {
  2184. {
  2185. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2186. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2187. }
  2188. },
  2189. {
  2190. {
  2191. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2192. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2193. }
  2194. },
  2195. {
  2196. {
  2197. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2198. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2199. }
  2200. },
  2201. {
  2202. {
  2203. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2204. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2205. }
  2206. },
  2207. {
  2208. {
  2209. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2210. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2211. }
  2212. },
  2213. {
  2214. {
  2215. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2216. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2217. }
  2218. },
  2219. {
  2220. {
  2221. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2222. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2223. }
  2224. },
  2225. {
  2226. {
  2227. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2228. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2229. }
  2230. },
  2231. }
  2232. };
  2233. static const struct ar9300_eeprom ar9300_h116 = {
  2234. .eepromVersion = 2,
  2235. .templateVersion = 4,
  2236. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  2237. .custData = {"h116-041-f0000"},
  2238. .baseEepHeader = {
  2239. .regDmn = { LE16(0), LE16(0x1f) },
  2240. .txrxMask = 0x33, /* 4 bits tx and 4 bits rx */
  2241. .opCapFlags = {
  2242. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  2243. .eepMisc = 0,
  2244. },
  2245. .rfSilent = 0,
  2246. .blueToothOptions = 0,
  2247. .deviceCap = 0,
  2248. .deviceType = 5, /* takes lower byte in eeprom location */
  2249. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  2250. .params_for_tuning_caps = {0, 0},
  2251. .featureEnable = 0x0d,
  2252. /*
  2253. * bit0 - enable tx temp comp - disabled
  2254. * bit1 - enable tx volt comp - disabled
  2255. * bit2 - enable fastClock - enabled
  2256. * bit3 - enable doubling - enabled
  2257. * bit4 - enable internal regulator - disabled
  2258. * bit5 - enable pa predistortion - disabled
  2259. */
  2260. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  2261. .eepromWriteEnableGpio = 6,
  2262. .wlanDisableGpio = 0,
  2263. .wlanLedGpio = 8,
  2264. .rxBandSelectGpio = 0xff,
  2265. .txrxgain = 0x10,
  2266. .swreg = 0,
  2267. },
  2268. .modalHeader2G = {
  2269. /* ar9300_modal_eep_header 2g */
  2270. /* 4 idle,t1,t2,b(4 bits per setting) */
  2271. .antCtrlCommon = LE32(0x110),
  2272. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  2273. .antCtrlCommon2 = LE32(0x44444),
  2274. /*
  2275. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  2276. * rx1, rx12, b (2 bits each)
  2277. */
  2278. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  2279. /*
  2280. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  2281. * for ar9280 (0xa20c/b20c 5:0)
  2282. */
  2283. .xatten1DB = {0x1f, 0x1f, 0x1f},
  2284. /*
  2285. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2286. * for ar9280 (0xa20c/b20c 16:12
  2287. */
  2288. .xatten1Margin = {0x12, 0x12, 0x12},
  2289. .tempSlope = 25,
  2290. .voltSlope = 0,
  2291. /*
  2292. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  2293. * channels in usual fbin coding format
  2294. */
  2295. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  2296. /*
  2297. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  2298. * if the register is per chain
  2299. */
  2300. .noiseFloorThreshCh = {-1, 0, 0},
  2301. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2302. .quick_drop = 0,
  2303. .xpaBiasLvl = 0,
  2304. .txFrameToDataStart = 0x0e,
  2305. .txFrameToPaOn = 0x0e,
  2306. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2307. .antennaGain = 0,
  2308. .switchSettling = 0x2c,
  2309. .adcDesiredSize = -30,
  2310. .txEndToXpaOff = 0,
  2311. .txEndToRxOn = 0x2,
  2312. .txFrameToXpaOn = 0xe,
  2313. .thresh62 = 28,
  2314. .papdRateMaskHt20 = LE32(0x0c80C080),
  2315. .papdRateMaskHt40 = LE32(0x0080C080),
  2316. .xlna_bias_strength = 0,
  2317. .futureModal = {
  2318. 0, 0, 0, 0, 0, 0, 0,
  2319. },
  2320. },
  2321. .base_ext1 = {
  2322. .ant_div_control = 0,
  2323. .future = {0, 0, 0},
  2324. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  2325. },
  2326. .calFreqPier2G = {
  2327. FREQ2FBIN(2412, 1),
  2328. FREQ2FBIN(2437, 1),
  2329. FREQ2FBIN(2462, 1),
  2330. },
  2331. /* ar9300_cal_data_per_freq_op_loop 2g */
  2332. .calPierData2G = {
  2333. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2334. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2335. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2336. },
  2337. .calTarget_freqbin_Cck = {
  2338. FREQ2FBIN(2412, 1),
  2339. FREQ2FBIN(2472, 1),
  2340. },
  2341. .calTarget_freqbin_2G = {
  2342. FREQ2FBIN(2412, 1),
  2343. FREQ2FBIN(2437, 1),
  2344. FREQ2FBIN(2472, 1)
  2345. },
  2346. .calTarget_freqbin_2GHT20 = {
  2347. FREQ2FBIN(2412, 1),
  2348. FREQ2FBIN(2437, 1),
  2349. FREQ2FBIN(2472, 1)
  2350. },
  2351. .calTarget_freqbin_2GHT40 = {
  2352. FREQ2FBIN(2412, 1),
  2353. FREQ2FBIN(2437, 1),
  2354. FREQ2FBIN(2472, 1)
  2355. },
  2356. .calTargetPowerCck = {
  2357. /* 1L-5L,5S,11L,11S */
  2358. { {34, 34, 34, 34} },
  2359. { {34, 34, 34, 34} },
  2360. },
  2361. .calTargetPower2G = {
  2362. /* 6-24,36,48,54 */
  2363. { {34, 34, 32, 32} },
  2364. { {34, 34, 32, 32} },
  2365. { {34, 34, 32, 32} },
  2366. },
  2367. .calTargetPower2GHT20 = {
  2368. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2369. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2370. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2371. },
  2372. .calTargetPower2GHT40 = {
  2373. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2374. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2375. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2376. },
  2377. .ctlIndex_2G = {
  2378. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  2379. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  2380. },
  2381. .ctl_freqbin_2G = {
  2382. {
  2383. FREQ2FBIN(2412, 1),
  2384. FREQ2FBIN(2417, 1),
  2385. FREQ2FBIN(2457, 1),
  2386. FREQ2FBIN(2462, 1)
  2387. },
  2388. {
  2389. FREQ2FBIN(2412, 1),
  2390. FREQ2FBIN(2417, 1),
  2391. FREQ2FBIN(2462, 1),
  2392. 0xFF,
  2393. },
  2394. {
  2395. FREQ2FBIN(2412, 1),
  2396. FREQ2FBIN(2417, 1),
  2397. FREQ2FBIN(2462, 1),
  2398. 0xFF,
  2399. },
  2400. {
  2401. FREQ2FBIN(2422, 1),
  2402. FREQ2FBIN(2427, 1),
  2403. FREQ2FBIN(2447, 1),
  2404. FREQ2FBIN(2452, 1)
  2405. },
  2406. {
  2407. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2408. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2409. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2410. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  2411. },
  2412. {
  2413. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2414. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2415. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2416. 0,
  2417. },
  2418. {
  2419. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2420. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2421. FREQ2FBIN(2472, 1),
  2422. 0,
  2423. },
  2424. {
  2425. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2426. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2427. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2428. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2429. },
  2430. {
  2431. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2432. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2433. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2434. },
  2435. {
  2436. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2437. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2438. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2439. 0
  2440. },
  2441. {
  2442. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2443. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2444. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2445. 0
  2446. },
  2447. {
  2448. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2449. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2450. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2451. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2452. }
  2453. },
  2454. .ctlPowerData_2G = {
  2455. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2456. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2457. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  2458. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  2459. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2460. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2461. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  2462. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2463. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2464. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2465. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2466. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2467. },
  2468. .modalHeader5G = {
  2469. /* 4 idle,t1,t2,b (4 bits per setting) */
  2470. .antCtrlCommon = LE32(0x220),
  2471. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  2472. .antCtrlCommon2 = LE32(0x44444),
  2473. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  2474. .antCtrlChain = {
  2475. LE16(0x150), LE16(0x150), LE16(0x150),
  2476. },
  2477. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  2478. .xatten1DB = {0x19, 0x19, 0x19},
  2479. /*
  2480. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2481. * for merlin (0xa20c/b20c 16:12
  2482. */
  2483. .xatten1Margin = {0x14, 0x14, 0x14},
  2484. .tempSlope = 70,
  2485. .voltSlope = 0,
  2486. /* spurChans spur channels in usual fbin coding format */
  2487. .spurChans = {0, 0, 0, 0, 0},
  2488. /* noiseFloorThreshCh Check if the register is per chain */
  2489. .noiseFloorThreshCh = {-1, 0, 0},
  2490. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2491. .quick_drop = 0,
  2492. .xpaBiasLvl = 0,
  2493. .txFrameToDataStart = 0x0e,
  2494. .txFrameToPaOn = 0x0e,
  2495. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2496. .antennaGain = 0,
  2497. .switchSettling = 0x2d,
  2498. .adcDesiredSize = -30,
  2499. .txEndToXpaOff = 0,
  2500. .txEndToRxOn = 0x2,
  2501. .txFrameToXpaOn = 0xe,
  2502. .thresh62 = 28,
  2503. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  2504. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  2505. .xlna_bias_strength = 0,
  2506. .futureModal = {
  2507. 0, 0, 0, 0, 0, 0, 0,
  2508. },
  2509. },
  2510. .base_ext2 = {
  2511. .tempSlopeLow = 35,
  2512. .tempSlopeHigh = 50,
  2513. .xatten1DBLow = {0, 0, 0},
  2514. .xatten1MarginLow = {0, 0, 0},
  2515. .xatten1DBHigh = {0, 0, 0},
  2516. .xatten1MarginHigh = {0, 0, 0}
  2517. },
  2518. .calFreqPier5G = {
  2519. FREQ2FBIN(5160, 0),
  2520. FREQ2FBIN(5220, 0),
  2521. FREQ2FBIN(5320, 0),
  2522. FREQ2FBIN(5400, 0),
  2523. FREQ2FBIN(5500, 0),
  2524. FREQ2FBIN(5600, 0),
  2525. FREQ2FBIN(5700, 0),
  2526. FREQ2FBIN(5785, 0)
  2527. },
  2528. .calPierData5G = {
  2529. {
  2530. {0, 0, 0, 0, 0},
  2531. {0, 0, 0, 0, 0},
  2532. {0, 0, 0, 0, 0},
  2533. {0, 0, 0, 0, 0},
  2534. {0, 0, 0, 0, 0},
  2535. {0, 0, 0, 0, 0},
  2536. {0, 0, 0, 0, 0},
  2537. {0, 0, 0, 0, 0},
  2538. },
  2539. {
  2540. {0, 0, 0, 0, 0},
  2541. {0, 0, 0, 0, 0},
  2542. {0, 0, 0, 0, 0},
  2543. {0, 0, 0, 0, 0},
  2544. {0, 0, 0, 0, 0},
  2545. {0, 0, 0, 0, 0},
  2546. {0, 0, 0, 0, 0},
  2547. {0, 0, 0, 0, 0},
  2548. },
  2549. {
  2550. {0, 0, 0, 0, 0},
  2551. {0, 0, 0, 0, 0},
  2552. {0, 0, 0, 0, 0},
  2553. {0, 0, 0, 0, 0},
  2554. {0, 0, 0, 0, 0},
  2555. {0, 0, 0, 0, 0},
  2556. {0, 0, 0, 0, 0},
  2557. {0, 0, 0, 0, 0},
  2558. },
  2559. },
  2560. .calTarget_freqbin_5G = {
  2561. FREQ2FBIN(5180, 0),
  2562. FREQ2FBIN(5240, 0),
  2563. FREQ2FBIN(5320, 0),
  2564. FREQ2FBIN(5400, 0),
  2565. FREQ2FBIN(5500, 0),
  2566. FREQ2FBIN(5600, 0),
  2567. FREQ2FBIN(5700, 0),
  2568. FREQ2FBIN(5825, 0)
  2569. },
  2570. .calTarget_freqbin_5GHT20 = {
  2571. FREQ2FBIN(5180, 0),
  2572. FREQ2FBIN(5240, 0),
  2573. FREQ2FBIN(5320, 0),
  2574. FREQ2FBIN(5400, 0),
  2575. FREQ2FBIN(5500, 0),
  2576. FREQ2FBIN(5700, 0),
  2577. FREQ2FBIN(5745, 0),
  2578. FREQ2FBIN(5825, 0)
  2579. },
  2580. .calTarget_freqbin_5GHT40 = {
  2581. FREQ2FBIN(5180, 0),
  2582. FREQ2FBIN(5240, 0),
  2583. FREQ2FBIN(5320, 0),
  2584. FREQ2FBIN(5400, 0),
  2585. FREQ2FBIN(5500, 0),
  2586. FREQ2FBIN(5700, 0),
  2587. FREQ2FBIN(5745, 0),
  2588. FREQ2FBIN(5825, 0)
  2589. },
  2590. .calTargetPower5G = {
  2591. /* 6-24,36,48,54 */
  2592. { {30, 30, 28, 24} },
  2593. { {30, 30, 28, 24} },
  2594. { {30, 30, 28, 24} },
  2595. { {30, 30, 28, 24} },
  2596. { {30, 30, 28, 24} },
  2597. { {30, 30, 28, 24} },
  2598. { {30, 30, 28, 24} },
  2599. { {30, 30, 28, 24} },
  2600. },
  2601. .calTargetPower5GHT20 = {
  2602. /*
  2603. * 0_8_16,1-3_9-11_17-19,
  2604. * 4,5,6,7,12,13,14,15,20,21,22,23
  2605. */
  2606. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2607. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2608. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2609. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2610. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2611. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2612. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2613. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2614. },
  2615. .calTargetPower5GHT40 = {
  2616. /*
  2617. * 0_8_16,1-3_9-11_17-19,
  2618. * 4,5,6,7,12,13,14,15,20,21,22,23
  2619. */
  2620. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2621. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2622. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2623. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2624. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2625. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2626. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2627. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2628. },
  2629. .ctlIndex_5G = {
  2630. 0x10, 0x16, 0x18, 0x40, 0x46,
  2631. 0x48, 0x30, 0x36, 0x38
  2632. },
  2633. .ctl_freqbin_5G = {
  2634. {
  2635. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2636. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2637. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2638. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2639. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  2640. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2641. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2642. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2643. },
  2644. {
  2645. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2646. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2647. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2648. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2649. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  2650. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2651. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2652. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2653. },
  2654. {
  2655. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2656. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2657. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2658. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  2659. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  2660. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  2661. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  2662. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  2663. },
  2664. {
  2665. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2666. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2667. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  2668. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  2669. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2670. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2671. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  2672. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  2673. },
  2674. {
  2675. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2676. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2677. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  2678. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  2679. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  2680. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  2681. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  2682. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  2683. },
  2684. {
  2685. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2686. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  2687. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  2688. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2689. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  2690. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2691. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  2692. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  2693. },
  2694. {
  2695. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2696. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2697. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  2698. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  2699. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2700. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  2701. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  2702. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  2703. },
  2704. {
  2705. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2706. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2707. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  2708. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2709. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  2710. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2711. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2712. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2713. },
  2714. {
  2715. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2716. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2717. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2718. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2719. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  2720. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2721. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  2722. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  2723. }
  2724. },
  2725. .ctlPowerData_5G = {
  2726. {
  2727. {
  2728. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2729. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2730. }
  2731. },
  2732. {
  2733. {
  2734. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2735. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2736. }
  2737. },
  2738. {
  2739. {
  2740. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2741. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2742. }
  2743. },
  2744. {
  2745. {
  2746. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2747. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2748. }
  2749. },
  2750. {
  2751. {
  2752. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2753. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2754. }
  2755. },
  2756. {
  2757. {
  2758. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2759. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2760. }
  2761. },
  2762. {
  2763. {
  2764. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2765. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2766. }
  2767. },
  2768. {
  2769. {
  2770. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2771. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2772. }
  2773. },
  2774. {
  2775. {
  2776. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2777. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2778. }
  2779. },
  2780. }
  2781. };
  2782. static const struct ar9300_eeprom *ar9300_eep_templates[] = {
  2783. &ar9300_default,
  2784. &ar9300_x112,
  2785. &ar9300_h116,
  2786. &ar9300_h112,
  2787. &ar9300_x113,
  2788. };
  2789. static const struct ar9300_eeprom *ar9003_eeprom_struct_find_by_id(int id)
  2790. {
  2791. #define N_LOOP (sizeof(ar9300_eep_templates) / sizeof(ar9300_eep_templates[0]))
  2792. int it;
  2793. for (it = 0; it < N_LOOP; it++)
  2794. if (ar9300_eep_templates[it]->templateVersion == id)
  2795. return ar9300_eep_templates[it];
  2796. return NULL;
  2797. #undef N_LOOP
  2798. }
  2799. static int ath9k_hw_ar9300_check_eeprom(struct ath_hw *ah)
  2800. {
  2801. return 0;
  2802. }
  2803. static int interpolate(int x, int xa, int xb, int ya, int yb)
  2804. {
  2805. int bf, factor, plus;
  2806. bf = 2 * (yb - ya) * (x - xa) / (xb - xa);
  2807. factor = bf / 2;
  2808. plus = bf % 2;
  2809. return ya + factor + plus;
  2810. }
  2811. static u32 ath9k_hw_ar9300_get_eeprom(struct ath_hw *ah,
  2812. enum eeprom_param param)
  2813. {
  2814. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  2815. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  2816. switch (param) {
  2817. case EEP_MAC_LSW:
  2818. return get_unaligned_be16(eep->macAddr);
  2819. case EEP_MAC_MID:
  2820. return get_unaligned_be16(eep->macAddr + 2);
  2821. case EEP_MAC_MSW:
  2822. return get_unaligned_be16(eep->macAddr + 4);
  2823. case EEP_REG_0:
  2824. return le16_to_cpu(pBase->regDmn[0]);
  2825. case EEP_OP_CAP:
  2826. return pBase->deviceCap;
  2827. case EEP_OP_MODE:
  2828. return pBase->opCapFlags.opFlags;
  2829. case EEP_RF_SILENT:
  2830. return pBase->rfSilent;
  2831. case EEP_TX_MASK:
  2832. return (pBase->txrxMask >> 4) & 0xf;
  2833. case EEP_RX_MASK:
  2834. return pBase->txrxMask & 0xf;
  2835. case EEP_PAPRD:
  2836. return !!(pBase->featureEnable & BIT(5));
  2837. case EEP_CHAIN_MASK_REDUCE:
  2838. return (pBase->miscConfiguration >> 0x3) & 0x1;
  2839. case EEP_ANT_DIV_CTL1:
  2840. if (AR_SREV_9565(ah))
  2841. return AR9300_EEP_ANTDIV_CONTROL_DEFAULT_VALUE;
  2842. else
  2843. return eep->base_ext1.ant_div_control;
  2844. case EEP_ANTENNA_GAIN_5G:
  2845. return eep->modalHeader5G.antennaGain;
  2846. case EEP_ANTENNA_GAIN_2G:
  2847. return eep->modalHeader2G.antennaGain;
  2848. default:
  2849. return 0;
  2850. }
  2851. }
  2852. static bool ar9300_eeprom_read_byte(struct ath_hw *ah, int address,
  2853. u8 *buffer)
  2854. {
  2855. u16 val;
  2856. if (unlikely(!ath9k_hw_nvram_read(ah, address / 2, &val)))
  2857. return false;
  2858. *buffer = (val >> (8 * (address % 2))) & 0xff;
  2859. return true;
  2860. }
  2861. static bool ar9300_eeprom_read_word(struct ath_hw *ah, int address,
  2862. u8 *buffer)
  2863. {
  2864. u16 val;
  2865. if (unlikely(!ath9k_hw_nvram_read(ah, address / 2, &val)))
  2866. return false;
  2867. buffer[0] = val >> 8;
  2868. buffer[1] = val & 0xff;
  2869. return true;
  2870. }
  2871. static bool ar9300_read_eeprom(struct ath_hw *ah, int address, u8 *buffer,
  2872. int count)
  2873. {
  2874. struct ath_common *common = ath9k_hw_common(ah);
  2875. int i;
  2876. if ((address < 0) || ((address + count) / 2 > AR9300_EEPROM_SIZE - 1)) {
  2877. ath_dbg(common, EEPROM, "eeprom address not in range\n");
  2878. return false;
  2879. }
  2880. /*
  2881. * Since we're reading the bytes in reverse order from a little-endian
  2882. * word stream, an even address means we only use the lower half of
  2883. * the 16-bit word at that address
  2884. */
  2885. if (address % 2 == 0) {
  2886. if (!ar9300_eeprom_read_byte(ah, address--, buffer++))
  2887. goto error;
  2888. count--;
  2889. }
  2890. for (i = 0; i < count / 2; i++) {
  2891. if (!ar9300_eeprom_read_word(ah, address, buffer))
  2892. goto error;
  2893. address -= 2;
  2894. buffer += 2;
  2895. }
  2896. if (count % 2)
  2897. if (!ar9300_eeprom_read_byte(ah, address, buffer))
  2898. goto error;
  2899. return true;
  2900. error:
  2901. ath_dbg(common, EEPROM, "unable to read eeprom region at offset %d\n",
  2902. address);
  2903. return false;
  2904. }
  2905. static bool ar9300_otp_read_word(struct ath_hw *ah, int addr, u32 *data)
  2906. {
  2907. REG_READ(ah, AR9300_OTP_BASE + (4 * addr));
  2908. if (!ath9k_hw_wait(ah, AR9300_OTP_STATUS, AR9300_OTP_STATUS_TYPE,
  2909. AR9300_OTP_STATUS_VALID, 1000))
  2910. return false;
  2911. *data = REG_READ(ah, AR9300_OTP_READ_DATA);
  2912. return true;
  2913. }
  2914. static bool ar9300_read_otp(struct ath_hw *ah, int address, u8 *buffer,
  2915. int count)
  2916. {
  2917. u32 data;
  2918. int i;
  2919. for (i = 0; i < count; i++) {
  2920. int offset = 8 * ((address - i) % 4);
  2921. if (!ar9300_otp_read_word(ah, (address - i) / 4, &data))
  2922. return false;
  2923. buffer[i] = (data >> offset) & 0xff;
  2924. }
  2925. return true;
  2926. }
  2927. static void ar9300_comp_hdr_unpack(u8 *best, int *code, int *reference,
  2928. int *length, int *major, int *minor)
  2929. {
  2930. unsigned long value[4];
  2931. value[0] = best[0];
  2932. value[1] = best[1];
  2933. value[2] = best[2];
  2934. value[3] = best[3];
  2935. *code = ((value[0] >> 5) & 0x0007);
  2936. *reference = (value[0] & 0x001f) | ((value[1] >> 2) & 0x0020);
  2937. *length = ((value[1] << 4) & 0x07f0) | ((value[2] >> 4) & 0x000f);
  2938. *major = (value[2] & 0x000f);
  2939. *minor = (value[3] & 0x00ff);
  2940. }
  2941. static u16 ar9300_comp_cksum(u8 *data, int dsize)
  2942. {
  2943. int it, checksum = 0;
  2944. for (it = 0; it < dsize; it++) {
  2945. checksum += data[it];
  2946. checksum &= 0xffff;
  2947. }
  2948. return checksum;
  2949. }
  2950. static bool ar9300_uncompress_block(struct ath_hw *ah,
  2951. u8 *mptr,
  2952. int mdataSize,
  2953. u8 *block,
  2954. int size)
  2955. {
  2956. int it;
  2957. int spot;
  2958. int offset;
  2959. int length;
  2960. struct ath_common *common = ath9k_hw_common(ah);
  2961. spot = 0;
  2962. for (it = 0; it < size; it += (length+2)) {
  2963. offset = block[it];
  2964. offset &= 0xff;
  2965. spot += offset;
  2966. length = block[it+1];
  2967. length &= 0xff;
  2968. if (length > 0 && spot >= 0 && spot+length <= mdataSize) {
  2969. ath_dbg(common, EEPROM,
  2970. "Restore at %d: spot=%d offset=%d length=%d\n",
  2971. it, spot, offset, length);
  2972. memcpy(&mptr[spot], &block[it+2], length);
  2973. spot += length;
  2974. } else if (length > 0) {
  2975. ath_dbg(common, EEPROM,
  2976. "Bad restore at %d: spot=%d offset=%d length=%d\n",
  2977. it, spot, offset, length);
  2978. return false;
  2979. }
  2980. }
  2981. return true;
  2982. }
  2983. static int ar9300_compress_decision(struct ath_hw *ah,
  2984. int it,
  2985. int code,
  2986. int reference,
  2987. u8 *mptr,
  2988. u8 *word, int length, int mdata_size)
  2989. {
  2990. struct ath_common *common = ath9k_hw_common(ah);
  2991. const struct ar9300_eeprom *eep = NULL;
  2992. switch (code) {
  2993. case _CompressNone:
  2994. if (length != mdata_size) {
  2995. ath_dbg(common, EEPROM,
  2996. "EEPROM structure size mismatch memory=%d eeprom=%d\n",
  2997. mdata_size, length);
  2998. return -1;
  2999. }
  3000. memcpy(mptr, word + COMP_HDR_LEN, length);
  3001. ath_dbg(common, EEPROM,
  3002. "restored eeprom %d: uncompressed, length %d\n",
  3003. it, length);
  3004. break;
  3005. case _CompressBlock:
  3006. if (reference == 0) {
  3007. } else {
  3008. eep = ar9003_eeprom_struct_find_by_id(reference);
  3009. if (eep == NULL) {
  3010. ath_dbg(common, EEPROM,
  3011. "can't find reference eeprom struct %d\n",
  3012. reference);
  3013. return -1;
  3014. }
  3015. memcpy(mptr, eep, mdata_size);
  3016. }
  3017. ath_dbg(common, EEPROM,
  3018. "restore eeprom %d: block, reference %d, length %d\n",
  3019. it, reference, length);
  3020. ar9300_uncompress_block(ah, mptr, mdata_size,
  3021. (word + COMP_HDR_LEN), length);
  3022. break;
  3023. default:
  3024. ath_dbg(common, EEPROM, "unknown compression code %d\n", code);
  3025. return -1;
  3026. }
  3027. return 0;
  3028. }
  3029. typedef bool (*eeprom_read_op)(struct ath_hw *ah, int address, u8 *buffer,
  3030. int count);
  3031. static bool ar9300_check_header(void *data)
  3032. {
  3033. u32 *word = data;
  3034. return !(*word == 0 || *word == ~0);
  3035. }
  3036. static bool ar9300_check_eeprom_header(struct ath_hw *ah, eeprom_read_op read,
  3037. int base_addr)
  3038. {
  3039. u8 header[4];
  3040. if (!read(ah, base_addr, header, 4))
  3041. return false;
  3042. return ar9300_check_header(header);
  3043. }
  3044. static int ar9300_eeprom_restore_flash(struct ath_hw *ah, u8 *mptr,
  3045. int mdata_size)
  3046. {
  3047. u16 *data = (u16 *) mptr;
  3048. int i;
  3049. for (i = 0; i < mdata_size / 2; i++, data++)
  3050. ath9k_hw_nvram_read(ah, i, data);
  3051. return 0;
  3052. }
  3053. /*
  3054. * Read the configuration data from the eeprom.
  3055. * The data can be put in any specified memory buffer.
  3056. *
  3057. * Returns -1 on error.
  3058. * Returns address of next memory location on success.
  3059. */
  3060. static int ar9300_eeprom_restore_internal(struct ath_hw *ah,
  3061. u8 *mptr, int mdata_size)
  3062. {
  3063. #define MDEFAULT 15
  3064. #define MSTATE 100
  3065. int cptr;
  3066. u8 *word;
  3067. int code;
  3068. int reference, length, major, minor;
  3069. int osize;
  3070. int it;
  3071. u16 checksum, mchecksum;
  3072. struct ath_common *common = ath9k_hw_common(ah);
  3073. struct ar9300_eeprom *eep;
  3074. eeprom_read_op read;
  3075. if (ath9k_hw_use_flash(ah)) {
  3076. u8 txrx;
  3077. ar9300_eeprom_restore_flash(ah, mptr, mdata_size);
  3078. /* check if eeprom contains valid data */
  3079. eep = (struct ar9300_eeprom *) mptr;
  3080. txrx = eep->baseEepHeader.txrxMask;
  3081. if (txrx != 0 && txrx != 0xff)
  3082. return 0;
  3083. }
  3084. word = kzalloc(2048, GFP_KERNEL);
  3085. if (!word)
  3086. return -ENOMEM;
  3087. memcpy(mptr, &ar9300_default, mdata_size);
  3088. read = ar9300_read_eeprom;
  3089. if (AR_SREV_9485(ah))
  3090. cptr = AR9300_BASE_ADDR_4K;
  3091. else if (AR_SREV_9330(ah))
  3092. cptr = AR9300_BASE_ADDR_512;
  3093. else
  3094. cptr = AR9300_BASE_ADDR;
  3095. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3096. cptr);
  3097. if (ar9300_check_eeprom_header(ah, read, cptr))
  3098. goto found;
  3099. cptr = AR9300_BASE_ADDR_512;
  3100. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3101. cptr);
  3102. if (ar9300_check_eeprom_header(ah, read, cptr))
  3103. goto found;
  3104. read = ar9300_read_otp;
  3105. cptr = AR9300_BASE_ADDR;
  3106. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3107. if (ar9300_check_eeprom_header(ah, read, cptr))
  3108. goto found;
  3109. cptr = AR9300_BASE_ADDR_512;
  3110. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3111. if (ar9300_check_eeprom_header(ah, read, cptr))
  3112. goto found;
  3113. goto fail;
  3114. found:
  3115. ath_dbg(common, EEPROM, "Found valid EEPROM data\n");
  3116. for (it = 0; it < MSTATE; it++) {
  3117. if (!read(ah, cptr, word, COMP_HDR_LEN))
  3118. goto fail;
  3119. if (!ar9300_check_header(word))
  3120. break;
  3121. ar9300_comp_hdr_unpack(word, &code, &reference,
  3122. &length, &major, &minor);
  3123. ath_dbg(common, EEPROM,
  3124. "Found block at %x: code=%d ref=%d length=%d major=%d minor=%d\n",
  3125. cptr, code, reference, length, major, minor);
  3126. if ((!AR_SREV_9485(ah) && length >= 1024) ||
  3127. (AR_SREV_9485(ah) && length > EEPROM_DATA_LEN_9485)) {
  3128. ath_dbg(common, EEPROM, "Skipping bad header\n");
  3129. cptr -= COMP_HDR_LEN;
  3130. continue;
  3131. }
  3132. osize = length;
  3133. read(ah, cptr, word, COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3134. checksum = ar9300_comp_cksum(&word[COMP_HDR_LEN], length);
  3135. mchecksum = get_unaligned_le16(&word[COMP_HDR_LEN + osize]);
  3136. ath_dbg(common, EEPROM, "checksum %x %x\n",
  3137. checksum, mchecksum);
  3138. if (checksum == mchecksum) {
  3139. ar9300_compress_decision(ah, it, code, reference, mptr,
  3140. word, length, mdata_size);
  3141. } else {
  3142. ath_dbg(common, EEPROM,
  3143. "skipping block with bad checksum\n");
  3144. }
  3145. cptr -= (COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3146. }
  3147. kfree(word);
  3148. return cptr;
  3149. fail:
  3150. kfree(word);
  3151. return -1;
  3152. }
  3153. /*
  3154. * Restore the configuration structure by reading the eeprom.
  3155. * This function destroys any existing in-memory structure
  3156. * content.
  3157. */
  3158. static bool ath9k_hw_ar9300_fill_eeprom(struct ath_hw *ah)
  3159. {
  3160. u8 *mptr = (u8 *) &ah->eeprom.ar9300_eep;
  3161. if (ar9300_eeprom_restore_internal(ah, mptr,
  3162. sizeof(struct ar9300_eeprom)) < 0)
  3163. return false;
  3164. return true;
  3165. }
  3166. #if defined(CONFIG_ATH9K_DEBUGFS) || defined(CONFIG_ATH9K_HTC_DEBUGFS)
  3167. static u32 ar9003_dump_modal_eeprom(char *buf, u32 len, u32 size,
  3168. struct ar9300_modal_eep_header *modal_hdr)
  3169. {
  3170. PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
  3171. PR_EEP("Chain1 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[1]));
  3172. PR_EEP("Chain2 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[2]));
  3173. PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
  3174. PR_EEP("Ant. Common Control2", le32_to_cpu(modal_hdr->antCtrlCommon2));
  3175. PR_EEP("Ant. Gain", modal_hdr->antennaGain);
  3176. PR_EEP("Switch Settle", modal_hdr->switchSettling);
  3177. PR_EEP("Chain0 xatten1DB", modal_hdr->xatten1DB[0]);
  3178. PR_EEP("Chain1 xatten1DB", modal_hdr->xatten1DB[1]);
  3179. PR_EEP("Chain2 xatten1DB", modal_hdr->xatten1DB[2]);
  3180. PR_EEP("Chain0 xatten1Margin", modal_hdr->xatten1Margin[0]);
  3181. PR_EEP("Chain1 xatten1Margin", modal_hdr->xatten1Margin[1]);
  3182. PR_EEP("Chain2 xatten1Margin", modal_hdr->xatten1Margin[2]);
  3183. PR_EEP("Temp Slope", modal_hdr->tempSlope);
  3184. PR_EEP("Volt Slope", modal_hdr->voltSlope);
  3185. PR_EEP("spur Channels0", modal_hdr->spurChans[0]);
  3186. PR_EEP("spur Channels1", modal_hdr->spurChans[1]);
  3187. PR_EEP("spur Channels2", modal_hdr->spurChans[2]);
  3188. PR_EEP("spur Channels3", modal_hdr->spurChans[3]);
  3189. PR_EEP("spur Channels4", modal_hdr->spurChans[4]);
  3190. PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
  3191. PR_EEP("Chain1 NF Threshold", modal_hdr->noiseFloorThreshCh[1]);
  3192. PR_EEP("Chain2 NF Threshold", modal_hdr->noiseFloorThreshCh[2]);
  3193. PR_EEP("Quick Drop", modal_hdr->quick_drop);
  3194. PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
  3195. PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
  3196. PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
  3197. PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
  3198. PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
  3199. PR_EEP("txClip", modal_hdr->txClip);
  3200. PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
  3201. return len;
  3202. }
  3203. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3204. u8 *buf, u32 len, u32 size)
  3205. {
  3206. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3207. struct ar9300_base_eep_hdr *pBase;
  3208. if (!dump_base_hdr) {
  3209. len += scnprintf(buf + len, size - len,
  3210. "%20s :\n", "2GHz modal Header");
  3211. len = ar9003_dump_modal_eeprom(buf, len, size,
  3212. &eep->modalHeader2G);
  3213. len += scnprintf(buf + len, size - len,
  3214. "%20s :\n", "5GHz modal Header");
  3215. len = ar9003_dump_modal_eeprom(buf, len, size,
  3216. &eep->modalHeader5G);
  3217. goto out;
  3218. }
  3219. pBase = &eep->baseEepHeader;
  3220. PR_EEP("EEPROM Version", ah->eeprom.ar9300_eep.eepromVersion);
  3221. PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
  3222. PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
  3223. PR_EEP("TX Mask", (pBase->txrxMask >> 4));
  3224. PR_EEP("RX Mask", (pBase->txrxMask & 0x0f));
  3225. PR_EEP("Allow 5GHz", !!(pBase->opCapFlags.opFlags &
  3226. AR5416_OPFLAGS_11A));
  3227. PR_EEP("Allow 2GHz", !!(pBase->opCapFlags.opFlags &
  3228. AR5416_OPFLAGS_11G));
  3229. PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags.opFlags &
  3230. AR5416_OPFLAGS_N_2G_HT20));
  3231. PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags.opFlags &
  3232. AR5416_OPFLAGS_N_2G_HT40));
  3233. PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags.opFlags &
  3234. AR5416_OPFLAGS_N_5G_HT20));
  3235. PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags.opFlags &
  3236. AR5416_OPFLAGS_N_5G_HT40));
  3237. PR_EEP("Big Endian", !!(pBase->opCapFlags.eepMisc & 0x01));
  3238. PR_EEP("RF Silent", pBase->rfSilent);
  3239. PR_EEP("BT option", pBase->blueToothOptions);
  3240. PR_EEP("Device Cap", pBase->deviceCap);
  3241. PR_EEP("Device Type", pBase->deviceType);
  3242. PR_EEP("Power Table Offset", pBase->pwrTableOffset);
  3243. PR_EEP("Tuning Caps1", pBase->params_for_tuning_caps[0]);
  3244. PR_EEP("Tuning Caps2", pBase->params_for_tuning_caps[1]);
  3245. PR_EEP("Enable Tx Temp Comp", !!(pBase->featureEnable & BIT(0)));
  3246. PR_EEP("Enable Tx Volt Comp", !!(pBase->featureEnable & BIT(1)));
  3247. PR_EEP("Enable fast clock", !!(pBase->featureEnable & BIT(2)));
  3248. PR_EEP("Enable doubling", !!(pBase->featureEnable & BIT(3)));
  3249. PR_EEP("Internal regulator", !!(pBase->featureEnable & BIT(4)));
  3250. PR_EEP("Enable Paprd", !!(pBase->featureEnable & BIT(5)));
  3251. PR_EEP("Driver Strength", !!(pBase->miscConfiguration & BIT(0)));
  3252. PR_EEP("Quick Drop", !!(pBase->miscConfiguration & BIT(1)));
  3253. PR_EEP("Chain mask Reduce", (pBase->miscConfiguration >> 0x3) & 0x1);
  3254. PR_EEP("Write enable Gpio", pBase->eepromWriteEnableGpio);
  3255. PR_EEP("WLAN Disable Gpio", pBase->wlanDisableGpio);
  3256. PR_EEP("WLAN LED Gpio", pBase->wlanLedGpio);
  3257. PR_EEP("Rx Band Select Gpio", pBase->rxBandSelectGpio);
  3258. PR_EEP("Tx Gain", pBase->txrxgain >> 4);
  3259. PR_EEP("Rx Gain", pBase->txrxgain & 0xf);
  3260. PR_EEP("SW Reg", le32_to_cpu(pBase->swreg));
  3261. len += scnprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
  3262. ah->eeprom.ar9300_eep.macAddr);
  3263. out:
  3264. if (len > size)
  3265. len = size;
  3266. return len;
  3267. }
  3268. #else
  3269. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3270. u8 *buf, u32 len, u32 size)
  3271. {
  3272. return 0;
  3273. }
  3274. #endif
  3275. /* XXX: review hardware docs */
  3276. static int ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw *ah)
  3277. {
  3278. return ah->eeprom.ar9300_eep.eepromVersion;
  3279. }
  3280. /* XXX: could be read from the eepromVersion, not sure yet */
  3281. static int ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw *ah)
  3282. {
  3283. return 0;
  3284. }
  3285. static struct ar9300_modal_eep_header *ar9003_modal_header(struct ath_hw *ah,
  3286. bool is2ghz)
  3287. {
  3288. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3289. if (is2ghz)
  3290. return &eep->modalHeader2G;
  3291. else
  3292. return &eep->modalHeader5G;
  3293. }
  3294. static void ar9003_hw_xpa_bias_level_apply(struct ath_hw *ah, bool is2ghz)
  3295. {
  3296. int bias = ar9003_modal_header(ah, is2ghz)->xpaBiasLvl;
  3297. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3298. REG_RMW_FIELD(ah, AR_CH0_TOP2, AR_CH0_TOP2_XPABIASLVL, bias);
  3299. else if (AR_SREV_9462(ah) || AR_SREV_9550(ah) || AR_SREV_9565(ah))
  3300. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3301. else {
  3302. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3303. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3304. AR_CH0_THERM_XPABIASLVL_MSB,
  3305. bias >> 2);
  3306. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3307. AR_CH0_THERM_XPASHORT2GND, 1);
  3308. }
  3309. }
  3310. static u16 ar9003_switch_com_spdt_get(struct ath_hw *ah, bool is2ghz)
  3311. {
  3312. return le16_to_cpu(ar9003_modal_header(ah, is2ghz)->switchcomspdt);
  3313. }
  3314. u32 ar9003_hw_ant_ctrl_common_get(struct ath_hw *ah, bool is2ghz)
  3315. {
  3316. return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon);
  3317. }
  3318. u32 ar9003_hw_ant_ctrl_common_2_get(struct ath_hw *ah, bool is2ghz)
  3319. {
  3320. return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon2);
  3321. }
  3322. static u16 ar9003_hw_ant_ctrl_chain_get(struct ath_hw *ah, int chain,
  3323. bool is2ghz)
  3324. {
  3325. __le16 val = ar9003_modal_header(ah, is2ghz)->antCtrlChain[chain];
  3326. return le16_to_cpu(val);
  3327. }
  3328. static void ar9003_hw_ant_ctrl_apply(struct ath_hw *ah, bool is2ghz)
  3329. {
  3330. struct ath_common *common = ath9k_hw_common(ah);
  3331. struct ath9k_hw_capabilities *pCap = &ah->caps;
  3332. int chain;
  3333. u32 regval, value, gpio;
  3334. static const u32 switch_chain_reg[AR9300_MAX_CHAINS] = {
  3335. AR_PHY_SWITCH_CHAIN_0,
  3336. AR_PHY_SWITCH_CHAIN_1,
  3337. AR_PHY_SWITCH_CHAIN_2,
  3338. };
  3339. if (AR_SREV_9485(ah) && (ar9003_hw_get_rx_gain_idx(ah) == 0)) {
  3340. if (ah->config.xlna_gpio)
  3341. gpio = ah->config.xlna_gpio;
  3342. else
  3343. gpio = AR9300_EXT_LNA_CTL_GPIO_AR9485;
  3344. ath9k_hw_cfg_output(ah, gpio,
  3345. AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED);
  3346. }
  3347. value = ar9003_hw_ant_ctrl_common_get(ah, is2ghz);
  3348. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  3349. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3350. AR_SWITCH_TABLE_COM_AR9462_ALL, value);
  3351. } else if (AR_SREV_9550(ah)) {
  3352. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3353. AR_SWITCH_TABLE_COM_AR9550_ALL, value);
  3354. } else
  3355. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3356. AR_SWITCH_TABLE_COM_ALL, value);
  3357. /*
  3358. * AR9462 defines new switch table for BT/WLAN,
  3359. * here's new field name in XXX.ref for both 2G and 5G.
  3360. * Register: [GLB_CONTROL] GLB_CONTROL (@0x20044)
  3361. * 15:12 R/W SWITCH_TABLE_COM_SPDT_WLAN_RX
  3362. * SWITCH_TABLE_COM_SPDT_WLAN_RX
  3363. *
  3364. * 11:8 R/W SWITCH_TABLE_COM_SPDT_WLAN_TX
  3365. * SWITCH_TABLE_COM_SPDT_WLAN_TX
  3366. *
  3367. * 7:4 R/W SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3368. * SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3369. */
  3370. if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565(ah)) {
  3371. value = ar9003_switch_com_spdt_get(ah, is2ghz);
  3372. REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
  3373. AR_SWITCH_TABLE_COM_SPDT_ALL, value);
  3374. REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_SPDT_ENABLE);
  3375. }
  3376. value = ar9003_hw_ant_ctrl_common_2_get(ah, is2ghz);
  3377. if (AR_SREV_9485(ah) && common->bt_ant_diversity) {
  3378. value &= ~AR_SWITCH_TABLE_COM2_ALL;
  3379. value |= ah->config.ant_ctrl_comm2g_switch_enable;
  3380. }
  3381. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2, AR_SWITCH_TABLE_COM2_ALL, value);
  3382. if ((AR_SREV_9462(ah)) && (ah->rxchainmask == 0x2)) {
  3383. value = ar9003_hw_ant_ctrl_chain_get(ah, 1, is2ghz);
  3384. REG_RMW_FIELD(ah, switch_chain_reg[0],
  3385. AR_SWITCH_TABLE_ALL, value);
  3386. }
  3387. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  3388. if ((ah->rxchainmask & BIT(chain)) ||
  3389. (ah->txchainmask & BIT(chain))) {
  3390. value = ar9003_hw_ant_ctrl_chain_get(ah, chain,
  3391. is2ghz);
  3392. REG_RMW_FIELD(ah, switch_chain_reg[chain],
  3393. AR_SWITCH_TABLE_ALL, value);
  3394. }
  3395. }
  3396. if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  3397. value = ath9k_hw_ar9300_get_eeprom(ah, EEP_ANT_DIV_CTL1);
  3398. /*
  3399. * main_lnaconf, alt_lnaconf, main_tb, alt_tb
  3400. * are the fields present
  3401. */
  3402. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3403. regval &= (~AR_ANT_DIV_CTRL_ALL);
  3404. regval |= (value & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
  3405. /* enable_lnadiv */
  3406. regval &= (~AR_PHY_ANT_DIV_LNADIV);
  3407. regval |= ((value >> 6) & 0x1) << AR_PHY_ANT_DIV_LNADIV_S;
  3408. if (AR_SREV_9485(ah) && common->bt_ant_diversity)
  3409. regval |= AR_ANT_DIV_ENABLE;
  3410. if (AR_SREV_9565(ah)) {
  3411. if (common->bt_ant_diversity) {
  3412. regval |= (1 << AR_PHY_ANT_SW_RX_PROT_S);
  3413. REG_SET_BIT(ah, AR_PHY_RESTART,
  3414. AR_PHY_RESTART_ENABLE_DIV_M2FLAG);
  3415. /* Force WLAN LNA diversity ON */
  3416. REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV,
  3417. AR_BTCOEX_WL_LNADIV_FORCE_ON);
  3418. } else {
  3419. regval &= ~(1 << AR_PHY_ANT_DIV_LNADIV_S);
  3420. regval &= ~(1 << AR_PHY_ANT_SW_RX_PROT_S);
  3421. REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL,
  3422. (1 << AR_PHY_ANT_SW_RX_PROT_S));
  3423. /* Force WLAN LNA diversity OFF */
  3424. REG_CLR_BIT(ah, AR_BTCOEX_WL_LNADIV,
  3425. AR_BTCOEX_WL_LNADIV_FORCE_ON);
  3426. }
  3427. }
  3428. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3429. /* enable fast_div */
  3430. regval = REG_READ(ah, AR_PHY_CCK_DETECT);
  3431. regval &= (~AR_FAST_DIV_ENABLE);
  3432. regval |= ((value >> 7) & 0x1) << AR_FAST_DIV_ENABLE_S;
  3433. if ((AR_SREV_9485(ah) || AR_SREV_9565(ah))
  3434. && common->bt_ant_diversity)
  3435. regval |= AR_FAST_DIV_ENABLE;
  3436. REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
  3437. if (pCap->hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
  3438. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3439. /*
  3440. * clear bits 25-30 main_lnaconf, alt_lnaconf,
  3441. * main_tb, alt_tb
  3442. */
  3443. regval &= (~(AR_PHY_ANT_DIV_MAIN_LNACONF |
  3444. AR_PHY_ANT_DIV_ALT_LNACONF |
  3445. AR_PHY_ANT_DIV_ALT_GAINTB |
  3446. AR_PHY_ANT_DIV_MAIN_GAINTB));
  3447. /* by default use LNA1 for the main antenna */
  3448. regval |= (ATH_ANT_DIV_COMB_LNA1 <<
  3449. AR_PHY_ANT_DIV_MAIN_LNACONF_S);
  3450. regval |= (ATH_ANT_DIV_COMB_LNA2 <<
  3451. AR_PHY_ANT_DIV_ALT_LNACONF_S);
  3452. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3453. }
  3454. }
  3455. }
  3456. static void ar9003_hw_drive_strength_apply(struct ath_hw *ah)
  3457. {
  3458. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3459. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3460. int drive_strength;
  3461. unsigned long reg;
  3462. drive_strength = pBase->miscConfiguration & BIT(0);
  3463. if (!drive_strength)
  3464. return;
  3465. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS1);
  3466. reg &= ~0x00ffffc0;
  3467. reg |= 0x5 << 21;
  3468. reg |= 0x5 << 18;
  3469. reg |= 0x5 << 15;
  3470. reg |= 0x5 << 12;
  3471. reg |= 0x5 << 9;
  3472. reg |= 0x5 << 6;
  3473. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS1, reg);
  3474. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS2);
  3475. reg &= ~0xffffffe0;
  3476. reg |= 0x5 << 29;
  3477. reg |= 0x5 << 26;
  3478. reg |= 0x5 << 23;
  3479. reg |= 0x5 << 20;
  3480. reg |= 0x5 << 17;
  3481. reg |= 0x5 << 14;
  3482. reg |= 0x5 << 11;
  3483. reg |= 0x5 << 8;
  3484. reg |= 0x5 << 5;
  3485. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS2, reg);
  3486. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS4);
  3487. reg &= ~0xff800000;
  3488. reg |= 0x5 << 29;
  3489. reg |= 0x5 << 26;
  3490. reg |= 0x5 << 23;
  3491. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS4, reg);
  3492. }
  3493. static u16 ar9003_hw_atten_chain_get(struct ath_hw *ah, int chain,
  3494. struct ath9k_channel *chan)
  3495. {
  3496. int f[3], t[3];
  3497. u16 value;
  3498. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3499. if (chain >= 0 && chain < 3) {
  3500. if (IS_CHAN_2GHZ(chan))
  3501. return eep->modalHeader2G.xatten1DB[chain];
  3502. else if (eep->base_ext2.xatten1DBLow[chain] != 0) {
  3503. t[0] = eep->base_ext2.xatten1DBLow[chain];
  3504. f[0] = 5180;
  3505. t[1] = eep->modalHeader5G.xatten1DB[chain];
  3506. f[1] = 5500;
  3507. t[2] = eep->base_ext2.xatten1DBHigh[chain];
  3508. f[2] = 5785;
  3509. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3510. f, t, 3);
  3511. return value;
  3512. } else
  3513. return eep->modalHeader5G.xatten1DB[chain];
  3514. }
  3515. return 0;
  3516. }
  3517. static u16 ar9003_hw_atten_chain_get_margin(struct ath_hw *ah, int chain,
  3518. struct ath9k_channel *chan)
  3519. {
  3520. int f[3], t[3];
  3521. u16 value;
  3522. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3523. if (chain >= 0 && chain < 3) {
  3524. if (IS_CHAN_2GHZ(chan))
  3525. return eep->modalHeader2G.xatten1Margin[chain];
  3526. else if (eep->base_ext2.xatten1MarginLow[chain] != 0) {
  3527. t[0] = eep->base_ext2.xatten1MarginLow[chain];
  3528. f[0] = 5180;
  3529. t[1] = eep->modalHeader5G.xatten1Margin[chain];
  3530. f[1] = 5500;
  3531. t[2] = eep->base_ext2.xatten1MarginHigh[chain];
  3532. f[2] = 5785;
  3533. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3534. f, t, 3);
  3535. return value;
  3536. } else
  3537. return eep->modalHeader5G.xatten1Margin[chain];
  3538. }
  3539. return 0;
  3540. }
  3541. static void ar9003_hw_atten_apply(struct ath_hw *ah, struct ath9k_channel *chan)
  3542. {
  3543. int i;
  3544. u16 value;
  3545. unsigned long ext_atten_reg[3] = {AR_PHY_EXT_ATTEN_CTL_0,
  3546. AR_PHY_EXT_ATTEN_CTL_1,
  3547. AR_PHY_EXT_ATTEN_CTL_2,
  3548. };
  3549. if ((AR_SREV_9462(ah)) && (ah->rxchainmask == 0x2)) {
  3550. value = ar9003_hw_atten_chain_get(ah, 1, chan);
  3551. REG_RMW_FIELD(ah, ext_atten_reg[0],
  3552. AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
  3553. value = ar9003_hw_atten_chain_get_margin(ah, 1, chan);
  3554. REG_RMW_FIELD(ah, ext_atten_reg[0],
  3555. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
  3556. value);
  3557. }
  3558. /* Test value. if 0 then attenuation is unused. Don't load anything. */
  3559. for (i = 0; i < 3; i++) {
  3560. if (ah->txchainmask & BIT(i)) {
  3561. value = ar9003_hw_atten_chain_get(ah, i, chan);
  3562. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3563. AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
  3564. if (AR_SREV_9485(ah) &&
  3565. (ar9003_hw_get_rx_gain_idx(ah) == 0) &&
  3566. ah->config.xatten_margin_cfg)
  3567. value = 5;
  3568. else
  3569. value = ar9003_hw_atten_chain_get_margin(ah, i, chan);
  3570. if (ah->config.alt_mingainidx)
  3571. REG_RMW_FIELD(ah, AR_PHY_EXT_ATTEN_CTL_0,
  3572. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
  3573. value);
  3574. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3575. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
  3576. value);
  3577. }
  3578. }
  3579. }
  3580. static bool is_pmu_set(struct ath_hw *ah, u32 pmu_reg, int pmu_set)
  3581. {
  3582. int timeout = 100;
  3583. while (pmu_set != REG_READ(ah, pmu_reg)) {
  3584. if (timeout-- == 0)
  3585. return false;
  3586. REG_WRITE(ah, pmu_reg, pmu_set);
  3587. udelay(10);
  3588. }
  3589. return true;
  3590. }
  3591. void ar9003_hw_internal_regulator_apply(struct ath_hw *ah)
  3592. {
  3593. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3594. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3595. u32 reg_val;
  3596. if (pBase->featureEnable & BIT(4)) {
  3597. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3598. int reg_pmu_set;
  3599. reg_pmu_set = REG_READ(ah, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM;
  3600. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3601. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3602. return;
  3603. if (AR_SREV_9330(ah)) {
  3604. if (ah->is_clk_25mhz) {
  3605. reg_pmu_set = (3 << 1) | (8 << 4) |
  3606. (3 << 8) | (1 << 14) |
  3607. (6 << 17) | (1 << 20) |
  3608. (3 << 24);
  3609. } else {
  3610. reg_pmu_set = (4 << 1) | (7 << 4) |
  3611. (3 << 8) | (1 << 14) |
  3612. (6 << 17) | (1 << 20) |
  3613. (3 << 24);
  3614. }
  3615. } else {
  3616. reg_pmu_set = (5 << 1) | (7 << 4) |
  3617. (2 << 8) | (2 << 14) |
  3618. (6 << 17) | (1 << 20) |
  3619. (3 << 24) | (1 << 28);
  3620. }
  3621. REG_WRITE(ah, AR_PHY_PMU1, reg_pmu_set);
  3622. if (!is_pmu_set(ah, AR_PHY_PMU1, reg_pmu_set))
  3623. return;
  3624. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0xFFC00000)
  3625. | (4 << 26);
  3626. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3627. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3628. return;
  3629. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0x00200000)
  3630. | (1 << 21);
  3631. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3632. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3633. return;
  3634. } else if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  3635. reg_val = le32_to_cpu(pBase->swreg);
  3636. REG_WRITE(ah, AR_PHY_PMU1, reg_val);
  3637. } else {
  3638. /* Internal regulator is ON. Write swreg register. */
  3639. reg_val = le32_to_cpu(pBase->swreg);
  3640. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3641. REG_READ(ah, AR_RTC_REG_CONTROL1) &
  3642. (~AR_RTC_REG_CONTROL1_SWREG_PROGRAM));
  3643. REG_WRITE(ah, AR_RTC_REG_CONTROL0, reg_val);
  3644. /* Set REG_CONTROL1.SWREG_PROGRAM */
  3645. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3646. REG_READ(ah,
  3647. AR_RTC_REG_CONTROL1) |
  3648. AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
  3649. }
  3650. } else {
  3651. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3652. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0);
  3653. while (REG_READ_FIELD(ah, AR_PHY_PMU2,
  3654. AR_PHY_PMU2_PGM))
  3655. udelay(10);
  3656. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3657. while (!REG_READ_FIELD(ah, AR_PHY_PMU1,
  3658. AR_PHY_PMU1_PWD))
  3659. udelay(10);
  3660. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0x1);
  3661. while (!REG_READ_FIELD(ah, AR_PHY_PMU2,
  3662. AR_PHY_PMU2_PGM))
  3663. udelay(10);
  3664. } else if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  3665. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3666. else {
  3667. reg_val = REG_READ(ah, AR_RTC_SLEEP_CLK) |
  3668. AR_RTC_FORCE_SWREG_PRD;
  3669. REG_WRITE(ah, AR_RTC_SLEEP_CLK, reg_val);
  3670. }
  3671. }
  3672. }
  3673. static void ar9003_hw_apply_tuning_caps(struct ath_hw *ah)
  3674. {
  3675. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3676. u8 tuning_caps_param = eep->baseEepHeader.params_for_tuning_caps[0];
  3677. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3678. return;
  3679. if (eep->baseEepHeader.featureEnable & 0x40) {
  3680. tuning_caps_param &= 0x7f;
  3681. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPINDAC,
  3682. tuning_caps_param);
  3683. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPOUTDAC,
  3684. tuning_caps_param);
  3685. }
  3686. }
  3687. static void ar9003_hw_quick_drop_apply(struct ath_hw *ah, u16 freq)
  3688. {
  3689. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3690. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3691. int quick_drop;
  3692. s32 t[3], f[3] = {5180, 5500, 5785};
  3693. if (!(pBase->miscConfiguration & BIT(1)))
  3694. return;
  3695. if (freq < 4000)
  3696. quick_drop = eep->modalHeader2G.quick_drop;
  3697. else {
  3698. t[0] = eep->base_ext1.quick_drop_low;
  3699. t[1] = eep->modalHeader5G.quick_drop;
  3700. t[2] = eep->base_ext1.quick_drop_high;
  3701. quick_drop = ar9003_hw_power_interpolate(freq, f, t, 3);
  3702. }
  3703. REG_RMW_FIELD(ah, AR_PHY_AGC, AR_PHY_AGC_QUICK_DROP, quick_drop);
  3704. }
  3705. static void ar9003_hw_txend_to_xpa_off_apply(struct ath_hw *ah, bool is2ghz)
  3706. {
  3707. u32 value;
  3708. value = ar9003_modal_header(ah, is2ghz)->txEndToXpaOff;
  3709. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3710. AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF, value);
  3711. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3712. AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF, value);
  3713. }
  3714. static void ar9003_hw_xpa_timing_control_apply(struct ath_hw *ah, bool is2ghz)
  3715. {
  3716. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3717. u8 xpa_ctl;
  3718. if (!(eep->baseEepHeader.featureEnable & 0x80))
  3719. return;
  3720. if (!AR_SREV_9300(ah) && !AR_SREV_9340(ah) && !AR_SREV_9580(ah))
  3721. return;
  3722. xpa_ctl = ar9003_modal_header(ah, is2ghz)->txFrameToXpaOn;
  3723. if (is2ghz)
  3724. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3725. AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON, xpa_ctl);
  3726. else
  3727. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3728. AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON, xpa_ctl);
  3729. }
  3730. static void ar9003_hw_xlna_bias_strength_apply(struct ath_hw *ah, bool is2ghz)
  3731. {
  3732. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3733. u8 bias;
  3734. if (!(eep->baseEepHeader.featureEnable & 0x40))
  3735. return;
  3736. if (!AR_SREV_9300(ah))
  3737. return;
  3738. bias = ar9003_modal_header(ah, is2ghz)->xlna_bias_strength;
  3739. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3740. bias & 0x3);
  3741. bias >>= 2;
  3742. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3743. bias & 0x3);
  3744. bias >>= 2;
  3745. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3746. bias & 0x3);
  3747. }
  3748. static int ar9003_hw_get_thermometer(struct ath_hw *ah)
  3749. {
  3750. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3751. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3752. int thermometer = (pBase->miscConfiguration >> 1) & 0x3;
  3753. return --thermometer;
  3754. }
  3755. static void ar9003_hw_thermometer_apply(struct ath_hw *ah)
  3756. {
  3757. int thermometer = ar9003_hw_get_thermometer(ah);
  3758. u8 therm_on = (thermometer < 0) ? 0 : 1;
  3759. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
  3760. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3761. if (ah->caps.tx_chainmask & BIT(1))
  3762. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
  3763. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3764. if (ah->caps.tx_chainmask & BIT(2))
  3765. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
  3766. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3767. therm_on = (thermometer < 0) ? 0 : (thermometer == 0);
  3768. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
  3769. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3770. if (ah->caps.tx_chainmask & BIT(1)) {
  3771. therm_on = (thermometer < 0) ? 0 : (thermometer == 1);
  3772. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
  3773. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3774. }
  3775. if (ah->caps.tx_chainmask & BIT(2)) {
  3776. therm_on = (thermometer < 0) ? 0 : (thermometer == 2);
  3777. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
  3778. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3779. }
  3780. }
  3781. static void ar9003_hw_thermo_cal_apply(struct ath_hw *ah)
  3782. {
  3783. u32 data, ko, kg;
  3784. if (!AR_SREV_9462_20_OR_LATER(ah))
  3785. return;
  3786. ar9300_otp_read_word(ah, 1, &data);
  3787. ko = data & 0xff;
  3788. kg = (data >> 8) & 0xff;
  3789. if (ko || kg) {
  3790. REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
  3791. AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET, ko);
  3792. REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
  3793. AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN,
  3794. kg + 256);
  3795. }
  3796. }
  3797. static void ath9k_hw_ar9300_set_board_values(struct ath_hw *ah,
  3798. struct ath9k_channel *chan)
  3799. {
  3800. bool is2ghz = IS_CHAN_2GHZ(chan);
  3801. ar9003_hw_xpa_timing_control_apply(ah, is2ghz);
  3802. ar9003_hw_xpa_bias_level_apply(ah, is2ghz);
  3803. ar9003_hw_ant_ctrl_apply(ah, is2ghz);
  3804. ar9003_hw_drive_strength_apply(ah);
  3805. ar9003_hw_xlna_bias_strength_apply(ah, is2ghz);
  3806. ar9003_hw_atten_apply(ah, chan);
  3807. ar9003_hw_quick_drop_apply(ah, chan->channel);
  3808. if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) && !AR_SREV_9550(ah))
  3809. ar9003_hw_internal_regulator_apply(ah);
  3810. ar9003_hw_apply_tuning_caps(ah);
  3811. ar9003_hw_txend_to_xpa_off_apply(ah, is2ghz);
  3812. ar9003_hw_thermometer_apply(ah);
  3813. ar9003_hw_thermo_cal_apply(ah);
  3814. }
  3815. static void ath9k_hw_ar9300_set_addac(struct ath_hw *ah,
  3816. struct ath9k_channel *chan)
  3817. {
  3818. }
  3819. /*
  3820. * Returns the interpolated y value corresponding to the specified x value
  3821. * from the np ordered pairs of data (px,py).
  3822. * The pairs do not have to be in any order.
  3823. * If the specified x value is less than any of the px,
  3824. * the returned y value is equal to the py for the lowest px.
  3825. * If the specified x value is greater than any of the px,
  3826. * the returned y value is equal to the py for the highest px.
  3827. */
  3828. static int ar9003_hw_power_interpolate(int32_t x,
  3829. int32_t *px, int32_t *py, u_int16_t np)
  3830. {
  3831. int ip = 0;
  3832. int lx = 0, ly = 0, lhave = 0;
  3833. int hx = 0, hy = 0, hhave = 0;
  3834. int dx = 0;
  3835. int y = 0;
  3836. lhave = 0;
  3837. hhave = 0;
  3838. /* identify best lower and higher x calibration measurement */
  3839. for (ip = 0; ip < np; ip++) {
  3840. dx = x - px[ip];
  3841. /* this measurement is higher than our desired x */
  3842. if (dx <= 0) {
  3843. if (!hhave || dx > (x - hx)) {
  3844. /* new best higher x measurement */
  3845. hx = px[ip];
  3846. hy = py[ip];
  3847. hhave = 1;
  3848. }
  3849. }
  3850. /* this measurement is lower than our desired x */
  3851. if (dx >= 0) {
  3852. if (!lhave || dx < (x - lx)) {
  3853. /* new best lower x measurement */
  3854. lx = px[ip];
  3855. ly = py[ip];
  3856. lhave = 1;
  3857. }
  3858. }
  3859. }
  3860. /* the low x is good */
  3861. if (lhave) {
  3862. /* so is the high x */
  3863. if (hhave) {
  3864. /* they're the same, so just pick one */
  3865. if (hx == lx)
  3866. y = ly;
  3867. else /* interpolate */
  3868. y = interpolate(x, lx, hx, ly, hy);
  3869. } else /* only low is good, use it */
  3870. y = ly;
  3871. } else if (hhave) /* only high is good, use it */
  3872. y = hy;
  3873. else /* nothing is good,this should never happen unless np=0, ???? */
  3874. y = -(1 << 30);
  3875. return y;
  3876. }
  3877. static u8 ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw *ah,
  3878. u16 rateIndex, u16 freq, bool is2GHz)
  3879. {
  3880. u16 numPiers, i;
  3881. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3882. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3883. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3884. struct cal_tgt_pow_legacy *pEepromTargetPwr;
  3885. u8 *pFreqBin;
  3886. if (is2GHz) {
  3887. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3888. pEepromTargetPwr = eep->calTargetPower2G;
  3889. pFreqBin = eep->calTarget_freqbin_2G;
  3890. } else {
  3891. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3892. pEepromTargetPwr = eep->calTargetPower5G;
  3893. pFreqBin = eep->calTarget_freqbin_5G;
  3894. }
  3895. /*
  3896. * create array of channels and targetpower from
  3897. * targetpower piers stored on eeprom
  3898. */
  3899. for (i = 0; i < numPiers; i++) {
  3900. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3901. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3902. }
  3903. /* interpolate to get target power for given frequency */
  3904. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3905. freqArray,
  3906. targetPowerArray, numPiers);
  3907. }
  3908. static u8 ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw *ah,
  3909. u16 rateIndex,
  3910. u16 freq, bool is2GHz)
  3911. {
  3912. u16 numPiers, i;
  3913. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3914. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3915. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3916. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3917. u8 *pFreqBin;
  3918. if (is2GHz) {
  3919. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3920. pEepromTargetPwr = eep->calTargetPower2GHT20;
  3921. pFreqBin = eep->calTarget_freqbin_2GHT20;
  3922. } else {
  3923. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3924. pEepromTargetPwr = eep->calTargetPower5GHT20;
  3925. pFreqBin = eep->calTarget_freqbin_5GHT20;
  3926. }
  3927. /*
  3928. * create array of channels and targetpower
  3929. * from targetpower piers stored on eeprom
  3930. */
  3931. for (i = 0; i < numPiers; i++) {
  3932. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3933. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3934. }
  3935. /* interpolate to get target power for given frequency */
  3936. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3937. freqArray,
  3938. targetPowerArray, numPiers);
  3939. }
  3940. static u8 ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw *ah,
  3941. u16 rateIndex,
  3942. u16 freq, bool is2GHz)
  3943. {
  3944. u16 numPiers, i;
  3945. s32 targetPowerArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3946. s32 freqArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3947. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3948. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3949. u8 *pFreqBin;
  3950. if (is2GHz) {
  3951. numPiers = AR9300_NUM_2G_40_TARGET_POWERS;
  3952. pEepromTargetPwr = eep->calTargetPower2GHT40;
  3953. pFreqBin = eep->calTarget_freqbin_2GHT40;
  3954. } else {
  3955. numPiers = AR9300_NUM_5G_40_TARGET_POWERS;
  3956. pEepromTargetPwr = eep->calTargetPower5GHT40;
  3957. pFreqBin = eep->calTarget_freqbin_5GHT40;
  3958. }
  3959. /*
  3960. * create array of channels and targetpower from
  3961. * targetpower piers stored on eeprom
  3962. */
  3963. for (i = 0; i < numPiers; i++) {
  3964. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3965. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3966. }
  3967. /* interpolate to get target power for given frequency */
  3968. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3969. freqArray,
  3970. targetPowerArray, numPiers);
  3971. }
  3972. static u8 ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw *ah,
  3973. u16 rateIndex, u16 freq)
  3974. {
  3975. u16 numPiers = AR9300_NUM_2G_CCK_TARGET_POWERS, i;
  3976. s32 targetPowerArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3977. s32 freqArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3978. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3979. struct cal_tgt_pow_legacy *pEepromTargetPwr = eep->calTargetPowerCck;
  3980. u8 *pFreqBin = eep->calTarget_freqbin_Cck;
  3981. /*
  3982. * create array of channels and targetpower from
  3983. * targetpower piers stored on eeprom
  3984. */
  3985. for (i = 0; i < numPiers; i++) {
  3986. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], 1);
  3987. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3988. }
  3989. /* interpolate to get target power for given frequency */
  3990. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3991. freqArray,
  3992. targetPowerArray, numPiers);
  3993. }
  3994. /* Set tx power registers to array of values passed in */
  3995. static int ar9003_hw_tx_power_regwrite(struct ath_hw *ah, u8 * pPwrArray)
  3996. {
  3997. #define POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  3998. /* make sure forced gain is not set */
  3999. REG_WRITE(ah, AR_PHY_TX_FORCED_GAIN, 0);
  4000. /* Write the OFDM power per rate set */
  4001. /* 6 (LSB), 9, 12, 18 (MSB) */
  4002. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(0),
  4003. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  4004. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 16) |
  4005. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  4006. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  4007. /* 24 (LSB), 36, 48, 54 (MSB) */
  4008. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(1),
  4009. POW_SM(pPwrArray[ALL_TARGET_LEGACY_54], 24) |
  4010. POW_SM(pPwrArray[ALL_TARGET_LEGACY_48], 16) |
  4011. POW_SM(pPwrArray[ALL_TARGET_LEGACY_36], 8) |
  4012. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  4013. /* Write the CCK power per rate set */
  4014. /* 1L (LSB), reserved, 2L, 2S (MSB) */
  4015. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(2),
  4016. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 24) |
  4017. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  4018. /* POW_SM(txPowerTimes2, 8) | this is reserved for AR9003 */
  4019. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0));
  4020. /* 5.5L (LSB), 5.5S, 11L, 11S (MSB) */
  4021. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(3),
  4022. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11S], 24) |
  4023. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11L], 16) |
  4024. POW_SM(pPwrArray[ALL_TARGET_LEGACY_5S], 8) |
  4025. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  4026. );
  4027. /* Write the power for duplicated frames - HT40 */
  4028. /* dup40_cck (LSB), dup40_ofdm, ext20_cck, ext20_ofdm (MSB) */
  4029. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(8),
  4030. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  4031. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  4032. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  4033. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  4034. );
  4035. /* Write the HT20 power per rate set */
  4036. /* 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB) */
  4037. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(4),
  4038. POW_SM(pPwrArray[ALL_TARGET_HT20_5], 24) |
  4039. POW_SM(pPwrArray[ALL_TARGET_HT20_4], 16) |
  4040. POW_SM(pPwrArray[ALL_TARGET_HT20_1_3_9_11_17_19], 8) |
  4041. POW_SM(pPwrArray[ALL_TARGET_HT20_0_8_16], 0)
  4042. );
  4043. /* 6 (LSB), 7, 12, 13 (MSB) */
  4044. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(5),
  4045. POW_SM(pPwrArray[ALL_TARGET_HT20_13], 24) |
  4046. POW_SM(pPwrArray[ALL_TARGET_HT20_12], 16) |
  4047. POW_SM(pPwrArray[ALL_TARGET_HT20_7], 8) |
  4048. POW_SM(pPwrArray[ALL_TARGET_HT20_6], 0)
  4049. );
  4050. /* 14 (LSB), 15, 20, 21 */
  4051. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(9),
  4052. POW_SM(pPwrArray[ALL_TARGET_HT20_21], 24) |
  4053. POW_SM(pPwrArray[ALL_TARGET_HT20_20], 16) |
  4054. POW_SM(pPwrArray[ALL_TARGET_HT20_15], 8) |
  4055. POW_SM(pPwrArray[ALL_TARGET_HT20_14], 0)
  4056. );
  4057. /* Mixed HT20 and HT40 rates */
  4058. /* HT20 22 (LSB), HT20 23, HT40 22, HT40 23 (MSB) */
  4059. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(10),
  4060. POW_SM(pPwrArray[ALL_TARGET_HT40_23], 24) |
  4061. POW_SM(pPwrArray[ALL_TARGET_HT40_22], 16) |
  4062. POW_SM(pPwrArray[ALL_TARGET_HT20_23], 8) |
  4063. POW_SM(pPwrArray[ALL_TARGET_HT20_22], 0)
  4064. );
  4065. /*
  4066. * Write the HT40 power per rate set
  4067. * correct PAR difference between HT40 and HT20/LEGACY
  4068. * 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB)
  4069. */
  4070. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(6),
  4071. POW_SM(pPwrArray[ALL_TARGET_HT40_5], 24) |
  4072. POW_SM(pPwrArray[ALL_TARGET_HT40_4], 16) |
  4073. POW_SM(pPwrArray[ALL_TARGET_HT40_1_3_9_11_17_19], 8) |
  4074. POW_SM(pPwrArray[ALL_TARGET_HT40_0_8_16], 0)
  4075. );
  4076. /* 6 (LSB), 7, 12, 13 (MSB) */
  4077. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(7),
  4078. POW_SM(pPwrArray[ALL_TARGET_HT40_13], 24) |
  4079. POW_SM(pPwrArray[ALL_TARGET_HT40_12], 16) |
  4080. POW_SM(pPwrArray[ALL_TARGET_HT40_7], 8) |
  4081. POW_SM(pPwrArray[ALL_TARGET_HT40_6], 0)
  4082. );
  4083. /* 14 (LSB), 15, 20, 21 */
  4084. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(11),
  4085. POW_SM(pPwrArray[ALL_TARGET_HT40_21], 24) |
  4086. POW_SM(pPwrArray[ALL_TARGET_HT40_20], 16) |
  4087. POW_SM(pPwrArray[ALL_TARGET_HT40_15], 8) |
  4088. POW_SM(pPwrArray[ALL_TARGET_HT40_14], 0)
  4089. );
  4090. return 0;
  4091. #undef POW_SM
  4092. }
  4093. static void ar9003_hw_get_legacy_target_powers(struct ath_hw *ah, u16 freq,
  4094. u8 *targetPowerValT2,
  4095. bool is2GHz)
  4096. {
  4097. targetPowerValT2[ALL_TARGET_LEGACY_6_24] =
  4098. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_6_24, freq,
  4099. is2GHz);
  4100. targetPowerValT2[ALL_TARGET_LEGACY_36] =
  4101. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_36, freq,
  4102. is2GHz);
  4103. targetPowerValT2[ALL_TARGET_LEGACY_48] =
  4104. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_48, freq,
  4105. is2GHz);
  4106. targetPowerValT2[ALL_TARGET_LEGACY_54] =
  4107. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_54, freq,
  4108. is2GHz);
  4109. }
  4110. static void ar9003_hw_get_cck_target_powers(struct ath_hw *ah, u16 freq,
  4111. u8 *targetPowerValT2)
  4112. {
  4113. targetPowerValT2[ALL_TARGET_LEGACY_1L_5L] =
  4114. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_1L_5L,
  4115. freq);
  4116. targetPowerValT2[ALL_TARGET_LEGACY_5S] =
  4117. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_5S, freq);
  4118. targetPowerValT2[ALL_TARGET_LEGACY_11L] =
  4119. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11L, freq);
  4120. targetPowerValT2[ALL_TARGET_LEGACY_11S] =
  4121. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11S, freq);
  4122. }
  4123. static void ar9003_hw_get_ht20_target_powers(struct ath_hw *ah, u16 freq,
  4124. u8 *targetPowerValT2, bool is2GHz)
  4125. {
  4126. targetPowerValT2[ALL_TARGET_HT20_0_8_16] =
  4127. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  4128. is2GHz);
  4129. targetPowerValT2[ALL_TARGET_HT20_1_3_9_11_17_19] =
  4130. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  4131. freq, is2GHz);
  4132. targetPowerValT2[ALL_TARGET_HT20_4] =
  4133. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  4134. is2GHz);
  4135. targetPowerValT2[ALL_TARGET_HT20_5] =
  4136. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4137. is2GHz);
  4138. targetPowerValT2[ALL_TARGET_HT20_6] =
  4139. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4140. is2GHz);
  4141. targetPowerValT2[ALL_TARGET_HT20_7] =
  4142. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4143. is2GHz);
  4144. targetPowerValT2[ALL_TARGET_HT20_12] =
  4145. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4146. is2GHz);
  4147. targetPowerValT2[ALL_TARGET_HT20_13] =
  4148. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4149. is2GHz);
  4150. targetPowerValT2[ALL_TARGET_HT20_14] =
  4151. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4152. is2GHz);
  4153. targetPowerValT2[ALL_TARGET_HT20_15] =
  4154. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4155. is2GHz);
  4156. targetPowerValT2[ALL_TARGET_HT20_20] =
  4157. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4158. is2GHz);
  4159. targetPowerValT2[ALL_TARGET_HT20_21] =
  4160. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4161. is2GHz);
  4162. targetPowerValT2[ALL_TARGET_HT20_22] =
  4163. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4164. is2GHz);
  4165. targetPowerValT2[ALL_TARGET_HT20_23] =
  4166. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4167. is2GHz);
  4168. }
  4169. static void ar9003_hw_get_ht40_target_powers(struct ath_hw *ah,
  4170. u16 freq,
  4171. u8 *targetPowerValT2,
  4172. bool is2GHz)
  4173. {
  4174. /* XXX: hard code for now, need to get from eeprom struct */
  4175. u8 ht40PowerIncForPdadc = 0;
  4176. targetPowerValT2[ALL_TARGET_HT40_0_8_16] =
  4177. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  4178. is2GHz) + ht40PowerIncForPdadc;
  4179. targetPowerValT2[ALL_TARGET_HT40_1_3_9_11_17_19] =
  4180. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  4181. freq,
  4182. is2GHz) + ht40PowerIncForPdadc;
  4183. targetPowerValT2[ALL_TARGET_HT40_4] =
  4184. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  4185. is2GHz) + ht40PowerIncForPdadc;
  4186. targetPowerValT2[ALL_TARGET_HT40_5] =
  4187. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4188. is2GHz) + ht40PowerIncForPdadc;
  4189. targetPowerValT2[ALL_TARGET_HT40_6] =
  4190. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4191. is2GHz) + ht40PowerIncForPdadc;
  4192. targetPowerValT2[ALL_TARGET_HT40_7] =
  4193. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4194. is2GHz) + ht40PowerIncForPdadc;
  4195. targetPowerValT2[ALL_TARGET_HT40_12] =
  4196. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4197. is2GHz) + ht40PowerIncForPdadc;
  4198. targetPowerValT2[ALL_TARGET_HT40_13] =
  4199. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4200. is2GHz) + ht40PowerIncForPdadc;
  4201. targetPowerValT2[ALL_TARGET_HT40_14] =
  4202. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4203. is2GHz) + ht40PowerIncForPdadc;
  4204. targetPowerValT2[ALL_TARGET_HT40_15] =
  4205. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4206. is2GHz) + ht40PowerIncForPdadc;
  4207. targetPowerValT2[ALL_TARGET_HT40_20] =
  4208. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4209. is2GHz) + ht40PowerIncForPdadc;
  4210. targetPowerValT2[ALL_TARGET_HT40_21] =
  4211. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4212. is2GHz) + ht40PowerIncForPdadc;
  4213. targetPowerValT2[ALL_TARGET_HT40_22] =
  4214. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4215. is2GHz) + ht40PowerIncForPdadc;
  4216. targetPowerValT2[ALL_TARGET_HT40_23] =
  4217. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4218. is2GHz) + ht40PowerIncForPdadc;
  4219. }
  4220. static void ar9003_hw_get_target_power_eeprom(struct ath_hw *ah,
  4221. struct ath9k_channel *chan,
  4222. u8 *targetPowerValT2)
  4223. {
  4224. bool is2GHz = IS_CHAN_2GHZ(chan);
  4225. unsigned int i = 0;
  4226. struct ath_common *common = ath9k_hw_common(ah);
  4227. u16 freq = chan->channel;
  4228. if (is2GHz)
  4229. ar9003_hw_get_cck_target_powers(ah, freq, targetPowerValT2);
  4230. ar9003_hw_get_legacy_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4231. ar9003_hw_get_ht20_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4232. if (IS_CHAN_HT40(chan))
  4233. ar9003_hw_get_ht40_target_powers(ah, freq, targetPowerValT2,
  4234. is2GHz);
  4235. for (i = 0; i < ar9300RateSize; i++) {
  4236. ath_dbg(common, REGULATORY, "TPC[%02d] 0x%08x\n",
  4237. i, targetPowerValT2[i]);
  4238. }
  4239. }
  4240. static int ar9003_hw_cal_pier_get(struct ath_hw *ah,
  4241. int mode,
  4242. int ipier,
  4243. int ichain,
  4244. int *pfrequency,
  4245. int *pcorrection,
  4246. int *ptemperature, int *pvoltage)
  4247. {
  4248. u8 *pCalPier;
  4249. struct ar9300_cal_data_per_freq_op_loop *pCalPierStruct;
  4250. int is2GHz;
  4251. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4252. struct ath_common *common = ath9k_hw_common(ah);
  4253. if (ichain >= AR9300_MAX_CHAINS) {
  4254. ath_dbg(common, EEPROM,
  4255. "Invalid chain index, must be less than %d\n",
  4256. AR9300_MAX_CHAINS);
  4257. return -1;
  4258. }
  4259. if (mode) { /* 5GHz */
  4260. if (ipier >= AR9300_NUM_5G_CAL_PIERS) {
  4261. ath_dbg(common, EEPROM,
  4262. "Invalid 5GHz cal pier index, must be less than %d\n",
  4263. AR9300_NUM_5G_CAL_PIERS);
  4264. return -1;
  4265. }
  4266. pCalPier = &(eep->calFreqPier5G[ipier]);
  4267. pCalPierStruct = &(eep->calPierData5G[ichain][ipier]);
  4268. is2GHz = 0;
  4269. } else {
  4270. if (ipier >= AR9300_NUM_2G_CAL_PIERS) {
  4271. ath_dbg(common, EEPROM,
  4272. "Invalid 2GHz cal pier index, must be less than %d\n",
  4273. AR9300_NUM_2G_CAL_PIERS);
  4274. return -1;
  4275. }
  4276. pCalPier = &(eep->calFreqPier2G[ipier]);
  4277. pCalPierStruct = &(eep->calPierData2G[ichain][ipier]);
  4278. is2GHz = 1;
  4279. }
  4280. *pfrequency = ath9k_hw_fbin2freq(*pCalPier, is2GHz);
  4281. *pcorrection = pCalPierStruct->refPower;
  4282. *ptemperature = pCalPierStruct->tempMeas;
  4283. *pvoltage = pCalPierStruct->voltMeas;
  4284. return 0;
  4285. }
  4286. static void ar9003_hw_power_control_override(struct ath_hw *ah,
  4287. int frequency,
  4288. int *correction,
  4289. int *voltage, int *temperature)
  4290. {
  4291. int temp_slope = 0, temp_slope1 = 0, temp_slope2 = 0;
  4292. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4293. int f[8], t[8], t1[3], t2[3], i;
  4294. REG_RMW(ah, AR_PHY_TPC_11_B0,
  4295. (correction[0] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4296. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4297. if (ah->caps.tx_chainmask & BIT(1))
  4298. REG_RMW(ah, AR_PHY_TPC_11_B1,
  4299. (correction[1] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4300. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4301. if (ah->caps.tx_chainmask & BIT(2))
  4302. REG_RMW(ah, AR_PHY_TPC_11_B2,
  4303. (correction[2] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4304. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4305. /* enable open loop power control on chip */
  4306. REG_RMW(ah, AR_PHY_TPC_6_B0,
  4307. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4308. AR_PHY_TPC_6_ERROR_EST_MODE);
  4309. if (ah->caps.tx_chainmask & BIT(1))
  4310. REG_RMW(ah, AR_PHY_TPC_6_B1,
  4311. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4312. AR_PHY_TPC_6_ERROR_EST_MODE);
  4313. if (ah->caps.tx_chainmask & BIT(2))
  4314. REG_RMW(ah, AR_PHY_TPC_6_B2,
  4315. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4316. AR_PHY_TPC_6_ERROR_EST_MODE);
  4317. /*
  4318. * enable temperature compensation
  4319. * Need to use register names
  4320. */
  4321. if (frequency < 4000) {
  4322. temp_slope = eep->modalHeader2G.tempSlope;
  4323. } else {
  4324. if (AR_SREV_9550(ah)) {
  4325. t[0] = eep->base_ext1.tempslopextension[2];
  4326. t1[0] = eep->base_ext1.tempslopextension[3];
  4327. t2[0] = eep->base_ext1.tempslopextension[4];
  4328. f[0] = 5180;
  4329. t[1] = eep->modalHeader5G.tempSlope;
  4330. t1[1] = eep->base_ext1.tempslopextension[0];
  4331. t2[1] = eep->base_ext1.tempslopextension[1];
  4332. f[1] = 5500;
  4333. t[2] = eep->base_ext1.tempslopextension[5];
  4334. t1[2] = eep->base_ext1.tempslopextension[6];
  4335. t2[2] = eep->base_ext1.tempslopextension[7];
  4336. f[2] = 5785;
  4337. temp_slope = ar9003_hw_power_interpolate(frequency,
  4338. f, t, 3);
  4339. temp_slope1 = ar9003_hw_power_interpolate(frequency,
  4340. f, t1, 3);
  4341. temp_slope2 = ar9003_hw_power_interpolate(frequency,
  4342. f, t2, 3);
  4343. goto tempslope;
  4344. }
  4345. if ((eep->baseEepHeader.miscConfiguration & 0x20) != 0) {
  4346. for (i = 0; i < 8; i++) {
  4347. t[i] = eep->base_ext1.tempslopextension[i];
  4348. f[i] = FBIN2FREQ(eep->calFreqPier5G[i], 0);
  4349. }
  4350. temp_slope = ar9003_hw_power_interpolate((s32) frequency,
  4351. f, t, 8);
  4352. } else if (eep->base_ext2.tempSlopeLow != 0) {
  4353. t[0] = eep->base_ext2.tempSlopeLow;
  4354. f[0] = 5180;
  4355. t[1] = eep->modalHeader5G.tempSlope;
  4356. f[1] = 5500;
  4357. t[2] = eep->base_ext2.tempSlopeHigh;
  4358. f[2] = 5785;
  4359. temp_slope = ar9003_hw_power_interpolate((s32) frequency,
  4360. f, t, 3);
  4361. } else {
  4362. temp_slope = eep->modalHeader5G.tempSlope;
  4363. }
  4364. }
  4365. tempslope:
  4366. if (AR_SREV_9550(ah)) {
  4367. /*
  4368. * AR955x has tempSlope register for each chain.
  4369. * Check whether temp_compensation feature is enabled or not.
  4370. */
  4371. if (eep->baseEepHeader.featureEnable & 0x1) {
  4372. if (frequency < 4000) {
  4373. REG_RMW_FIELD(ah, AR_PHY_TPC_19,
  4374. AR_PHY_TPC_19_ALPHA_THERM,
  4375. eep->base_ext2.tempSlopeLow);
  4376. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4377. AR_PHY_TPC_19_ALPHA_THERM,
  4378. temp_slope);
  4379. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
  4380. AR_PHY_TPC_19_ALPHA_THERM,
  4381. eep->base_ext2.tempSlopeHigh);
  4382. } else {
  4383. REG_RMW_FIELD(ah, AR_PHY_TPC_19,
  4384. AR_PHY_TPC_19_ALPHA_THERM,
  4385. temp_slope);
  4386. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4387. AR_PHY_TPC_19_ALPHA_THERM,
  4388. temp_slope1);
  4389. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
  4390. AR_PHY_TPC_19_ALPHA_THERM,
  4391. temp_slope2);
  4392. }
  4393. } else {
  4394. /*
  4395. * If temp compensation is not enabled,
  4396. * set all registers to 0.
  4397. */
  4398. REG_RMW_FIELD(ah, AR_PHY_TPC_19,
  4399. AR_PHY_TPC_19_ALPHA_THERM, 0);
  4400. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4401. AR_PHY_TPC_19_ALPHA_THERM, 0);
  4402. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
  4403. AR_PHY_TPC_19_ALPHA_THERM, 0);
  4404. }
  4405. } else {
  4406. REG_RMW_FIELD(ah, AR_PHY_TPC_19,
  4407. AR_PHY_TPC_19_ALPHA_THERM, temp_slope);
  4408. }
  4409. if (AR_SREV_9462_20_OR_LATER(ah))
  4410. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4411. AR_PHY_TPC_19_B1_ALPHA_THERM, temp_slope);
  4412. REG_RMW_FIELD(ah, AR_PHY_TPC_18, AR_PHY_TPC_18_THERM_CAL_VALUE,
  4413. temperature[0]);
  4414. }
  4415. /* Apply the recorded correction values. */
  4416. static int ar9003_hw_calibration_apply(struct ath_hw *ah, int frequency)
  4417. {
  4418. int ichain, ipier, npier;
  4419. int mode;
  4420. int lfrequency[AR9300_MAX_CHAINS],
  4421. lcorrection[AR9300_MAX_CHAINS],
  4422. ltemperature[AR9300_MAX_CHAINS], lvoltage[AR9300_MAX_CHAINS];
  4423. int hfrequency[AR9300_MAX_CHAINS],
  4424. hcorrection[AR9300_MAX_CHAINS],
  4425. htemperature[AR9300_MAX_CHAINS], hvoltage[AR9300_MAX_CHAINS];
  4426. int fdiff;
  4427. int correction[AR9300_MAX_CHAINS],
  4428. voltage[AR9300_MAX_CHAINS], temperature[AR9300_MAX_CHAINS];
  4429. int pfrequency, pcorrection, ptemperature, pvoltage;
  4430. struct ath_common *common = ath9k_hw_common(ah);
  4431. mode = (frequency >= 4000);
  4432. if (mode)
  4433. npier = AR9300_NUM_5G_CAL_PIERS;
  4434. else
  4435. npier = AR9300_NUM_2G_CAL_PIERS;
  4436. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4437. lfrequency[ichain] = 0;
  4438. hfrequency[ichain] = 100000;
  4439. }
  4440. /* identify best lower and higher frequency calibration measurement */
  4441. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4442. for (ipier = 0; ipier < npier; ipier++) {
  4443. if (!ar9003_hw_cal_pier_get(ah, mode, ipier, ichain,
  4444. &pfrequency, &pcorrection,
  4445. &ptemperature, &pvoltage)) {
  4446. fdiff = frequency - pfrequency;
  4447. /*
  4448. * this measurement is higher than
  4449. * our desired frequency
  4450. */
  4451. if (fdiff <= 0) {
  4452. if (hfrequency[ichain] <= 0 ||
  4453. hfrequency[ichain] >= 100000 ||
  4454. fdiff >
  4455. (frequency - hfrequency[ichain])) {
  4456. /*
  4457. * new best higher
  4458. * frequency measurement
  4459. */
  4460. hfrequency[ichain] = pfrequency;
  4461. hcorrection[ichain] =
  4462. pcorrection;
  4463. htemperature[ichain] =
  4464. ptemperature;
  4465. hvoltage[ichain] = pvoltage;
  4466. }
  4467. }
  4468. if (fdiff >= 0) {
  4469. if (lfrequency[ichain] <= 0
  4470. || fdiff <
  4471. (frequency - lfrequency[ichain])) {
  4472. /*
  4473. * new best lower
  4474. * frequency measurement
  4475. */
  4476. lfrequency[ichain] = pfrequency;
  4477. lcorrection[ichain] =
  4478. pcorrection;
  4479. ltemperature[ichain] =
  4480. ptemperature;
  4481. lvoltage[ichain] = pvoltage;
  4482. }
  4483. }
  4484. }
  4485. }
  4486. }
  4487. /* interpolate */
  4488. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4489. ath_dbg(common, EEPROM, "ch=%d f=%d low=%d %d h=%d %d\n",
  4490. ichain, frequency, lfrequency[ichain],
  4491. lcorrection[ichain], hfrequency[ichain],
  4492. hcorrection[ichain]);
  4493. /* they're the same, so just pick one */
  4494. if (hfrequency[ichain] == lfrequency[ichain]) {
  4495. correction[ichain] = lcorrection[ichain];
  4496. voltage[ichain] = lvoltage[ichain];
  4497. temperature[ichain] = ltemperature[ichain];
  4498. }
  4499. /* the low frequency is good */
  4500. else if (frequency - lfrequency[ichain] < 1000) {
  4501. /* so is the high frequency, interpolate */
  4502. if (hfrequency[ichain] - frequency < 1000) {
  4503. correction[ichain] = interpolate(frequency,
  4504. lfrequency[ichain],
  4505. hfrequency[ichain],
  4506. lcorrection[ichain],
  4507. hcorrection[ichain]);
  4508. temperature[ichain] = interpolate(frequency,
  4509. lfrequency[ichain],
  4510. hfrequency[ichain],
  4511. ltemperature[ichain],
  4512. htemperature[ichain]);
  4513. voltage[ichain] = interpolate(frequency,
  4514. lfrequency[ichain],
  4515. hfrequency[ichain],
  4516. lvoltage[ichain],
  4517. hvoltage[ichain]);
  4518. }
  4519. /* only low is good, use it */
  4520. else {
  4521. correction[ichain] = lcorrection[ichain];
  4522. temperature[ichain] = ltemperature[ichain];
  4523. voltage[ichain] = lvoltage[ichain];
  4524. }
  4525. }
  4526. /* only high is good, use it */
  4527. else if (hfrequency[ichain] - frequency < 1000) {
  4528. correction[ichain] = hcorrection[ichain];
  4529. temperature[ichain] = htemperature[ichain];
  4530. voltage[ichain] = hvoltage[ichain];
  4531. } else { /* nothing is good, presume 0???? */
  4532. correction[ichain] = 0;
  4533. temperature[ichain] = 0;
  4534. voltage[ichain] = 0;
  4535. }
  4536. }
  4537. ar9003_hw_power_control_override(ah, frequency, correction, voltage,
  4538. temperature);
  4539. ath_dbg(common, EEPROM,
  4540. "for frequency=%d, calibration correction = %d %d %d\n",
  4541. frequency, correction[0], correction[1], correction[2]);
  4542. return 0;
  4543. }
  4544. static u16 ar9003_hw_get_direct_edge_power(struct ar9300_eeprom *eep,
  4545. int idx,
  4546. int edge,
  4547. bool is2GHz)
  4548. {
  4549. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4550. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4551. if (is2GHz)
  4552. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge]);
  4553. else
  4554. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge]);
  4555. }
  4556. static u16 ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom *eep,
  4557. int idx,
  4558. unsigned int edge,
  4559. u16 freq,
  4560. bool is2GHz)
  4561. {
  4562. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4563. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4564. u8 *ctl_freqbin = is2GHz ?
  4565. &eep->ctl_freqbin_2G[idx][0] :
  4566. &eep->ctl_freqbin_5G[idx][0];
  4567. if (is2GHz) {
  4568. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 1) < freq &&
  4569. CTL_EDGE_FLAGS(ctl_2g[idx].ctlEdges[edge - 1]))
  4570. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge - 1]);
  4571. } else {
  4572. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 0) < freq &&
  4573. CTL_EDGE_FLAGS(ctl_5g[idx].ctlEdges[edge - 1]))
  4574. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge - 1]);
  4575. }
  4576. return MAX_RATE_POWER;
  4577. }
  4578. /*
  4579. * Find the maximum conformance test limit for the given channel and CTL info
  4580. */
  4581. static u16 ar9003_hw_get_max_edge_power(struct ar9300_eeprom *eep,
  4582. u16 freq, int idx, bool is2GHz)
  4583. {
  4584. u16 twiceMaxEdgePower = MAX_RATE_POWER;
  4585. u8 *ctl_freqbin = is2GHz ?
  4586. &eep->ctl_freqbin_2G[idx][0] :
  4587. &eep->ctl_freqbin_5G[idx][0];
  4588. u16 num_edges = is2GHz ?
  4589. AR9300_NUM_BAND_EDGES_2G : AR9300_NUM_BAND_EDGES_5G;
  4590. unsigned int edge;
  4591. /* Get the edge power */
  4592. for (edge = 0;
  4593. (edge < num_edges) && (ctl_freqbin[edge] != AR5416_BCHAN_UNUSED);
  4594. edge++) {
  4595. /*
  4596. * If there's an exact channel match or an inband flag set
  4597. * on the lower channel use the given rdEdgePower
  4598. */
  4599. if (freq == ath9k_hw_fbin2freq(ctl_freqbin[edge], is2GHz)) {
  4600. twiceMaxEdgePower =
  4601. ar9003_hw_get_direct_edge_power(eep, idx,
  4602. edge, is2GHz);
  4603. break;
  4604. } else if ((edge > 0) &&
  4605. (freq < ath9k_hw_fbin2freq(ctl_freqbin[edge],
  4606. is2GHz))) {
  4607. twiceMaxEdgePower =
  4608. ar9003_hw_get_indirect_edge_power(eep, idx,
  4609. edge, freq,
  4610. is2GHz);
  4611. /*
  4612. * Leave loop - no more affecting edges possible in
  4613. * this monotonic increasing list
  4614. */
  4615. break;
  4616. }
  4617. }
  4618. return twiceMaxEdgePower;
  4619. }
  4620. static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,
  4621. struct ath9k_channel *chan,
  4622. u8 *pPwrArray, u16 cfgCtl,
  4623. u8 antenna_reduction,
  4624. u16 powerLimit)
  4625. {
  4626. struct ath_common *common = ath9k_hw_common(ah);
  4627. struct ar9300_eeprom *pEepData = &ah->eeprom.ar9300_eep;
  4628. u16 twiceMaxEdgePower;
  4629. int i;
  4630. u16 scaledPower = 0, minCtlPower;
  4631. static const u16 ctlModesFor11a[] = {
  4632. CTL_11A, CTL_5GHT20, CTL_11A_EXT, CTL_5GHT40
  4633. };
  4634. static const u16 ctlModesFor11g[] = {
  4635. CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT,
  4636. CTL_11G_EXT, CTL_2GHT40
  4637. };
  4638. u16 numCtlModes;
  4639. const u16 *pCtlMode;
  4640. u16 ctlMode, freq;
  4641. struct chan_centers centers;
  4642. u8 *ctlIndex;
  4643. u8 ctlNum;
  4644. u16 twiceMinEdgePower;
  4645. bool is2ghz = IS_CHAN_2GHZ(chan);
  4646. ath9k_hw_get_channel_centers(ah, chan, &centers);
  4647. scaledPower = ath9k_hw_get_scaled_power(ah, powerLimit,
  4648. antenna_reduction);
  4649. if (is2ghz) {
  4650. /* Setup for CTL modes */
  4651. /* CTL_11B, CTL_11G, CTL_2GHT20 */
  4652. numCtlModes =
  4653. ARRAY_SIZE(ctlModesFor11g) -
  4654. SUB_NUM_CTL_MODES_AT_2G_40;
  4655. pCtlMode = ctlModesFor11g;
  4656. if (IS_CHAN_HT40(chan))
  4657. /* All 2G CTL's */
  4658. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  4659. } else {
  4660. /* Setup for CTL modes */
  4661. /* CTL_11A, CTL_5GHT20 */
  4662. numCtlModes = ARRAY_SIZE(ctlModesFor11a) -
  4663. SUB_NUM_CTL_MODES_AT_5G_40;
  4664. pCtlMode = ctlModesFor11a;
  4665. if (IS_CHAN_HT40(chan))
  4666. /* All 5G CTL's */
  4667. numCtlModes = ARRAY_SIZE(ctlModesFor11a);
  4668. }
  4669. /*
  4670. * For MIMO, need to apply regulatory caps individually across
  4671. * dynamically running modes: CCK, OFDM, HT20, HT40
  4672. *
  4673. * The outer loop walks through each possible applicable runtime mode.
  4674. * The inner loop walks through each ctlIndex entry in EEPROM.
  4675. * The ctl value is encoded as [7:4] == test group, [3:0] == test mode.
  4676. */
  4677. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  4678. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  4679. (pCtlMode[ctlMode] == CTL_2GHT40);
  4680. if (isHt40CtlMode)
  4681. freq = centers.synth_center;
  4682. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  4683. freq = centers.ext_center;
  4684. else
  4685. freq = centers.ctl_center;
  4686. ath_dbg(common, REGULATORY,
  4687. "LOOP-Mode ctlMode %d < %d, isHt40CtlMode %d, EXT_ADDITIVE %d\n",
  4688. ctlMode, numCtlModes, isHt40CtlMode,
  4689. (pCtlMode[ctlMode] & EXT_ADDITIVE));
  4690. /* walk through each CTL index stored in EEPROM */
  4691. if (is2ghz) {
  4692. ctlIndex = pEepData->ctlIndex_2G;
  4693. ctlNum = AR9300_NUM_CTLS_2G;
  4694. } else {
  4695. ctlIndex = pEepData->ctlIndex_5G;
  4696. ctlNum = AR9300_NUM_CTLS_5G;
  4697. }
  4698. twiceMaxEdgePower = MAX_RATE_POWER;
  4699. for (i = 0; (i < ctlNum) && ctlIndex[i]; i++) {
  4700. ath_dbg(common, REGULATORY,
  4701. "LOOP-Ctlidx %d: cfgCtl 0x%2.2x pCtlMode 0x%2.2x ctlIndex 0x%2.2x chan %d\n",
  4702. i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],
  4703. chan->channel);
  4704. /*
  4705. * compare test group from regulatory
  4706. * channel list with test mode from pCtlMode
  4707. * list
  4708. */
  4709. if ((((cfgCtl & ~CTL_MODE_M) |
  4710. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4711. ctlIndex[i]) ||
  4712. (((cfgCtl & ~CTL_MODE_M) |
  4713. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4714. ((ctlIndex[i] & CTL_MODE_M) |
  4715. SD_NO_CTL))) {
  4716. twiceMinEdgePower =
  4717. ar9003_hw_get_max_edge_power(pEepData,
  4718. freq, i,
  4719. is2ghz);
  4720. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL)
  4721. /*
  4722. * Find the minimum of all CTL
  4723. * edge powers that apply to
  4724. * this channel
  4725. */
  4726. twiceMaxEdgePower =
  4727. min(twiceMaxEdgePower,
  4728. twiceMinEdgePower);
  4729. else {
  4730. /* specific */
  4731. twiceMaxEdgePower = twiceMinEdgePower;
  4732. break;
  4733. }
  4734. }
  4735. }
  4736. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  4737. ath_dbg(common, REGULATORY,
  4738. "SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n",
  4739. ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower,
  4740. scaledPower, minCtlPower);
  4741. /* Apply ctl mode to correct target power set */
  4742. switch (pCtlMode[ctlMode]) {
  4743. case CTL_11B:
  4744. for (i = ALL_TARGET_LEGACY_1L_5L;
  4745. i <= ALL_TARGET_LEGACY_11S; i++)
  4746. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4747. minCtlPower);
  4748. break;
  4749. case CTL_11A:
  4750. case CTL_11G:
  4751. for (i = ALL_TARGET_LEGACY_6_24;
  4752. i <= ALL_TARGET_LEGACY_54; i++)
  4753. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4754. minCtlPower);
  4755. break;
  4756. case CTL_5GHT20:
  4757. case CTL_2GHT20:
  4758. for (i = ALL_TARGET_HT20_0_8_16;
  4759. i <= ALL_TARGET_HT20_23; i++) {
  4760. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4761. minCtlPower);
  4762. if (ath9k_hw_mci_is_enabled(ah))
  4763. pPwrArray[i] =
  4764. (u8)min((u16)pPwrArray[i],
  4765. ar9003_mci_get_max_txpower(ah,
  4766. pCtlMode[ctlMode]));
  4767. }
  4768. break;
  4769. case CTL_5GHT40:
  4770. case CTL_2GHT40:
  4771. for (i = ALL_TARGET_HT40_0_8_16;
  4772. i <= ALL_TARGET_HT40_23; i++) {
  4773. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4774. minCtlPower);
  4775. if (ath9k_hw_mci_is_enabled(ah))
  4776. pPwrArray[i] =
  4777. (u8)min((u16)pPwrArray[i],
  4778. ar9003_mci_get_max_txpower(ah,
  4779. pCtlMode[ctlMode]));
  4780. }
  4781. break;
  4782. default:
  4783. break;
  4784. }
  4785. } /* end ctl mode checking */
  4786. }
  4787. static inline u8 mcsidx_to_tgtpwridx(unsigned int mcs_idx, u8 base_pwridx)
  4788. {
  4789. u8 mod_idx = mcs_idx % 8;
  4790. if (mod_idx <= 3)
  4791. return mod_idx ? (base_pwridx + 1) : base_pwridx;
  4792. else
  4793. return base_pwridx + 4 * (mcs_idx / 8) + mod_idx - 2;
  4794. }
  4795. static void ar9003_paprd_set_txpower(struct ath_hw *ah,
  4796. struct ath9k_channel *chan,
  4797. u8 *targetPowerValT2)
  4798. {
  4799. int i;
  4800. if (!ar9003_is_paprd_enabled(ah))
  4801. return;
  4802. if (IS_CHAN_HT40(chan))
  4803. i = ALL_TARGET_HT40_7;
  4804. else
  4805. i = ALL_TARGET_HT20_7;
  4806. if (IS_CHAN_2GHZ(chan)) {
  4807. if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) &&
  4808. !AR_SREV_9462(ah) && !AR_SREV_9565(ah)) {
  4809. if (IS_CHAN_HT40(chan))
  4810. i = ALL_TARGET_HT40_0_8_16;
  4811. else
  4812. i = ALL_TARGET_HT20_0_8_16;
  4813. }
  4814. }
  4815. ah->paprd_target_power = targetPowerValT2[i];
  4816. }
  4817. static void ath9k_hw_ar9300_set_txpower(struct ath_hw *ah,
  4818. struct ath9k_channel *chan, u16 cfgCtl,
  4819. u8 twiceAntennaReduction,
  4820. u8 powerLimit, bool test)
  4821. {
  4822. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  4823. struct ath_common *common = ath9k_hw_common(ah);
  4824. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4825. struct ar9300_modal_eep_header *modal_hdr;
  4826. u8 targetPowerValT2[ar9300RateSize];
  4827. u8 target_power_val_t2_eep[ar9300RateSize];
  4828. unsigned int i = 0, paprd_scale_factor = 0;
  4829. u8 pwr_idx, min_pwridx = 0;
  4830. memset(targetPowerValT2, 0 , sizeof(targetPowerValT2));
  4831. /*
  4832. * Get target powers from EEPROM - our baseline for TX Power
  4833. */
  4834. ar9003_hw_get_target_power_eeprom(ah, chan, targetPowerValT2);
  4835. if (ar9003_is_paprd_enabled(ah)) {
  4836. if (IS_CHAN_2GHZ(chan))
  4837. modal_hdr = &eep->modalHeader2G;
  4838. else
  4839. modal_hdr = &eep->modalHeader5G;
  4840. ah->paprd_ratemask =
  4841. le32_to_cpu(modal_hdr->papdRateMaskHt20) &
  4842. AR9300_PAPRD_RATE_MASK;
  4843. ah->paprd_ratemask_ht40 =
  4844. le32_to_cpu(modal_hdr->papdRateMaskHt40) &
  4845. AR9300_PAPRD_RATE_MASK;
  4846. paprd_scale_factor = ar9003_get_paprd_scale_factor(ah, chan);
  4847. min_pwridx = IS_CHAN_HT40(chan) ? ALL_TARGET_HT40_0_8_16 :
  4848. ALL_TARGET_HT20_0_8_16;
  4849. if (!ah->paprd_table_write_done) {
  4850. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4851. sizeof(targetPowerValT2));
  4852. for (i = 0; i < 24; i++) {
  4853. pwr_idx = mcsidx_to_tgtpwridx(i, min_pwridx);
  4854. if (ah->paprd_ratemask & (1 << i)) {
  4855. if (targetPowerValT2[pwr_idx] &&
  4856. targetPowerValT2[pwr_idx] ==
  4857. target_power_val_t2_eep[pwr_idx])
  4858. targetPowerValT2[pwr_idx] -=
  4859. paprd_scale_factor;
  4860. }
  4861. }
  4862. }
  4863. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4864. sizeof(targetPowerValT2));
  4865. }
  4866. ar9003_hw_set_power_per_rate_table(ah, chan,
  4867. targetPowerValT2, cfgCtl,
  4868. twiceAntennaReduction,
  4869. powerLimit);
  4870. if (ar9003_is_paprd_enabled(ah)) {
  4871. for (i = 0; i < ar9300RateSize; i++) {
  4872. if ((ah->paprd_ratemask & (1 << i)) &&
  4873. (abs(targetPowerValT2[i] -
  4874. target_power_val_t2_eep[i]) >
  4875. paprd_scale_factor)) {
  4876. ah->paprd_ratemask &= ~(1 << i);
  4877. ath_dbg(common, EEPROM,
  4878. "paprd disabled for mcs %d\n", i);
  4879. }
  4880. }
  4881. }
  4882. regulatory->max_power_level = 0;
  4883. for (i = 0; i < ar9300RateSize; i++) {
  4884. if (targetPowerValT2[i] > regulatory->max_power_level)
  4885. regulatory->max_power_level = targetPowerValT2[i];
  4886. }
  4887. ath9k_hw_update_regulatory_maxpower(ah);
  4888. if (test)
  4889. return;
  4890. for (i = 0; i < ar9300RateSize; i++) {
  4891. ath_dbg(common, REGULATORY, "TPC[%02d] 0x%08x\n",
  4892. i, targetPowerValT2[i]);
  4893. }
  4894. /* Write target power array to registers */
  4895. ar9003_hw_tx_power_regwrite(ah, targetPowerValT2);
  4896. ar9003_hw_calibration_apply(ah, chan->channel);
  4897. ar9003_paprd_set_txpower(ah, chan, targetPowerValT2);
  4898. }
  4899. static u16 ath9k_hw_ar9300_get_spur_channel(struct ath_hw *ah,
  4900. u16 i, bool is2GHz)
  4901. {
  4902. return AR_NO_SPUR;
  4903. }
  4904. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah)
  4905. {
  4906. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4907. return (eep->baseEepHeader.txrxgain >> 4) & 0xf; /* bits 7:4 */
  4908. }
  4909. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah)
  4910. {
  4911. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4912. return (eep->baseEepHeader.txrxgain) & 0xf; /* bits 3:0 */
  4913. }
  4914. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is2ghz)
  4915. {
  4916. return ar9003_modal_header(ah, is2ghz)->spurChans;
  4917. }
  4918. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  4919. struct ath9k_channel *chan)
  4920. {
  4921. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4922. if (IS_CHAN_2GHZ(chan))
  4923. return MS(le32_to_cpu(eep->modalHeader2G.papdRateMaskHt20),
  4924. AR9300_PAPRD_SCALE_1);
  4925. else {
  4926. if (chan->channel >= 5700)
  4927. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt20),
  4928. AR9300_PAPRD_SCALE_1);
  4929. else if (chan->channel >= 5400)
  4930. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4931. AR9300_PAPRD_SCALE_2);
  4932. else
  4933. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4934. AR9300_PAPRD_SCALE_1);
  4935. }
  4936. }
  4937. const struct eeprom_ops eep_ar9300_ops = {
  4938. .check_eeprom = ath9k_hw_ar9300_check_eeprom,
  4939. .get_eeprom = ath9k_hw_ar9300_get_eeprom,
  4940. .fill_eeprom = ath9k_hw_ar9300_fill_eeprom,
  4941. .dump_eeprom = ath9k_hw_ar9003_dump_eeprom,
  4942. .get_eeprom_ver = ath9k_hw_ar9300_get_eeprom_ver,
  4943. .get_eeprom_rev = ath9k_hw_ar9300_get_eeprom_rev,
  4944. .set_board_values = ath9k_hw_ar9300_set_board_values,
  4945. .set_addac = ath9k_hw_ar9300_set_addac,
  4946. .set_txpower = ath9k_hw_ar9300_set_txpower,
  4947. .get_spur_channel = ath9k_hw_ar9300_get_spur_channel
  4948. };