mcdi_pcol.h 295 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2009-2013 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #ifndef MCDI_PCOL_H
  10. #define MCDI_PCOL_H
  11. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  12. /* Power-on reset state */
  13. #define MC_FW_STATE_POR (1)
  14. /* If this is set in MC_RESET_STATE_REG then it should be
  15. * possible to jump into IMEM without loading code from flash. */
  16. #define MC_FW_WARM_BOOT_OK (2)
  17. /* The MC main image has started to boot. */
  18. #define MC_FW_STATE_BOOTING (4)
  19. /* The Scheduler has started. */
  20. #define MC_FW_STATE_SCHED (8)
  21. /* If this is set in MC_RESET_STATE_REG then it should be
  22. * possible to jump into IMEM without loading code from flash.
  23. * Unlike a warm boot, assume DMEM has been reloaded, so that
  24. * the MC persistent data must be reinitialised. */
  25. #define MC_FW_TEPID_BOOT_OK (16)
  26. /* BIST state has been initialized */
  27. #define MC_FW_BIST_INIT_OK (128)
  28. /* Siena MC shared memmory offsets */
  29. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  30. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  31. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  32. /* The rest of these are firmware-defined */
  33. #define MC_SMEM_P0_PDU_OFST 0x008
  34. #define MC_SMEM_P1_PDU_OFST 0x108
  35. #define MC_SMEM_PDU_LEN 0x100
  36. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  37. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  38. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  39. /* Values to be written to the per-port status dword in shared
  40. * memory on reboot and assert */
  41. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  42. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  43. /* Check whether an mcfw version (in host order) belongs to a bootloader */
  44. #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007)
  45. /* The current version of the MCDI protocol.
  46. *
  47. * Note that the ROM burnt into the card only talks V0, so at the very
  48. * least every driver must support version 0 and MCDI_PCOL_VERSION
  49. */
  50. #define MCDI_PCOL_VERSION 2
  51. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  52. /* MCDI version 1
  53. *
  54. * Each MCDI request starts with an MCDI_HEADER, which is a 32bit
  55. * structure, filled in by the client.
  56. *
  57. * 0 7 8 16 20 22 23 24 31
  58. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  59. * | | |
  60. * | | \--- Response
  61. * | \------- Error
  62. * \------------------------------ Resync (always set)
  63. *
  64. * The client writes it's request into MC shared memory, and rings the
  65. * doorbell. Each request is completed by either by the MC writting
  66. * back into shared memory, or by writting out an event.
  67. *
  68. * All MCDI commands support completion by shared memory response. Each
  69. * request may also contain additional data (accounted for by HEADER.LEN),
  70. * and some response's may also contain additional data (again, accounted
  71. * for by HEADER.LEN).
  72. *
  73. * Some MCDI commands support completion by event, in which any associated
  74. * response data is included in the event.
  75. *
  76. * The protocol requires one response to be delivered for every request, a
  77. * request should not be sent unless the response for the previous request
  78. * has been received (either by polling shared memory, or by receiving
  79. * an event).
  80. */
  81. /** Request/Response structure */
  82. #define MCDI_HEADER_OFST 0
  83. #define MCDI_HEADER_CODE_LBN 0
  84. #define MCDI_HEADER_CODE_WIDTH 7
  85. #define MCDI_HEADER_RESYNC_LBN 7
  86. #define MCDI_HEADER_RESYNC_WIDTH 1
  87. #define MCDI_HEADER_DATALEN_LBN 8
  88. #define MCDI_HEADER_DATALEN_WIDTH 8
  89. #define MCDI_HEADER_SEQ_LBN 16
  90. #define MCDI_HEADER_SEQ_WIDTH 4
  91. #define MCDI_HEADER_RSVD_LBN 20
  92. #define MCDI_HEADER_RSVD_WIDTH 1
  93. #define MCDI_HEADER_NOT_EPOCH_LBN 21
  94. #define MCDI_HEADER_NOT_EPOCH_WIDTH 1
  95. #define MCDI_HEADER_ERROR_LBN 22
  96. #define MCDI_HEADER_ERROR_WIDTH 1
  97. #define MCDI_HEADER_RESPONSE_LBN 23
  98. #define MCDI_HEADER_RESPONSE_WIDTH 1
  99. #define MCDI_HEADER_XFLAGS_LBN 24
  100. #define MCDI_HEADER_XFLAGS_WIDTH 8
  101. /* Request response using event */
  102. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  103. /* Maximum number of payload bytes */
  104. #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc
  105. #define MCDI_CTL_SDU_LEN_MAX_V2 0x400
  106. #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2
  107. /* The MC can generate events for two reasons:
  108. * - To complete a shared memory request if XFLAGS_EVREQ was set
  109. * - As a notification (link state, i2c event), controlled
  110. * via MC_CMD_LOG_CTRL
  111. *
  112. * Both events share a common structure:
  113. *
  114. * 0 32 33 36 44 52 60
  115. * | Data | Cont | Level | Src | Code | Rsvd |
  116. * |
  117. * \ There is another event pending in this notification
  118. *
  119. * If Code==CMDDONE, then the fields are further interpreted as:
  120. *
  121. * - LEVEL==INFO Command succeeded
  122. * - LEVEL==ERR Command failed
  123. *
  124. * 0 8 16 24 32
  125. * | Seq | Datalen | Errno | Rsvd |
  126. *
  127. * These fields are taken directly out of the standard MCDI header, i.e.,
  128. * LEVEL==ERR, Datalen == 0 => Reboot
  129. *
  130. * Events can be squirted out of the UART (using LOG_CTRL) without a
  131. * MCDI header. An event can be distinguished from a MCDI response by
  132. * examining the first byte which is 0xc0. This corresponds to the
  133. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  134. *
  135. * 0 7 8
  136. * | command | Resync | = 0xc0
  137. *
  138. * Since the event is written in big-endian byte order, this works
  139. * providing bits 56-63 of the event are 0xc0.
  140. *
  141. * 56 60 63
  142. * | Rsvd | Code | = 0xc0
  143. *
  144. * Which means for convenience the event code is 0xc for all MC
  145. * generated events.
  146. */
  147. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  148. /* Operation not permitted. */
  149. #define MC_CMD_ERR_EPERM 1
  150. /* Non-existent command target */
  151. #define MC_CMD_ERR_ENOENT 2
  152. /* assert() has killed the MC */
  153. #define MC_CMD_ERR_EINTR 4
  154. /* I/O failure */
  155. #define MC_CMD_ERR_EIO 5
  156. /* Try again */
  157. #define MC_CMD_ERR_EAGAIN 11
  158. /* Out of memory */
  159. #define MC_CMD_ERR_ENOMEM 12
  160. /* Caller does not hold required locks */
  161. #define MC_CMD_ERR_EACCES 13
  162. /* Resource is currently unavailable (e.g. lock contention) */
  163. #define MC_CMD_ERR_EBUSY 16
  164. /* No such device */
  165. #define MC_CMD_ERR_ENODEV 19
  166. /* Invalid argument to target */
  167. #define MC_CMD_ERR_EINVAL 22
  168. /* Out of range */
  169. #define MC_CMD_ERR_ERANGE 34
  170. /* Non-recursive resource is already acquired */
  171. #define MC_CMD_ERR_EDEADLK 35
  172. /* Operation not implemented */
  173. #define MC_CMD_ERR_ENOSYS 38
  174. /* Operation timed out */
  175. #define MC_CMD_ERR_ETIME 62
  176. /* Link has been severed */
  177. #define MC_CMD_ERR_ENOLINK 67
  178. /* Protocol error */
  179. #define MC_CMD_ERR_EPROTO 71
  180. /* Operation not supported */
  181. #define MC_CMD_ERR_ENOTSUP 95
  182. /* Address not available */
  183. #define MC_CMD_ERR_EADDRNOTAVAIL 99
  184. /* Not connected */
  185. #define MC_CMD_ERR_ENOTCONN 107
  186. /* Operation already in progress */
  187. #define MC_CMD_ERR_EALREADY 114
  188. /* Resource allocation failed. */
  189. #define MC_CMD_ERR_ALLOC_FAIL 0x1000
  190. /* V-adaptor not found. */
  191. #define MC_CMD_ERR_NO_VADAPTOR 0x1001
  192. /* EVB port not found. */
  193. #define MC_CMD_ERR_NO_EVB_PORT 0x1002
  194. /* V-switch not found. */
  195. #define MC_CMD_ERR_NO_VSWITCH 0x1003
  196. /* Too many VLAN tags. */
  197. #define MC_CMD_ERR_VLAN_LIMIT 0x1004
  198. /* Bad PCI function number. */
  199. #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005
  200. /* Invalid VLAN mode. */
  201. #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006
  202. /* Invalid v-switch type. */
  203. #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007
  204. /* Invalid v-port type. */
  205. #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008
  206. /* MAC address exists. */
  207. #define MC_CMD_ERR_MAC_EXIST 0x1009
  208. /* Slave core not present */
  209. #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a
  210. #define MC_CMD_ERR_CODE_OFST 0
  211. /* We define 8 "escape" commands to allow
  212. for command number space extension */
  213. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  214. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  215. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  216. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  217. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  218. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  219. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  220. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  221. /* Vectors in the boot ROM */
  222. /* Point to the copycode entry point. */
  223. #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4)
  224. #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4)
  225. /* Points to the recovery mode entry point. */
  226. #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4)
  227. #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4)
  228. /* The command set exported by the boot ROM (MCDI v0) */
  229. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  230. (1 << MC_CMD_READ32) | \
  231. (1 << MC_CMD_WRITE32) | \
  232. (1 << MC_CMD_COPYCODE) | \
  233. (1 << MC_CMD_GET_VERSION), \
  234. 0, 0, 0 }
  235. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  236. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  237. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  238. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  239. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  240. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  241. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  242. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  243. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  244. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  245. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  246. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  247. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  248. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  249. /* Version 2 adds an optional argument to error returns: the errno value
  250. * may be followed by the (0-based) number of the first argument that
  251. * could not be processed.
  252. */
  253. #define MC_CMD_ERR_ARG_OFST 4
  254. /* No space */
  255. #define MC_CMD_ERR_ENOSPC 28
  256. /* MCDI_EVENT structuredef */
  257. #define MCDI_EVENT_LEN 8
  258. #define MCDI_EVENT_CONT_LBN 32
  259. #define MCDI_EVENT_CONT_WIDTH 1
  260. #define MCDI_EVENT_LEVEL_LBN 33
  261. #define MCDI_EVENT_LEVEL_WIDTH 3
  262. /* enum: Info. */
  263. #define MCDI_EVENT_LEVEL_INFO 0x0
  264. /* enum: Warning. */
  265. #define MCDI_EVENT_LEVEL_WARN 0x1
  266. /* enum: Error. */
  267. #define MCDI_EVENT_LEVEL_ERR 0x2
  268. /* enum: Fatal. */
  269. #define MCDI_EVENT_LEVEL_FATAL 0x3
  270. #define MCDI_EVENT_DATA_OFST 0
  271. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  272. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  273. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  274. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  275. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  276. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  277. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  278. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  279. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  280. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  281. /* enum: 100Mbs */
  282. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1
  283. /* enum: 1Gbs */
  284. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2
  285. /* enum: 10Gbs */
  286. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3
  287. /* enum: 40Gbs */
  288. #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4
  289. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  290. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  291. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  292. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  293. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  294. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  295. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  296. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  297. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  298. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  299. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  300. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  301. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  302. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  303. /* enum: SRAM Access. */
  304. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1
  305. #define MCDI_EVENT_FLR_VF_LBN 0
  306. #define MCDI_EVENT_FLR_VF_WIDTH 8
  307. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  308. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  309. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  310. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  311. /* enum: Descriptor loader reported failure */
  312. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1
  313. /* enum: Descriptor ring empty and no EOP seen for packet */
  314. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2
  315. /* enum: Overlength packet */
  316. #define MCDI_EVENT_TX_ERR_2BIG 0x3
  317. /* enum: Malformed option descriptor */
  318. #define MCDI_EVENT_TX_BAD_OPTDESC 0x5
  319. /* enum: Option descriptor part way through a packet */
  320. #define MCDI_EVENT_TX_OPT_IN_PKT 0x8
  321. /* enum: DMA or PIO data access error */
  322. #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9
  323. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  324. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  325. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12
  326. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1
  327. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  328. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  329. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  330. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  331. /* enum: PLL lost lock */
  332. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1
  333. /* enum: Filter overflow (PDMA) */
  334. #define MCDI_EVENT_PTP_ERR_FILTER 0x2
  335. /* enum: FIFO overflow (FPGA) */
  336. #define MCDI_EVENT_PTP_ERR_FIFO 0x3
  337. /* enum: Merge queue overflow */
  338. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4
  339. #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0
  340. #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8
  341. /* enum: AOE failed to load - no valid image? */
  342. #define MCDI_EVENT_AOE_NO_LOAD 0x1
  343. /* enum: AOE FC reported an exception */
  344. #define MCDI_EVENT_AOE_FC_ASSERT 0x2
  345. /* enum: AOE FC watchdogged */
  346. #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3
  347. /* enum: AOE FC failed to start */
  348. #define MCDI_EVENT_AOE_FC_NO_START 0x4
  349. /* enum: Generic AOE fault - likely to have been reported via other means too
  350. * but intended for use by aoex driver.
  351. */
  352. #define MCDI_EVENT_AOE_FAULT 0x5
  353. /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */
  354. #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6
  355. /* enum: AOE loaded successfully */
  356. #define MCDI_EVENT_AOE_LOAD 0x7
  357. /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */
  358. #define MCDI_EVENT_AOE_DMA 0x8
  359. /* enum: AOE byteblaster connected/disconnected (Connection status in
  360. * AOE_ERR_DATA)
  361. */
  362. #define MCDI_EVENT_AOE_BYTEBLASTER 0x9
  363. #define MCDI_EVENT_AOE_ERR_DATA_LBN 8
  364. #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8
  365. #define MCDI_EVENT_RX_ERR_RXQ_LBN 0
  366. #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12
  367. #define MCDI_EVENT_RX_ERR_TYPE_LBN 12
  368. #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4
  369. #define MCDI_EVENT_RX_ERR_INFO_LBN 16
  370. #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16
  371. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12
  372. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1
  373. #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0
  374. #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12
  375. #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0
  376. #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16
  377. #define MCDI_EVENT_DATA_LBN 0
  378. #define MCDI_EVENT_DATA_WIDTH 32
  379. #define MCDI_EVENT_SRC_LBN 36
  380. #define MCDI_EVENT_SRC_WIDTH 8
  381. #define MCDI_EVENT_EV_CODE_LBN 60
  382. #define MCDI_EVENT_EV_CODE_WIDTH 4
  383. #define MCDI_EVENT_CODE_LBN 44
  384. #define MCDI_EVENT_CODE_WIDTH 8
  385. /* enum: Bad assert. */
  386. #define MCDI_EVENT_CODE_BADSSERT 0x1
  387. /* enum: PM Notice. */
  388. #define MCDI_EVENT_CODE_PMNOTICE 0x2
  389. /* enum: Command done. */
  390. #define MCDI_EVENT_CODE_CMDDONE 0x3
  391. /* enum: Link change. */
  392. #define MCDI_EVENT_CODE_LINKCHANGE 0x4
  393. /* enum: Sensor Event. */
  394. #define MCDI_EVENT_CODE_SENSOREVT 0x5
  395. /* enum: Schedule error. */
  396. #define MCDI_EVENT_CODE_SCHEDERR 0x6
  397. /* enum: Reboot. */
  398. #define MCDI_EVENT_CODE_REBOOT 0x7
  399. /* enum: Mac stats DMA. */
  400. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8
  401. /* enum: Firmware alert. */
  402. #define MCDI_EVENT_CODE_FWALERT 0x9
  403. /* enum: Function level reset. */
  404. #define MCDI_EVENT_CODE_FLR 0xa
  405. /* enum: Transmit error */
  406. #define MCDI_EVENT_CODE_TX_ERR 0xb
  407. /* enum: Tx flush has completed */
  408. #define MCDI_EVENT_CODE_TX_FLUSH 0xc
  409. /* enum: PTP packet received timestamp */
  410. #define MCDI_EVENT_CODE_PTP_RX 0xd
  411. /* enum: PTP NIC failure */
  412. #define MCDI_EVENT_CODE_PTP_FAULT 0xe
  413. /* enum: PTP PPS event */
  414. #define MCDI_EVENT_CODE_PTP_PPS 0xf
  415. /* enum: Rx flush has completed */
  416. #define MCDI_EVENT_CODE_RX_FLUSH 0x10
  417. /* enum: Receive error */
  418. #define MCDI_EVENT_CODE_RX_ERR 0x11
  419. /* enum: AOE fault */
  420. #define MCDI_EVENT_CODE_AOE 0x12
  421. /* enum: Network port calibration failed (VCAL). */
  422. #define MCDI_EVENT_CODE_VCAL_FAIL 0x13
  423. /* enum: HW PPS event */
  424. #define MCDI_EVENT_CODE_HW_PPS 0x14
  425. /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and
  426. * a different format)
  427. */
  428. #define MCDI_EVENT_CODE_MC_REBOOT 0x15
  429. /* enum: the MC has detected a parity error */
  430. #define MCDI_EVENT_CODE_PAR_ERR 0x16
  431. /* enum: the MC has detected a correctable error */
  432. #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17
  433. /* enum: the MC has detected an uncorrectable error */
  434. #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18
  435. /* enum: Artificial event generated by host and posted via MC for test
  436. * purposes.
  437. */
  438. #define MCDI_EVENT_CODE_TESTGEN 0xfa
  439. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  440. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  441. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  442. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  443. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  444. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  445. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  446. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  447. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  448. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  449. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  450. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  451. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  452. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  453. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  454. /* Seconds field of timestamp */
  455. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  456. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  457. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  458. /* Nanoseconds field of timestamp */
  459. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  460. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  461. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  462. /* Lowest four bytes of sourceUUID from PTP packet */
  463. #define MCDI_EVENT_PTP_UUID_OFST 0
  464. #define MCDI_EVENT_PTP_UUID_LBN 0
  465. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  466. #define MCDI_EVENT_RX_ERR_DATA_OFST 0
  467. #define MCDI_EVENT_RX_ERR_DATA_LBN 0
  468. #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32
  469. #define MCDI_EVENT_PAR_ERR_DATA_OFST 0
  470. #define MCDI_EVENT_PAR_ERR_DATA_LBN 0
  471. #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32
  472. #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0
  473. #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0
  474. #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32
  475. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0
  476. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0
  477. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32
  478. /* FCDI_EVENT structuredef */
  479. #define FCDI_EVENT_LEN 8
  480. #define FCDI_EVENT_CONT_LBN 32
  481. #define FCDI_EVENT_CONT_WIDTH 1
  482. #define FCDI_EVENT_LEVEL_LBN 33
  483. #define FCDI_EVENT_LEVEL_WIDTH 3
  484. /* enum: Info. */
  485. #define FCDI_EVENT_LEVEL_INFO 0x0
  486. /* enum: Warning. */
  487. #define FCDI_EVENT_LEVEL_WARN 0x1
  488. /* enum: Error. */
  489. #define FCDI_EVENT_LEVEL_ERR 0x2
  490. /* enum: Fatal. */
  491. #define FCDI_EVENT_LEVEL_FATAL 0x3
  492. #define FCDI_EVENT_DATA_OFST 0
  493. #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0
  494. #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1
  495. #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */
  496. #define FCDI_EVENT_LINK_UP 0x1 /* enum */
  497. #define FCDI_EVENT_DATA_LBN 0
  498. #define FCDI_EVENT_DATA_WIDTH 32
  499. #define FCDI_EVENT_SRC_LBN 36
  500. #define FCDI_EVENT_SRC_WIDTH 8
  501. #define FCDI_EVENT_EV_CODE_LBN 60
  502. #define FCDI_EVENT_EV_CODE_WIDTH 4
  503. #define FCDI_EVENT_CODE_LBN 44
  504. #define FCDI_EVENT_CODE_WIDTH 8
  505. /* enum: The FC was rebooted. */
  506. #define FCDI_EVENT_CODE_REBOOT 0x1
  507. /* enum: Bad assert. */
  508. #define FCDI_EVENT_CODE_ASSERT 0x2
  509. /* enum: DDR3 test result. */
  510. #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3
  511. /* enum: Link status. */
  512. #define FCDI_EVENT_CODE_LINK_STATE 0x4
  513. /* enum: A timed read is ready to be serviced. */
  514. #define FCDI_EVENT_CODE_TIMED_READ 0x5
  515. /* enum: One or more PPS IN events */
  516. #define FCDI_EVENT_CODE_PPS_IN 0x6
  517. /* enum: One or more PPS OUT events */
  518. #define FCDI_EVENT_CODE_PPS_OUT 0x7
  519. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0
  520. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0
  521. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32
  522. #define FCDI_EVENT_ASSERT_TYPE_LBN 36
  523. #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8
  524. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36
  525. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8
  526. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0
  527. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0
  528. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32
  529. #define FCDI_EVENT_LINK_STATE_DATA_OFST 0
  530. #define FCDI_EVENT_LINK_STATE_DATA_LBN 0
  531. #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32
  532. #define FCDI_EVENT_PPS_COUNT_OFST 0
  533. #define FCDI_EVENT_PPS_COUNT_LBN 0
  534. #define FCDI_EVENT_PPS_COUNT_WIDTH 32
  535. /* FCDI_EXTENDED_EVENT structuredef */
  536. #define FCDI_EXTENDED_EVENT_LENMIN 16
  537. #define FCDI_EXTENDED_EVENT_LENMAX 248
  538. #define FCDI_EXTENDED_EVENT_LEN(num) (8+8*(num))
  539. /* Number of timestamps following */
  540. #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0
  541. #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0
  542. #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32
  543. /* Seconds field of a timestamp record */
  544. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8
  545. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64
  546. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32
  547. /* Nanoseconds field of a timestamp record */
  548. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12
  549. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96
  550. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32
  551. /* Timestamp records comprising the event */
  552. #define FCDI_EXTENDED_EVENT_PPS_TIME_OFST 8
  553. #define FCDI_EXTENDED_EVENT_PPS_TIME_LEN 8
  554. #define FCDI_EXTENDED_EVENT_PPS_TIME_LO_OFST 8
  555. #define FCDI_EXTENDED_EVENT_PPS_TIME_HI_OFST 12
  556. #define FCDI_EXTENDED_EVENT_PPS_TIME_MINNUM 1
  557. #define FCDI_EXTENDED_EVENT_PPS_TIME_MAXNUM 30
  558. #define FCDI_EXTENDED_EVENT_PPS_TIME_LBN 64
  559. #define FCDI_EXTENDED_EVENT_PPS_TIME_WIDTH 64
  560. /***********************************/
  561. /* MC_CMD_READ32
  562. * Read multiple 32byte words from MC memory.
  563. */
  564. #define MC_CMD_READ32 0x1
  565. /* MC_CMD_READ32_IN msgrequest */
  566. #define MC_CMD_READ32_IN_LEN 8
  567. #define MC_CMD_READ32_IN_ADDR_OFST 0
  568. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  569. /* MC_CMD_READ32_OUT msgresponse */
  570. #define MC_CMD_READ32_OUT_LENMIN 4
  571. #define MC_CMD_READ32_OUT_LENMAX 252
  572. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  573. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  574. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  575. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  576. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  577. /***********************************/
  578. /* MC_CMD_WRITE32
  579. * Write multiple 32byte words to MC memory.
  580. */
  581. #define MC_CMD_WRITE32 0x2
  582. /* MC_CMD_WRITE32_IN msgrequest */
  583. #define MC_CMD_WRITE32_IN_LENMIN 8
  584. #define MC_CMD_WRITE32_IN_LENMAX 252
  585. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  586. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  587. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  588. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  589. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  590. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  591. /* MC_CMD_WRITE32_OUT msgresponse */
  592. #define MC_CMD_WRITE32_OUT_LEN 0
  593. /***********************************/
  594. /* MC_CMD_COPYCODE
  595. * Copy MC code between two locations and jump.
  596. */
  597. #define MC_CMD_COPYCODE 0x3
  598. /* MC_CMD_COPYCODE_IN msgrequest */
  599. #define MC_CMD_COPYCODE_IN_LEN 16
  600. /* Source address */
  601. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  602. /* enum: Entering the main image via a copy of a single word from and to this
  603. * address indicates that it should not attempt to start the datapath CPUs.
  604. * This is useful for certain soft rebooting scenarios. (Huntington only)
  605. */
  606. #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0
  607. /* enum: Entering the main image via a copy of a single word from and to this
  608. * address indicates that it should not attempt to parse any configuration from
  609. * flash. (In addition, the datapath CPUs will not be started, as for
  610. * MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR above.) This is useful for
  611. * certain soft rebooting scenarios. (Huntington only)
  612. */
  613. #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc
  614. /* Destination address */
  615. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  616. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  617. /* Address of where to jump after copy. */
  618. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  619. /* enum: Control should return to the caller rather than jumping */
  620. #define MC_CMD_COPYCODE_JUMP_NONE 0x1
  621. /* MC_CMD_COPYCODE_OUT msgresponse */
  622. #define MC_CMD_COPYCODE_OUT_LEN 0
  623. /***********************************/
  624. /* MC_CMD_SET_FUNC
  625. * Select function for function-specific commands.
  626. */
  627. #define MC_CMD_SET_FUNC 0x4
  628. /* MC_CMD_SET_FUNC_IN msgrequest */
  629. #define MC_CMD_SET_FUNC_IN_LEN 4
  630. /* Set function */
  631. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  632. /* MC_CMD_SET_FUNC_OUT msgresponse */
  633. #define MC_CMD_SET_FUNC_OUT_LEN 0
  634. /***********************************/
  635. /* MC_CMD_GET_BOOT_STATUS
  636. * Get the instruction address from which the MC booted.
  637. */
  638. #define MC_CMD_GET_BOOT_STATUS 0x5
  639. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  640. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  641. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  642. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  643. /* ?? */
  644. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  645. /* enum: indicates that the MC wasn't flash booted */
  646. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef
  647. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  648. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  649. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  650. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  651. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  652. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  653. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  654. /***********************************/
  655. /* MC_CMD_GET_ASSERTS
  656. * Get (and optionally clear) the current assertion status. Only
  657. * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other
  658. * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS
  659. */
  660. #define MC_CMD_GET_ASSERTS 0x6
  661. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  662. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  663. /* Set to clear assertion */
  664. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  665. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  666. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  667. /* Assertion status flag. */
  668. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  669. /* enum: No assertions have failed. */
  670. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1
  671. /* enum: A system-level assertion has failed. */
  672. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2
  673. /* enum: A thread-level assertion has failed. */
  674. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3
  675. /* enum: The system was reset by the watchdog. */
  676. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4
  677. /* enum: An illegal address trap stopped the system (huntington and later) */
  678. #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5
  679. /* Failing PC value */
  680. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  681. /* Saved GP regs */
  682. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  683. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  684. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  685. /* Failing thread address */
  686. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  687. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  688. /***********************************/
  689. /* MC_CMD_LOG_CTRL
  690. * Configure the output stream for various events and messages.
  691. */
  692. #define MC_CMD_LOG_CTRL 0x7
  693. /* MC_CMD_LOG_CTRL_IN msgrequest */
  694. #define MC_CMD_LOG_CTRL_IN_LEN 8
  695. /* Log destination */
  696. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  697. /* enum: UART. */
  698. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1
  699. /* enum: Event queue. */
  700. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2
  701. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  702. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  703. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  704. /***********************************/
  705. /* MC_CMD_GET_VERSION
  706. * Get version information about the MC firmware.
  707. */
  708. #define MC_CMD_GET_VERSION 0x8
  709. /* MC_CMD_GET_VERSION_IN msgrequest */
  710. #define MC_CMD_GET_VERSION_IN_LEN 0
  711. /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */
  712. #define MC_CMD_GET_VERSION_EXT_IN_LEN 4
  713. /* placeholder, set to 0 */
  714. #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0
  715. /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */
  716. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  717. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  718. /* enum: Reserved version number to indicate "any" version. */
  719. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff
  720. /* enum: Bootrom version value for Siena. */
  721. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000
  722. /* enum: Bootrom version value for Huntington. */
  723. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001
  724. /* MC_CMD_GET_VERSION_OUT msgresponse */
  725. #define MC_CMD_GET_VERSION_OUT_LEN 32
  726. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  727. /* Enum values, see field(s): */
  728. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  729. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  730. /* 128bit mask of functions supported by the current firmware */
  731. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  732. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  733. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  734. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  735. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  736. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  737. /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */
  738. #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48
  739. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  740. /* Enum values, see field(s): */
  741. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  742. #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4
  743. /* 128bit mask of functions supported by the current firmware */
  744. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8
  745. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16
  746. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24
  747. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8
  748. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24
  749. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28
  750. /* extra info */
  751. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32
  752. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16
  753. /***********************************/
  754. /* MC_CMD_PTP
  755. * Perform PTP operation
  756. */
  757. #define MC_CMD_PTP 0xb
  758. /* MC_CMD_PTP_IN msgrequest */
  759. #define MC_CMD_PTP_IN_LEN 1
  760. /* PTP operation code */
  761. #define MC_CMD_PTP_IN_OP_OFST 0
  762. #define MC_CMD_PTP_IN_OP_LEN 1
  763. /* enum: Enable PTP packet timestamping operation. */
  764. #define MC_CMD_PTP_OP_ENABLE 0x1
  765. /* enum: Disable PTP packet timestamping operation. */
  766. #define MC_CMD_PTP_OP_DISABLE 0x2
  767. /* enum: Send a PTP packet. */
  768. #define MC_CMD_PTP_OP_TRANSMIT 0x3
  769. /* enum: Read the current NIC time. */
  770. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4
  771. /* enum: Get the current PTP status. */
  772. #define MC_CMD_PTP_OP_STATUS 0x5
  773. /* enum: Adjust the PTP NIC's time. */
  774. #define MC_CMD_PTP_OP_ADJUST 0x6
  775. /* enum: Synchronize host and NIC time. */
  776. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7
  777. /* enum: Basic manufacturing tests. */
  778. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8
  779. /* enum: Packet based manufacturing tests. */
  780. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9
  781. /* enum: Reset some of the PTP related statistics */
  782. #define MC_CMD_PTP_OP_RESET_STATS 0xa
  783. /* enum: Debug operations to MC. */
  784. #define MC_CMD_PTP_OP_DEBUG 0xb
  785. /* enum: Read an FPGA register */
  786. #define MC_CMD_PTP_OP_FPGAREAD 0xc
  787. /* enum: Write an FPGA register */
  788. #define MC_CMD_PTP_OP_FPGAWRITE 0xd
  789. /* enum: Apply an offset to the NIC clock */
  790. #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe
  791. /* enum: Change Apply an offset to the NIC clock */
  792. #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf
  793. /* enum: Set the MC packet filter VLAN tags for received PTP packets */
  794. #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10
  795. /* enum: Set the MC packet filter UUID for received PTP packets */
  796. #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11
  797. /* enum: Set the MC packet filter Domain for received PTP packets */
  798. #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12
  799. /* enum: Set the clock source */
  800. #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13
  801. /* enum: Reset value of Timer Reg. */
  802. #define MC_CMD_PTP_OP_RST_CLK 0x14
  803. /* enum: Enable the forwarding of PPS events to the host */
  804. #define MC_CMD_PTP_OP_PPS_ENABLE 0x15
  805. /* enum: Above this for future use. */
  806. #define MC_CMD_PTP_OP_MAX 0x16
  807. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  808. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  809. #define MC_CMD_PTP_IN_CMD_OFST 0
  810. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  811. /* Event queue for PTP events */
  812. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  813. /* PTP timestamping mode */
  814. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  815. /* enum: PTP, version 1 */
  816. #define MC_CMD_PTP_MODE_V1 0x0
  817. /* enum: PTP, version 1, with VLAN headers - deprecated */
  818. #define MC_CMD_PTP_MODE_V1_VLAN 0x1
  819. /* enum: PTP, version 2 */
  820. #define MC_CMD_PTP_MODE_V2 0x2
  821. /* enum: PTP, version 2, with VLAN headers - deprecated */
  822. #define MC_CMD_PTP_MODE_V2_VLAN 0x3
  823. /* enum: PTP, version 2, with improved UUID filtering */
  824. #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4
  825. /* enum: FCoE (seconds and microseconds) */
  826. #define MC_CMD_PTP_MODE_FCOE 0x5
  827. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  828. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  829. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  830. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  831. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  832. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  833. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252
  834. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  835. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  836. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  837. /* Transmit packet length */
  838. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  839. /* Transmit packet data */
  840. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  841. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  842. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  843. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240
  844. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  845. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  846. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  847. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  848. /* MC_CMD_PTP_IN_STATUS msgrequest */
  849. #define MC_CMD_PTP_IN_STATUS_LEN 8
  850. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  851. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  852. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  853. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  854. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  855. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  856. /* Frequency adjustment 40 bit fixed point ns */
  857. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  858. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  859. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  860. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  861. /* enum: Number of fractional bits in frequency adjustment */
  862. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28
  863. /* Time adjustment in seconds */
  864. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  865. /* Time adjustment in nanoseconds */
  866. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  867. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  868. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  869. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  870. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  871. /* Number of time readings to capture */
  872. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  873. /* Host address in which to write "synchronization started" indication (64
  874. * bits)
  875. */
  876. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  877. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  878. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  879. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  880. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  881. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  882. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  883. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  884. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  885. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  886. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  887. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  888. /* Enable or disable packet testing */
  889. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  890. /* MC_CMD_PTP_IN_RESET_STATS msgrequest */
  891. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  892. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  893. /* Reset PTP statistics */
  894. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  895. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  896. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  897. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  898. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  899. /* Debug operations */
  900. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  901. /* MC_CMD_PTP_IN_FPGAREAD msgrequest */
  902. #define MC_CMD_PTP_IN_FPGAREAD_LEN 16
  903. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  904. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  905. #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8
  906. #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12
  907. /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */
  908. #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13
  909. #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252
  910. #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num))
  911. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  912. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  913. #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8
  914. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12
  915. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1
  916. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1
  917. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240
  918. /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */
  919. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16
  920. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  921. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  922. /* Time adjustment in seconds */
  923. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8
  924. /* Time adjustment in nanoseconds */
  925. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12
  926. /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */
  927. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16
  928. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  929. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  930. /* Frequency adjustment 40 bit fixed point ns */
  931. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8
  932. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8
  933. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8
  934. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12
  935. /* enum: Number of fractional bits in frequency adjustment */
  936. /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */
  937. /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */
  938. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24
  939. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  940. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  941. /* Number of VLAN tags, 0 if not VLAN */
  942. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8
  943. /* Set of VLAN tags to filter against */
  944. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12
  945. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4
  946. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3
  947. /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */
  948. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20
  949. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  950. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  951. /* 1 to enable UUID filtering, 0 to disable */
  952. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8
  953. /* UUID to filter against */
  954. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12
  955. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8
  956. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12
  957. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16
  958. /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */
  959. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16
  960. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  961. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  962. /* 1 to enable Domain filtering, 0 to disable */
  963. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8
  964. /* Domain number to filter against */
  965. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12
  966. /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */
  967. #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12
  968. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  969. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  970. /* Set the clock source. */
  971. #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8
  972. /* enum: Internal. */
  973. #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0
  974. /* enum: External. */
  975. #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1
  976. /* MC_CMD_PTP_IN_RST_CLK msgrequest */
  977. #define MC_CMD_PTP_IN_RST_CLK_LEN 8
  978. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  979. /* Reset value of Timer Reg. */
  980. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  981. /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */
  982. #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12
  983. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  984. /* Enable or disable */
  985. #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4
  986. /* enum: Enable */
  987. #define MC_CMD_PTP_ENABLE_PPS 0x0
  988. /* enum: Disable */
  989. #define MC_CMD_PTP_DISABLE_PPS 0x1
  990. /* Queueid to send events back */
  991. #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8
  992. /* MC_CMD_PTP_OUT msgresponse */
  993. #define MC_CMD_PTP_OUT_LEN 0
  994. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  995. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  996. /* Value of seconds timestamp */
  997. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  998. /* Value of nanoseconds timestamp */
  999. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  1000. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  1001. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  1002. /* Value of seconds timestamp */
  1003. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  1004. /* Value of nanoseconds timestamp */
  1005. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  1006. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  1007. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  1008. /* Frequency of NIC's hardware clock */
  1009. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  1010. /* Number of packets transmitted and timestamped */
  1011. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  1012. /* Number of packets received and timestamped */
  1013. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  1014. /* Number of packets timestamped by the FPGA */
  1015. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  1016. /* Number of packets filter matched */
  1017. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  1018. /* Number of packets not filter matched */
  1019. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  1020. /* Number of PPS overflows (noise on input?) */
  1021. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  1022. /* Number of PPS bad periods */
  1023. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  1024. /* Minimum period of PPS pulse */
  1025. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  1026. /* Maximum period of PPS pulse */
  1027. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  1028. /* Last period of PPS pulse */
  1029. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  1030. /* Mean period of PPS pulse */
  1031. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  1032. /* Minimum offset of PPS pulse (signed) */
  1033. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  1034. /* Maximum offset of PPS pulse (signed) */
  1035. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  1036. /* Last offset of PPS pulse (signed) */
  1037. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  1038. /* Mean offset of PPS pulse (signed) */
  1039. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  1040. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  1041. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  1042. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  1043. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  1044. /* A set of host and NIC times */
  1045. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  1046. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  1047. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  1048. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  1049. /* Host time immediately before NIC's hardware clock read */
  1050. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  1051. /* Value of seconds timestamp */
  1052. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  1053. /* Value of nanoseconds timestamp */
  1054. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  1055. /* Host time immediately after NIC's hardware clock read */
  1056. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  1057. /* Number of nanoseconds waited after reading NIC's hardware clock */
  1058. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  1059. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  1060. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  1061. /* Results of testing */
  1062. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  1063. /* enum: Successful test */
  1064. #define MC_CMD_PTP_MANF_SUCCESS 0x0
  1065. /* enum: FPGA load failed */
  1066. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1
  1067. /* enum: FPGA version invalid */
  1068. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2
  1069. /* enum: FPGA registers incorrect */
  1070. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3
  1071. /* enum: Oscillator possibly not working? */
  1072. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4
  1073. /* enum: Timestamps not increasing */
  1074. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5
  1075. /* enum: Mismatched packet count */
  1076. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6
  1077. /* enum: Mismatched packet count (Siena filter and FPGA) */
  1078. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7
  1079. /* enum: Not enough packets to perform timestamp check */
  1080. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8
  1081. /* enum: Timestamp trigger GPIO not working */
  1082. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9
  1083. /* Presence of external oscillator */
  1084. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  1085. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  1086. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  1087. /* Results of testing */
  1088. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  1089. /* Number of packets received by FPGA */
  1090. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  1091. /* Number of packets received by Siena filters */
  1092. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  1093. /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */
  1094. #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1
  1095. #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252
  1096. #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num))
  1097. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0
  1098. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1
  1099. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1
  1100. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252
  1101. /***********************************/
  1102. /* MC_CMD_CSR_READ32
  1103. * Read 32bit words from the indirect memory map.
  1104. */
  1105. #define MC_CMD_CSR_READ32 0xc
  1106. /* MC_CMD_CSR_READ32_IN msgrequest */
  1107. #define MC_CMD_CSR_READ32_IN_LEN 12
  1108. /* Address */
  1109. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  1110. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  1111. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  1112. /* MC_CMD_CSR_READ32_OUT msgresponse */
  1113. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  1114. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  1115. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  1116. /* The last dword is the status, not a value read */
  1117. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  1118. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  1119. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  1120. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  1121. /***********************************/
  1122. /* MC_CMD_CSR_WRITE32
  1123. * Write 32bit dwords to the indirect memory map.
  1124. */
  1125. #define MC_CMD_CSR_WRITE32 0xd
  1126. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  1127. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  1128. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  1129. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  1130. /* Address */
  1131. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  1132. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  1133. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  1134. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  1135. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  1136. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  1137. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  1138. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  1139. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  1140. /***********************************/
  1141. /* MC_CMD_HP
  1142. * These commands are used for HP related features. They are grouped under one
  1143. * MCDI command to avoid creating too many MCDI commands.
  1144. */
  1145. #define MC_CMD_HP 0x54
  1146. /* MC_CMD_HP_IN msgrequest */
  1147. #define MC_CMD_HP_IN_LEN 16
  1148. /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at
  1149. * the specified address with the specified interval.When address is NULL,
  1150. * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current
  1151. * state / 2: (debug) Show temperature reported by one of the supported
  1152. * sensors.
  1153. */
  1154. #define MC_CMD_HP_IN_SUBCMD_OFST 0
  1155. /* enum: OCSD (Option Card Sensor Data) sub-command. */
  1156. #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0
  1157. /* enum: Last known valid HP sub-command. */
  1158. #define MC_CMD_HP_IN_LAST_SUBCMD 0x0
  1159. /* The address to the array of sensor fields. (Or NULL to use a sub-command.)
  1160. */
  1161. #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4
  1162. #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8
  1163. #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4
  1164. #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8
  1165. /* The requested update interval, in seconds. (Or the sub-command if ADDR is
  1166. * NULL.)
  1167. */
  1168. #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12
  1169. /* MC_CMD_HP_OUT msgresponse */
  1170. #define MC_CMD_HP_OUT_LEN 4
  1171. #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0
  1172. /* enum: OCSD stopped for this card. */
  1173. #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1
  1174. /* enum: OCSD was successfully started with the address provided. */
  1175. #define MC_CMD_HP_OUT_OCSD_STARTED 0x2
  1176. /* enum: OCSD was already started for this card. */
  1177. #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3
  1178. /***********************************/
  1179. /* MC_CMD_STACKINFO
  1180. * Get stack information.
  1181. */
  1182. #define MC_CMD_STACKINFO 0xf
  1183. /* MC_CMD_STACKINFO_IN msgrequest */
  1184. #define MC_CMD_STACKINFO_IN_LEN 0
  1185. /* MC_CMD_STACKINFO_OUT msgresponse */
  1186. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  1187. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  1188. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  1189. /* (thread ptr, stack size, free space) for each thread in system */
  1190. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  1191. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  1192. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  1193. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  1194. /***********************************/
  1195. /* MC_CMD_MDIO_READ
  1196. * MDIO register read.
  1197. */
  1198. #define MC_CMD_MDIO_READ 0x10
  1199. /* MC_CMD_MDIO_READ_IN msgrequest */
  1200. #define MC_CMD_MDIO_READ_IN_LEN 16
  1201. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1202. * external devices.
  1203. */
  1204. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  1205. /* enum: Internal. */
  1206. #define MC_CMD_MDIO_BUS_INTERNAL 0x0
  1207. /* enum: External. */
  1208. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1
  1209. /* Port address */
  1210. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  1211. /* Device Address or clause 22. */
  1212. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  1213. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1214. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1215. */
  1216. #define MC_CMD_MDIO_CLAUSE22 0x20
  1217. /* Address */
  1218. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  1219. /* MC_CMD_MDIO_READ_OUT msgresponse */
  1220. #define MC_CMD_MDIO_READ_OUT_LEN 8
  1221. /* Value */
  1222. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  1223. /* Status the MDIO commands return the raw status bits from the MDIO block. A
  1224. * "good" transaction should have the DONE bit set and all other bits clear.
  1225. */
  1226. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  1227. /* enum: Good. */
  1228. #define MC_CMD_MDIO_STATUS_GOOD 0x8
  1229. /***********************************/
  1230. /* MC_CMD_MDIO_WRITE
  1231. * MDIO register write.
  1232. */
  1233. #define MC_CMD_MDIO_WRITE 0x11
  1234. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  1235. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  1236. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1237. * external devices.
  1238. */
  1239. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  1240. /* enum: Internal. */
  1241. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  1242. /* enum: External. */
  1243. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  1244. /* Port address */
  1245. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  1246. /* Device Address or clause 22. */
  1247. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  1248. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1249. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1250. */
  1251. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  1252. /* Address */
  1253. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  1254. /* Value */
  1255. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  1256. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  1257. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  1258. /* Status; the MDIO commands return the raw status bits from the MDIO block. A
  1259. * "good" transaction should have the DONE bit set and all other bits clear.
  1260. */
  1261. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  1262. /* enum: Good. */
  1263. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  1264. /***********************************/
  1265. /* MC_CMD_DBI_WRITE
  1266. * Write DBI register(s).
  1267. */
  1268. #define MC_CMD_DBI_WRITE 0x12
  1269. /* MC_CMD_DBI_WRITE_IN msgrequest */
  1270. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  1271. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  1272. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  1273. /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset
  1274. * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF.
  1275. */
  1276. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  1277. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  1278. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  1279. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  1280. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  1281. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  1282. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  1283. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  1284. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  1285. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  1286. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  1287. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4
  1288. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16
  1289. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16
  1290. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15
  1291. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1292. #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14
  1293. #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1
  1294. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32
  1295. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32
  1296. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  1297. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  1298. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  1299. /***********************************/
  1300. /* MC_CMD_PORT_READ32
  1301. * Read a 32-bit register from the indirect port register map. The port to
  1302. * access is implied by the Shared memory channel used.
  1303. */
  1304. #define MC_CMD_PORT_READ32 0x14
  1305. /* MC_CMD_PORT_READ32_IN msgrequest */
  1306. #define MC_CMD_PORT_READ32_IN_LEN 4
  1307. /* Address */
  1308. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  1309. /* MC_CMD_PORT_READ32_OUT msgresponse */
  1310. #define MC_CMD_PORT_READ32_OUT_LEN 8
  1311. /* Value */
  1312. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  1313. /* Status */
  1314. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  1315. /***********************************/
  1316. /* MC_CMD_PORT_WRITE32
  1317. * Write a 32-bit register to the indirect port register map. The port to
  1318. * access is implied by the Shared memory channel used.
  1319. */
  1320. #define MC_CMD_PORT_WRITE32 0x15
  1321. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  1322. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  1323. /* Address */
  1324. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  1325. /* Value */
  1326. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  1327. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  1328. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  1329. /* Status */
  1330. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  1331. /***********************************/
  1332. /* MC_CMD_PORT_READ128
  1333. * Read a 128-bit register from the indirect port register map. The port to
  1334. * access is implied by the Shared memory channel used.
  1335. */
  1336. #define MC_CMD_PORT_READ128 0x16
  1337. /* MC_CMD_PORT_READ128_IN msgrequest */
  1338. #define MC_CMD_PORT_READ128_IN_LEN 4
  1339. /* Address */
  1340. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  1341. /* MC_CMD_PORT_READ128_OUT msgresponse */
  1342. #define MC_CMD_PORT_READ128_OUT_LEN 20
  1343. /* Value */
  1344. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  1345. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  1346. /* Status */
  1347. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  1348. /***********************************/
  1349. /* MC_CMD_PORT_WRITE128
  1350. * Write a 128-bit register to the indirect port register map. The port to
  1351. * access is implied by the Shared memory channel used.
  1352. */
  1353. #define MC_CMD_PORT_WRITE128 0x17
  1354. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  1355. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  1356. /* Address */
  1357. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  1358. /* Value */
  1359. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  1360. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  1361. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  1362. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  1363. /* Status */
  1364. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  1365. /* MC_CMD_CAPABILITIES structuredef */
  1366. #define MC_CMD_CAPABILITIES_LEN 4
  1367. /* Small buf table. */
  1368. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0
  1369. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1
  1370. /* Turbo mode (for Maranello). */
  1371. #define MC_CMD_CAPABILITIES_TURBO_LBN 1
  1372. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1
  1373. /* Turbo mode active (for Maranello). */
  1374. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2
  1375. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1
  1376. /* PTP offload. */
  1377. #define MC_CMD_CAPABILITIES_PTP_LBN 3
  1378. #define MC_CMD_CAPABILITIES_PTP_WIDTH 1
  1379. /* AOE mode. */
  1380. #define MC_CMD_CAPABILITIES_AOE_LBN 4
  1381. #define MC_CMD_CAPABILITIES_AOE_WIDTH 1
  1382. /* AOE mode active. */
  1383. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5
  1384. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1
  1385. /* AOE mode active. */
  1386. #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6
  1387. #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1
  1388. #define MC_CMD_CAPABILITIES_RESERVED_LBN 7
  1389. #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25
  1390. /***********************************/
  1391. /* MC_CMD_GET_BOARD_CFG
  1392. * Returns the MC firmware configuration structure.
  1393. */
  1394. #define MC_CMD_GET_BOARD_CFG 0x18
  1395. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  1396. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  1397. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  1398. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  1399. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  1400. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  1401. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  1402. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  1403. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  1404. /* See MC_CMD_CAPABILITIES */
  1405. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  1406. /* See MC_CMD_CAPABILITIES */
  1407. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  1408. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  1409. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  1410. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  1411. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  1412. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  1413. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  1414. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  1415. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  1416. /* This field contains a 16-bit value for each of the types of NVRAM area. The
  1417. * values are defined in the firmware/mc/platform/.c file for a specific board
  1418. * type, but otherwise have no meaning to the MC; they are used by the driver
  1419. * to manage selection of appropriate firmware updates.
  1420. */
  1421. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  1422. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  1423. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  1424. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  1425. /***********************************/
  1426. /* MC_CMD_DBI_READX
  1427. * Read DBI register(s) -- extended functionality
  1428. */
  1429. #define MC_CMD_DBI_READX 0x19
  1430. /* MC_CMD_DBI_READX_IN msgrequest */
  1431. #define MC_CMD_DBI_READX_IN_LENMIN 8
  1432. #define MC_CMD_DBI_READX_IN_LENMAX 248
  1433. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  1434. /* Each Read op consists of an address (offset 0), VF/CS2) */
  1435. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  1436. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  1437. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  1438. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  1439. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  1440. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  1441. /* MC_CMD_DBI_READX_OUT msgresponse */
  1442. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  1443. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  1444. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  1445. /* Value */
  1446. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  1447. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  1448. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  1449. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  1450. /* MC_CMD_DBIRDOP_TYPEDEF structuredef */
  1451. #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8
  1452. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0
  1453. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0
  1454. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32
  1455. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4
  1456. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16
  1457. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16
  1458. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15
  1459. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1460. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14
  1461. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1
  1462. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32
  1463. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32
  1464. /***********************************/
  1465. /* MC_CMD_SET_RAND_SEED
  1466. * Set the 16byte seed for the MC pseudo-random generator.
  1467. */
  1468. #define MC_CMD_SET_RAND_SEED 0x1a
  1469. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  1470. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  1471. /* Seed value. */
  1472. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  1473. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  1474. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  1475. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  1476. /***********************************/
  1477. /* MC_CMD_LTSSM_HIST
  1478. * Retrieve the history of the LTSSM, if the build supports it.
  1479. */
  1480. #define MC_CMD_LTSSM_HIST 0x1b
  1481. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  1482. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  1483. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  1484. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  1485. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  1486. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  1487. /* variable number of LTSSM values, as bytes. The history is read-to-clear. */
  1488. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  1489. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  1490. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  1491. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  1492. /***********************************/
  1493. /* MC_CMD_DRV_ATTACH
  1494. * Inform MCPU that this port is managed on the host (i.e. driver active). For
  1495. * Huntington, also request the preferred datapath firmware to use if possible
  1496. * (it may not be possible for this request to be fulfilled; the driver must
  1497. * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which
  1498. * features are actually available). The FIRMWARE_ID field is ignored by older
  1499. * platforms.
  1500. */
  1501. #define MC_CMD_DRV_ATTACH 0x1c
  1502. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  1503. #define MC_CMD_DRV_ATTACH_IN_LEN 12
  1504. /* new state (0=detached, 1=attached) to set if UPDATE=1 */
  1505. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  1506. /* 1 to set new state, or 0 to just report the existing state */
  1507. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  1508. /* preferred datapath firmware (for Huntington; ignored for Siena) */
  1509. #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8
  1510. /* enum: Prefer to use full featured firmware */
  1511. #define MC_CMD_FW_FULL_FEATURED 0x0
  1512. /* enum: Prefer to use firmware with fewer features but lower latency */
  1513. #define MC_CMD_FW_LOW_LATENCY 0x1
  1514. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  1515. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  1516. /* previous or existing state (0=detached, 1=attached) */
  1517. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  1518. /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */
  1519. #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8
  1520. /* previous or existing state (0=detached, 1=attached) */
  1521. #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0
  1522. /* Flags associated with this function */
  1523. #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4
  1524. /* enum: Labels the lowest-numbered function visible to the OS */
  1525. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0
  1526. /* enum: The function can control the link state of the physical port it is
  1527. * bound to.
  1528. */
  1529. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1
  1530. /* enum: The function can perform privileged operations */
  1531. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2
  1532. /***********************************/
  1533. /* MC_CMD_SHMUART
  1534. * Route UART output to circular buffer in shared memory instead.
  1535. */
  1536. #define MC_CMD_SHMUART 0x1f
  1537. /* MC_CMD_SHMUART_IN msgrequest */
  1538. #define MC_CMD_SHMUART_IN_LEN 4
  1539. /* ??? */
  1540. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  1541. /* MC_CMD_SHMUART_OUT msgresponse */
  1542. #define MC_CMD_SHMUART_OUT_LEN 0
  1543. /***********************************/
  1544. /* MC_CMD_PORT_RESET
  1545. * Generic per-port reset. There is no equivalent for per-board reset. Locks
  1546. * required: None; Return code: 0, ETIME. NOTE: This command is deprecated -
  1547. * use MC_CMD_ENTITY_RESET instead.
  1548. */
  1549. #define MC_CMD_PORT_RESET 0x20
  1550. /* MC_CMD_PORT_RESET_IN msgrequest */
  1551. #define MC_CMD_PORT_RESET_IN_LEN 0
  1552. /* MC_CMD_PORT_RESET_OUT msgresponse */
  1553. #define MC_CMD_PORT_RESET_OUT_LEN 0
  1554. /***********************************/
  1555. /* MC_CMD_ENTITY_RESET
  1556. * Generic per-resource reset. There is no equivalent for per-board reset.
  1557. * Locks required: None; Return code: 0, ETIME. NOTE: This command is an
  1558. * extended version of the deprecated MC_CMD_PORT_RESET with added fields.
  1559. */
  1560. #define MC_CMD_ENTITY_RESET 0x20
  1561. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  1562. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  1563. /* Optional flags field. Omitting this will perform a "legacy" reset action
  1564. * (TBD).
  1565. */
  1566. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  1567. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  1568. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  1569. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  1570. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  1571. /***********************************/
  1572. /* MC_CMD_PCIE_CREDITS
  1573. * Read instantaneous and minimum flow control thresholds.
  1574. */
  1575. #define MC_CMD_PCIE_CREDITS 0x21
  1576. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  1577. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  1578. /* poll period. 0 is disabled */
  1579. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  1580. /* wipe statistics */
  1581. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  1582. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  1583. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  1584. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  1585. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  1586. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  1587. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  1588. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  1589. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  1590. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  1591. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  1592. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  1593. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  1594. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  1595. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  1596. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  1597. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  1598. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  1599. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  1600. /***********************************/
  1601. /* MC_CMD_RXD_MONITOR
  1602. * Get histogram of RX queue fill level.
  1603. */
  1604. #define MC_CMD_RXD_MONITOR 0x22
  1605. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  1606. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  1607. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  1608. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  1609. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  1610. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  1611. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  1612. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  1613. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  1614. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  1615. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  1616. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  1617. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  1618. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  1619. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  1620. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  1621. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  1622. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  1623. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  1624. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  1625. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  1626. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  1627. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  1628. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  1629. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  1630. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  1631. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  1632. /***********************************/
  1633. /* MC_CMD_PUTS
  1634. * Copy the given ASCII string out onto UART and/or out of the network port.
  1635. */
  1636. #define MC_CMD_PUTS 0x23
  1637. /* MC_CMD_PUTS_IN msgrequest */
  1638. #define MC_CMD_PUTS_IN_LENMIN 13
  1639. #define MC_CMD_PUTS_IN_LENMAX 252
  1640. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  1641. #define MC_CMD_PUTS_IN_DEST_OFST 0
  1642. #define MC_CMD_PUTS_IN_UART_LBN 0
  1643. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  1644. #define MC_CMD_PUTS_IN_PORT_LBN 1
  1645. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  1646. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  1647. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  1648. #define MC_CMD_PUTS_IN_STRING_OFST 12
  1649. #define MC_CMD_PUTS_IN_STRING_LEN 1
  1650. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  1651. #define MC_CMD_PUTS_IN_STRING_MAXNUM 240
  1652. /* MC_CMD_PUTS_OUT msgresponse */
  1653. #define MC_CMD_PUTS_OUT_LEN 0
  1654. /***********************************/
  1655. /* MC_CMD_GET_PHY_CFG
  1656. * Report PHY configuration. This guarantees to succeed even if the PHY is in a
  1657. * 'zombie' state. Locks required: None
  1658. */
  1659. #define MC_CMD_GET_PHY_CFG 0x24
  1660. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  1661. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  1662. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  1663. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  1664. /* flags */
  1665. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  1666. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  1667. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  1668. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  1669. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  1670. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  1671. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  1672. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  1673. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  1674. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  1675. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  1676. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  1677. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  1678. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  1679. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  1680. /* ?? */
  1681. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  1682. /* Bitmask of supported capabilities */
  1683. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  1684. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  1685. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  1686. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  1687. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  1688. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  1689. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  1690. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  1691. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  1692. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  1693. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  1694. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  1695. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  1696. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  1697. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  1698. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  1699. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  1700. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  1701. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  1702. #define MC_CMD_PHY_CAP_AN_LBN 10
  1703. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  1704. #define MC_CMD_PHY_CAP_40000FDX_LBN 11
  1705. #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1
  1706. #define MC_CMD_PHY_CAP_DDM_LBN 12
  1707. #define MC_CMD_PHY_CAP_DDM_WIDTH 1
  1708. /* ?? */
  1709. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  1710. /* ?? */
  1711. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  1712. /* ?? */
  1713. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  1714. /* ?? */
  1715. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  1716. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  1717. /* ?? */
  1718. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  1719. /* enum: Xaui. */
  1720. #define MC_CMD_MEDIA_XAUI 0x1
  1721. /* enum: CX4. */
  1722. #define MC_CMD_MEDIA_CX4 0x2
  1723. /* enum: KX4. */
  1724. #define MC_CMD_MEDIA_KX4 0x3
  1725. /* enum: XFP Far. */
  1726. #define MC_CMD_MEDIA_XFP 0x4
  1727. /* enum: SFP+. */
  1728. #define MC_CMD_MEDIA_SFP_PLUS 0x5
  1729. /* enum: 10GBaseT. */
  1730. #define MC_CMD_MEDIA_BASE_T 0x6
  1731. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  1732. /* enum: Native clause 22 */
  1733. #define MC_CMD_MMD_CLAUSE22 0x0
  1734. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  1735. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  1736. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  1737. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  1738. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  1739. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  1740. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  1741. /* enum: Clause22 proxied over clause45 by PHY. */
  1742. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d
  1743. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  1744. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  1745. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  1746. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  1747. /***********************************/
  1748. /* MC_CMD_START_BIST
  1749. * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST
  1750. * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held)
  1751. */
  1752. #define MC_CMD_START_BIST 0x25
  1753. /* MC_CMD_START_BIST_IN msgrequest */
  1754. #define MC_CMD_START_BIST_IN_LEN 4
  1755. /* Type of test. */
  1756. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  1757. /* enum: Run the PHY's short cable BIST. */
  1758. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1
  1759. /* enum: Run the PHY's long cable BIST. */
  1760. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2
  1761. /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */
  1762. #define MC_CMD_BPX_SERDES_BIST 0x3
  1763. /* enum: Run the MC loopback tests. */
  1764. #define MC_CMD_MC_LOOPBACK_BIST 0x4
  1765. /* enum: Run the PHY's standard BIST. */
  1766. #define MC_CMD_PHY_BIST 0x5
  1767. /* enum: Run MC RAM test. */
  1768. #define MC_CMD_MC_MEM_BIST 0x6
  1769. /* enum: Run Port RAM test. */
  1770. #define MC_CMD_PORT_MEM_BIST 0x7
  1771. /* enum: Run register test. */
  1772. #define MC_CMD_REG_BIST 0x8
  1773. /* MC_CMD_START_BIST_OUT msgresponse */
  1774. #define MC_CMD_START_BIST_OUT_LEN 0
  1775. /***********************************/
  1776. /* MC_CMD_POLL_BIST
  1777. * Poll for BIST completion. Returns a single status code, and optionally some
  1778. * PHY specific bist output. The driver should only consume the BIST output
  1779. * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't
  1780. * successfully parse the BIST output, it should still respect the pass/Fail in
  1781. * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0,
  1782. * EACCES (if PHY_LOCK is not held).
  1783. */
  1784. #define MC_CMD_POLL_BIST 0x26
  1785. /* MC_CMD_POLL_BIST_IN msgrequest */
  1786. #define MC_CMD_POLL_BIST_IN_LEN 0
  1787. /* MC_CMD_POLL_BIST_OUT msgresponse */
  1788. #define MC_CMD_POLL_BIST_OUT_LEN 8
  1789. /* result */
  1790. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  1791. /* enum: Running. */
  1792. #define MC_CMD_POLL_BIST_RUNNING 0x1
  1793. /* enum: Passed. */
  1794. #define MC_CMD_POLL_BIST_PASSED 0x2
  1795. /* enum: Failed. */
  1796. #define MC_CMD_POLL_BIST_FAILED 0x3
  1797. /* enum: Timed-out. */
  1798. #define MC_CMD_POLL_BIST_TIMEOUT 0x4
  1799. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  1800. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  1801. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  1802. /* result */
  1803. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1804. /* Enum values, see field(s): */
  1805. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1806. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  1807. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  1808. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  1809. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  1810. /* Status of each channel A */
  1811. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  1812. /* enum: Ok. */
  1813. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1
  1814. /* enum: Open. */
  1815. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2
  1816. /* enum: Intra-pair short. */
  1817. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3
  1818. /* enum: Inter-pair short. */
  1819. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4
  1820. /* enum: Busy. */
  1821. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9
  1822. /* Status of each channel B */
  1823. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  1824. /* Enum values, see field(s): */
  1825. /* CABLE_STATUS_A */
  1826. /* Status of each channel C */
  1827. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  1828. /* Enum values, see field(s): */
  1829. /* CABLE_STATUS_A */
  1830. /* Status of each channel D */
  1831. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  1832. /* Enum values, see field(s): */
  1833. /* CABLE_STATUS_A */
  1834. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  1835. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  1836. /* result */
  1837. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1838. /* Enum values, see field(s): */
  1839. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1840. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  1841. /* enum: Complete. */
  1842. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0
  1843. /* enum: Bus switch off I2C write. */
  1844. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1
  1845. /* enum: Bus switch off I2C no access IO exp. */
  1846. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2
  1847. /* enum: Bus switch off I2C no access module. */
  1848. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3
  1849. /* enum: IO exp I2C configure. */
  1850. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4
  1851. /* enum: Bus switch I2C no cross talk. */
  1852. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5
  1853. /* enum: Module presence. */
  1854. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6
  1855. /* enum: Module ID I2C access. */
  1856. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7
  1857. /* enum: Module ID sane value. */
  1858. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8
  1859. /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */
  1860. #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36
  1861. /* result */
  1862. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1863. /* Enum values, see field(s): */
  1864. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1865. #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4
  1866. /* enum: Test has completed. */
  1867. #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0
  1868. /* enum: RAM test - walk ones. */
  1869. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1
  1870. /* enum: RAM test - walk zeros. */
  1871. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2
  1872. /* enum: RAM test - walking inversions zeros/ones. */
  1873. #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3
  1874. /* enum: RAM test - walking inversions checkerboard. */
  1875. #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4
  1876. /* enum: Register test - set / clear individual bits. */
  1877. #define MC_CMD_POLL_BIST_MEM_REG 0x5
  1878. /* enum: ECC error detected. */
  1879. #define MC_CMD_POLL_BIST_MEM_ECC 0x6
  1880. /* Failure address, only valid if result is POLL_BIST_FAILED */
  1881. #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8
  1882. /* Bus or address space to which the failure address corresponds */
  1883. #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12
  1884. /* enum: MC MIPS bus. */
  1885. #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0
  1886. /* enum: CSR IREG bus. */
  1887. #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1
  1888. /* enum: RX DPCPU bus. */
  1889. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2
  1890. /* enum: TX0 DPCPU bus. */
  1891. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3
  1892. /* enum: TX1 DPCPU bus. */
  1893. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4
  1894. /* enum: RX DICPU bus. */
  1895. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5
  1896. /* enum: TX DICPU bus. */
  1897. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6
  1898. /* Pattern written to RAM / register */
  1899. #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16
  1900. /* Actual value read from RAM / register */
  1901. #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20
  1902. /* ECC error mask */
  1903. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24
  1904. /* ECC parity error mask */
  1905. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28
  1906. /* ECC fatal error mask */
  1907. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32
  1908. /***********************************/
  1909. /* MC_CMD_FLUSH_RX_QUEUES
  1910. * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ
  1911. * flushes should be initiated via this MCDI operation, rather than via
  1912. * directly writing FLUSH_CMD.
  1913. *
  1914. * The flush is completed (either done/fail) asynchronously (after this command
  1915. * returns). The driver must still wait for flush done/failure events as usual.
  1916. */
  1917. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  1918. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  1919. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  1920. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  1921. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  1922. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  1923. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  1924. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  1925. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  1926. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  1927. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  1928. /***********************************/
  1929. /* MC_CMD_GET_LOOPBACK_MODES
  1930. * Returns a bitmask of loopback modes available at each speed.
  1931. */
  1932. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  1933. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  1934. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  1935. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  1936. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40
  1937. /* Supported loopbacks. */
  1938. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  1939. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  1940. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  1941. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  1942. /* enum: None. */
  1943. #define MC_CMD_LOOPBACK_NONE 0x0
  1944. /* enum: Data. */
  1945. #define MC_CMD_LOOPBACK_DATA 0x1
  1946. /* enum: GMAC. */
  1947. #define MC_CMD_LOOPBACK_GMAC 0x2
  1948. /* enum: XGMII. */
  1949. #define MC_CMD_LOOPBACK_XGMII 0x3
  1950. /* enum: XGXS. */
  1951. #define MC_CMD_LOOPBACK_XGXS 0x4
  1952. /* enum: XAUI. */
  1953. #define MC_CMD_LOOPBACK_XAUI 0x5
  1954. /* enum: GMII. */
  1955. #define MC_CMD_LOOPBACK_GMII 0x6
  1956. /* enum: SGMII. */
  1957. #define MC_CMD_LOOPBACK_SGMII 0x7
  1958. /* enum: XGBR. */
  1959. #define MC_CMD_LOOPBACK_XGBR 0x8
  1960. /* enum: XFI. */
  1961. #define MC_CMD_LOOPBACK_XFI 0x9
  1962. /* enum: XAUI Far. */
  1963. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa
  1964. /* enum: GMII Far. */
  1965. #define MC_CMD_LOOPBACK_GMII_FAR 0xb
  1966. /* enum: SGMII Far. */
  1967. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc
  1968. /* enum: XFI Far. */
  1969. #define MC_CMD_LOOPBACK_XFI_FAR 0xd
  1970. /* enum: GPhy. */
  1971. #define MC_CMD_LOOPBACK_GPHY 0xe
  1972. /* enum: PhyXS. */
  1973. #define MC_CMD_LOOPBACK_PHYXS 0xf
  1974. /* enum: PCS. */
  1975. #define MC_CMD_LOOPBACK_PCS 0x10
  1976. /* enum: PMA-PMD. */
  1977. #define MC_CMD_LOOPBACK_PMAPMD 0x11
  1978. /* enum: Cross-Port. */
  1979. #define MC_CMD_LOOPBACK_XPORT 0x12
  1980. /* enum: XGMII-Wireside. */
  1981. #define MC_CMD_LOOPBACK_XGMII_WS 0x13
  1982. /* enum: XAUI Wireside. */
  1983. #define MC_CMD_LOOPBACK_XAUI_WS 0x14
  1984. /* enum: XAUI Wireside Far. */
  1985. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15
  1986. /* enum: XAUI Wireside near. */
  1987. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16
  1988. /* enum: GMII Wireside. */
  1989. #define MC_CMD_LOOPBACK_GMII_WS 0x17
  1990. /* enum: XFI Wireside. */
  1991. #define MC_CMD_LOOPBACK_XFI_WS 0x18
  1992. /* enum: XFI Wireside Far. */
  1993. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19
  1994. /* enum: PhyXS Wireside. */
  1995. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a
  1996. /* enum: PMA lanes MAC-Serdes. */
  1997. #define MC_CMD_LOOPBACK_PMA_INT 0x1b
  1998. /* enum: KR Serdes Parallel (Encoder). */
  1999. #define MC_CMD_LOOPBACK_SD_NEAR 0x1c
  2000. /* enum: KR Serdes Serial. */
  2001. #define MC_CMD_LOOPBACK_SD_FAR 0x1d
  2002. /* enum: PMA lanes MAC-Serdes Wireside. */
  2003. #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e
  2004. /* enum: KR Serdes Parallel Wireside (Full PCS). */
  2005. #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f
  2006. /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
  2007. #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20
  2008. /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
  2009. #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21
  2010. /* enum: KR Serdes Serial Wireside. */
  2011. #define MC_CMD_LOOPBACK_SD_FES_WS 0x22
  2012. /* Supported loopbacks. */
  2013. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  2014. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  2015. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  2016. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  2017. /* Enum values, see field(s): */
  2018. /* 100M */
  2019. /* Supported loopbacks. */
  2020. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  2021. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  2022. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  2023. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  2024. /* Enum values, see field(s): */
  2025. /* 100M */
  2026. /* Supported loopbacks. */
  2027. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  2028. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  2029. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  2030. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  2031. /* Enum values, see field(s): */
  2032. /* 100M */
  2033. /* Supported loopbacks. */
  2034. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32
  2035. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8
  2036. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32
  2037. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36
  2038. /* Enum values, see field(s): */
  2039. /* 100M */
  2040. /***********************************/
  2041. /* MC_CMD_GET_LINK
  2042. * Read the unified MAC/PHY link state. Locks required: None Return code: 0,
  2043. * ETIME.
  2044. */
  2045. #define MC_CMD_GET_LINK 0x29
  2046. /* MC_CMD_GET_LINK_IN msgrequest */
  2047. #define MC_CMD_GET_LINK_IN_LEN 0
  2048. /* MC_CMD_GET_LINK_OUT msgresponse */
  2049. #define MC_CMD_GET_LINK_OUT_LEN 28
  2050. /* near-side advertised capabilities */
  2051. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  2052. /* link-partner advertised capabilities */
  2053. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  2054. /* Autonegotiated speed in mbit/s. The link may still be down even if this
  2055. * reads non-zero.
  2056. */
  2057. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  2058. /* Current loopback setting. */
  2059. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  2060. /* Enum values, see field(s): */
  2061. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2062. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  2063. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  2064. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  2065. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  2066. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  2067. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  2068. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  2069. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  2070. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  2071. /* This returns the negotiated flow control value. */
  2072. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  2073. /* enum: Flow control is off. */
  2074. #define MC_CMD_FCNTL_OFF 0x0
  2075. /* enum: Respond to flow control. */
  2076. #define MC_CMD_FCNTL_RESPOND 0x1
  2077. /* enum: Respond to and Issue flow control. */
  2078. #define MC_CMD_FCNTL_BIDIR 0x2
  2079. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  2080. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  2081. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  2082. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  2083. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  2084. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  2085. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  2086. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  2087. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  2088. /***********************************/
  2089. /* MC_CMD_SET_LINK
  2090. * Write the unified MAC/PHY link configuration. Locks required: None. Return
  2091. * code: 0, EINVAL, ETIME
  2092. */
  2093. #define MC_CMD_SET_LINK 0x2a
  2094. /* MC_CMD_SET_LINK_IN msgrequest */
  2095. #define MC_CMD_SET_LINK_IN_LEN 16
  2096. /* ??? */
  2097. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  2098. /* Flags */
  2099. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  2100. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  2101. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  2102. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  2103. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  2104. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  2105. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  2106. /* Loopback mode. */
  2107. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  2108. /* Enum values, see field(s): */
  2109. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2110. /* A loopback speed of "0" is supported, and means (choose any available
  2111. * speed).
  2112. */
  2113. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  2114. /* MC_CMD_SET_LINK_OUT msgresponse */
  2115. #define MC_CMD_SET_LINK_OUT_LEN 0
  2116. /***********************************/
  2117. /* MC_CMD_SET_ID_LED
  2118. * Set identification LED state. Locks required: None. Return code: 0, EINVAL
  2119. */
  2120. #define MC_CMD_SET_ID_LED 0x2b
  2121. /* MC_CMD_SET_ID_LED_IN msgrequest */
  2122. #define MC_CMD_SET_ID_LED_IN_LEN 4
  2123. /* Set LED state. */
  2124. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  2125. #define MC_CMD_LED_OFF 0x0 /* enum */
  2126. #define MC_CMD_LED_ON 0x1 /* enum */
  2127. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  2128. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  2129. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  2130. /***********************************/
  2131. /* MC_CMD_SET_MAC
  2132. * Set MAC configuration. Locks required: None. Return code: 0, EINVAL
  2133. */
  2134. #define MC_CMD_SET_MAC 0x2c
  2135. /* MC_CMD_SET_MAC_IN msgrequest */
  2136. #define MC_CMD_SET_MAC_IN_LEN 24
  2137. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  2138. * EtherII, VLAN, bug16011 padding).
  2139. */
  2140. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  2141. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  2142. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  2143. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  2144. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  2145. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  2146. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  2147. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  2148. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  2149. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  2150. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  2151. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  2152. /* enum: Flow control is off. */
  2153. /* MC_CMD_FCNTL_OFF 0x0 */
  2154. /* enum: Respond to flow control. */
  2155. /* MC_CMD_FCNTL_RESPOND 0x1 */
  2156. /* enum: Respond to and Issue flow control. */
  2157. /* MC_CMD_FCNTL_BIDIR 0x2 */
  2158. /* enum: Auto neg flow control. */
  2159. #define MC_CMD_FCNTL_AUTO 0x3
  2160. /* MC_CMD_SET_MAC_OUT msgresponse */
  2161. #define MC_CMD_SET_MAC_OUT_LEN 0
  2162. /***********************************/
  2163. /* MC_CMD_PHY_STATS
  2164. * Get generic PHY statistics. This call returns the statistics for a generic
  2165. * PHY in a sparse array (indexed by the enumerate). Each value is represented
  2166. * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the
  2167. * statistics may be read from the message response. If DMA_ADDR != 0, then the
  2168. * statistics are dmad to that (page-aligned location). Locks required: None.
  2169. * Returns: 0, ETIME
  2170. */
  2171. #define MC_CMD_PHY_STATS 0x2d
  2172. /* MC_CMD_PHY_STATS_IN msgrequest */
  2173. #define MC_CMD_PHY_STATS_IN_LEN 8
  2174. /* ??? */
  2175. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  2176. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  2177. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  2178. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  2179. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  2180. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  2181. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  2182. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  2183. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2184. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  2185. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  2186. /* enum: OUI. */
  2187. #define MC_CMD_OUI 0x0
  2188. /* enum: PMA-PMD Link Up. */
  2189. #define MC_CMD_PMA_PMD_LINK_UP 0x1
  2190. /* enum: PMA-PMD RX Fault. */
  2191. #define MC_CMD_PMA_PMD_RX_FAULT 0x2
  2192. /* enum: PMA-PMD TX Fault. */
  2193. #define MC_CMD_PMA_PMD_TX_FAULT 0x3
  2194. /* enum: PMA-PMD Signal */
  2195. #define MC_CMD_PMA_PMD_SIGNAL 0x4
  2196. /* enum: PMA-PMD SNR A. */
  2197. #define MC_CMD_PMA_PMD_SNR_A 0x5
  2198. /* enum: PMA-PMD SNR B. */
  2199. #define MC_CMD_PMA_PMD_SNR_B 0x6
  2200. /* enum: PMA-PMD SNR C. */
  2201. #define MC_CMD_PMA_PMD_SNR_C 0x7
  2202. /* enum: PMA-PMD SNR D. */
  2203. #define MC_CMD_PMA_PMD_SNR_D 0x8
  2204. /* enum: PCS Link Up. */
  2205. #define MC_CMD_PCS_LINK_UP 0x9
  2206. /* enum: PCS RX Fault. */
  2207. #define MC_CMD_PCS_RX_FAULT 0xa
  2208. /* enum: PCS TX Fault. */
  2209. #define MC_CMD_PCS_TX_FAULT 0xb
  2210. /* enum: PCS BER. */
  2211. #define MC_CMD_PCS_BER 0xc
  2212. /* enum: PCS Block Errors. */
  2213. #define MC_CMD_PCS_BLOCK_ERRORS 0xd
  2214. /* enum: PhyXS Link Up. */
  2215. #define MC_CMD_PHYXS_LINK_UP 0xe
  2216. /* enum: PhyXS RX Fault. */
  2217. #define MC_CMD_PHYXS_RX_FAULT 0xf
  2218. /* enum: PhyXS TX Fault. */
  2219. #define MC_CMD_PHYXS_TX_FAULT 0x10
  2220. /* enum: PhyXS Align. */
  2221. #define MC_CMD_PHYXS_ALIGN 0x11
  2222. /* enum: PhyXS Sync. */
  2223. #define MC_CMD_PHYXS_SYNC 0x12
  2224. /* enum: AN link-up. */
  2225. #define MC_CMD_AN_LINK_UP 0x13
  2226. /* enum: AN Complete. */
  2227. #define MC_CMD_AN_COMPLETE 0x14
  2228. /* enum: AN 10GBaseT Status. */
  2229. #define MC_CMD_AN_10GBT_STATUS 0x15
  2230. /* enum: Clause 22 Link-Up. */
  2231. #define MC_CMD_CL22_LINK_UP 0x16
  2232. /* enum: (Last entry) */
  2233. #define MC_CMD_PHY_NSTATS 0x17
  2234. /***********************************/
  2235. /* MC_CMD_MAC_STATS
  2236. * Get generic MAC statistics. This call returns unified statistics maintained
  2237. * by the MC as it switches between the GMAC and XMAC. The MC will write out
  2238. * all supported stats. The driver should zero initialise the buffer to
  2239. * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is
  2240. * performed, and the statistics may be read from the message response. If
  2241. * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location).
  2242. * Locks required: None. Returns: 0, ETIME
  2243. */
  2244. #define MC_CMD_MAC_STATS 0x2e
  2245. /* MC_CMD_MAC_STATS_IN msgrequest */
  2246. #define MC_CMD_MAC_STATS_IN_LEN 16
  2247. /* ??? */
  2248. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  2249. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  2250. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  2251. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  2252. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  2253. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  2254. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  2255. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  2256. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  2257. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  2258. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  2259. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  2260. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  2261. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  2262. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  2263. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  2264. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  2265. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  2266. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  2267. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  2268. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  2269. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  2270. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  2271. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  2272. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2273. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  2274. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  2275. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  2276. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  2277. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  2278. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  2279. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  2280. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  2281. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  2282. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  2283. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  2284. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  2285. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  2286. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  2287. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  2288. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  2289. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  2290. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  2291. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  2292. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  2293. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  2294. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  2295. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  2296. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  2297. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  2298. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  2299. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  2300. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  2301. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  2302. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  2303. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  2304. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  2305. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  2306. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  2307. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  2308. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  2309. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  2310. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  2311. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  2312. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  2313. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  2314. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  2315. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  2316. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  2317. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  2318. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  2319. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  2320. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  2321. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  2322. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  2323. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  2324. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  2325. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  2326. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  2327. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  2328. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  2329. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  2330. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  2331. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  2332. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  2333. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  2334. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  2335. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  2336. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  2337. /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2338. * capability only.
  2339. */
  2340. #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c
  2341. /* enum: PM discard_bb_overflow counter. Valid for EF10 with
  2342. * PM_AND_RXDP_COUNTERS capability only.
  2343. */
  2344. #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d
  2345. /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2346. * capability only.
  2347. */
  2348. #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e
  2349. /* enum: PM discard_vfifo_full counter. Valid for EF10 with
  2350. * PM_AND_RXDP_COUNTERS capability only.
  2351. */
  2352. #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f
  2353. /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2354. * capability only.
  2355. */
  2356. #define MC_CMD_MAC_PM_TRUNC_QBB 0x40
  2357. /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2358. * capability only.
  2359. */
  2360. #define MC_CMD_MAC_PM_DISCARD_QBB 0x41
  2361. /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2362. * capability only.
  2363. */
  2364. #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42
  2365. /* enum: RXDP counter: Number of packets dropped due to the queue being
  2366. * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2367. */
  2368. #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43
  2369. /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10
  2370. * with PM_AND_RXDP_COUNTERS capability only.
  2371. */
  2372. #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45
  2373. /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with
  2374. * PM_AND_RXDP_COUNTERS capability only.
  2375. */
  2376. #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46
  2377. /* enum: RXDP counter: Number of times an emergency descriptor fetch was
  2378. * performed. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2379. */
  2380. #define MC_CMD_MAC_RXDP_EMERGENCY_FETCH_CONDITIONS 0x47
  2381. /* enum: RXDP counter: Number of times the DPCPU waited for an existing
  2382. * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2383. */
  2384. #define MC_CMD_MAC_RXDP_EMERGENCY_WAIT_CONDITIONS 0x48
  2385. /* enum: Start of GMAC stats buffer space, for Siena only. */
  2386. #define MC_CMD_GMAC_DMABUF_START 0x40
  2387. /* enum: End of GMAC stats buffer space, for Siena only. */
  2388. #define MC_CMD_GMAC_DMABUF_END 0x5f
  2389. #define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
  2390. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  2391. /***********************************/
  2392. /* MC_CMD_SRIOV
  2393. * to be documented
  2394. */
  2395. #define MC_CMD_SRIOV 0x30
  2396. /* MC_CMD_SRIOV_IN msgrequest */
  2397. #define MC_CMD_SRIOV_IN_LEN 12
  2398. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  2399. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  2400. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  2401. /* MC_CMD_SRIOV_OUT msgresponse */
  2402. #define MC_CMD_SRIOV_OUT_LEN 8
  2403. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  2404. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  2405. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  2406. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  2407. /* this is only used for the first record */
  2408. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  2409. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  2410. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  2411. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  2412. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  2413. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  2414. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  2415. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  2416. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  2417. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  2418. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  2419. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  2420. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  2421. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  2422. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  2423. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  2424. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  2425. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  2426. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  2427. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  2428. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  2429. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  2430. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  2431. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  2432. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  2433. /***********************************/
  2434. /* MC_CMD_MEMCPY
  2435. * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data
  2436. * embedded directly in the command.
  2437. *
  2438. * A common pattern is for a client to use generation counts to signal a dma
  2439. * update of a datastructure. To facilitate this, this MCDI operation can
  2440. * contain multiple requests which are executed in strict order. Requests take
  2441. * the form of duplicating the entire MCDI request continuously (including the
  2442. * requests record, which is ignored in all but the first structure)
  2443. *
  2444. * The source data can either come from a DMA from the host, or it can be
  2445. * embedded within the request directly, thereby eliminating a DMA read. To
  2446. * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and
  2447. * ADDR_LO=offset, and inserts the data at %offset from the start of the
  2448. * payload. It's the callers responsibility to ensure that the embedded data
  2449. * doesn't overlap the records.
  2450. *
  2451. * Returns: 0, EINVAL (invalid RID)
  2452. */
  2453. #define MC_CMD_MEMCPY 0x31
  2454. /* MC_CMD_MEMCPY_IN msgrequest */
  2455. #define MC_CMD_MEMCPY_IN_LENMIN 32
  2456. #define MC_CMD_MEMCPY_IN_LENMAX 224
  2457. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  2458. /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */
  2459. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  2460. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  2461. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  2462. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  2463. /* MC_CMD_MEMCPY_OUT msgresponse */
  2464. #define MC_CMD_MEMCPY_OUT_LEN 0
  2465. /***********************************/
  2466. /* MC_CMD_WOL_FILTER_SET
  2467. * Set a WoL filter.
  2468. */
  2469. #define MC_CMD_WOL_FILTER_SET 0x32
  2470. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  2471. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  2472. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  2473. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  2474. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  2475. /* A type value of 1 is unused. */
  2476. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  2477. /* enum: Magic */
  2478. #define MC_CMD_WOL_TYPE_MAGIC 0x0
  2479. /* enum: MS Windows Magic */
  2480. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2
  2481. /* enum: IPv4 Syn */
  2482. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3
  2483. /* enum: IPv6 Syn */
  2484. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4
  2485. /* enum: Bitmap */
  2486. #define MC_CMD_WOL_TYPE_BITMAP 0x5
  2487. /* enum: Link */
  2488. #define MC_CMD_WOL_TYPE_LINK 0x6
  2489. /* enum: (Above this for future use) */
  2490. #define MC_CMD_WOL_TYPE_MAX 0x7
  2491. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  2492. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  2493. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  2494. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  2495. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  2496. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2497. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2498. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  2499. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  2500. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  2501. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  2502. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  2503. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  2504. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2505. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2506. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  2507. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  2508. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  2509. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  2510. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  2511. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  2512. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  2513. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  2514. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2515. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2516. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  2517. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  2518. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  2519. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  2520. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  2521. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  2522. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  2523. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  2524. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  2525. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  2526. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2527. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2528. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  2529. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  2530. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  2531. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  2532. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  2533. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  2534. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  2535. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  2536. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  2537. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  2538. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  2539. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  2540. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2541. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2542. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  2543. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  2544. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  2545. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  2546. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  2547. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  2548. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  2549. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  2550. /***********************************/
  2551. /* MC_CMD_WOL_FILTER_REMOVE
  2552. * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS
  2553. */
  2554. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  2555. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  2556. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  2557. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  2558. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  2559. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  2560. /***********************************/
  2561. /* MC_CMD_WOL_FILTER_RESET
  2562. * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0,
  2563. * ENOSYS
  2564. */
  2565. #define MC_CMD_WOL_FILTER_RESET 0x34
  2566. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  2567. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  2568. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  2569. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  2570. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  2571. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  2572. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  2573. /***********************************/
  2574. /* MC_CMD_SET_MCAST_HASH
  2575. * Set the MCAST hash value without otherwise reconfiguring the MAC
  2576. */
  2577. #define MC_CMD_SET_MCAST_HASH 0x35
  2578. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  2579. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  2580. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  2581. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  2582. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  2583. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  2584. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  2585. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  2586. /***********************************/
  2587. /* MC_CMD_NVRAM_TYPES
  2588. * Return bitfield indicating available types of virtual NVRAM partitions.
  2589. * Locks required: none. Returns: 0
  2590. */
  2591. #define MC_CMD_NVRAM_TYPES 0x36
  2592. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  2593. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  2594. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  2595. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  2596. /* Bit mask of supported types. */
  2597. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  2598. /* enum: Disabled callisto. */
  2599. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0
  2600. /* enum: MC firmware. */
  2601. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1
  2602. /* enum: MC backup firmware. */
  2603. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2
  2604. /* enum: Static configuration Port0. */
  2605. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3
  2606. /* enum: Static configuration Port1. */
  2607. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4
  2608. /* enum: Dynamic configuration Port0. */
  2609. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5
  2610. /* enum: Dynamic configuration Port1. */
  2611. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6
  2612. /* enum: Expansion Rom. */
  2613. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7
  2614. /* enum: Expansion Rom Configuration Port0. */
  2615. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8
  2616. /* enum: Expansion Rom Configuration Port1. */
  2617. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9
  2618. /* enum: Phy Configuration Port0. */
  2619. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa
  2620. /* enum: Phy Configuration Port1. */
  2621. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb
  2622. /* enum: Log. */
  2623. #define MC_CMD_NVRAM_TYPE_LOG 0xc
  2624. /* enum: FPGA image. */
  2625. #define MC_CMD_NVRAM_TYPE_FPGA 0xd
  2626. /* enum: FPGA backup image */
  2627. #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe
  2628. /* enum: FC firmware. */
  2629. #define MC_CMD_NVRAM_TYPE_FC_FW 0xf
  2630. /* enum: FC backup firmware. */
  2631. #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10
  2632. /* enum: CPLD image. */
  2633. #define MC_CMD_NVRAM_TYPE_CPLD 0x11
  2634. /* enum: Licensing information. */
  2635. #define MC_CMD_NVRAM_TYPE_LICENSE 0x12
  2636. /* enum: FC Log. */
  2637. #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13
  2638. /***********************************/
  2639. /* MC_CMD_NVRAM_INFO
  2640. * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0,
  2641. * EINVAL (bad type).
  2642. */
  2643. #define MC_CMD_NVRAM_INFO 0x37
  2644. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  2645. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  2646. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  2647. /* Enum values, see field(s): */
  2648. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2649. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  2650. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  2651. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  2652. /* Enum values, see field(s): */
  2653. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2654. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  2655. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  2656. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  2657. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  2658. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  2659. #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1
  2660. #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1
  2661. #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7
  2662. #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1
  2663. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  2664. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  2665. /***********************************/
  2666. /* MC_CMD_NVRAM_UPDATE_START
  2667. * Start a group of update operations on a virtual NVRAM partition. Locks
  2668. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if
  2669. * PHY_LOCK required and not held).
  2670. */
  2671. #define MC_CMD_NVRAM_UPDATE_START 0x38
  2672. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
  2673. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  2674. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  2675. /* Enum values, see field(s): */
  2676. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2677. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  2678. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  2679. /***********************************/
  2680. /* MC_CMD_NVRAM_READ
  2681. * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if
  2682. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2683. * PHY_LOCK required and not held)
  2684. */
  2685. #define MC_CMD_NVRAM_READ 0x39
  2686. /* MC_CMD_NVRAM_READ_IN msgrequest */
  2687. #define MC_CMD_NVRAM_READ_IN_LEN 12
  2688. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  2689. /* Enum values, see field(s): */
  2690. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2691. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  2692. /* amount to read in bytes */
  2693. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  2694. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  2695. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  2696. #define MC_CMD_NVRAM_READ_OUT_LENMAX 252
  2697. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  2698. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  2699. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  2700. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  2701. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252
  2702. /***********************************/
  2703. /* MC_CMD_NVRAM_WRITE
  2704. * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if
  2705. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2706. * PHY_LOCK required and not held)
  2707. */
  2708. #define MC_CMD_NVRAM_WRITE 0x3a
  2709. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  2710. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  2711. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252
  2712. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  2713. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  2714. /* Enum values, see field(s): */
  2715. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2716. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  2717. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  2718. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  2719. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  2720. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  2721. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240
  2722. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  2723. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  2724. /***********************************/
  2725. /* MC_CMD_NVRAM_ERASE
  2726. * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if
  2727. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2728. * PHY_LOCK required and not held)
  2729. */
  2730. #define MC_CMD_NVRAM_ERASE 0x3b
  2731. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  2732. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  2733. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  2734. /* Enum values, see field(s): */
  2735. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2736. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  2737. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  2738. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  2739. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  2740. /***********************************/
  2741. /* MC_CMD_NVRAM_UPDATE_FINISH
  2742. * Finish a group of update operations on a virtual NVRAM partition. Locks
  2743. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad
  2744. * type/offset/length), EACCES (if PHY_LOCK required and not held)
  2745. */
  2746. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  2747. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
  2748. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  2749. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  2750. /* Enum values, see field(s): */
  2751. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2752. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  2753. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
  2754. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  2755. /***********************************/
  2756. /* MC_CMD_REBOOT
  2757. * Reboot the MC.
  2758. *
  2759. * The AFTER_ASSERTION flag is intended to be used when the driver notices an
  2760. * assertion failure (at which point it is expected to perform a complete tear
  2761. * down and reinitialise), to allow both ports to reset the MC once in an
  2762. * atomic fashion.
  2763. *
  2764. * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1,
  2765. * which means that they will automatically reboot out of the assertion
  2766. * handler, so this is in practise an optional operation. It is still
  2767. * recommended that drivers execute this to support custom firmwares with
  2768. * REBOOT_ON_ASSERT=0.
  2769. *
  2770. * Locks required: NONE Returns: Nothing. You get back a response with ERR=1,
  2771. * DATALEN=0
  2772. */
  2773. #define MC_CMD_REBOOT 0x3d
  2774. /* MC_CMD_REBOOT_IN msgrequest */
  2775. #define MC_CMD_REBOOT_IN_LEN 4
  2776. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  2777. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  2778. /* MC_CMD_REBOOT_OUT msgresponse */
  2779. #define MC_CMD_REBOOT_OUT_LEN 0
  2780. /***********************************/
  2781. /* MC_CMD_SCHEDINFO
  2782. * Request scheduler info. Locks required: NONE. Returns: An array of
  2783. * (timeslice,maximum overrun), one for each thread, in ascending order of
  2784. * thread address.
  2785. */
  2786. #define MC_CMD_SCHEDINFO 0x3e
  2787. /* MC_CMD_SCHEDINFO_IN msgrequest */
  2788. #define MC_CMD_SCHEDINFO_IN_LEN 0
  2789. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  2790. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  2791. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  2792. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  2793. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  2794. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  2795. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  2796. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  2797. /***********************************/
  2798. /* MC_CMD_REBOOT_MODE
  2799. * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot
  2800. * mode to the specified value. Returns the old mode.
  2801. */
  2802. #define MC_CMD_REBOOT_MODE 0x3f
  2803. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  2804. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  2805. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  2806. /* enum: Normal. */
  2807. #define MC_CMD_REBOOT_MODE_NORMAL 0x0
  2808. /* enum: Power-on Reset. */
  2809. #define MC_CMD_REBOOT_MODE_POR 0x2
  2810. /* enum: Snapper. */
  2811. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3
  2812. /* enum: snapper fake POR */
  2813. #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4
  2814. #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7
  2815. #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1
  2816. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  2817. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  2818. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  2819. /***********************************/
  2820. /* MC_CMD_SENSOR_INFO
  2821. * Returns information about every available sensor.
  2822. *
  2823. * Each sensor has a single (16bit) value, and a corresponding state. The
  2824. * mapping between value and state is nominally determined by the MC, but may
  2825. * be implemented using up to 2 ranges per sensor.
  2826. *
  2827. * This call returns a mask (32bit) of the sensors that are supported by this
  2828. * platform, then an array of sensor information structures, in order of sensor
  2829. * type (but without gaps for unimplemented sensors). Each structure defines
  2830. * the ranges for the corresponding sensor. An unused range is indicated by
  2831. * equal limit values. If one range is used, a value outside that range results
  2832. * in STATE_FATAL. If two ranges are used, a value outside the second range
  2833. * results in STATE_FATAL while a value outside the first and inside the second
  2834. * range results in STATE_WARNING.
  2835. *
  2836. * Sensor masks and sensor information arrays are organised into pages. For
  2837. * backward compatibility, older host software can only use sensors in page 0.
  2838. * Bit 32 in the sensor mask was previously unused, and is no reserved for use
  2839. * as the next page flag.
  2840. *
  2841. * If the request does not contain a PAGE value then firmware will only return
  2842. * page 0 of sensor information, with bit 31 in the sensor mask cleared.
  2843. *
  2844. * If the request contains a PAGE value then firmware responds with the sensor
  2845. * mask and sensor information array for that page of sensors. In this case bit
  2846. * 31 in the mask is set if another page exists.
  2847. *
  2848. * Locks required: None Returns: 0
  2849. */
  2850. #define MC_CMD_SENSOR_INFO 0x41
  2851. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  2852. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  2853. /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */
  2854. #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4
  2855. /* Which page of sensors to report.
  2856. *
  2857. * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
  2858. *
  2859. * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
  2860. */
  2861. #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0
  2862. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  2863. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 12
  2864. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  2865. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  2866. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  2867. /* enum: Controller temperature: degC */
  2868. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0
  2869. /* enum: Phy common temperature: degC */
  2870. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1
  2871. /* enum: Controller cooling: bool */
  2872. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2
  2873. /* enum: Phy 0 temperature: degC */
  2874. #define MC_CMD_SENSOR_PHY0_TEMP 0x3
  2875. /* enum: Phy 0 cooling: bool */
  2876. #define MC_CMD_SENSOR_PHY0_COOLING 0x4
  2877. /* enum: Phy 1 temperature: degC */
  2878. #define MC_CMD_SENSOR_PHY1_TEMP 0x5
  2879. /* enum: Phy 1 cooling: bool */
  2880. #define MC_CMD_SENSOR_PHY1_COOLING 0x6
  2881. /* enum: 1.0v power: mV */
  2882. #define MC_CMD_SENSOR_IN_1V0 0x7
  2883. /* enum: 1.2v power: mV */
  2884. #define MC_CMD_SENSOR_IN_1V2 0x8
  2885. /* enum: 1.8v power: mV */
  2886. #define MC_CMD_SENSOR_IN_1V8 0x9
  2887. /* enum: 2.5v power: mV */
  2888. #define MC_CMD_SENSOR_IN_2V5 0xa
  2889. /* enum: 3.3v power: mV */
  2890. #define MC_CMD_SENSOR_IN_3V3 0xb
  2891. /* enum: 12v power: mV */
  2892. #define MC_CMD_SENSOR_IN_12V0 0xc
  2893. /* enum: 1.2v analogue power: mV */
  2894. #define MC_CMD_SENSOR_IN_1V2A 0xd
  2895. /* enum: reference voltage: mV */
  2896. #define MC_CMD_SENSOR_IN_VREF 0xe
  2897. /* enum: AOE FPGA power: mV */
  2898. #define MC_CMD_SENSOR_OUT_VAOE 0xf
  2899. /* enum: AOE FPGA temperature: degC */
  2900. #define MC_CMD_SENSOR_AOE_TEMP 0x10
  2901. /* enum: AOE FPGA PSU temperature: degC */
  2902. #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11
  2903. /* enum: AOE PSU temperature: degC */
  2904. #define MC_CMD_SENSOR_PSU_TEMP 0x12
  2905. /* enum: Fan 0 speed: RPM */
  2906. #define MC_CMD_SENSOR_FAN_0 0x13
  2907. /* enum: Fan 1 speed: RPM */
  2908. #define MC_CMD_SENSOR_FAN_1 0x14
  2909. /* enum: Fan 2 speed: RPM */
  2910. #define MC_CMD_SENSOR_FAN_2 0x15
  2911. /* enum: Fan 3 speed: RPM */
  2912. #define MC_CMD_SENSOR_FAN_3 0x16
  2913. /* enum: Fan 4 speed: RPM */
  2914. #define MC_CMD_SENSOR_FAN_4 0x17
  2915. /* enum: AOE FPGA input power: mV */
  2916. #define MC_CMD_SENSOR_IN_VAOE 0x18
  2917. /* enum: AOE FPGA current: mA */
  2918. #define MC_CMD_SENSOR_OUT_IAOE 0x19
  2919. /* enum: AOE FPGA input current: mA */
  2920. #define MC_CMD_SENSOR_IN_IAOE 0x1a
  2921. /* enum: NIC power consumption: W */
  2922. #define MC_CMD_SENSOR_NIC_POWER 0x1b
  2923. /* enum: 0.9v power voltage: mV */
  2924. #define MC_CMD_SENSOR_IN_0V9 0x1c
  2925. /* enum: 0.9v power current: mA */
  2926. #define MC_CMD_SENSOR_IN_I0V9 0x1d
  2927. /* enum: 1.2v power current: mA */
  2928. #define MC_CMD_SENSOR_IN_I1V2 0x1e
  2929. /* enum: Not a sensor: reserved for the next page flag */
  2930. #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f
  2931. /* enum: 0.9v power voltage (at ADC): mV */
  2932. #define MC_CMD_SENSOR_IN_0V9_ADC 0x20
  2933. /* enum: Controller temperature 2: degC */
  2934. #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21
  2935. /* enum: Voltage regulator internal temperature: degC */
  2936. #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22
  2937. /* enum: 0.9V voltage regulator temperature: degC */
  2938. #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23
  2939. /* enum: 1.2V voltage regulator temperature: degC */
  2940. #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24
  2941. /* enum: controller internal temperature sensor voltage (internal ADC): mV */
  2942. #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25
  2943. /* enum: controller internal temperature (internal ADC): degC */
  2944. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26
  2945. /* enum: controller internal temperature sensor voltage (external ADC): mV */
  2946. #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27
  2947. /* enum: controller internal temperature (external ADC): degC */
  2948. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28
  2949. /* enum: ambient temperature: degC */
  2950. #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29
  2951. /* enum: air flow: bool */
  2952. #define MC_CMD_SENSOR_AIRFLOW 0x2a
  2953. /* enum: voltage between VSS08D and VSS08D at CSR: mV */
  2954. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b
  2955. /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */
  2956. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c
  2957. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  2958. #define MC_CMD_SENSOR_ENTRY_OFST 4
  2959. #define MC_CMD_SENSOR_ENTRY_LEN 8
  2960. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  2961. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  2962. #define MC_CMD_SENSOR_ENTRY_MINNUM 1
  2963. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  2964. /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */
  2965. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 12
  2966. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252
  2967. #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num))
  2968. #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0
  2969. /* Enum values, see field(s): */
  2970. /* MC_CMD_SENSOR_INFO_OUT */
  2971. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31
  2972. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1
  2973. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  2974. /* MC_CMD_SENSOR_ENTRY_OFST 4 */
  2975. /* MC_CMD_SENSOR_ENTRY_LEN 8 */
  2976. /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */
  2977. /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */
  2978. /* MC_CMD_SENSOR_ENTRY_MINNUM 1 */
  2979. /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */
  2980. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  2981. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  2982. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  2983. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  2984. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  2985. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  2986. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  2987. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  2988. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  2989. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  2990. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  2991. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  2992. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  2993. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  2994. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  2995. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  2996. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  2997. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  2998. /***********************************/
  2999. /* MC_CMD_READ_SENSORS
  3000. * Returns the current reading from each sensor. DMAs an array of sensor
  3001. * readings, in order of sensor type (but without gaps for unimplemented
  3002. * sensors), into host memory. Each array element is a
  3003. * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword.
  3004. *
  3005. * If the request does not contain the LENGTH field then only sensors 0 to 30
  3006. * are reported, to avoid DMA buffer overflow in older host software. If the
  3007. * sensor reading require more space than the LENGTH allows, then return
  3008. * EINVAL.
  3009. *
  3010. * The MC will send a SENSOREVT event every time any sensor changes state. The
  3011. * driver is responsible for ensuring that it doesn't miss any events. The
  3012. * board will function normally if all sensors are in STATE_OK or
  3013. * STATE_WARNING. Otherwise the board should not be expected to function.
  3014. */
  3015. #define MC_CMD_READ_SENSORS 0x42
  3016. /* MC_CMD_READ_SENSORS_IN msgrequest */
  3017. #define MC_CMD_READ_SENSORS_IN_LEN 8
  3018. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */
  3019. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  3020. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  3021. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  3022. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  3023. /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */
  3024. #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12
  3025. /* DMA address of host buffer for sensor readings */
  3026. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0
  3027. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8
  3028. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0
  3029. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4
  3030. /* Size in bytes of host buffer. */
  3031. #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8
  3032. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  3033. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  3034. /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */
  3035. #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0
  3036. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  3037. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4
  3038. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  3039. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  3040. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  3041. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  3042. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  3043. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  3044. /* enum: Ok. */
  3045. #define MC_CMD_SENSOR_STATE_OK 0x0
  3046. /* enum: Breached warning threshold. */
  3047. #define MC_CMD_SENSOR_STATE_WARNING 0x1
  3048. /* enum: Breached fatal threshold. */
  3049. #define MC_CMD_SENSOR_STATE_FATAL 0x2
  3050. /* enum: Fault with sensor. */
  3051. #define MC_CMD_SENSOR_STATE_BROKEN 0x3
  3052. /* enum: Sensor is working but does not currently have a reading. */
  3053. #define MC_CMD_SENSOR_STATE_NO_READING 0x4
  3054. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  3055. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  3056. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3
  3057. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1
  3058. /* Enum values, see field(s): */
  3059. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  3060. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24
  3061. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8
  3062. /***********************************/
  3063. /* MC_CMD_GET_PHY_STATE
  3064. * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot
  3065. * (e.g. due to missing or corrupted firmware). Locks required: None. Return
  3066. * code: 0
  3067. */
  3068. #define MC_CMD_GET_PHY_STATE 0x43
  3069. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  3070. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  3071. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  3072. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  3073. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  3074. /* enum: Ok. */
  3075. #define MC_CMD_PHY_STATE_OK 0x1
  3076. /* enum: Faulty. */
  3077. #define MC_CMD_PHY_STATE_ZOMBIE 0x2
  3078. /***********************************/
  3079. /* MC_CMD_SETUP_8021QBB
  3080. * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to
  3081. * disable 802.Qbb for a given priority.
  3082. */
  3083. #define MC_CMD_SETUP_8021QBB 0x44
  3084. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  3085. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  3086. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  3087. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  3088. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  3089. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  3090. /***********************************/
  3091. /* MC_CMD_WOL_FILTER_GET
  3092. * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS
  3093. */
  3094. #define MC_CMD_WOL_FILTER_GET 0x45
  3095. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  3096. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  3097. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  3098. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  3099. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  3100. /***********************************/
  3101. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  3102. * Add a protocol offload to NIC for lights-out state. Locks required: None.
  3103. * Returns: 0, ENOSYS
  3104. */
  3105. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  3106. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3107. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  3108. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  3109. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  3110. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3111. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  3112. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  3113. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  3114. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  3115. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  3116. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  3117. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  3118. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  3119. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3120. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  3121. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  3122. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  3123. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  3124. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  3125. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3126. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  3127. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  3128. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  3129. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  3130. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  3131. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  3132. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3133. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  3134. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  3135. /***********************************/
  3136. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  3137. * Remove a protocol offload from NIC for lights-out state. Locks required:
  3138. * None. Returns: 0, ENOSYS
  3139. */
  3140. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  3141. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3142. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  3143. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3144. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  3145. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3146. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  3147. /***********************************/
  3148. /* MC_CMD_MAC_RESET_RESTORE
  3149. * Restore MAC after block reset. Locks required: None. Returns: 0.
  3150. */
  3151. #define MC_CMD_MAC_RESET_RESTORE 0x48
  3152. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  3153. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  3154. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  3155. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  3156. /***********************************/
  3157. /* MC_CMD_TESTASSERT
  3158. * Deliberately trigger an assert-detonation in the firmware for testing
  3159. * purposes (i.e. to allow tests that the driver copes gracefully). Locks
  3160. * required: None Returns: 0
  3161. */
  3162. #define MC_CMD_TESTASSERT 0x49
  3163. /* MC_CMD_TESTASSERT_IN msgrequest */
  3164. #define MC_CMD_TESTASSERT_IN_LEN 0
  3165. /* MC_CMD_TESTASSERT_OUT msgresponse */
  3166. #define MC_CMD_TESTASSERT_OUT_LEN 0
  3167. /***********************************/
  3168. /* MC_CMD_WORKAROUND
  3169. * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't
  3170. * understand the given workaround number - which should not be treated as a
  3171. * hard error by client code. This op does not imply any semantics about each
  3172. * workaround, that's between the driver and the mcfw on a per-workaround
  3173. * basis. Locks required: None. Returns: 0, EINVAL .
  3174. */
  3175. #define MC_CMD_WORKAROUND 0x4a
  3176. /* MC_CMD_WORKAROUND_IN msgrequest */
  3177. #define MC_CMD_WORKAROUND_IN_LEN 8
  3178. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  3179. /* enum: Bug 17230 work around. */
  3180. #define MC_CMD_WORKAROUND_BUG17230 0x1
  3181. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  3182. #define MC_CMD_WORKAROUND_BUG35388 0x2
  3183. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  3184. #define MC_CMD_WORKAROUND_BUG35017 0x3
  3185. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  3186. /* MC_CMD_WORKAROUND_OUT msgresponse */
  3187. #define MC_CMD_WORKAROUND_OUT_LEN 0
  3188. /***********************************/
  3189. /* MC_CMD_GET_PHY_MEDIA_INFO
  3190. * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for
  3191. * SFP+ PHYs). The 'media type' can be found via GET_PHY_CFG
  3192. * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid 'page number' input values, and the
  3193. * output data, are interpreted on a per-type basis. For SFP+: PAGE=0 or 1
  3194. * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80.
  3195. * Anything else: currently undefined. Locks required: None. Return code: 0.
  3196. */
  3197. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  3198. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  3199. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  3200. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  3201. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  3202. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  3203. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252
  3204. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  3205. /* in bytes */
  3206. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  3207. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  3208. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  3209. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  3210. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248
  3211. /***********************************/
  3212. /* MC_CMD_NVRAM_TEST
  3213. * Test a particular NVRAM partition for valid contents (where "valid" depends
  3214. * on the type of partition).
  3215. */
  3216. #define MC_CMD_NVRAM_TEST 0x4c
  3217. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  3218. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  3219. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  3220. /* Enum values, see field(s): */
  3221. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3222. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  3223. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  3224. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  3225. /* enum: Passed. */
  3226. #define MC_CMD_NVRAM_TEST_PASS 0x0
  3227. /* enum: Failed. */
  3228. #define MC_CMD_NVRAM_TEST_FAIL 0x1
  3229. /* enum: Not supported. */
  3230. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2
  3231. /***********************************/
  3232. /* MC_CMD_MRSFP_TWEAK
  3233. * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds.
  3234. * I2C I/O expander bits are always read; if equaliser parameters are supplied,
  3235. * they are configured first. Locks required: None. Return code: 0, EINVAL.
  3236. */
  3237. #define MC_CMD_MRSFP_TWEAK 0x4d
  3238. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  3239. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  3240. /* 0-6 low->high de-emph. */
  3241. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  3242. /* 0-8 low->high ref.V */
  3243. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  3244. /* 0-8 0-8 low->high boost */
  3245. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  3246. /* 0-8 low->high ref.V */
  3247. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  3248. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  3249. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  3250. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  3251. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  3252. /* input bits */
  3253. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  3254. /* output bits */
  3255. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  3256. /* direction */
  3257. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  3258. /* enum: Out. */
  3259. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0
  3260. /* enum: In. */
  3261. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1
  3262. /***********************************/
  3263. /* MC_CMD_SENSOR_SET_LIMS
  3264. * Adjusts the sensor limits. This is a warranty-voiding operation. Returns:
  3265. * ENOENT if the sensor specified does not exist, EINVAL if the limits are out
  3266. * of range.
  3267. */
  3268. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  3269. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  3270. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  3271. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  3272. /* Enum values, see field(s): */
  3273. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  3274. /* interpretation is is sensor-specific. */
  3275. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  3276. /* interpretation is is sensor-specific. */
  3277. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  3278. /* interpretation is is sensor-specific. */
  3279. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  3280. /* interpretation is is sensor-specific. */
  3281. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  3282. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  3283. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  3284. /***********************************/
  3285. /* MC_CMD_GET_RESOURCE_LIMITS
  3286. */
  3287. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  3288. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  3289. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  3290. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  3291. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  3292. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  3293. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  3294. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  3295. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  3296. /***********************************/
  3297. /* MC_CMD_NVRAM_PARTITIONS
  3298. * Reads the list of available virtual NVRAM partition types. Locks required:
  3299. * none. Returns: 0, EINVAL (bad type).
  3300. */
  3301. #define MC_CMD_NVRAM_PARTITIONS 0x51
  3302. /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */
  3303. #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0
  3304. /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */
  3305. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4
  3306. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252
  3307. #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num))
  3308. /* total number of partitions */
  3309. #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0
  3310. /* type ID code for each of NUM_PARTITIONS partitions */
  3311. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4
  3312. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4
  3313. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0
  3314. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62
  3315. /***********************************/
  3316. /* MC_CMD_NVRAM_METADATA
  3317. * Reads soft metadata for a virtual NVRAM partition type. Locks required:
  3318. * none. Returns: 0, EINVAL (bad type).
  3319. */
  3320. #define MC_CMD_NVRAM_METADATA 0x52
  3321. /* MC_CMD_NVRAM_METADATA_IN msgrequest */
  3322. #define MC_CMD_NVRAM_METADATA_IN_LEN 4
  3323. /* Partition type ID code */
  3324. #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0
  3325. /* MC_CMD_NVRAM_METADATA_OUT msgresponse */
  3326. #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20
  3327. #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252
  3328. #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num))
  3329. /* Partition type ID code */
  3330. #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0
  3331. #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4
  3332. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0
  3333. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1
  3334. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1
  3335. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1
  3336. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2
  3337. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1
  3338. /* Subtype ID code for content of this partition */
  3339. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8
  3340. /* 1st component of W.X.Y.Z version number for content of this partition */
  3341. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12
  3342. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2
  3343. /* 2nd component of W.X.Y.Z version number for content of this partition */
  3344. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14
  3345. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2
  3346. /* 3rd component of W.X.Y.Z version number for content of this partition */
  3347. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16
  3348. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2
  3349. /* 4th component of W.X.Y.Z version number for content of this partition */
  3350. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18
  3351. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2
  3352. /* Zero-terminated string describing the content of this partition */
  3353. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20
  3354. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1
  3355. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0
  3356. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232
  3357. /***********************************/
  3358. /* MC_CMD_GET_MAC_ADDRESSES
  3359. * Returns the base MAC, count and stride for the requestiong function
  3360. */
  3361. #define MC_CMD_GET_MAC_ADDRESSES 0x55
  3362. /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */
  3363. #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0
  3364. /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */
  3365. #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16
  3366. /* Base MAC address */
  3367. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0
  3368. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6
  3369. /* Padding */
  3370. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6
  3371. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2
  3372. /* Number of allocated MAC addresses */
  3373. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8
  3374. /* Spacing of allocated MAC addresses */
  3375. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12
  3376. /* MC_CMD_RESOURCE_SPECIFIER enum */
  3377. /* enum: Any */
  3378. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff
  3379. /* enum: None */
  3380. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe
  3381. /* EVB_PORT_ID structuredef */
  3382. #define EVB_PORT_ID_LEN 4
  3383. #define EVB_PORT_ID_PORT_ID_OFST 0
  3384. /* enum: An invalid port handle. */
  3385. #define EVB_PORT_ID_NULL 0x0
  3386. /* enum: The port assigned to this function.. */
  3387. #define EVB_PORT_ID_ASSIGNED 0x1000000
  3388. /* enum: External network port 0 */
  3389. #define EVB_PORT_ID_MAC0 0x2000000
  3390. /* enum: External network port 1 */
  3391. #define EVB_PORT_ID_MAC1 0x2000001
  3392. /* enum: External network port 2 */
  3393. #define EVB_PORT_ID_MAC2 0x2000002
  3394. /* enum: External network port 3 */
  3395. #define EVB_PORT_ID_MAC3 0x2000003
  3396. #define EVB_PORT_ID_PORT_ID_LBN 0
  3397. #define EVB_PORT_ID_PORT_ID_WIDTH 32
  3398. /* EVB_VLAN_TAG structuredef */
  3399. #define EVB_VLAN_TAG_LEN 2
  3400. /* The VLAN tag value */
  3401. #define EVB_VLAN_TAG_VLAN_ID_LBN 0
  3402. #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12
  3403. #define EVB_VLAN_TAG_MODE_LBN 12
  3404. #define EVB_VLAN_TAG_MODE_WIDTH 4
  3405. /* enum: Insert the VLAN. */
  3406. #define EVB_VLAN_TAG_INSERT 0x0
  3407. /* enum: Replace the VLAN if already present. */
  3408. #define EVB_VLAN_TAG_REPLACE 0x1
  3409. /* BUFTBL_ENTRY structuredef */
  3410. #define BUFTBL_ENTRY_LEN 12
  3411. /* the owner ID */
  3412. #define BUFTBL_ENTRY_OID_OFST 0
  3413. #define BUFTBL_ENTRY_OID_LEN 2
  3414. #define BUFTBL_ENTRY_OID_LBN 0
  3415. #define BUFTBL_ENTRY_OID_WIDTH 16
  3416. /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */
  3417. #define BUFTBL_ENTRY_PGSZ_OFST 2
  3418. #define BUFTBL_ENTRY_PGSZ_LEN 2
  3419. #define BUFTBL_ENTRY_PGSZ_LBN 16
  3420. #define BUFTBL_ENTRY_PGSZ_WIDTH 16
  3421. /* the raw 64-bit address field from the SMC, not adjusted for page size */
  3422. #define BUFTBL_ENTRY_RAWADDR_OFST 4
  3423. #define BUFTBL_ENTRY_RAWADDR_LEN 8
  3424. #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4
  3425. #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8
  3426. #define BUFTBL_ENTRY_RAWADDR_LBN 32
  3427. #define BUFTBL_ENTRY_RAWADDR_WIDTH 64
  3428. /* NVRAM_PARTITION_TYPE structuredef */
  3429. #define NVRAM_PARTITION_TYPE_LEN 2
  3430. #define NVRAM_PARTITION_TYPE_ID_OFST 0
  3431. #define NVRAM_PARTITION_TYPE_ID_LEN 2
  3432. /* enum: Primary MC firmware partition */
  3433. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100
  3434. /* enum: Secondary MC firmware partition */
  3435. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200
  3436. /* enum: Expansion ROM partition */
  3437. #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300
  3438. /* enum: Static configuration TLV partition */
  3439. #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400
  3440. /* enum: Dynamic configuration TLV partition */
  3441. #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500
  3442. /* enum: Expansion ROM configuration data for port 0 */
  3443. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600
  3444. /* enum: Expansion ROM configuration data for port 1 */
  3445. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601
  3446. /* enum: Expansion ROM configuration data for port 2 */
  3447. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602
  3448. /* enum: Expansion ROM configuration data for port 3 */
  3449. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603
  3450. /* enum: Non-volatile log output partition */
  3451. #define NVRAM_PARTITION_TYPE_LOG 0x700
  3452. /* enum: Device state dump output partition */
  3453. #define NVRAM_PARTITION_TYPE_DUMP 0x800
  3454. /* enum: Application license key storage partition */
  3455. #define NVRAM_PARTITION_TYPE_LICENSE 0x900
  3456. /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */
  3457. #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00
  3458. /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */
  3459. #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff
  3460. /* enum: Start of reserved value range (firmware may use for any purpose) */
  3461. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00
  3462. /* enum: End of reserved value range (firmware may use for any purpose) */
  3463. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd
  3464. /* enum: Recovery partition map (provided if real map is missing or corrupt) */
  3465. #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe
  3466. /* enum: Partition map (real map as stored in flash) */
  3467. #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff
  3468. #define NVRAM_PARTITION_TYPE_ID_LBN 0
  3469. #define NVRAM_PARTITION_TYPE_ID_WIDTH 16
  3470. /***********************************/
  3471. /* MC_CMD_READ_REGS
  3472. * Get a dump of the MCPU registers
  3473. */
  3474. #define MC_CMD_READ_REGS 0x50
  3475. /* MC_CMD_READ_REGS_IN msgrequest */
  3476. #define MC_CMD_READ_REGS_IN_LEN 0
  3477. /* MC_CMD_READ_REGS_OUT msgresponse */
  3478. #define MC_CMD_READ_REGS_OUT_LEN 308
  3479. /* Whether the corresponding register entry contains a valid value */
  3480. #define MC_CMD_READ_REGS_OUT_MASK_OFST 0
  3481. #define MC_CMD_READ_REGS_OUT_MASK_LEN 16
  3482. /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr,
  3483. * fir, fp)
  3484. */
  3485. #define MC_CMD_READ_REGS_OUT_REGS_OFST 16
  3486. #define MC_CMD_READ_REGS_OUT_REGS_LEN 4
  3487. #define MC_CMD_READ_REGS_OUT_REGS_NUM 73
  3488. /***********************************/
  3489. /* MC_CMD_INIT_EVQ
  3490. * Set up an event queue according to the supplied parameters. The IN arguments
  3491. * end with an address for each 4k of host memory required to back the EVQ.
  3492. */
  3493. #define MC_CMD_INIT_EVQ 0x80
  3494. /* MC_CMD_INIT_EVQ_IN msgrequest */
  3495. #define MC_CMD_INIT_EVQ_IN_LENMIN 44
  3496. #define MC_CMD_INIT_EVQ_IN_LENMAX 548
  3497. #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num))
  3498. /* Size, in entries */
  3499. #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0
  3500. /* Desired instance. Must be set to a specific instance, which is a function
  3501. * local queue index.
  3502. */
  3503. #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4
  3504. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  3505. */
  3506. #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8
  3507. /* The reload value is ignored in one-shot modes */
  3508. #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12
  3509. /* tbd */
  3510. #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16
  3511. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0
  3512. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1
  3513. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1
  3514. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1
  3515. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2
  3516. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1
  3517. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3
  3518. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1
  3519. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4
  3520. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1
  3521. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5
  3522. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1
  3523. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20
  3524. /* enum: Disabled */
  3525. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0
  3526. /* enum: Immediate */
  3527. #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1
  3528. /* enum: Triggered */
  3529. #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2
  3530. /* enum: Hold-off */
  3531. #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3
  3532. /* Target EVQ for wakeups if in wakeup mode. */
  3533. #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24
  3534. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  3535. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  3536. * purposes.
  3537. */
  3538. #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24
  3539. /* Event Counter Mode. */
  3540. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28
  3541. /* enum: Disabled */
  3542. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0
  3543. /* enum: Disabled */
  3544. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1
  3545. /* enum: Disabled */
  3546. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2
  3547. /* enum: Disabled */
  3548. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3
  3549. /* Event queue packet count threshold. */
  3550. #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32
  3551. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3552. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36
  3553. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8
  3554. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36
  3555. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40
  3556. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1
  3557. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64
  3558. /* MC_CMD_INIT_EVQ_OUT msgresponse */
  3559. #define MC_CMD_INIT_EVQ_OUT_LEN 4
  3560. /* Only valid if INTRFLAG was true */
  3561. #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0
  3562. /* QUEUE_CRC_MODE structuredef */
  3563. #define QUEUE_CRC_MODE_LEN 1
  3564. #define QUEUE_CRC_MODE_MODE_LBN 0
  3565. #define QUEUE_CRC_MODE_MODE_WIDTH 4
  3566. /* enum: No CRC. */
  3567. #define QUEUE_CRC_MODE_NONE 0x0
  3568. /* enum: CRC Fiber channel over ethernet. */
  3569. #define QUEUE_CRC_MODE_FCOE 0x1
  3570. /* enum: CRC (digest) iSCSI header only. */
  3571. #define QUEUE_CRC_MODE_ISCSI_HDR 0x2
  3572. /* enum: CRC (digest) iSCSI header and payload. */
  3573. #define QUEUE_CRC_MODE_ISCSI 0x3
  3574. /* enum: CRC Fiber channel over IP over ethernet. */
  3575. #define QUEUE_CRC_MODE_FCOIPOE 0x4
  3576. /* enum: CRC MPA. */
  3577. #define QUEUE_CRC_MODE_MPA 0x5
  3578. #define QUEUE_CRC_MODE_SPARE_LBN 4
  3579. #define QUEUE_CRC_MODE_SPARE_WIDTH 4
  3580. /***********************************/
  3581. /* MC_CMD_INIT_RXQ
  3582. * set up a receive queue according to the supplied parameters. The IN
  3583. * arguments end with an address for each 4k of host memory required to back
  3584. * the RXQ.
  3585. */
  3586. #define MC_CMD_INIT_RXQ 0x81
  3587. /* MC_CMD_INIT_RXQ_IN msgrequest */
  3588. #define MC_CMD_INIT_RXQ_IN_LENMIN 36
  3589. #define MC_CMD_INIT_RXQ_IN_LENMAX 252
  3590. #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num))
  3591. /* Size, in entries */
  3592. #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0
  3593. /* The EVQ to send events to. This is an index originally specified to INIT_EVQ
  3594. */
  3595. #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4
  3596. /* The value to put in the event data. Check hardware spec. for valid range. */
  3597. #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8
  3598. /* Desired instance. Must be set to a specific instance, which is a function
  3599. * local queue index.
  3600. */
  3601. #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12
  3602. /* There will be more flags here. */
  3603. #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16
  3604. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0
  3605. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  3606. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1
  3607. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1
  3608. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2
  3609. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  3610. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3
  3611. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4
  3612. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7
  3613. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1
  3614. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8
  3615. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1
  3616. /* Owner ID to use if in buffer mode (zero if physical) */
  3617. #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20
  3618. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  3619. #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24
  3620. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3621. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28
  3622. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8
  3623. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28
  3624. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32
  3625. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1
  3626. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28
  3627. /* MC_CMD_INIT_RXQ_OUT msgresponse */
  3628. #define MC_CMD_INIT_RXQ_OUT_LEN 0
  3629. /***********************************/
  3630. /* MC_CMD_INIT_TXQ
  3631. */
  3632. #define MC_CMD_INIT_TXQ 0x82
  3633. /* MC_CMD_INIT_TXQ_IN msgrequest */
  3634. #define MC_CMD_INIT_TXQ_IN_LENMIN 36
  3635. #define MC_CMD_INIT_TXQ_IN_LENMAX 252
  3636. #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num))
  3637. /* Size, in entries */
  3638. #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0
  3639. /* The EVQ to send events to. This is an index originally specified to
  3640. * INIT_EVQ.
  3641. */
  3642. #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4
  3643. /* The value to put in the event data. Check hardware spec. for valid range. */
  3644. #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8
  3645. /* Desired instance. Must be set to a specific instance, which is a function
  3646. * local queue index.
  3647. */
  3648. #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12
  3649. /* There will be more flags here. */
  3650. #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16
  3651. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0
  3652. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  3653. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1
  3654. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  3655. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2
  3656. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  3657. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3
  3658. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  3659. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4
  3660. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4
  3661. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8
  3662. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  3663. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9
  3664. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1
  3665. /* Owner ID to use if in buffer mode (zero if physical) */
  3666. #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20
  3667. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  3668. #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24
  3669. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3670. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28
  3671. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8
  3672. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28
  3673. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32
  3674. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1
  3675. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28
  3676. /* MC_CMD_INIT_TXQ_OUT msgresponse */
  3677. #define MC_CMD_INIT_TXQ_OUT_LEN 0
  3678. /***********************************/
  3679. /* MC_CMD_FINI_EVQ
  3680. * Teardown an EVQ.
  3681. *
  3682. * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first
  3683. * or the operation will fail with EBUSY
  3684. */
  3685. #define MC_CMD_FINI_EVQ 0x83
  3686. /* MC_CMD_FINI_EVQ_IN msgrequest */
  3687. #define MC_CMD_FINI_EVQ_IN_LEN 4
  3688. /* Instance of EVQ to destroy. Should be the same instance as that previously
  3689. * passed to INIT_EVQ
  3690. */
  3691. #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0
  3692. /* MC_CMD_FINI_EVQ_OUT msgresponse */
  3693. #define MC_CMD_FINI_EVQ_OUT_LEN 0
  3694. /***********************************/
  3695. /* MC_CMD_FINI_RXQ
  3696. * Teardown a RXQ.
  3697. */
  3698. #define MC_CMD_FINI_RXQ 0x84
  3699. /* MC_CMD_FINI_RXQ_IN msgrequest */
  3700. #define MC_CMD_FINI_RXQ_IN_LEN 4
  3701. /* Instance of RXQ to destroy */
  3702. #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0
  3703. /* MC_CMD_FINI_RXQ_OUT msgresponse */
  3704. #define MC_CMD_FINI_RXQ_OUT_LEN 0
  3705. /***********************************/
  3706. /* MC_CMD_FINI_TXQ
  3707. * Teardown a TXQ.
  3708. */
  3709. #define MC_CMD_FINI_TXQ 0x85
  3710. /* MC_CMD_FINI_TXQ_IN msgrequest */
  3711. #define MC_CMD_FINI_TXQ_IN_LEN 4
  3712. /* Instance of TXQ to destroy */
  3713. #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0
  3714. /* MC_CMD_FINI_TXQ_OUT msgresponse */
  3715. #define MC_CMD_FINI_TXQ_OUT_LEN 0
  3716. /***********************************/
  3717. /* MC_CMD_DRIVER_EVENT
  3718. * Generate an event on an EVQ belonging to the function issuing the command.
  3719. */
  3720. #define MC_CMD_DRIVER_EVENT 0x86
  3721. /* MC_CMD_DRIVER_EVENT_IN msgrequest */
  3722. #define MC_CMD_DRIVER_EVENT_IN_LEN 12
  3723. /* Handle of target EVQ */
  3724. #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0
  3725. /* Bits 0 - 63 of event */
  3726. #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4
  3727. #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8
  3728. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4
  3729. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8
  3730. /* MC_CMD_DRIVER_EVENT_OUT msgresponse */
  3731. #define MC_CMD_DRIVER_EVENT_OUT_LEN 0
  3732. /***********************************/
  3733. /* MC_CMD_PROXY_CMD
  3734. * Execute an arbitrary MCDI command on behalf of a different function, subject
  3735. * to security restrictions. The command to be proxied follows immediately
  3736. * afterward in the host buffer (or on the UART). This command supercedes
  3737. * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated.
  3738. */
  3739. #define MC_CMD_PROXY_CMD 0x5b
  3740. /* MC_CMD_PROXY_CMD_IN msgrequest */
  3741. #define MC_CMD_PROXY_CMD_IN_LEN 4
  3742. /* The handle of the target function. */
  3743. #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0
  3744. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0
  3745. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16
  3746. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16
  3747. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16
  3748. #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */
  3749. /***********************************/
  3750. /* MC_CMD_ALLOC_BUFTBL_CHUNK
  3751. * Allocate a set of buffer table entries using the specified owner ID. This
  3752. * operation allocates the required buffer table entries (and fails if it
  3753. * cannot do so). The buffer table entries will initially be zeroed.
  3754. */
  3755. #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87
  3756. /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */
  3757. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8
  3758. /* Owner ID to use */
  3759. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0
  3760. /* Size of buffer table pages to use, in bytes (note that only a few values are
  3761. * legal on any specific hardware).
  3762. */
  3763. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4
  3764. /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */
  3765. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12
  3766. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0
  3767. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4
  3768. /* Buffer table IDs for use in DMA descriptors. */
  3769. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8
  3770. /***********************************/
  3771. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES
  3772. * Reprogram a set of buffer table entries in the specified chunk.
  3773. */
  3774. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88
  3775. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */
  3776. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20
  3777. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 252
  3778. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num))
  3779. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0
  3780. /* ID */
  3781. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4
  3782. /* Num entries */
  3783. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8
  3784. /* Buffer table entry address */
  3785. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12
  3786. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8
  3787. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12
  3788. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16
  3789. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1
  3790. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 30
  3791. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */
  3792. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0
  3793. /***********************************/
  3794. /* MC_CMD_FREE_BUFTBL_CHUNK
  3795. */
  3796. #define MC_CMD_FREE_BUFTBL_CHUNK 0x89
  3797. /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */
  3798. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4
  3799. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0
  3800. /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */
  3801. #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0
  3802. /***********************************/
  3803. /* MC_CMD_FILTER_OP
  3804. * Multiplexed MCDI call for filter operations
  3805. */
  3806. #define MC_CMD_FILTER_OP 0x8a
  3807. /* MC_CMD_FILTER_OP_IN msgrequest */
  3808. #define MC_CMD_FILTER_OP_IN_LEN 108
  3809. /* identifies the type of operation requested */
  3810. #define MC_CMD_FILTER_OP_IN_OP_OFST 0
  3811. /* enum: single-recipient filter insert */
  3812. #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0
  3813. /* enum: single-recipient filter remove */
  3814. #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1
  3815. /* enum: multi-recipient filter subscribe */
  3816. #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2
  3817. /* enum: multi-recipient filter unsubscribe */
  3818. #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3
  3819. /* enum: replace one recipient with another (warning - the filter handle may
  3820. * change)
  3821. */
  3822. #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4
  3823. /* filter handle (for remove / unsubscribe operations) */
  3824. #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4
  3825. #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8
  3826. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4
  3827. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8
  3828. /* The port ID associated with the v-adaptor which should contain this filter.
  3829. */
  3830. #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12
  3831. /* fields to include in match criteria */
  3832. #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16
  3833. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0
  3834. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1
  3835. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1
  3836. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1
  3837. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2
  3838. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1
  3839. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3
  3840. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1
  3841. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4
  3842. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1
  3843. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5
  3844. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1
  3845. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6
  3846. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1
  3847. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7
  3848. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1
  3849. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8
  3850. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1
  3851. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9
  3852. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1
  3853. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10
  3854. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1
  3855. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11
  3856. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1
  3857. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  3858. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  3859. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  3860. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  3861. /* receive destination */
  3862. #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20
  3863. /* enum: drop packets */
  3864. #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0
  3865. /* enum: receive to host */
  3866. #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1
  3867. /* enum: receive to MC */
  3868. #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2
  3869. /* enum: loop back to port 0 TX MAC */
  3870. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3
  3871. /* enum: loop back to port 1 TX MAC */
  3872. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4
  3873. /* receive queue handle (for multiple queue modes, this is the base queue) */
  3874. #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24
  3875. /* receive mode */
  3876. #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28
  3877. /* enum: receive to just the specified queue */
  3878. #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0
  3879. /* enum: receive to multiple queues using RSS context */
  3880. #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1
  3881. /* enum: receive to multiple queues using .1p mapping */
  3882. #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2
  3883. /* enum: install a filter entry that will never match; for test purposes only
  3884. */
  3885. #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  3886. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  3887. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  3888. * MC_CMD_DOT1P_MAPPING_ALLOC. Note that these handles should be considered
  3889. * opaque to the host, although a value of 0xFFFFFFFF is guaranteed never to be
  3890. * a valid handle.
  3891. */
  3892. #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32
  3893. /* transmit domain (reserved; set to 0) */
  3894. #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36
  3895. /* transmit destination (either set the MAC and/or PM bits for explicit
  3896. * control, or set this field to TX_DEST_DEFAULT for sensible default
  3897. * behaviour)
  3898. */
  3899. #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40
  3900. /* enum: request default behaviour (based on filter type) */
  3901. #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff
  3902. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0
  3903. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1
  3904. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1
  3905. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1
  3906. /* source MAC address to match (as bytes in network order) */
  3907. #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44
  3908. #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6
  3909. /* source port to match (as bytes in network order) */
  3910. #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50
  3911. #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2
  3912. /* destination MAC address to match (as bytes in network order) */
  3913. #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52
  3914. #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6
  3915. /* destination port to match (as bytes in network order) */
  3916. #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58
  3917. #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2
  3918. /* Ethernet type to match (as bytes in network order) */
  3919. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60
  3920. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2
  3921. /* Inner VLAN tag to match (as bytes in network order) */
  3922. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62
  3923. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2
  3924. /* Outer VLAN tag to match (as bytes in network order) */
  3925. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64
  3926. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2
  3927. /* IP protocol to match (in low byte; set high byte to 0) */
  3928. #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66
  3929. #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2
  3930. /* Firmware defined register 0 to match (reserved; set to 0) */
  3931. #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68
  3932. /* Firmware defined register 1 to match (reserved; set to 0) */
  3933. #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72
  3934. /* source IP address to match (as bytes in network order; set last 12 bytes to
  3935. * 0 for IPv4 address)
  3936. */
  3937. #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76
  3938. #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16
  3939. /* destination IP address to match (as bytes in network order; set last 12
  3940. * bytes to 0 for IPv4 address)
  3941. */
  3942. #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92
  3943. #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16
  3944. /* MC_CMD_FILTER_OP_OUT msgresponse */
  3945. #define MC_CMD_FILTER_OP_OUT_LEN 12
  3946. /* identifies the type of operation requested */
  3947. #define MC_CMD_FILTER_OP_OUT_OP_OFST 0
  3948. /* Enum values, see field(s): */
  3949. /* MC_CMD_FILTER_OP_IN/OP */
  3950. /* Returned filter handle (for insert / subscribe operations). Note that these
  3951. * handles should be considered opaque to the host, although a value of
  3952. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  3953. */
  3954. #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4
  3955. #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8
  3956. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4
  3957. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8
  3958. /***********************************/
  3959. /* MC_CMD_GET_PARSER_DISP_INFO
  3960. * Get information related to the parser-dispatcher subsystem
  3961. */
  3962. #define MC_CMD_GET_PARSER_DISP_INFO 0xe4
  3963. /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */
  3964. #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4
  3965. /* identifies the type of operation requested */
  3966. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0
  3967. /* enum: read the list of supported RX filter matches */
  3968. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1
  3969. /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */
  3970. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8
  3971. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252
  3972. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num))
  3973. /* identifies the type of operation requested */
  3974. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0
  3975. /* Enum values, see field(s): */
  3976. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  3977. /* number of supported match types */
  3978. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4
  3979. /* array of supported match types (valid MATCH_FIELDS values for
  3980. * MC_CMD_FILTER_OP) sorted in decreasing priority order
  3981. */
  3982. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8
  3983. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4
  3984. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0
  3985. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61
  3986. /***********************************/
  3987. /* MC_CMD_PARSER_DISP_RW
  3988. * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging
  3989. */
  3990. #define MC_CMD_PARSER_DISP_RW 0xe5
  3991. /* MC_CMD_PARSER_DISP_RW_IN msgrequest */
  3992. #define MC_CMD_PARSER_DISP_RW_IN_LEN 32
  3993. /* identifies the target of the operation */
  3994. #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0
  3995. /* enum: RX dispatcher CPU */
  3996. #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0
  3997. /* enum: TX dispatcher CPU */
  3998. #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1
  3999. /* enum: Lookup engine */
  4000. #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2
  4001. /* identifies the type of operation requested */
  4002. #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4
  4003. /* enum: read a word of DICPU DMEM or a LUE entry */
  4004. #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0
  4005. /* enum: write a word of DICPU DMEM or a LUE entry */
  4006. #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1
  4007. /* enum: read-modify-write a word of DICPU DMEM (not valid for LUE) */
  4008. #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2
  4009. /* data memory address or LUE index */
  4010. #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8
  4011. /* value to write (for DMEM writes) */
  4012. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12
  4013. /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  4014. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12
  4015. /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  4016. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16
  4017. /* value to write (for LUE writes) */
  4018. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12
  4019. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20
  4020. /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */
  4021. #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52
  4022. /* value read (for DMEM reads) */
  4023. #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0
  4024. /* value read (for LUE reads) */
  4025. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0
  4026. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20
  4027. /* up to 8 32-bit words of additional soft state from the LUE manager (the
  4028. * exact content is firmware-dependent and intended only for debug use)
  4029. */
  4030. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20
  4031. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32
  4032. /***********************************/
  4033. /* MC_CMD_GET_PF_COUNT
  4034. * Get number of PFs on the device.
  4035. */
  4036. #define MC_CMD_GET_PF_COUNT 0xb6
  4037. /* MC_CMD_GET_PF_COUNT_IN msgrequest */
  4038. #define MC_CMD_GET_PF_COUNT_IN_LEN 0
  4039. /* MC_CMD_GET_PF_COUNT_OUT msgresponse */
  4040. #define MC_CMD_GET_PF_COUNT_OUT_LEN 1
  4041. /* Identifies the number of PFs on the device. */
  4042. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0
  4043. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1
  4044. /***********************************/
  4045. /* MC_CMD_SET_PF_COUNT
  4046. * Set number of PFs on the device.
  4047. */
  4048. #define MC_CMD_SET_PF_COUNT 0xb7
  4049. /* MC_CMD_SET_PF_COUNT_IN msgrequest */
  4050. #define MC_CMD_SET_PF_COUNT_IN_LEN 4
  4051. /* New number of PFs on the device. */
  4052. #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0
  4053. /* MC_CMD_SET_PF_COUNT_OUT msgresponse */
  4054. #define MC_CMD_SET_PF_COUNT_OUT_LEN 0
  4055. /***********************************/
  4056. /* MC_CMD_GET_PORT_ASSIGNMENT
  4057. * Get port assignment for current PCI function.
  4058. */
  4059. #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8
  4060. /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */
  4061. #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0
  4062. /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */
  4063. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4
  4064. /* Identifies the port assignment for this function. */
  4065. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0
  4066. /***********************************/
  4067. /* MC_CMD_SET_PORT_ASSIGNMENT
  4068. * Set port assignment for current PCI function.
  4069. */
  4070. #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9
  4071. /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */
  4072. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4
  4073. /* Identifies the port assignment for this function. */
  4074. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0
  4075. /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */
  4076. #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0
  4077. /***********************************/
  4078. /* MC_CMD_ALLOC_VIS
  4079. * Allocate VIs for current PCI function.
  4080. */
  4081. #define MC_CMD_ALLOC_VIS 0x8b
  4082. /* MC_CMD_ALLOC_VIS_IN msgrequest */
  4083. #define MC_CMD_ALLOC_VIS_IN_LEN 8
  4084. /* The minimum number of VIs that is acceptable */
  4085. #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0
  4086. /* The maximum number of VIs that would be useful */
  4087. #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4
  4088. /* MC_CMD_ALLOC_VIS_OUT msgresponse */
  4089. #define MC_CMD_ALLOC_VIS_OUT_LEN 8
  4090. /* The number of VIs allocated on this function */
  4091. #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0
  4092. /* The base absolute VI number allocated to this function. Required to
  4093. * correctly interpret wakeup events.
  4094. */
  4095. #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4
  4096. /***********************************/
  4097. /* MC_CMD_FREE_VIS
  4098. * Free VIs for current PCI function. Any linked PIO buffers will be unlinked,
  4099. * but not freed.
  4100. */
  4101. #define MC_CMD_FREE_VIS 0x8c
  4102. /* MC_CMD_FREE_VIS_IN msgrequest */
  4103. #define MC_CMD_FREE_VIS_IN_LEN 0
  4104. /* MC_CMD_FREE_VIS_OUT msgresponse */
  4105. #define MC_CMD_FREE_VIS_OUT_LEN 0
  4106. /***********************************/
  4107. /* MC_CMD_GET_SRIOV_CFG
  4108. * Get SRIOV config for this PF.
  4109. */
  4110. #define MC_CMD_GET_SRIOV_CFG 0xba
  4111. /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */
  4112. #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0
  4113. /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */
  4114. #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20
  4115. /* Number of VFs currently enabled. */
  4116. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0
  4117. /* Max number of VFs before sriov stride and offset may need to be changed. */
  4118. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4
  4119. #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8
  4120. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0
  4121. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1
  4122. /* RID offset of first VF from PF. */
  4123. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12
  4124. /* RID offset of each subsequent VF from the previous. */
  4125. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16
  4126. /***********************************/
  4127. /* MC_CMD_SET_SRIOV_CFG
  4128. * Set SRIOV config for this PF.
  4129. */
  4130. #define MC_CMD_SET_SRIOV_CFG 0xbb
  4131. /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */
  4132. #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20
  4133. /* Number of VFs currently enabled. */
  4134. #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0
  4135. /* Max number of VFs before sriov stride and offset may need to be changed. */
  4136. #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4
  4137. #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8
  4138. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0
  4139. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1
  4140. /* RID offset of first VF from PF, or 0 for no change, or
  4141. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset.
  4142. */
  4143. #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12
  4144. /* RID offset of each subsequent VF from the previous, 0 for no change, or
  4145. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride.
  4146. */
  4147. #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16
  4148. /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */
  4149. #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0
  4150. /***********************************/
  4151. /* MC_CMD_GET_VI_ALLOC_INFO
  4152. * Get information about number of VI's and base VI number allocated to this
  4153. * function.
  4154. */
  4155. #define MC_CMD_GET_VI_ALLOC_INFO 0x8d
  4156. /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */
  4157. #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0
  4158. /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */
  4159. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 8
  4160. /* The number of VIs allocated on this function */
  4161. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0
  4162. /* The base absolute VI number allocated to this function. Required to
  4163. * correctly interpret wakeup events.
  4164. */
  4165. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4
  4166. /***********************************/
  4167. /* MC_CMD_DUMP_VI_STATE
  4168. * For CmdClient use. Dump pertinent information on a specific absolute VI.
  4169. */
  4170. #define MC_CMD_DUMP_VI_STATE 0x8e
  4171. /* MC_CMD_DUMP_VI_STATE_IN msgrequest */
  4172. #define MC_CMD_DUMP_VI_STATE_IN_LEN 4
  4173. /* The VI number to query. */
  4174. #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0
  4175. /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */
  4176. #define MC_CMD_DUMP_VI_STATE_OUT_LEN 96
  4177. /* The PF part of the function owning this VI. */
  4178. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0
  4179. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2
  4180. /* The VF part of the function owning this VI. */
  4181. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2
  4182. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2
  4183. /* Base of VIs allocated to this function. */
  4184. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4
  4185. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2
  4186. /* Count of VIs allocated to the owner function. */
  4187. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6
  4188. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2
  4189. /* Base interrupt vector allocated to this function. */
  4190. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8
  4191. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2
  4192. /* Number of interrupt vectors allocated to this function. */
  4193. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10
  4194. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2
  4195. /* Raw evq ptr table data. */
  4196. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12
  4197. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8
  4198. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12
  4199. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16
  4200. /* Raw evq timer table data. */
  4201. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20
  4202. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8
  4203. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20
  4204. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24
  4205. /* Combined metadata field. */
  4206. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28
  4207. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0
  4208. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16
  4209. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16
  4210. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8
  4211. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24
  4212. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8
  4213. /* TXDPCPU raw table data for queue. */
  4214. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32
  4215. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8
  4216. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32
  4217. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36
  4218. /* TXDPCPU raw table data for queue. */
  4219. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40
  4220. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8
  4221. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40
  4222. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44
  4223. /* TXDPCPU raw table data for queue. */
  4224. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48
  4225. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8
  4226. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48
  4227. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52
  4228. /* Combined metadata field. */
  4229. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56
  4230. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8
  4231. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56
  4232. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60
  4233. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0
  4234. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16
  4235. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16
  4236. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8
  4237. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24
  4238. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8
  4239. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32
  4240. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8
  4241. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40
  4242. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24
  4243. /* RXDPCPU raw table data for queue. */
  4244. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64
  4245. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8
  4246. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64
  4247. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68
  4248. /* RXDPCPU raw table data for queue. */
  4249. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72
  4250. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8
  4251. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72
  4252. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76
  4253. /* Reserved, currently 0. */
  4254. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80
  4255. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8
  4256. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80
  4257. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84
  4258. /* Combined metadata field. */
  4259. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88
  4260. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8
  4261. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88
  4262. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92
  4263. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0
  4264. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16
  4265. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16
  4266. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8
  4267. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24
  4268. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8
  4269. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32
  4270. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8
  4271. /***********************************/
  4272. /* MC_CMD_ALLOC_PIOBUF
  4273. * Allocate a push I/O buffer for later use with a tx queue.
  4274. */
  4275. #define MC_CMD_ALLOC_PIOBUF 0x8f
  4276. /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */
  4277. #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0
  4278. /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */
  4279. #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4
  4280. /* Handle for allocated push I/O buffer. */
  4281. #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0
  4282. /***********************************/
  4283. /* MC_CMD_FREE_PIOBUF
  4284. * Free a push I/O buffer.
  4285. */
  4286. #define MC_CMD_FREE_PIOBUF 0x90
  4287. /* MC_CMD_FREE_PIOBUF_IN msgrequest */
  4288. #define MC_CMD_FREE_PIOBUF_IN_LEN 4
  4289. /* Handle for allocated push I/O buffer. */
  4290. #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  4291. /* MC_CMD_FREE_PIOBUF_OUT msgresponse */
  4292. #define MC_CMD_FREE_PIOBUF_OUT_LEN 0
  4293. /***********************************/
  4294. /* MC_CMD_GET_VI_TLP_PROCESSING
  4295. * Get TLP steering and ordering information for a VI.
  4296. */
  4297. #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0
  4298. /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */
  4299. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4
  4300. /* VI number to get information for. */
  4301. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  4302. /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */
  4303. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4
  4304. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  4305. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0
  4306. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1
  4307. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  4308. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1
  4309. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1
  4310. /* Use Relaxed ordering model for TLPs on this VI. */
  4311. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16
  4312. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1
  4313. /* Use ID based ordering for TLPs on this VI. */
  4314. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17
  4315. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1
  4316. /* Set no snoop bit for TLPs on this VI. */
  4317. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18
  4318. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1
  4319. /* Enable TPH for TLPs on this VI. */
  4320. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19
  4321. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1
  4322. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0
  4323. /***********************************/
  4324. /* MC_CMD_SET_VI_TLP_PROCESSING
  4325. * Set TLP steering and ordering information for a VI.
  4326. */
  4327. #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1
  4328. /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */
  4329. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8
  4330. /* VI number to set information for. */
  4331. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  4332. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  4333. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4
  4334. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1
  4335. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  4336. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5
  4337. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1
  4338. /* Use Relaxed ordering model for TLPs on this VI. */
  4339. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48
  4340. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1
  4341. /* Use ID based ordering for TLPs on this VI. */
  4342. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49
  4343. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1
  4344. /* Set the no snoop bit for TLPs on this VI. */
  4345. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50
  4346. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1
  4347. /* Enable TPH for TLPs on this VI. */
  4348. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51
  4349. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1
  4350. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4
  4351. /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */
  4352. #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0
  4353. /***********************************/
  4354. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS
  4355. * Get global PCIe steering and transaction processing configuration.
  4356. */
  4357. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc
  4358. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  4359. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4
  4360. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  4361. /* enum: MISC. */
  4362. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0
  4363. /* enum: IDO. */
  4364. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1
  4365. /* enum: RO. */
  4366. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2
  4367. /* enum: TPH Type. */
  4368. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3
  4369. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  4370. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8
  4371. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0
  4372. /* Enum values, see field(s): */
  4373. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  4374. /* Amalgamated TLP info word. */
  4375. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4
  4376. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0
  4377. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  4378. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1
  4379. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31
  4380. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0
  4381. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1
  4382. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1
  4383. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1
  4384. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2
  4385. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1
  4386. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3
  4387. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1
  4388. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4
  4389. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28
  4390. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0
  4391. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  4392. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1
  4393. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  4394. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2
  4395. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1
  4396. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3
  4397. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29
  4398. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  4399. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  4400. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2
  4401. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  4402. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4
  4403. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  4404. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6
  4405. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  4406. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8
  4407. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  4408. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9
  4409. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23
  4410. /***********************************/
  4411. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS
  4412. * Set global PCIe steering and transaction processing configuration.
  4413. */
  4414. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd
  4415. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  4416. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8
  4417. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  4418. /* Enum values, see field(s): */
  4419. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  4420. /* Amalgamated TLP info word. */
  4421. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4
  4422. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0
  4423. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  4424. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0
  4425. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1
  4426. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1
  4427. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1
  4428. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2
  4429. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1
  4430. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3
  4431. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1
  4432. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0
  4433. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  4434. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1
  4435. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  4436. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2
  4437. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1
  4438. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  4439. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  4440. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2
  4441. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  4442. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4
  4443. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  4444. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6
  4445. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  4446. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8
  4447. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  4448. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10
  4449. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22
  4450. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  4451. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0
  4452. /***********************************/
  4453. /* MC_CMD_SATELLITE_DOWNLOAD
  4454. * Download a new set of images to the satellite CPUs from the host.
  4455. */
  4456. #define MC_CMD_SATELLITE_DOWNLOAD 0x91
  4457. /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs
  4458. * are subtle, and so downloads must proceed in a number of phases.
  4459. *
  4460. * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0.
  4461. *
  4462. * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download
  4463. * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should
  4464. * be a checksum (a simple 32-bit sum) of the transferred data. An individual
  4465. * download may be aborted using CHUNK_ID_ABORT.
  4466. *
  4467. * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15),
  4468. * similar to PHASE_IMEMS.
  4469. *
  4470. * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0.
  4471. *
  4472. * After any error (a requested abort is not considered to be an error) the
  4473. * sequence must be restarted from PHASE_RESET.
  4474. */
  4475. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20
  4476. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252
  4477. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num))
  4478. /* Download phase. (Note: the IDLE phase is used internally and is never valid
  4479. * in a command from the host.)
  4480. */
  4481. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0
  4482. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */
  4483. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */
  4484. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */
  4485. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */
  4486. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */
  4487. /* Target for download. (These match the blob numbers defined in
  4488. * mc_flash_layout.h.)
  4489. */
  4490. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4
  4491. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4492. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0
  4493. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4494. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1
  4495. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4496. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2
  4497. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4498. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3
  4499. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4500. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4
  4501. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4502. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5
  4503. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4504. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6
  4505. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4506. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7
  4507. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4508. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8
  4509. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4510. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9
  4511. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4512. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa
  4513. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4514. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb
  4515. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4516. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc
  4517. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4518. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd
  4519. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4520. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe
  4521. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4522. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf
  4523. /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */
  4524. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff
  4525. /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */
  4526. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8
  4527. /* enum: Last chunk, containing checksum rather than data */
  4528. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff
  4529. /* enum: Abort download of this item */
  4530. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe
  4531. /* Length of this chunk in bytes */
  4532. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12
  4533. /* Data for this chunk */
  4534. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16
  4535. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4
  4536. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1
  4537. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59
  4538. /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */
  4539. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8
  4540. /* Same as MC_CMD_ERR field, but included as 0 in success cases */
  4541. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0
  4542. /* Extra status information */
  4543. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4
  4544. /* enum: Code download OK, completed. */
  4545. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0
  4546. /* enum: Code download aborted as requested. */
  4547. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1
  4548. /* enum: Code download OK so far, send next chunk. */
  4549. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2
  4550. /* enum: Download phases out of sequence */
  4551. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100
  4552. /* enum: Bad target for this phase */
  4553. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101
  4554. /* enum: Chunk ID out of sequence */
  4555. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200
  4556. /* enum: Chunk length zero or too large */
  4557. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201
  4558. /* enum: Checksum was incorrect */
  4559. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300
  4560. /***********************************/
  4561. /* MC_CMD_GET_CAPABILITIES
  4562. * Get device capabilities.
  4563. *
  4564. * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to
  4565. * reference inherent device capabilities as opposed to current NVRAM config.
  4566. */
  4567. #define MC_CMD_GET_CAPABILITIES 0xbe
  4568. /* MC_CMD_GET_CAPABILITIES_IN msgrequest */
  4569. #define MC_CMD_GET_CAPABILITIES_IN_LEN 0
  4570. /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */
  4571. #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20
  4572. /* First word of flags. */
  4573. #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0
  4574. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19
  4575. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1
  4576. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20
  4577. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1
  4578. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21
  4579. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1
  4580. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22
  4581. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1
  4582. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23
  4583. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1
  4584. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24
  4585. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1
  4586. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25
  4587. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1
  4588. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26
  4589. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  4590. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  4591. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  4592. /* RxDPCPU firmware id. */
  4593. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4
  4594. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2
  4595. /* enum: Standard RXDP firmware */
  4596. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0
  4597. /* enum: Low latency RXDP firmware */
  4598. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1
  4599. /* enum: RXDP Test firmware image 1 */
  4600. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  4601. /* enum: RXDP Test firmware image 2 */
  4602. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  4603. /* enum: RXDP Test firmware image 3 */
  4604. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  4605. /* enum: RXDP Test firmware image 4 */
  4606. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  4607. /* enum: RXDP Test firmware image 5 */
  4608. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105
  4609. /* enum: RXDP Test firmware image 6 */
  4610. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  4611. /* enum: RXDP Test firmware image 7 */
  4612. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  4613. /* enum: RXDP Test firmware image 8 */
  4614. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  4615. /* TxDPCPU firmware id. */
  4616. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6
  4617. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2
  4618. /* enum: Standard TXDP firmware */
  4619. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0
  4620. /* enum: Low latency TXDP firmware */
  4621. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1
  4622. /* enum: TXDP Test firmware image 1 */
  4623. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  4624. /* enum: TXDP Test firmware image 2 */
  4625. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  4626. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8
  4627. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2
  4628. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0
  4629. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  4630. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  4631. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  4632. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
  4633. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
  4634. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3 /* enum */
  4635. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
  4636. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  4637. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10
  4638. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2
  4639. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0
  4640. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  4641. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  4642. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  4643. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
  4644. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
  4645. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3 /* enum */
  4646. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
  4647. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  4648. /* Hardware capabilities of NIC */
  4649. #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12
  4650. /* Licensed capabilities */
  4651. #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16
  4652. /***********************************/
  4653. /* MC_CMD_V2_EXTN
  4654. * Encapsulation for a v2 extended command
  4655. */
  4656. #define MC_CMD_V2_EXTN 0x7f
  4657. /* MC_CMD_V2_EXTN_IN msgrequest */
  4658. #define MC_CMD_V2_EXTN_IN_LEN 4
  4659. /* the extended command number */
  4660. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0
  4661. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15
  4662. #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15
  4663. #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1
  4664. /* the actual length of the encapsulated command (which is not in the v1
  4665. * header)
  4666. */
  4667. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16
  4668. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10
  4669. #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26
  4670. #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 6
  4671. /***********************************/
  4672. /* MC_CMD_TCM_BUCKET_ALLOC
  4673. * Allocate a pacer bucket (for qau rp or a snapper test)
  4674. */
  4675. #define MC_CMD_TCM_BUCKET_ALLOC 0xb2
  4676. /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */
  4677. #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0
  4678. /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */
  4679. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4
  4680. /* the bucket id */
  4681. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0
  4682. /***********************************/
  4683. /* MC_CMD_TCM_BUCKET_FREE
  4684. * Free a pacer bucket
  4685. */
  4686. #define MC_CMD_TCM_BUCKET_FREE 0xb3
  4687. /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */
  4688. #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4
  4689. /* the bucket id */
  4690. #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0
  4691. /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */
  4692. #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0
  4693. /***********************************/
  4694. /* MC_CMD_TCM_BUCKET_INIT
  4695. * Initialise pacer bucket with a given rate
  4696. */
  4697. #define MC_CMD_TCM_BUCKET_INIT 0xb4
  4698. /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */
  4699. #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8
  4700. /* the bucket id */
  4701. #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0
  4702. /* the rate in mbps */
  4703. #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4
  4704. /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */
  4705. #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0
  4706. /***********************************/
  4707. /* MC_CMD_TCM_TXQ_INIT
  4708. * Initialise txq in pacer with given options or set options
  4709. */
  4710. #define MC_CMD_TCM_TXQ_INIT 0xb5
  4711. /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */
  4712. #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28
  4713. /* the txq id */
  4714. #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0
  4715. /* the static priority associated with the txq */
  4716. #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4
  4717. /* bitmask of the priority queues this txq is inserted into */
  4718. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8
  4719. /* the reaction point (RP) bucket */
  4720. #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12
  4721. /* an already reserved bucket (typically set to bucket associated with outer
  4722. * vswitch)
  4723. */
  4724. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16
  4725. /* an already reserved bucket (typically set to bucket associated with inner
  4726. * vswitch)
  4727. */
  4728. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20
  4729. /* the min bucket (typically for ETS/minimum bandwidth) */
  4730. #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24
  4731. /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */
  4732. #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0
  4733. /***********************************/
  4734. /* MC_CMD_LINK_PIOBUF
  4735. * Link a push I/O buffer to a TxQ
  4736. */
  4737. #define MC_CMD_LINK_PIOBUF 0x92
  4738. /* MC_CMD_LINK_PIOBUF_IN msgrequest */
  4739. #define MC_CMD_LINK_PIOBUF_IN_LEN 8
  4740. /* Handle for allocated push I/O buffer. */
  4741. #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  4742. /* Function Local Instance (VI) number. */
  4743. #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4
  4744. /* MC_CMD_LINK_PIOBUF_OUT msgresponse */
  4745. #define MC_CMD_LINK_PIOBUF_OUT_LEN 0
  4746. /***********************************/
  4747. /* MC_CMD_UNLINK_PIOBUF
  4748. * Unlink a push I/O buffer from a TxQ
  4749. */
  4750. #define MC_CMD_UNLINK_PIOBUF 0x93
  4751. /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */
  4752. #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4
  4753. /* Function Local Instance (VI) number. */
  4754. #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0
  4755. /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */
  4756. #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0
  4757. /***********************************/
  4758. /* MC_CMD_VSWITCH_ALLOC
  4759. * allocate and initialise a v-switch.
  4760. */
  4761. #define MC_CMD_VSWITCH_ALLOC 0x94
  4762. /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */
  4763. #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16
  4764. /* The port to connect to the v-switch's upstream port. */
  4765. #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4766. /* The type of v-switch to create. */
  4767. #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4
  4768. /* enum: VLAN */
  4769. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1
  4770. /* enum: VEB */
  4771. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2
  4772. /* enum: VEPA */
  4773. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3
  4774. /* Flags controlling v-port creation */
  4775. #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8
  4776. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  4777. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  4778. /* The number of VLAN tags to support. */
  4779. #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  4780. /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */
  4781. #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0
  4782. /***********************************/
  4783. /* MC_CMD_VSWITCH_FREE
  4784. * de-allocate a v-switch.
  4785. */
  4786. #define MC_CMD_VSWITCH_FREE 0x95
  4787. /* MC_CMD_VSWITCH_FREE_IN msgrequest */
  4788. #define MC_CMD_VSWITCH_FREE_IN_LEN 4
  4789. /* The port to which the v-switch is connected. */
  4790. #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  4791. /* MC_CMD_VSWITCH_FREE_OUT msgresponse */
  4792. #define MC_CMD_VSWITCH_FREE_OUT_LEN 0
  4793. /***********************************/
  4794. /* MC_CMD_VPORT_ALLOC
  4795. * allocate a v-port.
  4796. */
  4797. #define MC_CMD_VPORT_ALLOC 0x96
  4798. /* MC_CMD_VPORT_ALLOC_IN msgrequest */
  4799. #define MC_CMD_VPORT_ALLOC_IN_LEN 20
  4800. /* The port to which the v-switch is connected. */
  4801. #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4802. /* The type of the new v-port. */
  4803. #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4
  4804. /* enum: VLAN (obsolete) */
  4805. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1
  4806. /* enum: VEB (obsolete) */
  4807. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2
  4808. /* enum: VEPA (obsolete) */
  4809. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3
  4810. /* enum: A normal v-port receives packets which match a specified MAC and/or
  4811. * VLAN.
  4812. */
  4813. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4
  4814. /* enum: An expansion v-port packets traffic which don't match any other
  4815. * v-port.
  4816. */
  4817. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5
  4818. /* enum: An test v-port receives packets which match any filters installed by
  4819. * its downstream components.
  4820. */
  4821. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6
  4822. /* Flags controlling v-port creation */
  4823. #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8
  4824. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  4825. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  4826. /* The number of VLAN tags to insert/remove. */
  4827. #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  4828. /* The actual VLAN tags to insert/remove */
  4829. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16
  4830. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0
  4831. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  4832. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16
  4833. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  4834. /* MC_CMD_VPORT_ALLOC_OUT msgresponse */
  4835. #define MC_CMD_VPORT_ALLOC_OUT_LEN 4
  4836. /* The handle of the new v-port */
  4837. #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0
  4838. /***********************************/
  4839. /* MC_CMD_VPORT_FREE
  4840. * de-allocate a v-port.
  4841. */
  4842. #define MC_CMD_VPORT_FREE 0x97
  4843. /* MC_CMD_VPORT_FREE_IN msgrequest */
  4844. #define MC_CMD_VPORT_FREE_IN_LEN 4
  4845. /* The handle of the v-port */
  4846. #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0
  4847. /* MC_CMD_VPORT_FREE_OUT msgresponse */
  4848. #define MC_CMD_VPORT_FREE_OUT_LEN 0
  4849. /***********************************/
  4850. /* MC_CMD_VADAPTOR_ALLOC
  4851. * allocate a v-adaptor.
  4852. */
  4853. #define MC_CMD_VADAPTOR_ALLOC 0x98
  4854. /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */
  4855. #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 16
  4856. /* The port to connect to the v-adaptor's port. */
  4857. #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4858. /* Flags controlling v-adaptor creation */
  4859. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8
  4860. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0
  4861. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1
  4862. /* The number of VLAN tags to strip on receive */
  4863. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12
  4864. /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */
  4865. #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0
  4866. /***********************************/
  4867. /* MC_CMD_VADAPTOR_FREE
  4868. * de-allocate a v-adaptor.
  4869. */
  4870. #define MC_CMD_VADAPTOR_FREE 0x99
  4871. /* MC_CMD_VADAPTOR_FREE_IN msgrequest */
  4872. #define MC_CMD_VADAPTOR_FREE_IN_LEN 4
  4873. /* The port to which the v-adaptor is connected. */
  4874. #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  4875. /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */
  4876. #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0
  4877. /***********************************/
  4878. /* MC_CMD_EVB_PORT_ASSIGN
  4879. * assign a port to a PCI function.
  4880. */
  4881. #define MC_CMD_EVB_PORT_ASSIGN 0x9a
  4882. /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */
  4883. #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8
  4884. /* The port to assign. */
  4885. #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0
  4886. /* The target function to modify. */
  4887. #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4
  4888. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0
  4889. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16
  4890. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16
  4891. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16
  4892. /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */
  4893. #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0
  4894. /***********************************/
  4895. /* MC_CMD_RDWR_A64_REGIONS
  4896. * Assign the 64 bit region addresses.
  4897. */
  4898. #define MC_CMD_RDWR_A64_REGIONS 0x9b
  4899. /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */
  4900. #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17
  4901. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0
  4902. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4
  4903. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8
  4904. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12
  4905. /* Write enable bits 0-3, set to write, clear to read. */
  4906. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128
  4907. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4
  4908. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16
  4909. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1
  4910. /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included
  4911. * regardless of state of write bits in the request.
  4912. */
  4913. #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16
  4914. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0
  4915. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4
  4916. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8
  4917. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12
  4918. /***********************************/
  4919. /* MC_CMD_ONLOAD_STACK_ALLOC
  4920. * Allocate an Onload stack ID.
  4921. */
  4922. #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c
  4923. /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */
  4924. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4
  4925. /* The handle of the owning upstream port */
  4926. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4927. /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */
  4928. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4
  4929. /* The handle of the new Onload stack */
  4930. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0
  4931. /***********************************/
  4932. /* MC_CMD_ONLOAD_STACK_FREE
  4933. * Free an Onload stack ID.
  4934. */
  4935. #define MC_CMD_ONLOAD_STACK_FREE 0x9d
  4936. /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */
  4937. #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4
  4938. /* The handle of the Onload stack */
  4939. #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0
  4940. /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */
  4941. #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0
  4942. /***********************************/
  4943. /* MC_CMD_RSS_CONTEXT_ALLOC
  4944. * Allocate an RSS context.
  4945. */
  4946. #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e
  4947. /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */
  4948. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12
  4949. /* The handle of the owning upstream port */
  4950. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4951. /* The type of context to allocate */
  4952. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4
  4953. /* enum: Allocate a context for exclusive use. The key and indirection table
  4954. * must be explicitly configured.
  4955. */
  4956. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0
  4957. /* enum: Allocate a context for shared use; this will spread across a range of
  4958. * queues, but the key and indirection table are pre-configured and may not be
  4959. * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
  4960. */
  4961. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1
  4962. /* Number of queues spanned by this context, in the range 1-64; valid offsets
  4963. * in the indirection table will be in the range 0 to NUM_QUEUES-1.
  4964. */
  4965. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8
  4966. /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */
  4967. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4
  4968. /* The handle of the new RSS context */
  4969. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0
  4970. /***********************************/
  4971. /* MC_CMD_RSS_CONTEXT_FREE
  4972. * Free an RSS context.
  4973. */
  4974. #define MC_CMD_RSS_CONTEXT_FREE 0x9f
  4975. /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */
  4976. #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4
  4977. /* The handle of the RSS context */
  4978. #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0
  4979. /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */
  4980. #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0
  4981. /***********************************/
  4982. /* MC_CMD_RSS_CONTEXT_SET_KEY
  4983. * Set the Toeplitz hash key for an RSS context.
  4984. */
  4985. #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0
  4986. /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */
  4987. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44
  4988. /* The handle of the RSS context */
  4989. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  4990. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  4991. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4
  4992. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40
  4993. /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */
  4994. #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0
  4995. /***********************************/
  4996. /* MC_CMD_RSS_CONTEXT_GET_KEY
  4997. * Get the Toeplitz hash key for an RSS context.
  4998. */
  4999. #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1
  5000. /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */
  5001. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4
  5002. /* The handle of the RSS context */
  5003. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  5004. /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */
  5005. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44
  5006. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  5007. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4
  5008. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40
  5009. /***********************************/
  5010. /* MC_CMD_RSS_CONTEXT_SET_TABLE
  5011. * Set the indirection table for an RSS context.
  5012. */
  5013. #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2
  5014. /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */
  5015. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132
  5016. /* The handle of the RSS context */
  5017. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  5018. /* The 128-byte indirection table (1 byte per entry) */
  5019. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4
  5020. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128
  5021. /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */
  5022. #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0
  5023. /***********************************/
  5024. /* MC_CMD_RSS_CONTEXT_GET_TABLE
  5025. * Get the indirection table for an RSS context.
  5026. */
  5027. #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3
  5028. /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */
  5029. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4
  5030. /* The handle of the RSS context */
  5031. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  5032. /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */
  5033. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132
  5034. /* The 128-byte indirection table (1 byte per entry) */
  5035. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4
  5036. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128
  5037. /***********************************/
  5038. /* MC_CMD_RSS_CONTEXT_SET_FLAGS
  5039. * Set various control flags for an RSS context.
  5040. */
  5041. #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1
  5042. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */
  5043. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8
  5044. /* The handle of the RSS context */
  5045. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  5046. /* Hash control flags */
  5047. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4
  5048. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0
  5049. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1
  5050. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1
  5051. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1
  5052. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2
  5053. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1
  5054. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3
  5055. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1
  5056. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */
  5057. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0
  5058. /***********************************/
  5059. /* MC_CMD_RSS_CONTEXT_GET_FLAGS
  5060. * Get various control flags for an RSS context.
  5061. */
  5062. #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2
  5063. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */
  5064. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4
  5065. /* The handle of the RSS context */
  5066. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  5067. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */
  5068. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8
  5069. /* Hash control flags */
  5070. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4
  5071. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0
  5072. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1
  5073. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1
  5074. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1
  5075. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2
  5076. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1
  5077. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3
  5078. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1
  5079. /***********************************/
  5080. /* MC_CMD_DOT1P_MAPPING_ALLOC
  5081. * Allocate a .1p mapping.
  5082. */
  5083. #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4
  5084. /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */
  5085. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8
  5086. /* The handle of the owning upstream port */
  5087. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5088. /* Number of queues spanned by this mapping, in the range 1-64; valid fixed
  5089. * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and
  5090. * referenced RSS contexts must span no more than this number.
  5091. */
  5092. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4
  5093. /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */
  5094. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4
  5095. /* The handle of the new .1p mapping */
  5096. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0
  5097. /***********************************/
  5098. /* MC_CMD_DOT1P_MAPPING_FREE
  5099. * Free a .1p mapping.
  5100. */
  5101. #define MC_CMD_DOT1P_MAPPING_FREE 0xa5
  5102. /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */
  5103. #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4
  5104. /* The handle of the .1p mapping */
  5105. #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0
  5106. /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */
  5107. #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0
  5108. /***********************************/
  5109. /* MC_CMD_DOT1P_MAPPING_SET_TABLE
  5110. * Set the mapping table for a .1p mapping.
  5111. */
  5112. #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6
  5113. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */
  5114. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36
  5115. /* The handle of the .1p mapping */
  5116. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  5117. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  5118. * handle)
  5119. */
  5120. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4
  5121. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32
  5122. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */
  5123. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0
  5124. /***********************************/
  5125. /* MC_CMD_DOT1P_MAPPING_GET_TABLE
  5126. * Get the mapping table for a .1p mapping.
  5127. */
  5128. #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7
  5129. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */
  5130. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4
  5131. /* The handle of the .1p mapping */
  5132. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  5133. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */
  5134. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36
  5135. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  5136. * handle)
  5137. */
  5138. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4
  5139. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32
  5140. /***********************************/
  5141. /* MC_CMD_GET_VECTOR_CFG
  5142. * Get Interrupt Vector config for this PF.
  5143. */
  5144. #define MC_CMD_GET_VECTOR_CFG 0xbf
  5145. /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */
  5146. #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0
  5147. /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */
  5148. #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12
  5149. /* Base absolute interrupt vector number. */
  5150. #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0
  5151. /* Number of interrupt vectors allocate to this PF. */
  5152. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4
  5153. /* Number of interrupt vectors to allocate per VF. */
  5154. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8
  5155. /***********************************/
  5156. /* MC_CMD_SET_VECTOR_CFG
  5157. * Set Interrupt Vector config for this PF.
  5158. */
  5159. #define MC_CMD_SET_VECTOR_CFG 0xc0
  5160. /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */
  5161. #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12
  5162. /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to
  5163. * let the system find a suitable base.
  5164. */
  5165. #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0
  5166. /* Number of interrupt vectors allocate to this PF. */
  5167. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4
  5168. /* Number of interrupt vectors to allocate per VF. */
  5169. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8
  5170. /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */
  5171. #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0
  5172. /***********************************/
  5173. /* MC_CMD_RMON_RX_CLASS_STATS
  5174. * Retrieve rmon rx class statistics
  5175. */
  5176. #define MC_CMD_RMON_RX_CLASS_STATS 0xc3
  5177. /* MC_CMD_RMON_RX_CLASS_STATS_IN msgrequest */
  5178. #define MC_CMD_RMON_RX_CLASS_STATS_IN_LEN 4
  5179. /* flags */
  5180. #define MC_CMD_RMON_RX_CLASS_STATS_IN_FLAGS_OFST 0
  5181. #define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_LBN 0
  5182. #define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_WIDTH 8
  5183. #define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_LBN 8
  5184. #define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_WIDTH 1
  5185. /* MC_CMD_RMON_RX_CLASS_STATS_OUT msgresponse */
  5186. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMIN 4
  5187. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMAX 252
  5188. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5189. /* Array of stats */
  5190. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_OFST 0
  5191. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_LEN 4
  5192. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5193. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5194. /***********************************/
  5195. /* MC_CMD_RMON_TX_CLASS_STATS
  5196. * Retrieve rmon tx class statistics
  5197. */
  5198. #define MC_CMD_RMON_TX_CLASS_STATS 0xc4
  5199. /* MC_CMD_RMON_TX_CLASS_STATS_IN msgrequest */
  5200. #define MC_CMD_RMON_TX_CLASS_STATS_IN_LEN 4
  5201. /* flags */
  5202. #define MC_CMD_RMON_TX_CLASS_STATS_IN_FLAGS_OFST 0
  5203. #define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_LBN 0
  5204. #define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_WIDTH 8
  5205. #define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_LBN 8
  5206. #define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_WIDTH 1
  5207. /* MC_CMD_RMON_TX_CLASS_STATS_OUT msgresponse */
  5208. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMIN 4
  5209. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMAX 252
  5210. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5211. /* Array of stats */
  5212. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_OFST 0
  5213. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_LEN 4
  5214. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5215. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5216. /***********************************/
  5217. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS
  5218. * Retrieve rmon rx super_class statistics
  5219. */
  5220. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS 0xc5
  5221. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN msgrequest */
  5222. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_LEN 4
  5223. /* flags */
  5224. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
  5225. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
  5226. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
  5227. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_LBN 4
  5228. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
  5229. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT msgresponse */
  5230. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMIN 4
  5231. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMAX 252
  5232. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5233. /* Array of stats */
  5234. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
  5235. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
  5236. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5237. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5238. /***********************************/
  5239. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS
  5240. * Retrieve rmon tx super_class statistics
  5241. */
  5242. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS 0xc6
  5243. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN msgrequest */
  5244. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_LEN 4
  5245. /* flags */
  5246. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
  5247. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
  5248. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
  5249. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_LBN 4
  5250. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
  5251. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT msgresponse */
  5252. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMIN 4
  5253. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMAX 252
  5254. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5255. /* Array of stats */
  5256. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
  5257. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
  5258. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5259. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5260. /***********************************/
  5261. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS
  5262. * Add qid to class for statistics collection
  5263. */
  5264. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS 0xc7
  5265. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN msgrequest */
  5266. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_LEN 12
  5267. /* class */
  5268. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5269. /* qid */
  5270. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5271. /* flags */
  5272. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5273. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5274. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5275. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5276. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5277. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5278. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5279. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT msgresponse */
  5280. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT_LEN 0
  5281. /***********************************/
  5282. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS
  5283. * Add qid to class for statistics collection
  5284. */
  5285. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS 0xc8
  5286. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN msgrequest */
  5287. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_LEN 12
  5288. /* class */
  5289. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5290. /* qid */
  5291. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5292. /* flags */
  5293. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5294. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5295. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5296. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5297. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5298. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5299. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5300. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT msgresponse */
  5301. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT_LEN 0
  5302. /***********************************/
  5303. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS
  5304. * Add qid to class for statistics collection
  5305. */
  5306. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS 0xc9
  5307. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN msgrequest */
  5308. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_LEN 12
  5309. /* class */
  5310. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5311. /* qid */
  5312. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5313. /* flags */
  5314. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5315. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5316. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5317. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5318. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5319. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5320. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5321. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT msgresponse */
  5322. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT_LEN 0
  5323. /***********************************/
  5324. /* MC_CMD_RMON_ALLOC_CLASS
  5325. * Allocate an rmon class
  5326. */
  5327. #define MC_CMD_RMON_ALLOC_CLASS 0xca
  5328. /* MC_CMD_RMON_ALLOC_CLASS_IN msgrequest */
  5329. #define MC_CMD_RMON_ALLOC_CLASS_IN_LEN 0
  5330. /* MC_CMD_RMON_ALLOC_CLASS_OUT msgresponse */
  5331. #define MC_CMD_RMON_ALLOC_CLASS_OUT_LEN 4
  5332. /* class */
  5333. #define MC_CMD_RMON_ALLOC_CLASS_OUT_CLASS_OFST 0
  5334. /***********************************/
  5335. /* MC_CMD_RMON_DEALLOC_CLASS
  5336. * Deallocate an rmon class
  5337. */
  5338. #define MC_CMD_RMON_DEALLOC_CLASS 0xcb
  5339. /* MC_CMD_RMON_DEALLOC_CLASS_IN msgrequest */
  5340. #define MC_CMD_RMON_DEALLOC_CLASS_IN_LEN 4
  5341. /* class */
  5342. #define MC_CMD_RMON_DEALLOC_CLASS_IN_CLASS_OFST 0
  5343. /* MC_CMD_RMON_DEALLOC_CLASS_OUT msgresponse */
  5344. #define MC_CMD_RMON_DEALLOC_CLASS_OUT_LEN 0
  5345. /***********************************/
  5346. /* MC_CMD_RMON_ALLOC_SUPER_CLASS
  5347. * Allocate an rmon super_class
  5348. */
  5349. #define MC_CMD_RMON_ALLOC_SUPER_CLASS 0xcc
  5350. /* MC_CMD_RMON_ALLOC_SUPER_CLASS_IN msgrequest */
  5351. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_IN_LEN 0
  5352. /* MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT msgresponse */
  5353. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_LEN 4
  5354. /* super_class */
  5355. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_SUPER_CLASS_OFST 0
  5356. /***********************************/
  5357. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS
  5358. * Deallocate an rmon tx super_class
  5359. */
  5360. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS 0xcd
  5361. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN msgrequest */
  5362. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_LEN 4
  5363. /* super_class */
  5364. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_SUPER_CLASS_OFST 0
  5365. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT msgresponse */
  5366. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT_LEN 0
  5367. /***********************************/
  5368. /* MC_CMD_RMON_RX_UP_CONV_STATS
  5369. * Retrieve up converter statistics
  5370. */
  5371. #define MC_CMD_RMON_RX_UP_CONV_STATS 0xce
  5372. /* MC_CMD_RMON_RX_UP_CONV_STATS_IN msgrequest */
  5373. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_LEN 4
  5374. /* flags */
  5375. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_FLAGS_OFST 0
  5376. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_LBN 0
  5377. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_WIDTH 2
  5378. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_LBN 2
  5379. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_WIDTH 1
  5380. /* MC_CMD_RMON_RX_UP_CONV_STATS_OUT msgresponse */
  5381. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMIN 4
  5382. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMAX 252
  5383. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LEN(num) (0+4*(num))
  5384. /* Array of stats */
  5385. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_OFST 0
  5386. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_LEN 4
  5387. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MINNUM 1
  5388. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MAXNUM 63
  5389. /***********************************/
  5390. /* MC_CMD_RMON_RX_IPI_STATS
  5391. * Retrieve rx ipi stats
  5392. */
  5393. #define MC_CMD_RMON_RX_IPI_STATS 0xcf
  5394. /* MC_CMD_RMON_RX_IPI_STATS_IN msgrequest */
  5395. #define MC_CMD_RMON_RX_IPI_STATS_IN_LEN 4
  5396. /* flags */
  5397. #define MC_CMD_RMON_RX_IPI_STATS_IN_FLAGS_OFST 0
  5398. #define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_LBN 0
  5399. #define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_WIDTH 5
  5400. #define MC_CMD_RMON_RX_IPI_STATS_IN_RST_LBN 5
  5401. #define MC_CMD_RMON_RX_IPI_STATS_IN_RST_WIDTH 1
  5402. /* MC_CMD_RMON_RX_IPI_STATS_OUT msgresponse */
  5403. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMIN 4
  5404. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMAX 252
  5405. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LEN(num) (0+4*(num))
  5406. /* Array of stats */
  5407. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_OFST 0
  5408. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_LEN 4
  5409. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MINNUM 1
  5410. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MAXNUM 63
  5411. /***********************************/
  5412. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS
  5413. * Retrieve rx ipsec cntxt_ptr indexed stats
  5414. */
  5415. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS 0xd0
  5416. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
  5417. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
  5418. /* flags */
  5419. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
  5420. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
  5421. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
  5422. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
  5423. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
  5424. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
  5425. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
  5426. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
  5427. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
  5428. /* Array of stats */
  5429. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
  5430. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
  5431. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
  5432. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
  5433. /***********************************/
  5434. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS
  5435. * Retrieve rx ipsec port indexed stats
  5436. */
  5437. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS 0xd1
  5438. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN msgrequest */
  5439. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_LEN 4
  5440. /* flags */
  5441. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
  5442. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_LBN 0
  5443. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
  5444. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_LBN 2
  5445. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
  5446. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT msgresponse */
  5447. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMIN 4
  5448. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMAX 252
  5449. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
  5450. /* Array of stats */
  5451. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
  5452. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
  5453. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
  5454. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
  5455. /***********************************/
  5456. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS
  5457. * Retrieve tx ipsec overflow
  5458. */
  5459. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS 0xd2
  5460. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN msgrequest */
  5461. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_LEN 4
  5462. /* flags */
  5463. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
  5464. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
  5465. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
  5466. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
  5467. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
  5468. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT msgresponse */
  5469. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
  5470. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
  5471. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5472. /* Array of stats */
  5473. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
  5474. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
  5475. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
  5476. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5477. /***********************************/
  5478. /* MC_CMD_VPORT_ADD_MAC_ADDRESS
  5479. * Add a MAC address to a v-port
  5480. */
  5481. #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8
  5482. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */
  5483. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10
  5484. /* The handle of the v-port */
  5485. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  5486. /* MAC address to add */
  5487. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4
  5488. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6
  5489. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */
  5490. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0
  5491. /***********************************/
  5492. /* MC_CMD_VPORT_DEL_MAC_ADDRESS
  5493. * Delete a MAC address from a v-port
  5494. */
  5495. #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9
  5496. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */
  5497. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10
  5498. /* The handle of the v-port */
  5499. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  5500. /* MAC address to add */
  5501. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4
  5502. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6
  5503. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */
  5504. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0
  5505. /***********************************/
  5506. /* MC_CMD_VPORT_GET_MAC_ADDRESSES
  5507. * Delete a MAC address from a v-port
  5508. */
  5509. #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa
  5510. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */
  5511. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4
  5512. /* The handle of the v-port */
  5513. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0
  5514. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */
  5515. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4
  5516. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250
  5517. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num))
  5518. /* The number of MAC addresses returned */
  5519. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0
  5520. /* Array of MAC addresses */
  5521. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4
  5522. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6
  5523. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0
  5524. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41
  5525. /***********************************/
  5526. /* MC_CMD_DUMP_BUFTBL_ENTRIES
  5527. * Dump buffer table entries, mainly for command client debug use. Dumps
  5528. * absolute entries, and does not use chunk handles. All entries must be in
  5529. * range, and used for q page mapping, Although the latter restriction may be
  5530. * lifted in future.
  5531. */
  5532. #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab
  5533. /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */
  5534. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8
  5535. /* Index of the first buffer table entry. */
  5536. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0
  5537. /* Number of buffer table entries to dump. */
  5538. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4
  5539. /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */
  5540. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12
  5541. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252
  5542. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num))
  5543. /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */
  5544. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0
  5545. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12
  5546. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1
  5547. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21
  5548. /***********************************/
  5549. /* MC_CMD_SET_RXDP_CONFIG
  5550. * Set global RXDP configuration settings
  5551. */
  5552. #define MC_CMD_SET_RXDP_CONFIG 0xc1
  5553. /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */
  5554. #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4
  5555. #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0
  5556. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0
  5557. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1
  5558. /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */
  5559. #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0
  5560. /***********************************/
  5561. /* MC_CMD_GET_RXDP_CONFIG
  5562. * Get global RXDP configuration settings
  5563. */
  5564. #define MC_CMD_GET_RXDP_CONFIG 0xc2
  5565. /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */
  5566. #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0
  5567. /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */
  5568. #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4
  5569. #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0
  5570. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0
  5571. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1
  5572. /***********************************/
  5573. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS
  5574. * Retrieve rx class drop stats
  5575. */
  5576. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS 0xd3
  5577. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN msgrequest */
  5578. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_LEN 4
  5579. /* flags */
  5580. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
  5581. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_LBN 0
  5582. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_WIDTH 8
  5583. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_LBN 8
  5584. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_WIDTH 1
  5585. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT msgresponse */
  5586. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMIN 4
  5587. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMAX 252
  5588. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
  5589. /* Array of stats */
  5590. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
  5591. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
  5592. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
  5593. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
  5594. /***********************************/
  5595. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS
  5596. * Retrieve rx super class drop stats
  5597. */
  5598. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS 0xd4
  5599. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN msgrequest */
  5600. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_LEN 4
  5601. /* flags */
  5602. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
  5603. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_LBN 0
  5604. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_WIDTH 4
  5605. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_LBN 4
  5606. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_WIDTH 1
  5607. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT msgresponse */
  5608. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMIN 4
  5609. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMAX 252
  5610. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
  5611. /* Array of stats */
  5612. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
  5613. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
  5614. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
  5615. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
  5616. /***********************************/
  5617. /* MC_CMD_RMON_RX_ERRORS_STATS
  5618. * Retrieve rxdp errors
  5619. */
  5620. #define MC_CMD_RMON_RX_ERRORS_STATS 0xd5
  5621. /* MC_CMD_RMON_RX_ERRORS_STATS_IN msgrequest */
  5622. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_LEN 4
  5623. /* flags */
  5624. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_FLAGS_OFST 0
  5625. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_LBN 0
  5626. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_WIDTH 11
  5627. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_LBN 11
  5628. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_WIDTH 1
  5629. /* MC_CMD_RMON_RX_ERRORS_STATS_OUT msgresponse */
  5630. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMIN 4
  5631. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMAX 252
  5632. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
  5633. /* Array of stats */
  5634. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_OFST 0
  5635. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_LEN 4
  5636. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
  5637. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
  5638. /***********************************/
  5639. /* MC_CMD_RMON_RX_OVERFLOW_STATS
  5640. * Retrieve rxdp overflow
  5641. */
  5642. #define MC_CMD_RMON_RX_OVERFLOW_STATS 0xd6
  5643. /* MC_CMD_RMON_RX_OVERFLOW_STATS_IN msgrequest */
  5644. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_LEN 4
  5645. /* flags */
  5646. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_FLAGS_OFST 0
  5647. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_LBN 0
  5648. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
  5649. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_LBN 8
  5650. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_WIDTH 1
  5651. /* MC_CMD_RMON_RX_OVERFLOW_STATS_OUT msgresponse */
  5652. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMIN 4
  5653. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMAX 252
  5654. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5655. /* Array of stats */
  5656. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
  5657. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
  5658. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
  5659. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5660. /***********************************/
  5661. /* MC_CMD_RMON_TX_IPI_STATS
  5662. * Retrieve tx ipi stats
  5663. */
  5664. #define MC_CMD_RMON_TX_IPI_STATS 0xd7
  5665. /* MC_CMD_RMON_TX_IPI_STATS_IN msgrequest */
  5666. #define MC_CMD_RMON_TX_IPI_STATS_IN_LEN 4
  5667. /* flags */
  5668. #define MC_CMD_RMON_TX_IPI_STATS_IN_FLAGS_OFST 0
  5669. #define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_LBN 0
  5670. #define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_WIDTH 5
  5671. #define MC_CMD_RMON_TX_IPI_STATS_IN_RST_LBN 5
  5672. #define MC_CMD_RMON_TX_IPI_STATS_IN_RST_WIDTH 1
  5673. /* MC_CMD_RMON_TX_IPI_STATS_OUT msgresponse */
  5674. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMIN 4
  5675. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMAX 252
  5676. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LEN(num) (0+4*(num))
  5677. /* Array of stats */
  5678. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_OFST 0
  5679. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_LEN 4
  5680. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MINNUM 1
  5681. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MAXNUM 63
  5682. /***********************************/
  5683. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS
  5684. * Retrieve tx ipsec counters by cntxt_ptr
  5685. */
  5686. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS 0xd8
  5687. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
  5688. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
  5689. /* flags */
  5690. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
  5691. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
  5692. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
  5693. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
  5694. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
  5695. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
  5696. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
  5697. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
  5698. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
  5699. /* Array of stats */
  5700. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
  5701. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
  5702. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
  5703. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
  5704. /***********************************/
  5705. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS
  5706. * Retrieve tx ipsec counters by port
  5707. */
  5708. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS 0xd9
  5709. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN msgrequest */
  5710. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_LEN 4
  5711. /* flags */
  5712. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
  5713. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_LBN 0
  5714. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
  5715. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_LBN 2
  5716. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
  5717. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT msgresponse */
  5718. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMIN 4
  5719. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMAX 252
  5720. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
  5721. /* Array of stats */
  5722. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
  5723. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
  5724. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
  5725. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
  5726. /***********************************/
  5727. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS
  5728. * Retrieve tx ipsec overflow
  5729. */
  5730. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS 0xda
  5731. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN msgrequest */
  5732. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_LEN 4
  5733. /* flags */
  5734. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
  5735. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
  5736. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
  5737. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
  5738. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
  5739. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT msgresponse */
  5740. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
  5741. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
  5742. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5743. /* Array of stats */
  5744. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
  5745. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
  5746. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
  5747. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5748. /***********************************/
  5749. /* MC_CMD_RMON_TX_NOWHERE_STATS
  5750. * Retrieve tx nowhere stats
  5751. */
  5752. #define MC_CMD_RMON_TX_NOWHERE_STATS 0xdb
  5753. /* MC_CMD_RMON_TX_NOWHERE_STATS_IN msgrequest */
  5754. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_LEN 4
  5755. /* flags */
  5756. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_FLAGS_OFST 0
  5757. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_LBN 0
  5758. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_WIDTH 8
  5759. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_LBN 8
  5760. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_WIDTH 1
  5761. /* MC_CMD_RMON_TX_NOWHERE_STATS_OUT msgresponse */
  5762. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMIN 4
  5763. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMAX 252
  5764. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LEN(num) (0+4*(num))
  5765. /* Array of stats */
  5766. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_OFST 0
  5767. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_LEN 4
  5768. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MINNUM 1
  5769. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MAXNUM 63
  5770. /***********************************/
  5771. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS
  5772. * Retrieve tx nowhere qbb stats
  5773. */
  5774. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS 0xdc
  5775. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN msgrequest */
  5776. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_LEN 4
  5777. /* flags */
  5778. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_FLAGS_OFST 0
  5779. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_LBN 0
  5780. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_WIDTH 3
  5781. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_LBN 3
  5782. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_WIDTH 1
  5783. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT msgresponse */
  5784. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMIN 4
  5785. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMAX 252
  5786. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LEN(num) (0+4*(num))
  5787. /* Array of stats */
  5788. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_OFST 0
  5789. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_LEN 4
  5790. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MINNUM 1
  5791. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MAXNUM 63
  5792. /***********************************/
  5793. /* MC_CMD_RMON_TX_ERRORS_STATS
  5794. * Retrieve rxdp errors
  5795. */
  5796. #define MC_CMD_RMON_TX_ERRORS_STATS 0xdd
  5797. /* MC_CMD_RMON_TX_ERRORS_STATS_IN msgrequest */
  5798. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_LEN 4
  5799. /* flags */
  5800. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_FLAGS_OFST 0
  5801. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_LBN 0
  5802. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_WIDTH 11
  5803. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_LBN 11
  5804. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_WIDTH 1
  5805. /* MC_CMD_RMON_TX_ERRORS_STATS_OUT msgresponse */
  5806. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMIN 4
  5807. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMAX 252
  5808. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
  5809. /* Array of stats */
  5810. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_OFST 0
  5811. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_LEN 4
  5812. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
  5813. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
  5814. /***********************************/
  5815. /* MC_CMD_RMON_TX_OVERFLOW_STATS
  5816. * Retrieve rxdp overflow
  5817. */
  5818. #define MC_CMD_RMON_TX_OVERFLOW_STATS 0xde
  5819. /* MC_CMD_RMON_TX_OVERFLOW_STATS_IN msgrequest */
  5820. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_LEN 4
  5821. /* flags */
  5822. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_FLAGS_OFST 0
  5823. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_LBN 0
  5824. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
  5825. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_LBN 8
  5826. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_WIDTH 1
  5827. /* MC_CMD_RMON_TX_OVERFLOW_STATS_OUT msgresponse */
  5828. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMIN 4
  5829. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMAX 252
  5830. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5831. /* Array of stats */
  5832. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
  5833. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
  5834. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
  5835. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5836. /***********************************/
  5837. /* MC_CMD_RMON_COLLECT_CLASS_STATS
  5838. * Explicitly collect class stats at the specified evb port
  5839. */
  5840. #define MC_CMD_RMON_COLLECT_CLASS_STATS 0xdf
  5841. /* MC_CMD_RMON_COLLECT_CLASS_STATS_IN msgrequest */
  5842. #define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_LEN 4
  5843. /* The port id associated with the vport/pport at which to collect class stats
  5844. */
  5845. #define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_PORT_ID_OFST 0
  5846. /* MC_CMD_RMON_COLLECT_CLASS_STATS_OUT msgresponse */
  5847. #define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_LEN 4
  5848. /* class */
  5849. #define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_CLASS_OFST 0
  5850. /***********************************/
  5851. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS
  5852. * Explicitly collect class stats at the specified evb port
  5853. */
  5854. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS 0xe0
  5855. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN msgrequest */
  5856. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_LEN 4
  5857. /* The port id associated with the vport/pport at which to collect class stats
  5858. */
  5859. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_PORT_ID_OFST 0
  5860. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT msgresponse */
  5861. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_LEN 4
  5862. /* super_class */
  5863. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_SUPER_CLASS_OFST 0
  5864. /***********************************/
  5865. /* MC_CMD_GET_CLOCK
  5866. * Return the system and PDCPU clock frequencies.
  5867. */
  5868. #define MC_CMD_GET_CLOCK 0xac
  5869. /* MC_CMD_GET_CLOCK_IN msgrequest */
  5870. #define MC_CMD_GET_CLOCK_IN_LEN 0
  5871. /* MC_CMD_GET_CLOCK_OUT msgresponse */
  5872. #define MC_CMD_GET_CLOCK_OUT_LEN 8
  5873. /* System frequency, MHz */
  5874. #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0
  5875. /* DPCPU frequency, MHz */
  5876. #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4
  5877. /***********************************/
  5878. /* MC_CMD_SET_CLOCK
  5879. * Control the system and DPCPU clock frequencies. Changes are lost reboot.
  5880. */
  5881. #define MC_CMD_SET_CLOCK 0xad
  5882. /* MC_CMD_SET_CLOCK_IN msgrequest */
  5883. #define MC_CMD_SET_CLOCK_IN_LEN 12
  5884. /* Requested system frequency in MHz; 0 leaves unchanged. */
  5885. #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0
  5886. /* Requested inter-core frequency in MHz; 0 leaves unchanged. */
  5887. #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4
  5888. /* Request DPCPU frequency in MHz; 0 leaves unchanged. */
  5889. #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8
  5890. /* MC_CMD_SET_CLOCK_OUT msgresponse */
  5891. #define MC_CMD_SET_CLOCK_OUT_LEN 12
  5892. /* Resulting system frequency in MHz */
  5893. #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0
  5894. /* Resulting inter-core frequency in MHz */
  5895. #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4
  5896. /* Resulting DPCPU frequency in MHz */
  5897. #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8
  5898. /***********************************/
  5899. /* MC_CMD_DPCPU_RPC
  5900. * Send an arbitrary DPCPU message.
  5901. */
  5902. #define MC_CMD_DPCPU_RPC 0xae
  5903. /* MC_CMD_DPCPU_RPC_IN msgrequest */
  5904. #define MC_CMD_DPCPU_RPC_IN_LEN 36
  5905. #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0
  5906. /* enum: RxDPCPU */
  5907. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x0
  5908. /* enum: TxDPCPU0 */
  5909. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1
  5910. /* enum: TxDPCPU1 */
  5911. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2
  5912. /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be
  5913. * initialised to zero
  5914. */
  5915. #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4
  5916. #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32
  5917. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8
  5918. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8
  5919. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */
  5920. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */
  5921. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */
  5922. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */
  5923. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */
  5924. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */
  5925. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */
  5926. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */
  5927. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */
  5928. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16
  5929. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16
  5930. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16
  5931. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16
  5932. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48
  5933. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16
  5934. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16
  5935. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240
  5936. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16
  5937. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16
  5938. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */
  5939. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */
  5940. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */
  5941. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */
  5942. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */
  5943. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48
  5944. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16
  5945. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64
  5946. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16
  5947. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80
  5948. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16
  5949. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16
  5950. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16
  5951. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */
  5952. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */
  5953. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */
  5954. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64
  5955. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16
  5956. #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12
  5957. #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24
  5958. /* Register data to write. Only valid in write/write-read. */
  5959. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16
  5960. /* Register address. */
  5961. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20
  5962. /* MC_CMD_DPCPU_RPC_OUT msgresponse */
  5963. #define MC_CMD_DPCPU_RPC_OUT_LEN 36
  5964. #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0
  5965. /* DATA */
  5966. #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4
  5967. #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32
  5968. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32
  5969. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16
  5970. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48
  5971. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16
  5972. #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12
  5973. #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24
  5974. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12
  5975. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16
  5976. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20
  5977. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24
  5978. /***********************************/
  5979. /* MC_CMD_TRIGGER_INTERRUPT
  5980. * Trigger an interrupt by prodding the BIU.
  5981. */
  5982. #define MC_CMD_TRIGGER_INTERRUPT 0xe3
  5983. /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */
  5984. #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4
  5985. /* Interrupt level relative to base for function. */
  5986. #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0
  5987. /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */
  5988. #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0
  5989. /***********************************/
  5990. /* MC_CMD_DUMP_DO
  5991. * Take a dump of the DUT state
  5992. */
  5993. #define MC_CMD_DUMP_DO 0xe8
  5994. /* MC_CMD_DUMP_DO_IN msgrequest */
  5995. #define MC_CMD_DUMP_DO_IN_LEN 52
  5996. #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0
  5997. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4
  5998. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */
  5999. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */
  6000. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  6001. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */
  6002. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */
  6003. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */
  6004. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */
  6005. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  6006. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  6007. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  6008. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  6009. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  6010. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */
  6011. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  6012. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  6013. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */
  6014. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  6015. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  6016. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28
  6017. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */
  6018. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */
  6019. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  6020. /* Enum values, see field(s): */
  6021. /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6022. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  6023. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  6024. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  6025. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  6026. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  6027. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  6028. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  6029. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  6030. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  6031. /* MC_CMD_DUMP_DO_OUT msgresponse */
  6032. #define MC_CMD_DUMP_DO_OUT_LEN 4
  6033. #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0
  6034. /***********************************/
  6035. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED
  6036. * Configure unsolicited dumps
  6037. */
  6038. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9
  6039. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */
  6040. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52
  6041. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0
  6042. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4
  6043. /* Enum values, see field(s): */
  6044. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */
  6045. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  6046. /* Enum values, see field(s): */
  6047. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6048. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  6049. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  6050. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  6051. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  6052. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  6053. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  6054. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  6055. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  6056. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  6057. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28
  6058. /* Enum values, see field(s): */
  6059. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */
  6060. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  6061. /* Enum values, see field(s): */
  6062. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6063. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  6064. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  6065. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  6066. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  6067. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  6068. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  6069. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  6070. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  6071. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  6072. /***********************************/
  6073. /* MC_CMD_SET_PSU
  6074. * Adjusts power supply parameters. This is a warranty-voiding operation.
  6075. * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if
  6076. * the parameter is out of range.
  6077. */
  6078. #define MC_CMD_SET_PSU 0xea
  6079. /* MC_CMD_SET_PSU_IN msgrequest */
  6080. #define MC_CMD_SET_PSU_IN_LEN 12
  6081. #define MC_CMD_SET_PSU_IN_PARAM_OFST 0
  6082. #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */
  6083. #define MC_CMD_SET_PSU_IN_RAIL_OFST 4
  6084. #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */
  6085. #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */
  6086. /* desired value, eg voltage in mV */
  6087. #define MC_CMD_SET_PSU_IN_VALUE_OFST 8
  6088. /* MC_CMD_SET_PSU_OUT msgresponse */
  6089. #define MC_CMD_SET_PSU_OUT_LEN 0
  6090. /***********************************/
  6091. /* MC_CMD_GET_FUNCTION_INFO
  6092. * Get function information. PF and VF number.
  6093. */
  6094. #define MC_CMD_GET_FUNCTION_INFO 0xec
  6095. /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */
  6096. #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0
  6097. /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */
  6098. #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8
  6099. #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0
  6100. #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4
  6101. /***********************************/
  6102. /* MC_CMD_ENABLE_OFFLINE_BIST
  6103. * Enters offline BIST mode. All queues are torn down, chip enters quiescent
  6104. * mode, calling function gets exclusive MCDI ownership. The only way out is
  6105. * reboot.
  6106. */
  6107. #define MC_CMD_ENABLE_OFFLINE_BIST 0xed
  6108. /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */
  6109. #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0
  6110. /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */
  6111. #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0
  6112. /***********************************/
  6113. /* MC_CMD_START_KR_EYE_PLOT
  6114. * Start KR Serdes Eye diagram plot on a given lane. Lane must have valid
  6115. * signal.
  6116. */
  6117. #define MC_CMD_START_KR_EYE_PLOT 0xee
  6118. /* MC_CMD_START_KR_EYE_PLOT_IN msgrequest */
  6119. #define MC_CMD_START_KR_EYE_PLOT_IN_LEN 4
  6120. #define MC_CMD_START_KR_EYE_PLOT_IN_LANE_OFST 0
  6121. /* MC_CMD_START_KR_EYE_PLOT_OUT msgresponse */
  6122. #define MC_CMD_START_KR_EYE_PLOT_OUT_LEN 0
  6123. /***********************************/
  6124. /* MC_CMD_POLL_KR_EYE_PLOT
  6125. * Poll KR Serdes Eye diagram plot. Returns one row of BER data. The caller
  6126. * should call this command repeatedly after starting eye plot, until no more
  6127. * data is returned.
  6128. */
  6129. #define MC_CMD_POLL_KR_EYE_PLOT 0xef
  6130. /* MC_CMD_POLL_KR_EYE_PLOT_IN msgrequest */
  6131. #define MC_CMD_POLL_KR_EYE_PLOT_IN_LEN 0
  6132. /* MC_CMD_POLL_KR_EYE_PLOT_OUT msgresponse */
  6133. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_LENMIN 0
  6134. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_LENMAX 252
  6135. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  6136. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_SAMPLES_OFST 0
  6137. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_SAMPLES_LEN 2
  6138. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  6139. #define MC_CMD_POLL_KR_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  6140. /***********************************/
  6141. /* MC_CMD_READ_FUSES
  6142. * Read data programmed into the device One-Time-Programmable (OTP) Fuses
  6143. */
  6144. #define MC_CMD_READ_FUSES 0xf0
  6145. /* MC_CMD_READ_FUSES_IN msgrequest */
  6146. #define MC_CMD_READ_FUSES_IN_LEN 8
  6147. /* Offset in OTP to read */
  6148. #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0
  6149. /* Length of data to read in bytes */
  6150. #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4
  6151. /* MC_CMD_READ_FUSES_OUT msgresponse */
  6152. #define MC_CMD_READ_FUSES_OUT_LENMIN 4
  6153. #define MC_CMD_READ_FUSES_OUT_LENMAX 252
  6154. #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num))
  6155. /* Length of returned OTP data in bytes */
  6156. #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0
  6157. /* Returned data */
  6158. #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4
  6159. #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1
  6160. #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0
  6161. #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248
  6162. /***********************************/
  6163. /* MC_CMD_KR_TUNE
  6164. * Get or set KR Serdes RXEQ and TX Driver settings
  6165. */
  6166. #define MC_CMD_KR_TUNE 0xf1
  6167. /* MC_CMD_KR_TUNE_IN msgrequest */
  6168. #define MC_CMD_KR_TUNE_IN_LENMIN 4
  6169. #define MC_CMD_KR_TUNE_IN_LENMAX 252
  6170. #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num))
  6171. /* Requested operation */
  6172. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0
  6173. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1
  6174. /* enum: Get current RXEQ settings */
  6175. #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0
  6176. /* enum: Override RXEQ settings */
  6177. #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1
  6178. /* enum: Get current TX Driver settings */
  6179. #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2
  6180. /* enum: Override TX Driver settings */
  6181. #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3
  6182. /* enum: Force KR Serdes reset / recalibration */
  6183. #define MC_CMD_KR_TUNE_IN_RECAL 0x4
  6184. /* Align the arguments to 32 bits */
  6185. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1
  6186. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3
  6187. /* Arguments specific to the operation */
  6188. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4
  6189. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4
  6190. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0
  6191. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62
  6192. /* MC_CMD_KR_TUNE_OUT msgresponse */
  6193. #define MC_CMD_KR_TUNE_OUT_LEN 0
  6194. /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */
  6195. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4
  6196. /* Requested operation */
  6197. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0
  6198. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1
  6199. /* Align the arguments to 32 bits */
  6200. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  6201. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  6202. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */
  6203. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4
  6204. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252
  6205. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  6206. /* RXEQ Parameter */
  6207. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  6208. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  6209. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  6210. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  6211. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  6212. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6213. /* enum: Attenuation (0-15) */
  6214. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0
  6215. /* enum: CTLE Boost (0-15) */
  6216. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1
  6217. /* enum: Edge DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  6218. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2
  6219. /* enum: Edge DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  6220. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3
  6221. /* enum: Edge DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  6222. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4
  6223. /* enum: Edge DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  6224. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5
  6225. /* enum: Edge DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  6226. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6
  6227. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  6228. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  6229. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  6230. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  6231. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  6232. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  6233. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  6234. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11
  6235. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  6236. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  6237. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4
  6238. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  6239. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  6240. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6241. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6242. /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */
  6243. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8
  6244. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252
  6245. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  6246. /* Requested operation */
  6247. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0
  6248. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1
  6249. /* Align the arguments to 32 bits */
  6250. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  6251. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  6252. /* RXEQ Parameter */
  6253. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  6254. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  6255. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  6256. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  6257. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  6258. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  6259. /* Enum values, see field(s): */
  6260. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */
  6261. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  6262. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3
  6263. /* Enum values, see field(s): */
  6264. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  6265. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11
  6266. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  6267. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12
  6268. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4
  6269. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  6270. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  6271. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  6272. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  6273. /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */
  6274. #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0
  6275. /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */
  6276. #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4
  6277. /* Requested operation */
  6278. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0
  6279. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1
  6280. /* Align the arguments to 32 bits */
  6281. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1
  6282. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3
  6283. /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */
  6284. #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0
  6285. /***********************************/
  6286. /* MC_CMD_PCIE_TUNE
  6287. * Get or set PCIE Serdes RXEQ and TX Driver settings
  6288. */
  6289. #define MC_CMD_PCIE_TUNE 0xf2
  6290. /* MC_CMD_PCIE_TUNE_IN msgrequest */
  6291. #define MC_CMD_PCIE_TUNE_IN_LENMIN 4
  6292. #define MC_CMD_PCIE_TUNE_IN_LENMAX 252
  6293. #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num))
  6294. /* Requested operation */
  6295. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0
  6296. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1
  6297. /* enum: Get current RXEQ settings */
  6298. #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0
  6299. /* enum: Override RXEQ settings */
  6300. #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1
  6301. /* enum: Get current TX Driver settings */
  6302. #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2
  6303. /* enum: Override TX Driver settings */
  6304. #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3
  6305. /* Align the arguments to 32 bits */
  6306. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1
  6307. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3
  6308. /* Arguments specific to the operation */
  6309. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4
  6310. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4
  6311. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0
  6312. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62
  6313. /* MC_CMD_PCIE_TUNE_OUT msgresponse */
  6314. #define MC_CMD_PCIE_TUNE_OUT_LEN 0
  6315. /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */
  6316. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4
  6317. /* Requested operation */
  6318. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  6319. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  6320. /* Align the arguments to 32 bits */
  6321. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  6322. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  6323. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */
  6324. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4
  6325. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252
  6326. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  6327. /* RXEQ Parameter */
  6328. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  6329. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  6330. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  6331. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  6332. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  6333. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6334. /* enum: Attenuation (0-15) */
  6335. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0
  6336. /* enum: CTLE Boost (0-15) */
  6337. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1
  6338. /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  6339. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2
  6340. /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  6341. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3
  6342. /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  6343. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4
  6344. /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  6345. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5
  6346. /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  6347. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6
  6348. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  6349. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  6350. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  6351. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  6352. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  6353. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  6354. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */
  6355. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */
  6356. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */
  6357. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */
  6358. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x8 /* enum */
  6359. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  6360. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 12
  6361. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6362. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6363. /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */
  6364. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4
  6365. /* Requested operation */
  6366. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  6367. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  6368. /* Align the arguments to 32 bits */
  6369. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  6370. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  6371. /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */
  6372. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4
  6373. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252
  6374. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  6375. /* RXEQ Parameter */
  6376. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  6377. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  6378. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  6379. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  6380. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  6381. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6382. /* enum: TxMargin (PIPE) */
  6383. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0
  6384. /* enum: TxSwing (PIPE) */
  6385. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1
  6386. /* enum: De-emphasis coefficient C(-1) (PIPE) */
  6387. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2
  6388. /* enum: De-emphasis coefficient C(0) (PIPE) */
  6389. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3
  6390. /* enum: De-emphasis coefficient C(+1) (PIPE) */
  6391. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4
  6392. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  6393. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  6394. /* Enum values, see field(s): */
  6395. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  6396. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12
  6397. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12
  6398. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6399. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6400. /***********************************/
  6401. /* MC_CMD_LICENSING
  6402. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  6403. */
  6404. #define MC_CMD_LICENSING 0xf3
  6405. /* MC_CMD_LICENSING_IN msgrequest */
  6406. #define MC_CMD_LICENSING_IN_LEN 4
  6407. /* identifies the type of operation requested */
  6408. #define MC_CMD_LICENSING_IN_OP_OFST 0
  6409. /* enum: re-read and apply licenses after a license key partition update; note
  6410. * that this operation returns a zero-length response
  6411. */
  6412. #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0
  6413. /* enum: report counts of installed licenses */
  6414. #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1
  6415. /* MC_CMD_LICENSING_OUT msgresponse */
  6416. #define MC_CMD_LICENSING_OUT_LEN 28
  6417. /* count of application keys which are valid */
  6418. #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0
  6419. /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with
  6420. * MC_CMD_FC_OP_LICENSE)
  6421. */
  6422. #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4
  6423. /* count of application keys which are invalid due to being blacklisted */
  6424. #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8
  6425. /* count of application keys which are invalid due to being unverifiable */
  6426. #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12
  6427. /* count of application keys which are invalid due to being for the wrong node
  6428. */
  6429. #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16
  6430. /* licensing state (for diagnostics; the exact meaning of the bits in this
  6431. * field are private to the firmware)
  6432. */
  6433. #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20
  6434. /* licensing subsystem self-test report (for manftest) */
  6435. #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24
  6436. /* enum: licensing subsystem self-test failed */
  6437. #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0
  6438. /* enum: licensing subsystem self-test passed */
  6439. #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1
  6440. /***********************************/
  6441. /* MC_CMD_MC2MC_PROXY
  6442. * Execute an arbitrary MCDI command on the slave MC of a dual-core device.
  6443. * This will fail on a single-core system.
  6444. */
  6445. #define MC_CMD_MC2MC_PROXY 0xf4
  6446. #endif /* MCDI_PCOL_H */