be_cmds.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
  160. return extd_status;
  161. }
  162. }
  163. done:
  164. return compl_status;
  165. }
  166. /* Link state evt is a string of bytes; no need for endian swapping */
  167. static void be_async_link_state_process(struct be_adapter *adapter,
  168. struct be_async_event_link_state *evt)
  169. {
  170. /* When link status changes, link speed must be re-queried from FW */
  171. adapter->phy.link_speed = -1;
  172. /* Ignore physical link event */
  173. if (lancer_chip(adapter) &&
  174. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  175. return;
  176. /* For the initial link status do not rely on the ASYNC event as
  177. * it may not be received in some cases.
  178. */
  179. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  180. be_link_status_update(adapter, evt->port_link_status);
  181. }
  182. /* Grp5 CoS Priority evt */
  183. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  184. struct be_async_event_grp5_cos_priority *evt)
  185. {
  186. if (evt->valid) {
  187. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  188. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  189. adapter->recommended_prio =
  190. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  191. }
  192. }
  193. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  194. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  195. struct be_async_event_grp5_qos_link_speed *evt)
  196. {
  197. if (adapter->phy.link_speed >= 0 &&
  198. evt->physical_port == adapter->port_num)
  199. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  200. }
  201. /*Grp5 PVID evt*/
  202. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  203. struct be_async_event_grp5_pvid_state *evt)
  204. {
  205. if (evt->enabled)
  206. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  207. else
  208. adapter->pvid = 0;
  209. }
  210. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  211. u32 trailer, struct be_mcc_compl *evt)
  212. {
  213. u8 event_type = 0;
  214. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  215. ASYNC_TRAILER_EVENT_TYPE_MASK;
  216. switch (event_type) {
  217. case ASYNC_EVENT_COS_PRIORITY:
  218. be_async_grp5_cos_priority_process(adapter,
  219. (struct be_async_event_grp5_cos_priority *)evt);
  220. break;
  221. case ASYNC_EVENT_QOS_SPEED:
  222. be_async_grp5_qos_speed_process(adapter,
  223. (struct be_async_event_grp5_qos_link_speed *)evt);
  224. break;
  225. case ASYNC_EVENT_PVID_STATE:
  226. be_async_grp5_pvid_state_process(adapter,
  227. (struct be_async_event_grp5_pvid_state *)evt);
  228. break;
  229. default:
  230. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  231. event_type);
  232. break;
  233. }
  234. }
  235. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  236. u32 trailer, struct be_mcc_compl *cmp)
  237. {
  238. u8 event_type = 0;
  239. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  240. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  241. ASYNC_TRAILER_EVENT_TYPE_MASK;
  242. switch (event_type) {
  243. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  244. if (evt->valid)
  245. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  246. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  247. break;
  248. default:
  249. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  250. event_type);
  251. break;
  252. }
  253. }
  254. static inline bool is_link_state_evt(u32 trailer)
  255. {
  256. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  257. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  258. ASYNC_EVENT_CODE_LINK_STATE;
  259. }
  260. static inline bool is_grp5_evt(u32 trailer)
  261. {
  262. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  263. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  264. ASYNC_EVENT_CODE_GRP_5);
  265. }
  266. static inline bool is_dbg_evt(u32 trailer)
  267. {
  268. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  269. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  270. ASYNC_EVENT_CODE_QNQ);
  271. }
  272. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  273. {
  274. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  275. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  276. if (be_mcc_compl_is_new(compl)) {
  277. queue_tail_inc(mcc_cq);
  278. return compl;
  279. }
  280. return NULL;
  281. }
  282. void be_async_mcc_enable(struct be_adapter *adapter)
  283. {
  284. spin_lock_bh(&adapter->mcc_cq_lock);
  285. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  286. adapter->mcc_obj.rearm_cq = true;
  287. spin_unlock_bh(&adapter->mcc_cq_lock);
  288. }
  289. void be_async_mcc_disable(struct be_adapter *adapter)
  290. {
  291. spin_lock_bh(&adapter->mcc_cq_lock);
  292. adapter->mcc_obj.rearm_cq = false;
  293. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  294. spin_unlock_bh(&adapter->mcc_cq_lock);
  295. }
  296. int be_process_mcc(struct be_adapter *adapter)
  297. {
  298. struct be_mcc_compl *compl;
  299. int num = 0, status = 0;
  300. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  301. spin_lock(&adapter->mcc_cq_lock);
  302. while ((compl = be_mcc_compl_get(adapter))) {
  303. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  304. /* Interpret flags as an async trailer */
  305. if (is_link_state_evt(compl->flags))
  306. be_async_link_state_process(adapter,
  307. (struct be_async_event_link_state *) compl);
  308. else if (is_grp5_evt(compl->flags))
  309. be_async_grp5_evt_process(adapter,
  310. compl->flags, compl);
  311. else if (is_dbg_evt(compl->flags))
  312. be_async_dbg_evt_process(adapter,
  313. compl->flags, compl);
  314. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  315. status = be_mcc_compl_process(adapter, compl);
  316. atomic_dec(&mcc_obj->q.used);
  317. }
  318. be_mcc_compl_use(compl);
  319. num++;
  320. }
  321. if (num)
  322. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  323. spin_unlock(&adapter->mcc_cq_lock);
  324. return status;
  325. }
  326. /* Wait till no more pending mcc requests are present */
  327. static int be_mcc_wait_compl(struct be_adapter *adapter)
  328. {
  329. #define mcc_timeout 120000 /* 12s timeout */
  330. int i, status = 0;
  331. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  332. for (i = 0; i < mcc_timeout; i++) {
  333. if (be_error(adapter))
  334. return -EIO;
  335. local_bh_disable();
  336. status = be_process_mcc(adapter);
  337. local_bh_enable();
  338. if (atomic_read(&mcc_obj->q.used) == 0)
  339. break;
  340. udelay(100);
  341. }
  342. if (i == mcc_timeout) {
  343. dev_err(&adapter->pdev->dev, "FW not responding\n");
  344. adapter->fw_timeout = true;
  345. return -EIO;
  346. }
  347. return status;
  348. }
  349. /* Notify MCC requests and wait for completion */
  350. static int be_mcc_notify_wait(struct be_adapter *adapter)
  351. {
  352. int status;
  353. struct be_mcc_wrb *wrb;
  354. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  355. u16 index = mcc_obj->q.head;
  356. struct be_cmd_resp_hdr *resp;
  357. index_dec(&index, mcc_obj->q.len);
  358. wrb = queue_index_node(&mcc_obj->q, index);
  359. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  360. be_mcc_notify(adapter);
  361. status = be_mcc_wait_compl(adapter);
  362. if (status == -EIO)
  363. goto out;
  364. status = resp->status;
  365. out:
  366. return status;
  367. }
  368. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  369. {
  370. int msecs = 0;
  371. u32 ready;
  372. do {
  373. if (be_error(adapter))
  374. return -EIO;
  375. ready = ioread32(db);
  376. if (ready == 0xffffffff)
  377. return -1;
  378. ready &= MPU_MAILBOX_DB_RDY_MASK;
  379. if (ready)
  380. break;
  381. if (msecs > 4000) {
  382. dev_err(&adapter->pdev->dev, "FW not responding\n");
  383. adapter->fw_timeout = true;
  384. be_detect_error(adapter);
  385. return -1;
  386. }
  387. msleep(1);
  388. msecs++;
  389. } while (true);
  390. return 0;
  391. }
  392. /*
  393. * Insert the mailbox address into the doorbell in two steps
  394. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  395. */
  396. static int be_mbox_notify_wait(struct be_adapter *adapter)
  397. {
  398. int status;
  399. u32 val = 0;
  400. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  401. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  402. struct be_mcc_mailbox *mbox = mbox_mem->va;
  403. struct be_mcc_compl *compl = &mbox->compl;
  404. /* wait for ready to be set */
  405. status = be_mbox_db_ready_wait(adapter, db);
  406. if (status != 0)
  407. return status;
  408. val |= MPU_MAILBOX_DB_HI_MASK;
  409. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  410. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  411. iowrite32(val, db);
  412. /* wait for ready to be set */
  413. status = be_mbox_db_ready_wait(adapter, db);
  414. if (status != 0)
  415. return status;
  416. val = 0;
  417. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  418. val |= (u32)(mbox_mem->dma >> 4) << 2;
  419. iowrite32(val, db);
  420. status = be_mbox_db_ready_wait(adapter, db);
  421. if (status != 0)
  422. return status;
  423. /* A cq entry has been made now */
  424. if (be_mcc_compl_is_new(compl)) {
  425. status = be_mcc_compl_process(adapter, &mbox->compl);
  426. be_mcc_compl_use(compl);
  427. if (status)
  428. return status;
  429. } else {
  430. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  431. return -1;
  432. }
  433. return 0;
  434. }
  435. static u16 be_POST_stage_get(struct be_adapter *adapter)
  436. {
  437. u32 sem;
  438. if (BEx_chip(adapter))
  439. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  440. else
  441. pci_read_config_dword(adapter->pdev,
  442. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  443. return sem & POST_STAGE_MASK;
  444. }
  445. static int lancer_wait_ready(struct be_adapter *adapter)
  446. {
  447. #define SLIPORT_READY_TIMEOUT 30
  448. u32 sliport_status;
  449. int status = 0, i;
  450. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  451. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  452. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  453. break;
  454. msleep(1000);
  455. }
  456. if (i == SLIPORT_READY_TIMEOUT)
  457. status = -1;
  458. return status;
  459. }
  460. static bool lancer_provisioning_error(struct be_adapter *adapter)
  461. {
  462. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  463. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  464. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  465. sliport_err1 = ioread32(adapter->db +
  466. SLIPORT_ERROR1_OFFSET);
  467. sliport_err2 = ioread32(adapter->db +
  468. SLIPORT_ERROR2_OFFSET);
  469. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  470. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  471. return true;
  472. }
  473. return false;
  474. }
  475. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  476. {
  477. int status;
  478. u32 sliport_status, err, reset_needed;
  479. bool resource_error;
  480. resource_error = lancer_provisioning_error(adapter);
  481. if (resource_error)
  482. return -EAGAIN;
  483. status = lancer_wait_ready(adapter);
  484. if (!status) {
  485. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  486. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  487. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  488. if (err && reset_needed) {
  489. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  490. adapter->db + SLIPORT_CONTROL_OFFSET);
  491. /* check adapter has corrected the error */
  492. status = lancer_wait_ready(adapter);
  493. sliport_status = ioread32(adapter->db +
  494. SLIPORT_STATUS_OFFSET);
  495. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  496. SLIPORT_STATUS_RN_MASK);
  497. if (status || sliport_status)
  498. status = -1;
  499. } else if (err || reset_needed) {
  500. status = -1;
  501. }
  502. }
  503. /* Stop error recovery if error is not recoverable.
  504. * No resource error is temporary errors and will go away
  505. * when PF provisions resources.
  506. */
  507. resource_error = lancer_provisioning_error(adapter);
  508. if (resource_error)
  509. status = -EAGAIN;
  510. return status;
  511. }
  512. int be_fw_wait_ready(struct be_adapter *adapter)
  513. {
  514. u16 stage;
  515. int status, timeout = 0;
  516. struct device *dev = &adapter->pdev->dev;
  517. if (lancer_chip(adapter)) {
  518. status = lancer_wait_ready(adapter);
  519. return status;
  520. }
  521. do {
  522. stage = be_POST_stage_get(adapter);
  523. if (stage == POST_STAGE_ARMFW_RDY)
  524. return 0;
  525. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  526. timeout);
  527. if (msleep_interruptible(2000)) {
  528. dev_err(dev, "Waiting for POST aborted\n");
  529. return -EINTR;
  530. }
  531. timeout += 2;
  532. } while (timeout < 60);
  533. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  534. return -1;
  535. }
  536. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  537. {
  538. return &wrb->payload.sgl[0];
  539. }
  540. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  541. unsigned long addr)
  542. {
  543. wrb->tag0 = addr & 0xFFFFFFFF;
  544. wrb->tag1 = upper_32_bits(addr);
  545. }
  546. /* Don't touch the hdr after it's prepared */
  547. /* mem will be NULL for embedded commands */
  548. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  549. u8 subsystem, u8 opcode, int cmd_len,
  550. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  551. {
  552. struct be_sge *sge;
  553. req_hdr->opcode = opcode;
  554. req_hdr->subsystem = subsystem;
  555. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  556. req_hdr->version = 0;
  557. fill_wrb_tags(wrb, (ulong) req_hdr);
  558. wrb->payload_length = cmd_len;
  559. if (mem) {
  560. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  561. MCC_WRB_SGE_CNT_SHIFT;
  562. sge = nonembedded_sgl(wrb);
  563. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  564. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  565. sge->len = cpu_to_le32(mem->size);
  566. } else
  567. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  568. be_dws_cpu_to_le(wrb, 8);
  569. }
  570. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  571. struct be_dma_mem *mem)
  572. {
  573. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  574. u64 dma = (u64)mem->dma;
  575. for (i = 0; i < buf_pages; i++) {
  576. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  577. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  578. dma += PAGE_SIZE_4K;
  579. }
  580. }
  581. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  582. {
  583. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  584. struct be_mcc_wrb *wrb
  585. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  586. memset(wrb, 0, sizeof(*wrb));
  587. return wrb;
  588. }
  589. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  590. {
  591. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  592. struct be_mcc_wrb *wrb;
  593. if (!mccq->created)
  594. return NULL;
  595. if (atomic_read(&mccq->used) >= mccq->len)
  596. return NULL;
  597. wrb = queue_head_node(mccq);
  598. queue_head_inc(mccq);
  599. atomic_inc(&mccq->used);
  600. memset(wrb, 0, sizeof(*wrb));
  601. return wrb;
  602. }
  603. static bool use_mcc(struct be_adapter *adapter)
  604. {
  605. return adapter->mcc_obj.q.created;
  606. }
  607. /* Must be used only in process context */
  608. static int be_cmd_lock(struct be_adapter *adapter)
  609. {
  610. if (use_mcc(adapter)) {
  611. spin_lock_bh(&adapter->mcc_lock);
  612. return 0;
  613. } else {
  614. return mutex_lock_interruptible(&adapter->mbox_lock);
  615. }
  616. }
  617. /* Must be used only in process context */
  618. static void be_cmd_unlock(struct be_adapter *adapter)
  619. {
  620. if (use_mcc(adapter))
  621. spin_unlock_bh(&adapter->mcc_lock);
  622. else
  623. return mutex_unlock(&adapter->mbox_lock);
  624. }
  625. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  626. struct be_mcc_wrb *wrb)
  627. {
  628. struct be_mcc_wrb *dest_wrb;
  629. if (use_mcc(adapter)) {
  630. dest_wrb = wrb_from_mccq(adapter);
  631. if (!dest_wrb)
  632. return NULL;
  633. } else {
  634. dest_wrb = wrb_from_mbox(adapter);
  635. }
  636. memcpy(dest_wrb, wrb, sizeof(*wrb));
  637. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  638. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  639. return dest_wrb;
  640. }
  641. /* Must be used only in process context */
  642. static int be_cmd_notify_wait(struct be_adapter *adapter,
  643. struct be_mcc_wrb *wrb)
  644. {
  645. struct be_mcc_wrb *dest_wrb;
  646. int status;
  647. status = be_cmd_lock(adapter);
  648. if (status)
  649. return status;
  650. dest_wrb = be_cmd_copy(adapter, wrb);
  651. if (!dest_wrb)
  652. return -EBUSY;
  653. if (use_mcc(adapter))
  654. status = be_mcc_notify_wait(adapter);
  655. else
  656. status = be_mbox_notify_wait(adapter);
  657. if (!status)
  658. memcpy(wrb, dest_wrb, sizeof(*wrb));
  659. be_cmd_unlock(adapter);
  660. return status;
  661. }
  662. /* Tell fw we're about to start firing cmds by writing a
  663. * special pattern across the wrb hdr; uses mbox
  664. */
  665. int be_cmd_fw_init(struct be_adapter *adapter)
  666. {
  667. u8 *wrb;
  668. int status;
  669. if (lancer_chip(adapter))
  670. return 0;
  671. if (mutex_lock_interruptible(&adapter->mbox_lock))
  672. return -1;
  673. wrb = (u8 *)wrb_from_mbox(adapter);
  674. *wrb++ = 0xFF;
  675. *wrb++ = 0x12;
  676. *wrb++ = 0x34;
  677. *wrb++ = 0xFF;
  678. *wrb++ = 0xFF;
  679. *wrb++ = 0x56;
  680. *wrb++ = 0x78;
  681. *wrb = 0xFF;
  682. status = be_mbox_notify_wait(adapter);
  683. mutex_unlock(&adapter->mbox_lock);
  684. return status;
  685. }
  686. /* Tell fw we're done with firing cmds by writing a
  687. * special pattern across the wrb hdr; uses mbox
  688. */
  689. int be_cmd_fw_clean(struct be_adapter *adapter)
  690. {
  691. u8 *wrb;
  692. int status;
  693. if (lancer_chip(adapter))
  694. return 0;
  695. if (mutex_lock_interruptible(&adapter->mbox_lock))
  696. return -1;
  697. wrb = (u8 *)wrb_from_mbox(adapter);
  698. *wrb++ = 0xFF;
  699. *wrb++ = 0xAA;
  700. *wrb++ = 0xBB;
  701. *wrb++ = 0xFF;
  702. *wrb++ = 0xFF;
  703. *wrb++ = 0xCC;
  704. *wrb++ = 0xDD;
  705. *wrb = 0xFF;
  706. status = be_mbox_notify_wait(adapter);
  707. mutex_unlock(&adapter->mbox_lock);
  708. return status;
  709. }
  710. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  711. {
  712. struct be_mcc_wrb *wrb;
  713. struct be_cmd_req_eq_create *req;
  714. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  715. int status, ver = 0;
  716. if (mutex_lock_interruptible(&adapter->mbox_lock))
  717. return -1;
  718. wrb = wrb_from_mbox(adapter);
  719. req = embedded_payload(wrb);
  720. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  721. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  722. /* Support for EQ_CREATEv2 available only SH-R onwards */
  723. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  724. ver = 2;
  725. req->hdr.version = ver;
  726. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  727. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  728. /* 4byte eqe*/
  729. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  730. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  731. __ilog2_u32(eqo->q.len / 256));
  732. be_dws_cpu_to_le(req->context, sizeof(req->context));
  733. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  734. status = be_mbox_notify_wait(adapter);
  735. if (!status) {
  736. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  737. eqo->q.id = le16_to_cpu(resp->eq_id);
  738. eqo->msix_idx =
  739. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  740. eqo->q.created = true;
  741. }
  742. mutex_unlock(&adapter->mbox_lock);
  743. return status;
  744. }
  745. /* Use MCC */
  746. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  747. bool permanent, u32 if_handle, u32 pmac_id)
  748. {
  749. struct be_mcc_wrb *wrb;
  750. struct be_cmd_req_mac_query *req;
  751. int status;
  752. spin_lock_bh(&adapter->mcc_lock);
  753. wrb = wrb_from_mccq(adapter);
  754. if (!wrb) {
  755. status = -EBUSY;
  756. goto err;
  757. }
  758. req = embedded_payload(wrb);
  759. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  760. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  761. req->type = MAC_ADDRESS_TYPE_NETWORK;
  762. if (permanent) {
  763. req->permanent = 1;
  764. } else {
  765. req->if_id = cpu_to_le16((u16) if_handle);
  766. req->pmac_id = cpu_to_le32(pmac_id);
  767. req->permanent = 0;
  768. }
  769. status = be_mcc_notify_wait(adapter);
  770. if (!status) {
  771. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  772. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  773. }
  774. err:
  775. spin_unlock_bh(&adapter->mcc_lock);
  776. return status;
  777. }
  778. /* Uses synchronous MCCQ */
  779. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  780. u32 if_id, u32 *pmac_id, u32 domain)
  781. {
  782. struct be_mcc_wrb *wrb;
  783. struct be_cmd_req_pmac_add *req;
  784. int status;
  785. spin_lock_bh(&adapter->mcc_lock);
  786. wrb = wrb_from_mccq(adapter);
  787. if (!wrb) {
  788. status = -EBUSY;
  789. goto err;
  790. }
  791. req = embedded_payload(wrb);
  792. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  793. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  794. req->hdr.domain = domain;
  795. req->if_id = cpu_to_le32(if_id);
  796. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  797. status = be_mcc_notify_wait(adapter);
  798. if (!status) {
  799. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  800. *pmac_id = le32_to_cpu(resp->pmac_id);
  801. }
  802. err:
  803. spin_unlock_bh(&adapter->mcc_lock);
  804. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  805. status = -EPERM;
  806. return status;
  807. }
  808. /* Uses synchronous MCCQ */
  809. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  810. {
  811. struct be_mcc_wrb *wrb;
  812. struct be_cmd_req_pmac_del *req;
  813. int status;
  814. if (pmac_id == -1)
  815. return 0;
  816. spin_lock_bh(&adapter->mcc_lock);
  817. wrb = wrb_from_mccq(adapter);
  818. if (!wrb) {
  819. status = -EBUSY;
  820. goto err;
  821. }
  822. req = embedded_payload(wrb);
  823. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  824. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  825. req->hdr.domain = dom;
  826. req->if_id = cpu_to_le32(if_id);
  827. req->pmac_id = cpu_to_le32(pmac_id);
  828. status = be_mcc_notify_wait(adapter);
  829. err:
  830. spin_unlock_bh(&adapter->mcc_lock);
  831. return status;
  832. }
  833. /* Uses Mbox */
  834. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  835. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  836. {
  837. struct be_mcc_wrb *wrb;
  838. struct be_cmd_req_cq_create *req;
  839. struct be_dma_mem *q_mem = &cq->dma_mem;
  840. void *ctxt;
  841. int status;
  842. if (mutex_lock_interruptible(&adapter->mbox_lock))
  843. return -1;
  844. wrb = wrb_from_mbox(adapter);
  845. req = embedded_payload(wrb);
  846. ctxt = &req->context;
  847. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  848. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  849. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  850. if (BEx_chip(adapter)) {
  851. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  852. coalesce_wm);
  853. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  854. ctxt, no_delay);
  855. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  856. __ilog2_u32(cq->len/256));
  857. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  858. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  859. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  860. } else {
  861. req->hdr.version = 2;
  862. req->page_size = 1; /* 1 for 4K */
  863. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  864. no_delay);
  865. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  866. __ilog2_u32(cq->len/256));
  867. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  869. ctxt, 1);
  870. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  871. ctxt, eq->id);
  872. }
  873. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  874. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  875. status = be_mbox_notify_wait(adapter);
  876. if (!status) {
  877. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  878. cq->id = le16_to_cpu(resp->cq_id);
  879. cq->created = true;
  880. }
  881. mutex_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. static u32 be_encoded_q_len(int q_len)
  885. {
  886. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  887. if (len_encoded == 16)
  888. len_encoded = 0;
  889. return len_encoded;
  890. }
  891. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  892. struct be_queue_info *mccq,
  893. struct be_queue_info *cq)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_mcc_ext_create *req;
  897. struct be_dma_mem *q_mem = &mccq->dma_mem;
  898. void *ctxt;
  899. int status;
  900. if (mutex_lock_interruptible(&adapter->mbox_lock))
  901. return -1;
  902. wrb = wrb_from_mbox(adapter);
  903. req = embedded_payload(wrb);
  904. ctxt = &req->context;
  905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  906. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  907. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  908. if (lancer_chip(adapter)) {
  909. req->hdr.version = 1;
  910. req->cq_id = cpu_to_le16(cq->id);
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  912. be_encoded_q_len(mccq->len));
  913. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  915. ctxt, cq->id);
  916. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  917. ctxt, 1);
  918. } else {
  919. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  920. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  921. be_encoded_q_len(mccq->len));
  922. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  923. }
  924. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  925. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  926. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  927. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  928. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  929. status = be_mbox_notify_wait(adapter);
  930. if (!status) {
  931. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  932. mccq->id = le16_to_cpu(resp->id);
  933. mccq->created = true;
  934. }
  935. mutex_unlock(&adapter->mbox_lock);
  936. return status;
  937. }
  938. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  939. struct be_queue_info *mccq,
  940. struct be_queue_info *cq)
  941. {
  942. struct be_mcc_wrb *wrb;
  943. struct be_cmd_req_mcc_create *req;
  944. struct be_dma_mem *q_mem = &mccq->dma_mem;
  945. void *ctxt;
  946. int status;
  947. if (mutex_lock_interruptible(&adapter->mbox_lock))
  948. return -1;
  949. wrb = wrb_from_mbox(adapter);
  950. req = embedded_payload(wrb);
  951. ctxt = &req->context;
  952. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  953. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  954. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  955. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  956. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  957. be_encoded_q_len(mccq->len));
  958. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  959. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  960. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  961. status = be_mbox_notify_wait(adapter);
  962. if (!status) {
  963. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  964. mccq->id = le16_to_cpu(resp->id);
  965. mccq->created = true;
  966. }
  967. mutex_unlock(&adapter->mbox_lock);
  968. return status;
  969. }
  970. int be_cmd_mccq_create(struct be_adapter *adapter,
  971. struct be_queue_info *mccq,
  972. struct be_queue_info *cq)
  973. {
  974. int status;
  975. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  976. if (status && !lancer_chip(adapter)) {
  977. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  978. "or newer to avoid conflicting priorities between NIC "
  979. "and FCoE traffic");
  980. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  981. }
  982. return status;
  983. }
  984. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  985. {
  986. struct be_mcc_wrb wrb = {0};
  987. struct be_cmd_req_eth_tx_create *req;
  988. struct be_queue_info *txq = &txo->q;
  989. struct be_queue_info *cq = &txo->cq;
  990. struct be_dma_mem *q_mem = &txq->dma_mem;
  991. int status, ver = 0;
  992. req = embedded_payload(&wrb);
  993. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  994. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  995. if (lancer_chip(adapter)) {
  996. req->hdr.version = 1;
  997. } else if (BEx_chip(adapter)) {
  998. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  999. req->hdr.version = 2;
  1000. } else { /* For SH */
  1001. req->hdr.version = 2;
  1002. }
  1003. if (req->hdr.version > 0)
  1004. req->if_id = cpu_to_le16(adapter->if_handle);
  1005. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1006. req->ulp_num = BE_ULP1_NUM;
  1007. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1008. req->cq_id = cpu_to_le16(cq->id);
  1009. req->queue_size = be_encoded_q_len(txq->len);
  1010. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1011. ver = req->hdr.version;
  1012. status = be_cmd_notify_wait(adapter, &wrb);
  1013. if (!status) {
  1014. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1015. txq->id = le16_to_cpu(resp->cid);
  1016. if (ver == 2)
  1017. txo->db_offset = le32_to_cpu(resp->db_offset);
  1018. else
  1019. txo->db_offset = DB_TXULP1_OFFSET;
  1020. txq->created = true;
  1021. }
  1022. return status;
  1023. }
  1024. /* Uses MCC */
  1025. int be_cmd_rxq_create(struct be_adapter *adapter,
  1026. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1027. u32 if_id, u32 rss, u8 *rss_id)
  1028. {
  1029. struct be_mcc_wrb *wrb;
  1030. struct be_cmd_req_eth_rx_create *req;
  1031. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1032. int status;
  1033. spin_lock_bh(&adapter->mcc_lock);
  1034. wrb = wrb_from_mccq(adapter);
  1035. if (!wrb) {
  1036. status = -EBUSY;
  1037. goto err;
  1038. }
  1039. req = embedded_payload(wrb);
  1040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1041. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1042. req->cq_id = cpu_to_le16(cq_id);
  1043. req->frag_size = fls(frag_size) - 1;
  1044. req->num_pages = 2;
  1045. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1046. req->interface_id = cpu_to_le32(if_id);
  1047. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1048. req->rss_queue = cpu_to_le32(rss);
  1049. status = be_mcc_notify_wait(adapter);
  1050. if (!status) {
  1051. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1052. rxq->id = le16_to_cpu(resp->id);
  1053. rxq->created = true;
  1054. *rss_id = resp->rss_id;
  1055. }
  1056. err:
  1057. spin_unlock_bh(&adapter->mcc_lock);
  1058. return status;
  1059. }
  1060. /* Generic destroyer function for all types of queues
  1061. * Uses Mbox
  1062. */
  1063. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1064. int queue_type)
  1065. {
  1066. struct be_mcc_wrb *wrb;
  1067. struct be_cmd_req_q_destroy *req;
  1068. u8 subsys = 0, opcode = 0;
  1069. int status;
  1070. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1071. return -1;
  1072. wrb = wrb_from_mbox(adapter);
  1073. req = embedded_payload(wrb);
  1074. switch (queue_type) {
  1075. case QTYPE_EQ:
  1076. subsys = CMD_SUBSYSTEM_COMMON;
  1077. opcode = OPCODE_COMMON_EQ_DESTROY;
  1078. break;
  1079. case QTYPE_CQ:
  1080. subsys = CMD_SUBSYSTEM_COMMON;
  1081. opcode = OPCODE_COMMON_CQ_DESTROY;
  1082. break;
  1083. case QTYPE_TXQ:
  1084. subsys = CMD_SUBSYSTEM_ETH;
  1085. opcode = OPCODE_ETH_TX_DESTROY;
  1086. break;
  1087. case QTYPE_RXQ:
  1088. subsys = CMD_SUBSYSTEM_ETH;
  1089. opcode = OPCODE_ETH_RX_DESTROY;
  1090. break;
  1091. case QTYPE_MCCQ:
  1092. subsys = CMD_SUBSYSTEM_COMMON;
  1093. opcode = OPCODE_COMMON_MCC_DESTROY;
  1094. break;
  1095. default:
  1096. BUG();
  1097. }
  1098. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1099. NULL);
  1100. req->id = cpu_to_le16(q->id);
  1101. status = be_mbox_notify_wait(adapter);
  1102. q->created = false;
  1103. mutex_unlock(&adapter->mbox_lock);
  1104. return status;
  1105. }
  1106. /* Uses MCC */
  1107. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1108. {
  1109. struct be_mcc_wrb *wrb;
  1110. struct be_cmd_req_q_destroy *req;
  1111. int status;
  1112. spin_lock_bh(&adapter->mcc_lock);
  1113. wrb = wrb_from_mccq(adapter);
  1114. if (!wrb) {
  1115. status = -EBUSY;
  1116. goto err;
  1117. }
  1118. req = embedded_payload(wrb);
  1119. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1120. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1121. req->id = cpu_to_le16(q->id);
  1122. status = be_mcc_notify_wait(adapter);
  1123. q->created = false;
  1124. err:
  1125. spin_unlock_bh(&adapter->mcc_lock);
  1126. return status;
  1127. }
  1128. /* Create an rx filtering policy configuration on an i/f
  1129. * Will use MBOX only if MCCQ has not been created.
  1130. */
  1131. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1132. u32 *if_handle, u32 domain)
  1133. {
  1134. struct be_mcc_wrb wrb = {0};
  1135. struct be_cmd_req_if_create *req;
  1136. int status;
  1137. req = embedded_payload(&wrb);
  1138. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1139. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1140. req->hdr.domain = domain;
  1141. req->capability_flags = cpu_to_le32(cap_flags);
  1142. req->enable_flags = cpu_to_le32(en_flags);
  1143. req->pmac_invalid = true;
  1144. status = be_cmd_notify_wait(adapter, &wrb);
  1145. if (!status) {
  1146. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1147. *if_handle = le32_to_cpu(resp->interface_id);
  1148. /* Hack to retrieve VF's pmac-id on BE3 */
  1149. if (BE3_chip(adapter) && !be_physfn(adapter))
  1150. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1151. }
  1152. return status;
  1153. }
  1154. /* Uses MCCQ */
  1155. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1156. {
  1157. struct be_mcc_wrb *wrb;
  1158. struct be_cmd_req_if_destroy *req;
  1159. int status;
  1160. if (interface_id == -1)
  1161. return 0;
  1162. spin_lock_bh(&adapter->mcc_lock);
  1163. wrb = wrb_from_mccq(adapter);
  1164. if (!wrb) {
  1165. status = -EBUSY;
  1166. goto err;
  1167. }
  1168. req = embedded_payload(wrb);
  1169. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1170. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1171. req->hdr.domain = domain;
  1172. req->interface_id = cpu_to_le32(interface_id);
  1173. status = be_mcc_notify_wait(adapter);
  1174. err:
  1175. spin_unlock_bh(&adapter->mcc_lock);
  1176. return status;
  1177. }
  1178. /* Get stats is a non embedded command: the request is not embedded inside
  1179. * WRB but is a separate dma memory block
  1180. * Uses asynchronous MCC
  1181. */
  1182. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1183. {
  1184. struct be_mcc_wrb *wrb;
  1185. struct be_cmd_req_hdr *hdr;
  1186. int status = 0;
  1187. spin_lock_bh(&adapter->mcc_lock);
  1188. wrb = wrb_from_mccq(adapter);
  1189. if (!wrb) {
  1190. status = -EBUSY;
  1191. goto err;
  1192. }
  1193. hdr = nonemb_cmd->va;
  1194. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1195. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1196. /* version 1 of the cmd is not supported only by BE2 */
  1197. if (BE2_chip(adapter))
  1198. hdr->version = 0;
  1199. if (BE3_chip(adapter) || lancer_chip(adapter))
  1200. hdr->version = 1;
  1201. else
  1202. hdr->version = 2;
  1203. be_mcc_notify(adapter);
  1204. adapter->stats_cmd_sent = true;
  1205. err:
  1206. spin_unlock_bh(&adapter->mcc_lock);
  1207. return status;
  1208. }
  1209. /* Lancer Stats */
  1210. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1211. struct be_dma_mem *nonemb_cmd)
  1212. {
  1213. struct be_mcc_wrb *wrb;
  1214. struct lancer_cmd_req_pport_stats *req;
  1215. int status = 0;
  1216. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1217. CMD_SUBSYSTEM_ETH))
  1218. return -EPERM;
  1219. spin_lock_bh(&adapter->mcc_lock);
  1220. wrb = wrb_from_mccq(adapter);
  1221. if (!wrb) {
  1222. status = -EBUSY;
  1223. goto err;
  1224. }
  1225. req = nonemb_cmd->va;
  1226. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1227. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1228. nonemb_cmd);
  1229. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1230. req->cmd_params.params.reset_stats = 0;
  1231. be_mcc_notify(adapter);
  1232. adapter->stats_cmd_sent = true;
  1233. err:
  1234. spin_unlock_bh(&adapter->mcc_lock);
  1235. return status;
  1236. }
  1237. static int be_mac_to_link_speed(int mac_speed)
  1238. {
  1239. switch (mac_speed) {
  1240. case PHY_LINK_SPEED_ZERO:
  1241. return 0;
  1242. case PHY_LINK_SPEED_10MBPS:
  1243. return 10;
  1244. case PHY_LINK_SPEED_100MBPS:
  1245. return 100;
  1246. case PHY_LINK_SPEED_1GBPS:
  1247. return 1000;
  1248. case PHY_LINK_SPEED_10GBPS:
  1249. return 10000;
  1250. case PHY_LINK_SPEED_20GBPS:
  1251. return 20000;
  1252. case PHY_LINK_SPEED_25GBPS:
  1253. return 25000;
  1254. case PHY_LINK_SPEED_40GBPS:
  1255. return 40000;
  1256. }
  1257. return 0;
  1258. }
  1259. /* Uses synchronous mcc
  1260. * Returns link_speed in Mbps
  1261. */
  1262. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1263. u8 *link_status, u32 dom)
  1264. {
  1265. struct be_mcc_wrb *wrb;
  1266. struct be_cmd_req_link_status *req;
  1267. int status;
  1268. spin_lock_bh(&adapter->mcc_lock);
  1269. if (link_status)
  1270. *link_status = LINK_DOWN;
  1271. wrb = wrb_from_mccq(adapter);
  1272. if (!wrb) {
  1273. status = -EBUSY;
  1274. goto err;
  1275. }
  1276. req = embedded_payload(wrb);
  1277. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1278. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1279. /* version 1 of the cmd is not supported only by BE2 */
  1280. if (!BE2_chip(adapter))
  1281. req->hdr.version = 1;
  1282. req->hdr.domain = dom;
  1283. status = be_mcc_notify_wait(adapter);
  1284. if (!status) {
  1285. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1286. if (link_speed) {
  1287. *link_speed = resp->link_speed ?
  1288. le16_to_cpu(resp->link_speed) * 10 :
  1289. be_mac_to_link_speed(resp->mac_speed);
  1290. if (!resp->logical_link_status)
  1291. *link_speed = 0;
  1292. }
  1293. if (link_status)
  1294. *link_status = resp->logical_link_status;
  1295. }
  1296. err:
  1297. spin_unlock_bh(&adapter->mcc_lock);
  1298. return status;
  1299. }
  1300. /* Uses synchronous mcc */
  1301. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1302. {
  1303. struct be_mcc_wrb *wrb;
  1304. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1305. int status = 0;
  1306. spin_lock_bh(&adapter->mcc_lock);
  1307. wrb = wrb_from_mccq(adapter);
  1308. if (!wrb) {
  1309. status = -EBUSY;
  1310. goto err;
  1311. }
  1312. req = embedded_payload(wrb);
  1313. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1314. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1315. wrb, NULL);
  1316. be_mcc_notify(adapter);
  1317. err:
  1318. spin_unlock_bh(&adapter->mcc_lock);
  1319. return status;
  1320. }
  1321. /* Uses synchronous mcc */
  1322. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1323. {
  1324. struct be_mcc_wrb *wrb;
  1325. struct be_cmd_req_get_fat *req;
  1326. int status;
  1327. spin_lock_bh(&adapter->mcc_lock);
  1328. wrb = wrb_from_mccq(adapter);
  1329. if (!wrb) {
  1330. status = -EBUSY;
  1331. goto err;
  1332. }
  1333. req = embedded_payload(wrb);
  1334. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1335. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1336. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1337. status = be_mcc_notify_wait(adapter);
  1338. if (!status) {
  1339. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1340. if (log_size && resp->log_size)
  1341. *log_size = le32_to_cpu(resp->log_size) -
  1342. sizeof(u32);
  1343. }
  1344. err:
  1345. spin_unlock_bh(&adapter->mcc_lock);
  1346. return status;
  1347. }
  1348. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1349. {
  1350. struct be_dma_mem get_fat_cmd;
  1351. struct be_mcc_wrb *wrb;
  1352. struct be_cmd_req_get_fat *req;
  1353. u32 offset = 0, total_size, buf_size,
  1354. log_offset = sizeof(u32), payload_len;
  1355. int status;
  1356. if (buf_len == 0)
  1357. return;
  1358. total_size = buf_len;
  1359. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1360. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1361. get_fat_cmd.size,
  1362. &get_fat_cmd.dma);
  1363. if (!get_fat_cmd.va) {
  1364. status = -ENOMEM;
  1365. dev_err(&adapter->pdev->dev,
  1366. "Memory allocation failure while retrieving FAT data\n");
  1367. return;
  1368. }
  1369. spin_lock_bh(&adapter->mcc_lock);
  1370. while (total_size) {
  1371. buf_size = min(total_size, (u32)60*1024);
  1372. total_size -= buf_size;
  1373. wrb = wrb_from_mccq(adapter);
  1374. if (!wrb) {
  1375. status = -EBUSY;
  1376. goto err;
  1377. }
  1378. req = get_fat_cmd.va;
  1379. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1380. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1381. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1382. &get_fat_cmd);
  1383. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1384. req->read_log_offset = cpu_to_le32(log_offset);
  1385. req->read_log_length = cpu_to_le32(buf_size);
  1386. req->data_buffer_size = cpu_to_le32(buf_size);
  1387. status = be_mcc_notify_wait(adapter);
  1388. if (!status) {
  1389. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1390. memcpy(buf + offset,
  1391. resp->data_buffer,
  1392. le32_to_cpu(resp->read_log_length));
  1393. } else {
  1394. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1395. goto err;
  1396. }
  1397. offset += buf_size;
  1398. log_offset += buf_size;
  1399. }
  1400. err:
  1401. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1402. get_fat_cmd.va,
  1403. get_fat_cmd.dma);
  1404. spin_unlock_bh(&adapter->mcc_lock);
  1405. }
  1406. /* Uses synchronous mcc */
  1407. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1408. char *fw_on_flash)
  1409. {
  1410. struct be_mcc_wrb *wrb;
  1411. struct be_cmd_req_get_fw_version *req;
  1412. int status;
  1413. spin_lock_bh(&adapter->mcc_lock);
  1414. wrb = wrb_from_mccq(adapter);
  1415. if (!wrb) {
  1416. status = -EBUSY;
  1417. goto err;
  1418. }
  1419. req = embedded_payload(wrb);
  1420. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1421. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1422. status = be_mcc_notify_wait(adapter);
  1423. if (!status) {
  1424. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1425. strcpy(fw_ver, resp->firmware_version_string);
  1426. if (fw_on_flash)
  1427. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1428. }
  1429. err:
  1430. spin_unlock_bh(&adapter->mcc_lock);
  1431. return status;
  1432. }
  1433. /* set the EQ delay interval of an EQ to specified value
  1434. * Uses async mcc
  1435. */
  1436. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1437. int num)
  1438. {
  1439. struct be_mcc_wrb *wrb;
  1440. struct be_cmd_req_modify_eq_delay *req;
  1441. int status = 0, i;
  1442. spin_lock_bh(&adapter->mcc_lock);
  1443. wrb = wrb_from_mccq(adapter);
  1444. if (!wrb) {
  1445. status = -EBUSY;
  1446. goto err;
  1447. }
  1448. req = embedded_payload(wrb);
  1449. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1450. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1451. req->num_eq = cpu_to_le32(num);
  1452. for (i = 0; i < num; i++) {
  1453. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1454. req->set_eqd[i].phase = 0;
  1455. req->set_eqd[i].delay_multiplier =
  1456. cpu_to_le32(set_eqd[i].delay_multiplier);
  1457. }
  1458. be_mcc_notify(adapter);
  1459. err:
  1460. spin_unlock_bh(&adapter->mcc_lock);
  1461. return status;
  1462. }
  1463. /* Uses sycnhronous mcc */
  1464. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1465. u32 num, bool untagged, bool promiscuous)
  1466. {
  1467. struct be_mcc_wrb *wrb;
  1468. struct be_cmd_req_vlan_config *req;
  1469. int status;
  1470. spin_lock_bh(&adapter->mcc_lock);
  1471. wrb = wrb_from_mccq(adapter);
  1472. if (!wrb) {
  1473. status = -EBUSY;
  1474. goto err;
  1475. }
  1476. req = embedded_payload(wrb);
  1477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1478. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1479. req->interface_id = if_id;
  1480. req->promiscuous = promiscuous;
  1481. req->untagged = untagged;
  1482. req->num_vlan = num;
  1483. if (!promiscuous) {
  1484. memcpy(req->normal_vlan, vtag_array,
  1485. req->num_vlan * sizeof(vtag_array[0]));
  1486. }
  1487. status = be_mcc_notify_wait(adapter);
  1488. err:
  1489. spin_unlock_bh(&adapter->mcc_lock);
  1490. return status;
  1491. }
  1492. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1493. {
  1494. struct be_mcc_wrb *wrb;
  1495. struct be_dma_mem *mem = &adapter->rx_filter;
  1496. struct be_cmd_req_rx_filter *req = mem->va;
  1497. int status;
  1498. spin_lock_bh(&adapter->mcc_lock);
  1499. wrb = wrb_from_mccq(adapter);
  1500. if (!wrb) {
  1501. status = -EBUSY;
  1502. goto err;
  1503. }
  1504. memset(req, 0, sizeof(*req));
  1505. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1506. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1507. wrb, mem);
  1508. req->if_id = cpu_to_le32(adapter->if_handle);
  1509. if (flags & IFF_PROMISC) {
  1510. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1511. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1512. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1513. if (value == ON)
  1514. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1515. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1516. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1517. } else if (flags & IFF_ALLMULTI) {
  1518. req->if_flags_mask = req->if_flags =
  1519. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1520. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1521. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1522. if (value == ON)
  1523. req->if_flags =
  1524. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1525. } else {
  1526. struct netdev_hw_addr *ha;
  1527. int i = 0;
  1528. req->if_flags_mask = req->if_flags =
  1529. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1530. /* Reset mcast promisc mode if already set by setting mask
  1531. * and not setting flags field
  1532. */
  1533. req->if_flags_mask |=
  1534. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1535. be_if_cap_flags(adapter));
  1536. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1537. netdev_for_each_mc_addr(ha, adapter->netdev)
  1538. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1539. }
  1540. status = be_mcc_notify_wait(adapter);
  1541. err:
  1542. spin_unlock_bh(&adapter->mcc_lock);
  1543. return status;
  1544. }
  1545. /* Uses synchrounous mcc */
  1546. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1547. {
  1548. struct be_mcc_wrb *wrb;
  1549. struct be_cmd_req_set_flow_control *req;
  1550. int status;
  1551. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1552. CMD_SUBSYSTEM_COMMON))
  1553. return -EPERM;
  1554. spin_lock_bh(&adapter->mcc_lock);
  1555. wrb = wrb_from_mccq(adapter);
  1556. if (!wrb) {
  1557. status = -EBUSY;
  1558. goto err;
  1559. }
  1560. req = embedded_payload(wrb);
  1561. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1562. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1563. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1564. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1565. status = be_mcc_notify_wait(adapter);
  1566. err:
  1567. spin_unlock_bh(&adapter->mcc_lock);
  1568. return status;
  1569. }
  1570. /* Uses sycn mcc */
  1571. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1572. {
  1573. struct be_mcc_wrb *wrb;
  1574. struct be_cmd_req_get_flow_control *req;
  1575. int status;
  1576. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1577. CMD_SUBSYSTEM_COMMON))
  1578. return -EPERM;
  1579. spin_lock_bh(&adapter->mcc_lock);
  1580. wrb = wrb_from_mccq(adapter);
  1581. if (!wrb) {
  1582. status = -EBUSY;
  1583. goto err;
  1584. }
  1585. req = embedded_payload(wrb);
  1586. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1587. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1588. status = be_mcc_notify_wait(adapter);
  1589. if (!status) {
  1590. struct be_cmd_resp_get_flow_control *resp =
  1591. embedded_payload(wrb);
  1592. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1593. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1594. }
  1595. err:
  1596. spin_unlock_bh(&adapter->mcc_lock);
  1597. return status;
  1598. }
  1599. /* Uses mbox */
  1600. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1601. u32 *mode, u32 *caps, u16 *asic_rev)
  1602. {
  1603. struct be_mcc_wrb *wrb;
  1604. struct be_cmd_req_query_fw_cfg *req;
  1605. int status;
  1606. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1607. return -1;
  1608. wrb = wrb_from_mbox(adapter);
  1609. req = embedded_payload(wrb);
  1610. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1611. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1612. status = be_mbox_notify_wait(adapter);
  1613. if (!status) {
  1614. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1615. *port_num = le32_to_cpu(resp->phys_port);
  1616. *mode = le32_to_cpu(resp->function_mode);
  1617. *caps = le32_to_cpu(resp->function_caps);
  1618. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1619. }
  1620. mutex_unlock(&adapter->mbox_lock);
  1621. return status;
  1622. }
  1623. /* Uses mbox */
  1624. int be_cmd_reset_function(struct be_adapter *adapter)
  1625. {
  1626. struct be_mcc_wrb *wrb;
  1627. struct be_cmd_req_hdr *req;
  1628. int status;
  1629. if (lancer_chip(adapter)) {
  1630. status = lancer_wait_ready(adapter);
  1631. if (!status) {
  1632. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1633. adapter->db + SLIPORT_CONTROL_OFFSET);
  1634. status = lancer_test_and_set_rdy_state(adapter);
  1635. }
  1636. if (status) {
  1637. dev_err(&adapter->pdev->dev,
  1638. "Adapter in non recoverable error\n");
  1639. }
  1640. return status;
  1641. }
  1642. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1643. return -1;
  1644. wrb = wrb_from_mbox(adapter);
  1645. req = embedded_payload(wrb);
  1646. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1647. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1648. status = be_mbox_notify_wait(adapter);
  1649. mutex_unlock(&adapter->mbox_lock);
  1650. return status;
  1651. }
  1652. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1653. u32 rss_hash_opts, u16 table_size)
  1654. {
  1655. struct be_mcc_wrb *wrb;
  1656. struct be_cmd_req_rss_config *req;
  1657. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1658. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1659. 0x3ea83c02, 0x4a110304};
  1660. int status;
  1661. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1662. return -1;
  1663. wrb = wrb_from_mbox(adapter);
  1664. req = embedded_payload(wrb);
  1665. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1666. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1667. req->if_id = cpu_to_le32(adapter->if_handle);
  1668. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1669. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1670. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1671. req->hdr.version = 1;
  1672. memcpy(req->cpu_table, rsstable, table_size);
  1673. memcpy(req->hash, myhash, sizeof(myhash));
  1674. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1675. status = be_mbox_notify_wait(adapter);
  1676. mutex_unlock(&adapter->mbox_lock);
  1677. return status;
  1678. }
  1679. /* Uses sync mcc */
  1680. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1681. u8 bcn, u8 sts, u8 state)
  1682. {
  1683. struct be_mcc_wrb *wrb;
  1684. struct be_cmd_req_enable_disable_beacon *req;
  1685. int status;
  1686. spin_lock_bh(&adapter->mcc_lock);
  1687. wrb = wrb_from_mccq(adapter);
  1688. if (!wrb) {
  1689. status = -EBUSY;
  1690. goto err;
  1691. }
  1692. req = embedded_payload(wrb);
  1693. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1694. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1695. req->port_num = port_num;
  1696. req->beacon_state = state;
  1697. req->beacon_duration = bcn;
  1698. req->status_duration = sts;
  1699. status = be_mcc_notify_wait(adapter);
  1700. err:
  1701. spin_unlock_bh(&adapter->mcc_lock);
  1702. return status;
  1703. }
  1704. /* Uses sync mcc */
  1705. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1706. {
  1707. struct be_mcc_wrb *wrb;
  1708. struct be_cmd_req_get_beacon_state *req;
  1709. int status;
  1710. spin_lock_bh(&adapter->mcc_lock);
  1711. wrb = wrb_from_mccq(adapter);
  1712. if (!wrb) {
  1713. status = -EBUSY;
  1714. goto err;
  1715. }
  1716. req = embedded_payload(wrb);
  1717. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1718. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1719. req->port_num = port_num;
  1720. status = be_mcc_notify_wait(adapter);
  1721. if (!status) {
  1722. struct be_cmd_resp_get_beacon_state *resp =
  1723. embedded_payload(wrb);
  1724. *state = resp->beacon_state;
  1725. }
  1726. err:
  1727. spin_unlock_bh(&adapter->mcc_lock);
  1728. return status;
  1729. }
  1730. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1731. u32 data_size, u32 data_offset,
  1732. const char *obj_name, u32 *data_written,
  1733. u8 *change_status, u8 *addn_status)
  1734. {
  1735. struct be_mcc_wrb *wrb;
  1736. struct lancer_cmd_req_write_object *req;
  1737. struct lancer_cmd_resp_write_object *resp;
  1738. void *ctxt = NULL;
  1739. int status;
  1740. spin_lock_bh(&adapter->mcc_lock);
  1741. adapter->flash_status = 0;
  1742. wrb = wrb_from_mccq(adapter);
  1743. if (!wrb) {
  1744. status = -EBUSY;
  1745. goto err_unlock;
  1746. }
  1747. req = embedded_payload(wrb);
  1748. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1749. OPCODE_COMMON_WRITE_OBJECT,
  1750. sizeof(struct lancer_cmd_req_write_object), wrb,
  1751. NULL);
  1752. ctxt = &req->context;
  1753. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1754. write_length, ctxt, data_size);
  1755. if (data_size == 0)
  1756. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1757. eof, ctxt, 1);
  1758. else
  1759. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1760. eof, ctxt, 0);
  1761. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1762. req->write_offset = cpu_to_le32(data_offset);
  1763. strcpy(req->object_name, obj_name);
  1764. req->descriptor_count = cpu_to_le32(1);
  1765. req->buf_len = cpu_to_le32(data_size);
  1766. req->addr_low = cpu_to_le32((cmd->dma +
  1767. sizeof(struct lancer_cmd_req_write_object))
  1768. & 0xFFFFFFFF);
  1769. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1770. sizeof(struct lancer_cmd_req_write_object)));
  1771. be_mcc_notify(adapter);
  1772. spin_unlock_bh(&adapter->mcc_lock);
  1773. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1774. msecs_to_jiffies(60000)))
  1775. status = -1;
  1776. else
  1777. status = adapter->flash_status;
  1778. resp = embedded_payload(wrb);
  1779. if (!status) {
  1780. *data_written = le32_to_cpu(resp->actual_write_len);
  1781. *change_status = resp->change_status;
  1782. } else {
  1783. *addn_status = resp->additional_status;
  1784. }
  1785. return status;
  1786. err_unlock:
  1787. spin_unlock_bh(&adapter->mcc_lock);
  1788. return status;
  1789. }
  1790. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1791. u32 data_size, u32 data_offset, const char *obj_name,
  1792. u32 *data_read, u32 *eof, u8 *addn_status)
  1793. {
  1794. struct be_mcc_wrb *wrb;
  1795. struct lancer_cmd_req_read_object *req;
  1796. struct lancer_cmd_resp_read_object *resp;
  1797. int status;
  1798. spin_lock_bh(&adapter->mcc_lock);
  1799. wrb = wrb_from_mccq(adapter);
  1800. if (!wrb) {
  1801. status = -EBUSY;
  1802. goto err_unlock;
  1803. }
  1804. req = embedded_payload(wrb);
  1805. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1806. OPCODE_COMMON_READ_OBJECT,
  1807. sizeof(struct lancer_cmd_req_read_object), wrb,
  1808. NULL);
  1809. req->desired_read_len = cpu_to_le32(data_size);
  1810. req->read_offset = cpu_to_le32(data_offset);
  1811. strcpy(req->object_name, obj_name);
  1812. req->descriptor_count = cpu_to_le32(1);
  1813. req->buf_len = cpu_to_le32(data_size);
  1814. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1815. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1816. status = be_mcc_notify_wait(adapter);
  1817. resp = embedded_payload(wrb);
  1818. if (!status) {
  1819. *data_read = le32_to_cpu(resp->actual_read_len);
  1820. *eof = le32_to_cpu(resp->eof);
  1821. } else {
  1822. *addn_status = resp->additional_status;
  1823. }
  1824. err_unlock:
  1825. spin_unlock_bh(&adapter->mcc_lock);
  1826. return status;
  1827. }
  1828. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1829. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1830. {
  1831. struct be_mcc_wrb *wrb;
  1832. struct be_cmd_write_flashrom *req;
  1833. int status;
  1834. spin_lock_bh(&adapter->mcc_lock);
  1835. adapter->flash_status = 0;
  1836. wrb = wrb_from_mccq(adapter);
  1837. if (!wrb) {
  1838. status = -EBUSY;
  1839. goto err_unlock;
  1840. }
  1841. req = cmd->va;
  1842. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1843. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1844. req->params.op_type = cpu_to_le32(flash_type);
  1845. req->params.op_code = cpu_to_le32(flash_opcode);
  1846. req->params.data_buf_size = cpu_to_le32(buf_size);
  1847. be_mcc_notify(adapter);
  1848. spin_unlock_bh(&adapter->mcc_lock);
  1849. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1850. msecs_to_jiffies(40000)))
  1851. status = -1;
  1852. else
  1853. status = adapter->flash_status;
  1854. return status;
  1855. err_unlock:
  1856. spin_unlock_bh(&adapter->mcc_lock);
  1857. return status;
  1858. }
  1859. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1860. int offset)
  1861. {
  1862. struct be_mcc_wrb *wrb;
  1863. struct be_cmd_read_flash_crc *req;
  1864. int status;
  1865. spin_lock_bh(&adapter->mcc_lock);
  1866. wrb = wrb_from_mccq(adapter);
  1867. if (!wrb) {
  1868. status = -EBUSY;
  1869. goto err;
  1870. }
  1871. req = embedded_payload(wrb);
  1872. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1873. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1874. wrb, NULL);
  1875. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1876. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1877. req->params.offset = cpu_to_le32(offset);
  1878. req->params.data_buf_size = cpu_to_le32(0x4);
  1879. status = be_mcc_notify_wait(adapter);
  1880. if (!status)
  1881. memcpy(flashed_crc, req->crc, 4);
  1882. err:
  1883. spin_unlock_bh(&adapter->mcc_lock);
  1884. return status;
  1885. }
  1886. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1887. struct be_dma_mem *nonemb_cmd)
  1888. {
  1889. struct be_mcc_wrb *wrb;
  1890. struct be_cmd_req_acpi_wol_magic_config *req;
  1891. int status;
  1892. spin_lock_bh(&adapter->mcc_lock);
  1893. wrb = wrb_from_mccq(adapter);
  1894. if (!wrb) {
  1895. status = -EBUSY;
  1896. goto err;
  1897. }
  1898. req = nonemb_cmd->va;
  1899. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1900. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1901. nonemb_cmd);
  1902. memcpy(req->magic_mac, mac, ETH_ALEN);
  1903. status = be_mcc_notify_wait(adapter);
  1904. err:
  1905. spin_unlock_bh(&adapter->mcc_lock);
  1906. return status;
  1907. }
  1908. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1909. u8 loopback_type, u8 enable)
  1910. {
  1911. struct be_mcc_wrb *wrb;
  1912. struct be_cmd_req_set_lmode *req;
  1913. int status;
  1914. spin_lock_bh(&adapter->mcc_lock);
  1915. wrb = wrb_from_mccq(adapter);
  1916. if (!wrb) {
  1917. status = -EBUSY;
  1918. goto err;
  1919. }
  1920. req = embedded_payload(wrb);
  1921. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1922. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1923. NULL);
  1924. req->src_port = port_num;
  1925. req->dest_port = port_num;
  1926. req->loopback_type = loopback_type;
  1927. req->loopback_state = enable;
  1928. status = be_mcc_notify_wait(adapter);
  1929. err:
  1930. spin_unlock_bh(&adapter->mcc_lock);
  1931. return status;
  1932. }
  1933. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1934. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1935. {
  1936. struct be_mcc_wrb *wrb;
  1937. struct be_cmd_req_loopback_test *req;
  1938. int status;
  1939. spin_lock_bh(&adapter->mcc_lock);
  1940. wrb = wrb_from_mccq(adapter);
  1941. if (!wrb) {
  1942. status = -EBUSY;
  1943. goto err;
  1944. }
  1945. req = embedded_payload(wrb);
  1946. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1947. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1948. req->hdr.timeout = cpu_to_le32(4);
  1949. req->pattern = cpu_to_le64(pattern);
  1950. req->src_port = cpu_to_le32(port_num);
  1951. req->dest_port = cpu_to_le32(port_num);
  1952. req->pkt_size = cpu_to_le32(pkt_size);
  1953. req->num_pkts = cpu_to_le32(num_pkts);
  1954. req->loopback_type = cpu_to_le32(loopback_type);
  1955. status = be_mcc_notify_wait(adapter);
  1956. if (!status) {
  1957. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1958. status = le32_to_cpu(resp->status);
  1959. }
  1960. err:
  1961. spin_unlock_bh(&adapter->mcc_lock);
  1962. return status;
  1963. }
  1964. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1965. u32 byte_cnt, struct be_dma_mem *cmd)
  1966. {
  1967. struct be_mcc_wrb *wrb;
  1968. struct be_cmd_req_ddrdma_test *req;
  1969. int status;
  1970. int i, j = 0;
  1971. spin_lock_bh(&adapter->mcc_lock);
  1972. wrb = wrb_from_mccq(adapter);
  1973. if (!wrb) {
  1974. status = -EBUSY;
  1975. goto err;
  1976. }
  1977. req = cmd->va;
  1978. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1979. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1980. req->pattern = cpu_to_le64(pattern);
  1981. req->byte_count = cpu_to_le32(byte_cnt);
  1982. for (i = 0; i < byte_cnt; i++) {
  1983. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1984. j++;
  1985. if (j > 7)
  1986. j = 0;
  1987. }
  1988. status = be_mcc_notify_wait(adapter);
  1989. if (!status) {
  1990. struct be_cmd_resp_ddrdma_test *resp;
  1991. resp = cmd->va;
  1992. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1993. resp->snd_err) {
  1994. status = -1;
  1995. }
  1996. }
  1997. err:
  1998. spin_unlock_bh(&adapter->mcc_lock);
  1999. return status;
  2000. }
  2001. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2002. struct be_dma_mem *nonemb_cmd)
  2003. {
  2004. struct be_mcc_wrb *wrb;
  2005. struct be_cmd_req_seeprom_read *req;
  2006. int status;
  2007. spin_lock_bh(&adapter->mcc_lock);
  2008. wrb = wrb_from_mccq(adapter);
  2009. if (!wrb) {
  2010. status = -EBUSY;
  2011. goto err;
  2012. }
  2013. req = nonemb_cmd->va;
  2014. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2015. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2016. nonemb_cmd);
  2017. status = be_mcc_notify_wait(adapter);
  2018. err:
  2019. spin_unlock_bh(&adapter->mcc_lock);
  2020. return status;
  2021. }
  2022. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2023. {
  2024. struct be_mcc_wrb *wrb;
  2025. struct be_cmd_req_get_phy_info *req;
  2026. struct be_dma_mem cmd;
  2027. int status;
  2028. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2029. CMD_SUBSYSTEM_COMMON))
  2030. return -EPERM;
  2031. spin_lock_bh(&adapter->mcc_lock);
  2032. wrb = wrb_from_mccq(adapter);
  2033. if (!wrb) {
  2034. status = -EBUSY;
  2035. goto err;
  2036. }
  2037. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2038. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2039. &cmd.dma);
  2040. if (!cmd.va) {
  2041. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2042. status = -ENOMEM;
  2043. goto err;
  2044. }
  2045. req = cmd.va;
  2046. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2047. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2048. wrb, &cmd);
  2049. status = be_mcc_notify_wait(adapter);
  2050. if (!status) {
  2051. struct be_phy_info *resp_phy_info =
  2052. cmd.va + sizeof(struct be_cmd_req_hdr);
  2053. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2054. adapter->phy.interface_type =
  2055. le16_to_cpu(resp_phy_info->interface_type);
  2056. adapter->phy.auto_speeds_supported =
  2057. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2058. adapter->phy.fixed_speeds_supported =
  2059. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2060. adapter->phy.misc_params =
  2061. le32_to_cpu(resp_phy_info->misc_params);
  2062. if (BE2_chip(adapter)) {
  2063. adapter->phy.fixed_speeds_supported =
  2064. BE_SUPPORTED_SPEED_10GBPS |
  2065. BE_SUPPORTED_SPEED_1GBPS;
  2066. }
  2067. }
  2068. pci_free_consistent(adapter->pdev, cmd.size,
  2069. cmd.va, cmd.dma);
  2070. err:
  2071. spin_unlock_bh(&adapter->mcc_lock);
  2072. return status;
  2073. }
  2074. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2075. {
  2076. struct be_mcc_wrb *wrb;
  2077. struct be_cmd_req_set_qos *req;
  2078. int status;
  2079. spin_lock_bh(&adapter->mcc_lock);
  2080. wrb = wrb_from_mccq(adapter);
  2081. if (!wrb) {
  2082. status = -EBUSY;
  2083. goto err;
  2084. }
  2085. req = embedded_payload(wrb);
  2086. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2087. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2088. req->hdr.domain = domain;
  2089. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2090. req->max_bps_nic = cpu_to_le32(bps);
  2091. status = be_mcc_notify_wait(adapter);
  2092. err:
  2093. spin_unlock_bh(&adapter->mcc_lock);
  2094. return status;
  2095. }
  2096. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2097. {
  2098. struct be_mcc_wrb *wrb;
  2099. struct be_cmd_req_cntl_attribs *req;
  2100. struct be_cmd_resp_cntl_attribs *resp;
  2101. int status;
  2102. int payload_len = max(sizeof(*req), sizeof(*resp));
  2103. struct mgmt_controller_attrib *attribs;
  2104. struct be_dma_mem attribs_cmd;
  2105. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2106. return -1;
  2107. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2108. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2109. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2110. &attribs_cmd.dma);
  2111. if (!attribs_cmd.va) {
  2112. dev_err(&adapter->pdev->dev,
  2113. "Memory allocation failure\n");
  2114. status = -ENOMEM;
  2115. goto err;
  2116. }
  2117. wrb = wrb_from_mbox(adapter);
  2118. if (!wrb) {
  2119. status = -EBUSY;
  2120. goto err;
  2121. }
  2122. req = attribs_cmd.va;
  2123. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2124. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2125. &attribs_cmd);
  2126. status = be_mbox_notify_wait(adapter);
  2127. if (!status) {
  2128. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2129. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2130. }
  2131. err:
  2132. mutex_unlock(&adapter->mbox_lock);
  2133. if (attribs_cmd.va)
  2134. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2135. attribs_cmd.va, attribs_cmd.dma);
  2136. return status;
  2137. }
  2138. /* Uses mbox */
  2139. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2140. {
  2141. struct be_mcc_wrb *wrb;
  2142. struct be_cmd_req_set_func_cap *req;
  2143. int status;
  2144. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2145. return -1;
  2146. wrb = wrb_from_mbox(adapter);
  2147. if (!wrb) {
  2148. status = -EBUSY;
  2149. goto err;
  2150. }
  2151. req = embedded_payload(wrb);
  2152. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2153. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2154. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2155. CAPABILITY_BE3_NATIVE_ERX_API);
  2156. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2157. status = be_mbox_notify_wait(adapter);
  2158. if (!status) {
  2159. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2160. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2161. CAPABILITY_BE3_NATIVE_ERX_API;
  2162. if (!adapter->be3_native)
  2163. dev_warn(&adapter->pdev->dev,
  2164. "adapter not in advanced mode\n");
  2165. }
  2166. err:
  2167. mutex_unlock(&adapter->mbox_lock);
  2168. return status;
  2169. }
  2170. /* Get privilege(s) for a function */
  2171. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2172. u32 domain)
  2173. {
  2174. struct be_mcc_wrb *wrb;
  2175. struct be_cmd_req_get_fn_privileges *req;
  2176. int status;
  2177. spin_lock_bh(&adapter->mcc_lock);
  2178. wrb = wrb_from_mccq(adapter);
  2179. if (!wrb) {
  2180. status = -EBUSY;
  2181. goto err;
  2182. }
  2183. req = embedded_payload(wrb);
  2184. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2185. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2186. wrb, NULL);
  2187. req->hdr.domain = domain;
  2188. status = be_mcc_notify_wait(adapter);
  2189. if (!status) {
  2190. struct be_cmd_resp_get_fn_privileges *resp =
  2191. embedded_payload(wrb);
  2192. *privilege = le32_to_cpu(resp->privilege_mask);
  2193. }
  2194. err:
  2195. spin_unlock_bh(&adapter->mcc_lock);
  2196. return status;
  2197. }
  2198. /* Set privilege(s) for a function */
  2199. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2200. u32 domain)
  2201. {
  2202. struct be_mcc_wrb *wrb;
  2203. struct be_cmd_req_set_fn_privileges *req;
  2204. int status;
  2205. spin_lock_bh(&adapter->mcc_lock);
  2206. wrb = wrb_from_mccq(adapter);
  2207. if (!wrb) {
  2208. status = -EBUSY;
  2209. goto err;
  2210. }
  2211. req = embedded_payload(wrb);
  2212. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2213. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2214. wrb, NULL);
  2215. req->hdr.domain = domain;
  2216. if (lancer_chip(adapter))
  2217. req->privileges_lancer = cpu_to_le32(privileges);
  2218. else
  2219. req->privileges = cpu_to_le32(privileges);
  2220. status = be_mcc_notify_wait(adapter);
  2221. err:
  2222. spin_unlock_bh(&adapter->mcc_lock);
  2223. return status;
  2224. }
  2225. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2226. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2227. * If pmac_id is returned, pmac_id_valid is returned as true
  2228. */
  2229. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2230. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2231. {
  2232. struct be_mcc_wrb *wrb;
  2233. struct be_cmd_req_get_mac_list *req;
  2234. int status;
  2235. int mac_count;
  2236. struct be_dma_mem get_mac_list_cmd;
  2237. int i;
  2238. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2239. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2240. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2241. get_mac_list_cmd.size,
  2242. &get_mac_list_cmd.dma);
  2243. if (!get_mac_list_cmd.va) {
  2244. dev_err(&adapter->pdev->dev,
  2245. "Memory allocation failure during GET_MAC_LIST\n");
  2246. return -ENOMEM;
  2247. }
  2248. spin_lock_bh(&adapter->mcc_lock);
  2249. wrb = wrb_from_mccq(adapter);
  2250. if (!wrb) {
  2251. status = -EBUSY;
  2252. goto out;
  2253. }
  2254. req = get_mac_list_cmd.va;
  2255. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2256. OPCODE_COMMON_GET_MAC_LIST,
  2257. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2258. req->hdr.domain = domain;
  2259. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2260. if (*pmac_id_valid) {
  2261. req->mac_id = cpu_to_le32(*pmac_id);
  2262. req->iface_id = cpu_to_le16(adapter->if_handle);
  2263. req->perm_override = 0;
  2264. } else {
  2265. req->perm_override = 1;
  2266. }
  2267. status = be_mcc_notify_wait(adapter);
  2268. if (!status) {
  2269. struct be_cmd_resp_get_mac_list *resp =
  2270. get_mac_list_cmd.va;
  2271. if (*pmac_id_valid) {
  2272. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2273. ETH_ALEN);
  2274. goto out;
  2275. }
  2276. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2277. /* Mac list returned could contain one or more active mac_ids
  2278. * or one or more true or pseudo permanant mac addresses.
  2279. * If an active mac_id is present, return first active mac_id
  2280. * found.
  2281. */
  2282. for (i = 0; i < mac_count; i++) {
  2283. struct get_list_macaddr *mac_entry;
  2284. u16 mac_addr_size;
  2285. u32 mac_id;
  2286. mac_entry = &resp->macaddr_list[i];
  2287. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2288. /* mac_id is a 32 bit value and mac_addr size
  2289. * is 6 bytes
  2290. */
  2291. if (mac_addr_size == sizeof(u32)) {
  2292. *pmac_id_valid = true;
  2293. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2294. *pmac_id = le32_to_cpu(mac_id);
  2295. goto out;
  2296. }
  2297. }
  2298. /* If no active mac_id found, return first mac addr */
  2299. *pmac_id_valid = false;
  2300. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2301. ETH_ALEN);
  2302. }
  2303. out:
  2304. spin_unlock_bh(&adapter->mcc_lock);
  2305. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2306. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2307. return status;
  2308. }
  2309. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2310. {
  2311. bool active = true;
  2312. if (BEx_chip(adapter))
  2313. return be_cmd_mac_addr_query(adapter, mac, false,
  2314. adapter->if_handle, curr_pmac_id);
  2315. else
  2316. /* Fetch the MAC address using pmac_id */
  2317. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2318. &curr_pmac_id, 0);
  2319. }
  2320. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2321. {
  2322. int status;
  2323. bool pmac_valid = false;
  2324. memset(mac, 0, ETH_ALEN);
  2325. if (BEx_chip(adapter)) {
  2326. if (be_physfn(adapter))
  2327. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2328. 0);
  2329. else
  2330. status = be_cmd_mac_addr_query(adapter, mac, false,
  2331. adapter->if_handle, 0);
  2332. } else {
  2333. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2334. NULL, 0);
  2335. }
  2336. return status;
  2337. }
  2338. /* Uses synchronous MCCQ */
  2339. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2340. u8 mac_count, u32 domain)
  2341. {
  2342. struct be_mcc_wrb *wrb;
  2343. struct be_cmd_req_set_mac_list *req;
  2344. int status;
  2345. struct be_dma_mem cmd;
  2346. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2347. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2348. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2349. &cmd.dma, GFP_KERNEL);
  2350. if (!cmd.va)
  2351. return -ENOMEM;
  2352. spin_lock_bh(&adapter->mcc_lock);
  2353. wrb = wrb_from_mccq(adapter);
  2354. if (!wrb) {
  2355. status = -EBUSY;
  2356. goto err;
  2357. }
  2358. req = cmd.va;
  2359. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2360. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2361. wrb, &cmd);
  2362. req->hdr.domain = domain;
  2363. req->mac_count = mac_count;
  2364. if (mac_count)
  2365. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2366. status = be_mcc_notify_wait(adapter);
  2367. err:
  2368. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2369. cmd.va, cmd.dma);
  2370. spin_unlock_bh(&adapter->mcc_lock);
  2371. return status;
  2372. }
  2373. /* Wrapper to delete any active MACs and provision the new mac.
  2374. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2375. * current list are active.
  2376. */
  2377. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2378. {
  2379. bool active_mac = false;
  2380. u8 old_mac[ETH_ALEN];
  2381. u32 pmac_id;
  2382. int status;
  2383. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2384. &pmac_id, dom);
  2385. if (!status && active_mac)
  2386. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2387. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2388. }
  2389. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2390. u32 domain, u16 intf_id, u16 hsw_mode)
  2391. {
  2392. struct be_mcc_wrb *wrb;
  2393. struct be_cmd_req_set_hsw_config *req;
  2394. void *ctxt;
  2395. int status;
  2396. spin_lock_bh(&adapter->mcc_lock);
  2397. wrb = wrb_from_mccq(adapter);
  2398. if (!wrb) {
  2399. status = -EBUSY;
  2400. goto err;
  2401. }
  2402. req = embedded_payload(wrb);
  2403. ctxt = &req->context;
  2404. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2405. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2406. req->hdr.domain = domain;
  2407. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2408. if (pvid) {
  2409. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2410. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2411. }
  2412. if (!BEx_chip(adapter) && hsw_mode) {
  2413. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2414. ctxt, adapter->hba_port_num);
  2415. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2416. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2417. ctxt, hsw_mode);
  2418. }
  2419. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2420. status = be_mcc_notify_wait(adapter);
  2421. err:
  2422. spin_unlock_bh(&adapter->mcc_lock);
  2423. return status;
  2424. }
  2425. /* Get Hyper switch config */
  2426. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2427. u32 domain, u16 intf_id, u8 *mode)
  2428. {
  2429. struct be_mcc_wrb *wrb;
  2430. struct be_cmd_req_get_hsw_config *req;
  2431. void *ctxt;
  2432. int status;
  2433. u16 vid;
  2434. spin_lock_bh(&adapter->mcc_lock);
  2435. wrb = wrb_from_mccq(adapter);
  2436. if (!wrb) {
  2437. status = -EBUSY;
  2438. goto err;
  2439. }
  2440. req = embedded_payload(wrb);
  2441. ctxt = &req->context;
  2442. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2443. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2444. req->hdr.domain = domain;
  2445. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2446. ctxt, intf_id);
  2447. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2448. if (!BEx_chip(adapter)) {
  2449. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2450. ctxt, adapter->hba_port_num);
  2451. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2452. }
  2453. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2454. status = be_mcc_notify_wait(adapter);
  2455. if (!status) {
  2456. struct be_cmd_resp_get_hsw_config *resp =
  2457. embedded_payload(wrb);
  2458. be_dws_le_to_cpu(&resp->context,
  2459. sizeof(resp->context));
  2460. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2461. pvid, &resp->context);
  2462. if (pvid)
  2463. *pvid = le16_to_cpu(vid);
  2464. if (mode)
  2465. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2466. port_fwd_type, &resp->context);
  2467. }
  2468. err:
  2469. spin_unlock_bh(&adapter->mcc_lock);
  2470. return status;
  2471. }
  2472. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2473. {
  2474. struct be_mcc_wrb *wrb;
  2475. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2476. int status;
  2477. int payload_len = sizeof(*req);
  2478. struct be_dma_mem cmd;
  2479. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2480. CMD_SUBSYSTEM_ETH))
  2481. return -EPERM;
  2482. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2483. return -1;
  2484. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2485. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2486. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2487. &cmd.dma);
  2488. if (!cmd.va) {
  2489. dev_err(&adapter->pdev->dev,
  2490. "Memory allocation failure\n");
  2491. status = -ENOMEM;
  2492. goto err;
  2493. }
  2494. wrb = wrb_from_mbox(adapter);
  2495. if (!wrb) {
  2496. status = -EBUSY;
  2497. goto err;
  2498. }
  2499. req = cmd.va;
  2500. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2501. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2502. payload_len, wrb, &cmd);
  2503. req->hdr.version = 1;
  2504. req->query_options = BE_GET_WOL_CAP;
  2505. status = be_mbox_notify_wait(adapter);
  2506. if (!status) {
  2507. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2508. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2509. /* the command could succeed misleadingly on old f/w
  2510. * which is not aware of the V1 version. fake an error. */
  2511. if (resp->hdr.response_length < payload_len) {
  2512. status = -1;
  2513. goto err;
  2514. }
  2515. adapter->wol_cap = resp->wol_settings;
  2516. }
  2517. err:
  2518. mutex_unlock(&adapter->mbox_lock);
  2519. if (cmd.va)
  2520. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2521. return status;
  2522. }
  2523. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2524. struct be_dma_mem *cmd)
  2525. {
  2526. struct be_mcc_wrb *wrb;
  2527. struct be_cmd_req_get_ext_fat_caps *req;
  2528. int status;
  2529. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2530. return -1;
  2531. wrb = wrb_from_mbox(adapter);
  2532. if (!wrb) {
  2533. status = -EBUSY;
  2534. goto err;
  2535. }
  2536. req = cmd->va;
  2537. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2538. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2539. cmd->size, wrb, cmd);
  2540. req->parameter_type = cpu_to_le32(1);
  2541. status = be_mbox_notify_wait(adapter);
  2542. err:
  2543. mutex_unlock(&adapter->mbox_lock);
  2544. return status;
  2545. }
  2546. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2547. struct be_dma_mem *cmd,
  2548. struct be_fat_conf_params *configs)
  2549. {
  2550. struct be_mcc_wrb *wrb;
  2551. struct be_cmd_req_set_ext_fat_caps *req;
  2552. int status;
  2553. spin_lock_bh(&adapter->mcc_lock);
  2554. wrb = wrb_from_mccq(adapter);
  2555. if (!wrb) {
  2556. status = -EBUSY;
  2557. goto err;
  2558. }
  2559. req = cmd->va;
  2560. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2561. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2562. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2563. cmd->size, wrb, cmd);
  2564. status = be_mcc_notify_wait(adapter);
  2565. err:
  2566. spin_unlock_bh(&adapter->mcc_lock);
  2567. return status;
  2568. }
  2569. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2570. {
  2571. struct be_mcc_wrb *wrb;
  2572. struct be_cmd_req_get_port_name *req;
  2573. int status;
  2574. if (!lancer_chip(adapter)) {
  2575. *port_name = adapter->hba_port_num + '0';
  2576. return 0;
  2577. }
  2578. spin_lock_bh(&adapter->mcc_lock);
  2579. wrb = wrb_from_mccq(adapter);
  2580. if (!wrb) {
  2581. status = -EBUSY;
  2582. goto err;
  2583. }
  2584. req = embedded_payload(wrb);
  2585. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2586. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2587. NULL);
  2588. req->hdr.version = 1;
  2589. status = be_mcc_notify_wait(adapter);
  2590. if (!status) {
  2591. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2592. *port_name = resp->port_name[adapter->hba_port_num];
  2593. } else {
  2594. *port_name = adapter->hba_port_num + '0';
  2595. }
  2596. err:
  2597. spin_unlock_bh(&adapter->mcc_lock);
  2598. return status;
  2599. }
  2600. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2601. {
  2602. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2603. int i;
  2604. for (i = 0; i < desc_count; i++) {
  2605. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2606. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2607. return (struct be_nic_res_desc *)hdr;
  2608. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2609. hdr = (void *)hdr + hdr->desc_len;
  2610. }
  2611. return NULL;
  2612. }
  2613. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2614. u32 desc_count)
  2615. {
  2616. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2617. struct be_pcie_res_desc *pcie;
  2618. int i;
  2619. for (i = 0; i < desc_count; i++) {
  2620. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2621. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2622. pcie = (struct be_pcie_res_desc *)hdr;
  2623. if (pcie->pf_num == devfn)
  2624. return pcie;
  2625. }
  2626. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2627. hdr = (void *)hdr + hdr->desc_len;
  2628. }
  2629. return NULL;
  2630. }
  2631. static void be_copy_nic_desc(struct be_resources *res,
  2632. struct be_nic_res_desc *desc)
  2633. {
  2634. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2635. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2636. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2637. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2638. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2639. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2640. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2641. /* Clear flags that driver is not interested in */
  2642. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2643. BE_IF_CAP_FLAGS_WANT;
  2644. /* Need 1 RXQ as the default RXQ */
  2645. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2646. res->max_rss_qs -= 1;
  2647. }
  2648. /* Uses Mbox */
  2649. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2650. {
  2651. struct be_mcc_wrb *wrb;
  2652. struct be_cmd_req_get_func_config *req;
  2653. int status;
  2654. struct be_dma_mem cmd;
  2655. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2656. return -1;
  2657. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2658. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2659. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2660. &cmd.dma);
  2661. if (!cmd.va) {
  2662. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2663. status = -ENOMEM;
  2664. goto err;
  2665. }
  2666. wrb = wrb_from_mbox(adapter);
  2667. if (!wrb) {
  2668. status = -EBUSY;
  2669. goto err;
  2670. }
  2671. req = cmd.va;
  2672. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2673. OPCODE_COMMON_GET_FUNC_CONFIG,
  2674. cmd.size, wrb, &cmd);
  2675. if (skyhawk_chip(adapter))
  2676. req->hdr.version = 1;
  2677. status = be_mbox_notify_wait(adapter);
  2678. if (!status) {
  2679. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2680. u32 desc_count = le32_to_cpu(resp->desc_count);
  2681. struct be_nic_res_desc *desc;
  2682. desc = be_get_nic_desc(resp->func_param, desc_count);
  2683. if (!desc) {
  2684. status = -EINVAL;
  2685. goto err;
  2686. }
  2687. adapter->pf_number = desc->pf_num;
  2688. be_copy_nic_desc(res, desc);
  2689. }
  2690. err:
  2691. mutex_unlock(&adapter->mbox_lock);
  2692. if (cmd.va)
  2693. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2694. return status;
  2695. }
  2696. /* Uses mbox */
  2697. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2698. u8 domain, struct be_dma_mem *cmd)
  2699. {
  2700. struct be_mcc_wrb *wrb;
  2701. struct be_cmd_req_get_profile_config *req;
  2702. int status;
  2703. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2704. return -1;
  2705. wrb = wrb_from_mbox(adapter);
  2706. req = cmd->va;
  2707. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2708. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2709. cmd->size, wrb, cmd);
  2710. req->type = ACTIVE_PROFILE_TYPE;
  2711. req->hdr.domain = domain;
  2712. if (!lancer_chip(adapter))
  2713. req->hdr.version = 1;
  2714. status = be_mbox_notify_wait(adapter);
  2715. mutex_unlock(&adapter->mbox_lock);
  2716. return status;
  2717. }
  2718. /* Uses sync mcc */
  2719. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2720. u8 domain, struct be_dma_mem *cmd)
  2721. {
  2722. struct be_mcc_wrb *wrb;
  2723. struct be_cmd_req_get_profile_config *req;
  2724. int status;
  2725. spin_lock_bh(&adapter->mcc_lock);
  2726. wrb = wrb_from_mccq(adapter);
  2727. if (!wrb) {
  2728. status = -EBUSY;
  2729. goto err;
  2730. }
  2731. req = cmd->va;
  2732. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2733. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2734. cmd->size, wrb, cmd);
  2735. req->type = ACTIVE_PROFILE_TYPE;
  2736. req->hdr.domain = domain;
  2737. if (!lancer_chip(adapter))
  2738. req->hdr.version = 1;
  2739. status = be_mcc_notify_wait(adapter);
  2740. err:
  2741. spin_unlock_bh(&adapter->mcc_lock);
  2742. return status;
  2743. }
  2744. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2745. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2746. struct be_resources *res, u8 domain)
  2747. {
  2748. struct be_cmd_resp_get_profile_config *resp;
  2749. struct be_pcie_res_desc *pcie;
  2750. struct be_nic_res_desc *nic;
  2751. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2752. struct be_dma_mem cmd;
  2753. u32 desc_count;
  2754. int status;
  2755. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2756. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2757. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2758. if (!cmd.va)
  2759. return -ENOMEM;
  2760. if (!mccq->created)
  2761. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2762. else
  2763. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2764. if (status)
  2765. goto err;
  2766. resp = cmd.va;
  2767. desc_count = le32_to_cpu(resp->desc_count);
  2768. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2769. desc_count);
  2770. if (pcie)
  2771. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2772. nic = be_get_nic_desc(resp->func_param, desc_count);
  2773. if (nic)
  2774. be_copy_nic_desc(res, nic);
  2775. err:
  2776. if (cmd.va)
  2777. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2778. return status;
  2779. }
  2780. /* Currently only Lancer uses this command and it supports version 0 only
  2781. * Uses sync mcc
  2782. */
  2783. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2784. u8 domain)
  2785. {
  2786. struct be_mcc_wrb *wrb;
  2787. struct be_cmd_req_set_profile_config *req;
  2788. int status;
  2789. spin_lock_bh(&adapter->mcc_lock);
  2790. wrb = wrb_from_mccq(adapter);
  2791. if (!wrb) {
  2792. status = -EBUSY;
  2793. goto err;
  2794. }
  2795. req = embedded_payload(wrb);
  2796. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2797. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2798. wrb, NULL);
  2799. req->hdr.domain = domain;
  2800. req->desc_count = cpu_to_le32(1);
  2801. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2802. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2803. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2804. req->nic_desc.pf_num = adapter->pf_number;
  2805. req->nic_desc.vf_num = domain;
  2806. /* Mark fields invalid */
  2807. req->nic_desc.unicast_mac_count = 0xFFFF;
  2808. req->nic_desc.mcc_count = 0xFFFF;
  2809. req->nic_desc.vlan_count = 0xFFFF;
  2810. req->nic_desc.mcast_mac_count = 0xFFFF;
  2811. req->nic_desc.txq_count = 0xFFFF;
  2812. req->nic_desc.rq_count = 0xFFFF;
  2813. req->nic_desc.rssq_count = 0xFFFF;
  2814. req->nic_desc.lro_count = 0xFFFF;
  2815. req->nic_desc.cq_count = 0xFFFF;
  2816. req->nic_desc.toe_conn_count = 0xFFFF;
  2817. req->nic_desc.eq_count = 0xFFFF;
  2818. req->nic_desc.link_param = 0xFF;
  2819. req->nic_desc.bw_min = 0xFFFFFFFF;
  2820. req->nic_desc.acpi_params = 0xFF;
  2821. req->nic_desc.wol_param = 0x0F;
  2822. /* Change BW */
  2823. req->nic_desc.bw_min = cpu_to_le32(bps);
  2824. req->nic_desc.bw_max = cpu_to_le32(bps);
  2825. status = be_mcc_notify_wait(adapter);
  2826. err:
  2827. spin_unlock_bh(&adapter->mcc_lock);
  2828. return status;
  2829. }
  2830. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2831. int vf_num)
  2832. {
  2833. struct be_mcc_wrb *wrb;
  2834. struct be_cmd_req_get_iface_list *req;
  2835. struct be_cmd_resp_get_iface_list *resp;
  2836. int status;
  2837. spin_lock_bh(&adapter->mcc_lock);
  2838. wrb = wrb_from_mccq(adapter);
  2839. if (!wrb) {
  2840. status = -EBUSY;
  2841. goto err;
  2842. }
  2843. req = embedded_payload(wrb);
  2844. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2845. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2846. wrb, NULL);
  2847. req->hdr.domain = vf_num + 1;
  2848. status = be_mcc_notify_wait(adapter);
  2849. if (!status) {
  2850. resp = (struct be_cmd_resp_get_iface_list *)req;
  2851. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2852. }
  2853. err:
  2854. spin_unlock_bh(&adapter->mcc_lock);
  2855. return status;
  2856. }
  2857. static int lancer_wait_idle(struct be_adapter *adapter)
  2858. {
  2859. #define SLIPORT_IDLE_TIMEOUT 30
  2860. u32 reg_val;
  2861. int status = 0, i;
  2862. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2863. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2864. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2865. break;
  2866. ssleep(1);
  2867. }
  2868. if (i == SLIPORT_IDLE_TIMEOUT)
  2869. status = -1;
  2870. return status;
  2871. }
  2872. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2873. {
  2874. int status = 0;
  2875. status = lancer_wait_idle(adapter);
  2876. if (status)
  2877. return status;
  2878. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2879. return status;
  2880. }
  2881. /* Routine to check whether dump image is present or not */
  2882. bool dump_present(struct be_adapter *adapter)
  2883. {
  2884. u32 sliport_status = 0;
  2885. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2886. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2887. }
  2888. int lancer_initiate_dump(struct be_adapter *adapter)
  2889. {
  2890. int status;
  2891. /* give firmware reset and diagnostic dump */
  2892. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2893. PHYSDEV_CONTROL_DD_MASK);
  2894. if (status < 0) {
  2895. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2896. return status;
  2897. }
  2898. status = lancer_wait_idle(adapter);
  2899. if (status)
  2900. return status;
  2901. if (!dump_present(adapter)) {
  2902. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2903. return -1;
  2904. }
  2905. return 0;
  2906. }
  2907. /* Uses sync mcc */
  2908. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2909. {
  2910. struct be_mcc_wrb *wrb;
  2911. struct be_cmd_enable_disable_vf *req;
  2912. int status;
  2913. if (BEx_chip(adapter))
  2914. return 0;
  2915. spin_lock_bh(&adapter->mcc_lock);
  2916. wrb = wrb_from_mccq(adapter);
  2917. if (!wrb) {
  2918. status = -EBUSY;
  2919. goto err;
  2920. }
  2921. req = embedded_payload(wrb);
  2922. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2923. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2924. wrb, NULL);
  2925. req->hdr.domain = domain;
  2926. req->enable = 1;
  2927. status = be_mcc_notify_wait(adapter);
  2928. err:
  2929. spin_unlock_bh(&adapter->mcc_lock);
  2930. return status;
  2931. }
  2932. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2933. {
  2934. struct be_mcc_wrb *wrb;
  2935. struct be_cmd_req_intr_set *req;
  2936. int status;
  2937. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2938. return -1;
  2939. wrb = wrb_from_mbox(adapter);
  2940. req = embedded_payload(wrb);
  2941. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2942. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2943. wrb, NULL);
  2944. req->intr_enabled = intr_enable;
  2945. status = be_mbox_notify_wait(adapter);
  2946. mutex_unlock(&adapter->mbox_lock);
  2947. return status;
  2948. }
  2949. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2950. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2951. {
  2952. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2953. struct be_mcc_wrb *wrb;
  2954. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2955. struct be_cmd_req_hdr *req;
  2956. struct be_cmd_resp_hdr *resp;
  2957. int status;
  2958. spin_lock_bh(&adapter->mcc_lock);
  2959. wrb = wrb_from_mccq(adapter);
  2960. if (!wrb) {
  2961. status = -EBUSY;
  2962. goto err;
  2963. }
  2964. req = embedded_payload(wrb);
  2965. resp = embedded_payload(wrb);
  2966. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2967. hdr->opcode, wrb_payload_size, wrb, NULL);
  2968. memcpy(req, wrb_payload, wrb_payload_size);
  2969. be_dws_cpu_to_le(req, wrb_payload_size);
  2970. status = be_mcc_notify_wait(adapter);
  2971. if (cmd_status)
  2972. *cmd_status = (status & 0xffff);
  2973. if (ext_status)
  2974. *ext_status = 0;
  2975. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2976. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2977. err:
  2978. spin_unlock_bh(&adapter->mcc_lock);
  2979. return status;
  2980. }
  2981. EXPORT_SYMBOL(be_roce_mcc_cmd);