bnx2x_ethtool.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  210. {
  211. struct bnx2x *bp = netdev_priv(dev);
  212. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  213. /* Dual Media boards present all available port types */
  214. cmd->supported = bp->port.supported[cfg_idx] |
  215. (bp->port.supported[cfg_idx ^ 1] &
  216. (SUPPORTED_TP | SUPPORTED_FIBRE));
  217. cmd->advertising = bp->port.advertising[cfg_idx];
  218. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  219. ETH_PHY_SFP_1G_FIBER) {
  220. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  221. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  222. }
  223. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  224. !(bp->flags & MF_FUNC_DIS)) {
  225. cmd->duplex = bp->link_vars.duplex;
  226. if (IS_MF(bp) && !BP_NOMCP(bp))
  227. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  228. else
  229. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  266. cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
  267. }
  268. cmd->maxtxpkt = 0;
  269. cmd->maxrxpkt = 0;
  270. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  271. " supported 0x%x advertising 0x%x speed %u\n"
  272. " duplex %d port %d phy_address %d transceiver %d\n"
  273. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  274. cmd->cmd, cmd->supported, cmd->advertising,
  275. ethtool_cmd_speed(cmd),
  276. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  277. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  278. return 0;
  279. }
  280. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  281. {
  282. struct bnx2x *bp = netdev_priv(dev);
  283. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  284. u32 speed, phy_idx;
  285. if (IS_MF_SD(bp))
  286. return 0;
  287. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  288. " supported 0x%x advertising 0x%x speed %u\n"
  289. " duplex %d port %d phy_address %d transceiver %d\n"
  290. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  291. cmd->cmd, cmd->supported, cmd->advertising,
  292. ethtool_cmd_speed(cmd),
  293. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  294. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  295. speed = ethtool_cmd_speed(cmd);
  296. /* If received a request for an unknown duplex, assume full*/
  297. if (cmd->duplex == DUPLEX_UNKNOWN)
  298. cmd->duplex = DUPLEX_FULL;
  299. if (IS_MF_SI(bp)) {
  300. u32 part;
  301. u32 line_speed = bp->link_vars.line_speed;
  302. /* use 10G if no link detected */
  303. if (!line_speed)
  304. line_speed = 10000;
  305. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  306. DP(BNX2X_MSG_ETHTOOL,
  307. "To set speed BC %X or higher is required, please upgrade BC\n",
  308. REQ_BC_VER_4_SET_MF_BW);
  309. return -EINVAL;
  310. }
  311. part = (speed * 100) / line_speed;
  312. if (line_speed < speed || !part) {
  313. DP(BNX2X_MSG_ETHTOOL,
  314. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  315. return -EINVAL;
  316. }
  317. if (bp->state != BNX2X_STATE_OPEN)
  318. /* store value for following "load" */
  319. bp->pending_max = part;
  320. else
  321. bnx2x_update_max_mf_config(bp, part);
  322. return 0;
  323. }
  324. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  325. old_multi_phy_config = bp->link_params.multi_phy_config;
  326. switch (cmd->port) {
  327. case PORT_TP:
  328. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  329. break; /* no port change */
  330. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  331. bp->port.supported[1] & SUPPORTED_TP)) {
  332. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  333. return -EINVAL;
  334. }
  335. bp->link_params.multi_phy_config &=
  336. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  337. if (bp->link_params.multi_phy_config &
  338. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  339. bp->link_params.multi_phy_config |=
  340. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  341. else
  342. bp->link_params.multi_phy_config |=
  343. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  344. break;
  345. case PORT_FIBRE:
  346. case PORT_DA:
  347. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  348. break; /* no port change */
  349. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  350. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  351. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  352. return -EINVAL;
  353. }
  354. bp->link_params.multi_phy_config &=
  355. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  356. if (bp->link_params.multi_phy_config &
  357. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  358. bp->link_params.multi_phy_config |=
  359. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  360. else
  361. bp->link_params.multi_phy_config |=
  362. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  363. break;
  364. default:
  365. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  366. return -EINVAL;
  367. }
  368. /* Save new config in case command complete successfully */
  369. new_multi_phy_config = bp->link_params.multi_phy_config;
  370. /* Get the new cfg_idx */
  371. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  372. /* Restore old config in case command failed */
  373. bp->link_params.multi_phy_config = old_multi_phy_config;
  374. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  375. if (cmd->autoneg == AUTONEG_ENABLE) {
  376. u32 an_supported_speed = bp->port.supported[cfg_idx];
  377. if (bp->link_params.phy[EXT_PHY1].type ==
  378. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  379. an_supported_speed |= (SUPPORTED_100baseT_Half |
  380. SUPPORTED_100baseT_Full);
  381. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  382. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  383. return -EINVAL;
  384. }
  385. /* advertise the requested speed and duplex if supported */
  386. if (cmd->advertising & ~an_supported_speed) {
  387. DP(BNX2X_MSG_ETHTOOL,
  388. "Advertisement parameters are not supported\n");
  389. return -EINVAL;
  390. }
  391. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  392. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  393. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  394. cmd->advertising);
  395. if (cmd->advertising) {
  396. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  397. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  398. bp->link_params.speed_cap_mask[cfg_idx] |=
  399. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  400. }
  401. if (cmd->advertising & ADVERTISED_10baseT_Full)
  402. bp->link_params.speed_cap_mask[cfg_idx] |=
  403. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  404. if (cmd->advertising & ADVERTISED_100baseT_Full)
  405. bp->link_params.speed_cap_mask[cfg_idx] |=
  406. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  407. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  408. bp->link_params.speed_cap_mask[cfg_idx] |=
  409. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  410. }
  411. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  412. bp->link_params.speed_cap_mask[cfg_idx] |=
  413. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  414. }
  415. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  416. ADVERTISED_1000baseKX_Full))
  417. bp->link_params.speed_cap_mask[cfg_idx] |=
  418. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  419. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  420. ADVERTISED_10000baseKX4_Full |
  421. ADVERTISED_10000baseKR_Full))
  422. bp->link_params.speed_cap_mask[cfg_idx] |=
  423. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  424. if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
  425. bp->link_params.speed_cap_mask[cfg_idx] |=
  426. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  427. }
  428. } else { /* forced speed */
  429. /* advertise the requested speed and duplex if supported */
  430. switch (speed) {
  431. case SPEED_10:
  432. if (cmd->duplex == DUPLEX_FULL) {
  433. if (!(bp->port.supported[cfg_idx] &
  434. SUPPORTED_10baseT_Full)) {
  435. DP(BNX2X_MSG_ETHTOOL,
  436. "10M full not supported\n");
  437. return -EINVAL;
  438. }
  439. advertising = (ADVERTISED_10baseT_Full |
  440. ADVERTISED_TP);
  441. } else {
  442. if (!(bp->port.supported[cfg_idx] &
  443. SUPPORTED_10baseT_Half)) {
  444. DP(BNX2X_MSG_ETHTOOL,
  445. "10M half not supported\n");
  446. return -EINVAL;
  447. }
  448. advertising = (ADVERTISED_10baseT_Half |
  449. ADVERTISED_TP);
  450. }
  451. break;
  452. case SPEED_100:
  453. if (cmd->duplex == DUPLEX_FULL) {
  454. if (!(bp->port.supported[cfg_idx] &
  455. SUPPORTED_100baseT_Full)) {
  456. DP(BNX2X_MSG_ETHTOOL,
  457. "100M full not supported\n");
  458. return -EINVAL;
  459. }
  460. advertising = (ADVERTISED_100baseT_Full |
  461. ADVERTISED_TP);
  462. } else {
  463. if (!(bp->port.supported[cfg_idx] &
  464. SUPPORTED_100baseT_Half)) {
  465. DP(BNX2X_MSG_ETHTOOL,
  466. "100M half not supported\n");
  467. return -EINVAL;
  468. }
  469. advertising = (ADVERTISED_100baseT_Half |
  470. ADVERTISED_TP);
  471. }
  472. break;
  473. case SPEED_1000:
  474. if (cmd->duplex != DUPLEX_FULL) {
  475. DP(BNX2X_MSG_ETHTOOL,
  476. "1G half not supported\n");
  477. return -EINVAL;
  478. }
  479. if (!(bp->port.supported[cfg_idx] &
  480. SUPPORTED_1000baseT_Full)) {
  481. DP(BNX2X_MSG_ETHTOOL,
  482. "1G full not supported\n");
  483. return -EINVAL;
  484. }
  485. advertising = (ADVERTISED_1000baseT_Full |
  486. ADVERTISED_TP);
  487. break;
  488. case SPEED_2500:
  489. if (cmd->duplex != DUPLEX_FULL) {
  490. DP(BNX2X_MSG_ETHTOOL,
  491. "2.5G half not supported\n");
  492. return -EINVAL;
  493. }
  494. if (!(bp->port.supported[cfg_idx]
  495. & SUPPORTED_2500baseX_Full)) {
  496. DP(BNX2X_MSG_ETHTOOL,
  497. "2.5G full not supported\n");
  498. return -EINVAL;
  499. }
  500. advertising = (ADVERTISED_2500baseX_Full |
  501. ADVERTISED_TP);
  502. break;
  503. case SPEED_10000:
  504. if (cmd->duplex != DUPLEX_FULL) {
  505. DP(BNX2X_MSG_ETHTOOL,
  506. "10G half not supported\n");
  507. return -EINVAL;
  508. }
  509. phy_idx = bnx2x_get_cur_phy_idx(bp);
  510. if (!(bp->port.supported[cfg_idx]
  511. & SUPPORTED_10000baseT_Full) ||
  512. (bp->link_params.phy[phy_idx].media_type ==
  513. ETH_PHY_SFP_1G_FIBER)) {
  514. DP(BNX2X_MSG_ETHTOOL,
  515. "10G full not supported\n");
  516. return -EINVAL;
  517. }
  518. advertising = (ADVERTISED_10000baseT_Full |
  519. ADVERTISED_FIBRE);
  520. break;
  521. default:
  522. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  523. return -EINVAL;
  524. }
  525. bp->link_params.req_line_speed[cfg_idx] = speed;
  526. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  527. bp->port.advertising[cfg_idx] = advertising;
  528. }
  529. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  530. " req_duplex %d advertising 0x%x\n",
  531. bp->link_params.req_line_speed[cfg_idx],
  532. bp->link_params.req_duplex[cfg_idx],
  533. bp->port.advertising[cfg_idx]);
  534. /* Set new config */
  535. bp->link_params.multi_phy_config = new_multi_phy_config;
  536. if (netif_running(dev)) {
  537. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  538. bnx2x_link_set(bp);
  539. }
  540. return 0;
  541. }
  542. #define DUMP_ALL_PRESETS 0x1FFF
  543. #define DUMP_MAX_PRESETS 13
  544. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  545. {
  546. if (CHIP_IS_E1(bp))
  547. return dump_num_registers[0][preset-1];
  548. else if (CHIP_IS_E1H(bp))
  549. return dump_num_registers[1][preset-1];
  550. else if (CHIP_IS_E2(bp))
  551. return dump_num_registers[2][preset-1];
  552. else if (CHIP_IS_E3A0(bp))
  553. return dump_num_registers[3][preset-1];
  554. else if (CHIP_IS_E3B0(bp))
  555. return dump_num_registers[4][preset-1];
  556. else
  557. return 0;
  558. }
  559. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  560. {
  561. u32 preset_idx;
  562. int regdump_len = 0;
  563. /* Calculate the total preset regs length */
  564. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  565. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  566. return regdump_len;
  567. }
  568. static int bnx2x_get_regs_len(struct net_device *dev)
  569. {
  570. struct bnx2x *bp = netdev_priv(dev);
  571. int regdump_len = 0;
  572. if (IS_VF(bp))
  573. return 0;
  574. regdump_len = __bnx2x_get_regs_len(bp);
  575. regdump_len *= 4;
  576. regdump_len += sizeof(struct dump_header);
  577. return regdump_len;
  578. }
  579. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  580. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  581. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  582. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  583. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  584. #define IS_REG_IN_PRESET(presets, idx) \
  585. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  586. /******* Paged registers info selectors ********/
  587. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  588. {
  589. if (CHIP_IS_E2(bp))
  590. return page_vals_e2;
  591. else if (CHIP_IS_E3(bp))
  592. return page_vals_e3;
  593. else
  594. return NULL;
  595. }
  596. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  597. {
  598. if (CHIP_IS_E2(bp))
  599. return PAGE_MODE_VALUES_E2;
  600. else if (CHIP_IS_E3(bp))
  601. return PAGE_MODE_VALUES_E3;
  602. else
  603. return 0;
  604. }
  605. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  606. {
  607. if (CHIP_IS_E2(bp))
  608. return page_write_regs_e2;
  609. else if (CHIP_IS_E3(bp))
  610. return page_write_regs_e3;
  611. else
  612. return NULL;
  613. }
  614. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  615. {
  616. if (CHIP_IS_E2(bp))
  617. return PAGE_WRITE_REGS_E2;
  618. else if (CHIP_IS_E3(bp))
  619. return PAGE_WRITE_REGS_E3;
  620. else
  621. return 0;
  622. }
  623. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  624. {
  625. if (CHIP_IS_E2(bp))
  626. return page_read_regs_e2;
  627. else if (CHIP_IS_E3(bp))
  628. return page_read_regs_e3;
  629. else
  630. return NULL;
  631. }
  632. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  633. {
  634. if (CHIP_IS_E2(bp))
  635. return PAGE_READ_REGS_E2;
  636. else if (CHIP_IS_E3(bp))
  637. return PAGE_READ_REGS_E3;
  638. else
  639. return 0;
  640. }
  641. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  642. const struct reg_addr *reg_info)
  643. {
  644. if (CHIP_IS_E1(bp))
  645. return IS_E1_REG(reg_info->chips);
  646. else if (CHIP_IS_E1H(bp))
  647. return IS_E1H_REG(reg_info->chips);
  648. else if (CHIP_IS_E2(bp))
  649. return IS_E2_REG(reg_info->chips);
  650. else if (CHIP_IS_E3A0(bp))
  651. return IS_E3A0_REG(reg_info->chips);
  652. else if (CHIP_IS_E3B0(bp))
  653. return IS_E3B0_REG(reg_info->chips);
  654. else
  655. return false;
  656. }
  657. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  658. const struct wreg_addr *wreg_info)
  659. {
  660. if (CHIP_IS_E1(bp))
  661. return IS_E1_REG(wreg_info->chips);
  662. else if (CHIP_IS_E1H(bp))
  663. return IS_E1H_REG(wreg_info->chips);
  664. else if (CHIP_IS_E2(bp))
  665. return IS_E2_REG(wreg_info->chips);
  666. else if (CHIP_IS_E3A0(bp))
  667. return IS_E3A0_REG(wreg_info->chips);
  668. else if (CHIP_IS_E3B0(bp))
  669. return IS_E3B0_REG(wreg_info->chips);
  670. else
  671. return false;
  672. }
  673. /**
  674. * bnx2x_read_pages_regs - read "paged" registers
  675. *
  676. * @bp device handle
  677. * @p output buffer
  678. *
  679. * Reads "paged" memories: memories that may only be read by first writing to a
  680. * specific address ("write address") and then reading from a specific address
  681. * ("read address"). There may be more than one write address per "page" and
  682. * more than one read address per write address.
  683. */
  684. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  685. {
  686. u32 i, j, k, n;
  687. /* addresses of the paged registers */
  688. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  689. /* number of paged registers */
  690. int num_pages = __bnx2x_get_page_reg_num(bp);
  691. /* write addresses */
  692. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  693. /* number of write addresses */
  694. int write_num = __bnx2x_get_page_write_num(bp);
  695. /* read addresses info */
  696. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  697. /* number of read addresses */
  698. int read_num = __bnx2x_get_page_read_num(bp);
  699. u32 addr, size;
  700. for (i = 0; i < num_pages; i++) {
  701. for (j = 0; j < write_num; j++) {
  702. REG_WR(bp, write_addr[j], page_addr[i]);
  703. for (k = 0; k < read_num; k++) {
  704. if (IS_REG_IN_PRESET(read_addr[k].presets,
  705. preset)) {
  706. size = read_addr[k].size;
  707. for (n = 0; n < size; n++) {
  708. addr = read_addr[k].addr + n*4;
  709. *p++ = REG_RD(bp, addr);
  710. }
  711. }
  712. }
  713. }
  714. }
  715. }
  716. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  717. {
  718. u32 i, j, addr;
  719. const struct wreg_addr *wreg_addr_p = NULL;
  720. if (CHIP_IS_E1(bp))
  721. wreg_addr_p = &wreg_addr_e1;
  722. else if (CHIP_IS_E1H(bp))
  723. wreg_addr_p = &wreg_addr_e1h;
  724. else if (CHIP_IS_E2(bp))
  725. wreg_addr_p = &wreg_addr_e2;
  726. else if (CHIP_IS_E3A0(bp))
  727. wreg_addr_p = &wreg_addr_e3;
  728. else if (CHIP_IS_E3B0(bp))
  729. wreg_addr_p = &wreg_addr_e3b0;
  730. /* Read the idle_chk registers */
  731. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  732. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  733. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  734. for (j = 0; j < idle_reg_addrs[i].size; j++)
  735. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  736. }
  737. }
  738. /* Read the regular registers */
  739. for (i = 0; i < REGS_COUNT; i++) {
  740. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  741. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  742. for (j = 0; j < reg_addrs[i].size; j++)
  743. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  744. }
  745. }
  746. /* Read the CAM registers */
  747. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  748. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  749. for (i = 0; i < wreg_addr_p->size; i++) {
  750. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  751. /* In case of wreg_addr register, read additional
  752. registers from read_regs array
  753. */
  754. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  755. addr = *(wreg_addr_p->read_regs);
  756. *p++ = REG_RD(bp, addr + j*4);
  757. }
  758. }
  759. }
  760. /* Paged registers are supported in E2 & E3 only */
  761. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  762. /* Read "paged" registers */
  763. bnx2x_read_pages_regs(bp, p, preset);
  764. }
  765. return 0;
  766. }
  767. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  768. {
  769. u32 preset_idx;
  770. /* Read all registers, by reading all preset registers */
  771. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  772. /* Skip presets with IOR */
  773. if ((preset_idx == 2) ||
  774. (preset_idx == 5) ||
  775. (preset_idx == 8) ||
  776. (preset_idx == 11))
  777. continue;
  778. __bnx2x_get_preset_regs(bp, p, preset_idx);
  779. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  780. }
  781. }
  782. static void bnx2x_get_regs(struct net_device *dev,
  783. struct ethtool_regs *regs, void *_p)
  784. {
  785. u32 *p = _p;
  786. struct bnx2x *bp = netdev_priv(dev);
  787. struct dump_header dump_hdr = {0};
  788. regs->version = 2;
  789. memset(p, 0, regs->len);
  790. if (!netif_running(bp->dev))
  791. return;
  792. /* Disable parity attentions as long as following dump may
  793. * cause false alarms by reading never written registers. We
  794. * will re-enable parity attentions right after the dump.
  795. */
  796. bnx2x_disable_blocks_parity(bp);
  797. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  798. dump_hdr.preset = DUMP_ALL_PRESETS;
  799. dump_hdr.version = BNX2X_DUMP_VERSION;
  800. /* dump_meta_data presents OR of CHIP and PATH. */
  801. if (CHIP_IS_E1(bp)) {
  802. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  803. } else if (CHIP_IS_E1H(bp)) {
  804. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  805. } else if (CHIP_IS_E2(bp)) {
  806. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  807. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  808. } else if (CHIP_IS_E3A0(bp)) {
  809. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  810. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  811. } else if (CHIP_IS_E3B0(bp)) {
  812. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  813. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  814. }
  815. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  816. p += dump_hdr.header_size + 1;
  817. /* Actually read the registers */
  818. __bnx2x_get_regs(bp, p);
  819. /* Re-enable parity attentions */
  820. bnx2x_clear_blocks_parity(bp);
  821. bnx2x_enable_blocks_parity(bp);
  822. }
  823. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  824. {
  825. struct bnx2x *bp = netdev_priv(dev);
  826. int regdump_len = 0;
  827. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  828. regdump_len *= 4;
  829. regdump_len += sizeof(struct dump_header);
  830. return regdump_len;
  831. }
  832. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  833. {
  834. struct bnx2x *bp = netdev_priv(dev);
  835. /* Use the ethtool_dump "flag" field as the dump preset index */
  836. if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
  837. return -EINVAL;
  838. bp->dump_preset_idx = val->flag;
  839. return 0;
  840. }
  841. static int bnx2x_get_dump_flag(struct net_device *dev,
  842. struct ethtool_dump *dump)
  843. {
  844. struct bnx2x *bp = netdev_priv(dev);
  845. dump->version = BNX2X_DUMP_VERSION;
  846. dump->flag = bp->dump_preset_idx;
  847. /* Calculate the requested preset idx length */
  848. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  849. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  850. bp->dump_preset_idx, dump->len);
  851. return 0;
  852. }
  853. static int bnx2x_get_dump_data(struct net_device *dev,
  854. struct ethtool_dump *dump,
  855. void *buffer)
  856. {
  857. u32 *p = buffer;
  858. struct bnx2x *bp = netdev_priv(dev);
  859. struct dump_header dump_hdr = {0};
  860. /* Disable parity attentions as long as following dump may
  861. * cause false alarms by reading never written registers. We
  862. * will re-enable parity attentions right after the dump.
  863. */
  864. bnx2x_disable_blocks_parity(bp);
  865. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  866. dump_hdr.preset = bp->dump_preset_idx;
  867. dump_hdr.version = BNX2X_DUMP_VERSION;
  868. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  869. /* dump_meta_data presents OR of CHIP and PATH. */
  870. if (CHIP_IS_E1(bp)) {
  871. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  872. } else if (CHIP_IS_E1H(bp)) {
  873. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  874. } else if (CHIP_IS_E2(bp)) {
  875. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  876. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  877. } else if (CHIP_IS_E3A0(bp)) {
  878. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  879. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  880. } else if (CHIP_IS_E3B0(bp)) {
  881. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  882. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  883. }
  884. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  885. p += dump_hdr.header_size + 1;
  886. /* Actually read the registers */
  887. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  888. /* Re-enable parity attentions */
  889. bnx2x_clear_blocks_parity(bp);
  890. bnx2x_enable_blocks_parity(bp);
  891. return 0;
  892. }
  893. static void bnx2x_get_drvinfo(struct net_device *dev,
  894. struct ethtool_drvinfo *info)
  895. {
  896. struct bnx2x *bp = netdev_priv(dev);
  897. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  898. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  899. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  900. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  901. info->n_stats = BNX2X_NUM_STATS;
  902. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  903. info->eedump_len = bp->common.flash_size;
  904. info->regdump_len = bnx2x_get_regs_len(dev);
  905. }
  906. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  907. {
  908. struct bnx2x *bp = netdev_priv(dev);
  909. if (bp->flags & NO_WOL_FLAG) {
  910. wol->supported = 0;
  911. wol->wolopts = 0;
  912. } else {
  913. wol->supported = WAKE_MAGIC;
  914. if (bp->wol)
  915. wol->wolopts = WAKE_MAGIC;
  916. else
  917. wol->wolopts = 0;
  918. }
  919. memset(&wol->sopass, 0, sizeof(wol->sopass));
  920. }
  921. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  922. {
  923. struct bnx2x *bp = netdev_priv(dev);
  924. if (wol->wolopts & ~WAKE_MAGIC) {
  925. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  926. return -EINVAL;
  927. }
  928. if (wol->wolopts & WAKE_MAGIC) {
  929. if (bp->flags & NO_WOL_FLAG) {
  930. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  931. return -EINVAL;
  932. }
  933. bp->wol = 1;
  934. } else
  935. bp->wol = 0;
  936. return 0;
  937. }
  938. static u32 bnx2x_get_msglevel(struct net_device *dev)
  939. {
  940. struct bnx2x *bp = netdev_priv(dev);
  941. return bp->msg_enable;
  942. }
  943. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  944. {
  945. struct bnx2x *bp = netdev_priv(dev);
  946. if (capable(CAP_NET_ADMIN)) {
  947. /* dump MCP trace */
  948. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  949. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  950. bp->msg_enable = level;
  951. }
  952. }
  953. static int bnx2x_nway_reset(struct net_device *dev)
  954. {
  955. struct bnx2x *bp = netdev_priv(dev);
  956. if (!bp->port.pmf)
  957. return 0;
  958. if (netif_running(dev)) {
  959. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  960. bnx2x_force_link_reset(bp);
  961. bnx2x_link_set(bp);
  962. }
  963. return 0;
  964. }
  965. static u32 bnx2x_get_link(struct net_device *dev)
  966. {
  967. struct bnx2x *bp = netdev_priv(dev);
  968. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  969. return 0;
  970. return bp->link_vars.link_up;
  971. }
  972. static int bnx2x_get_eeprom_len(struct net_device *dev)
  973. {
  974. struct bnx2x *bp = netdev_priv(dev);
  975. return bp->common.flash_size;
  976. }
  977. /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
  978. * had we done things the other way around, if two pfs from the same port would
  979. * attempt to access nvram at the same time, we could run into a scenario such
  980. * as:
  981. * pf A takes the port lock.
  982. * pf B succeeds in taking the same lock since they are from the same port.
  983. * pf A takes the per pf misc lock. Performs eeprom access.
  984. * pf A finishes. Unlocks the per pf misc lock.
  985. * Pf B takes the lock and proceeds to perform it's own access.
  986. * pf A unlocks the per port lock, while pf B is still working (!).
  987. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  988. * access corrupted by pf B)
  989. */
  990. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  991. {
  992. int port = BP_PORT(bp);
  993. int count, i;
  994. u32 val;
  995. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  996. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  997. /* adjust timeout for emulation/FPGA */
  998. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  999. if (CHIP_REV_IS_SLOW(bp))
  1000. count *= 100;
  1001. /* request access to nvram interface */
  1002. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1003. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1004. for (i = 0; i < count*10; i++) {
  1005. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1006. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1007. break;
  1008. udelay(5);
  1009. }
  1010. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1011. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1012. "cannot get access to nvram interface\n");
  1013. return -EBUSY;
  1014. }
  1015. return 0;
  1016. }
  1017. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1018. {
  1019. int port = BP_PORT(bp);
  1020. int count, i;
  1021. u32 val;
  1022. /* adjust timeout for emulation/FPGA */
  1023. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1024. if (CHIP_REV_IS_SLOW(bp))
  1025. count *= 100;
  1026. /* relinquish nvram interface */
  1027. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1028. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1029. for (i = 0; i < count*10; i++) {
  1030. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1031. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1032. break;
  1033. udelay(5);
  1034. }
  1035. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1036. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1037. "cannot free access to nvram interface\n");
  1038. return -EBUSY;
  1039. }
  1040. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1041. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1042. return 0;
  1043. }
  1044. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1045. {
  1046. u32 val;
  1047. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1048. /* enable both bits, even on read */
  1049. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1050. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1051. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1052. }
  1053. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1054. {
  1055. u32 val;
  1056. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1057. /* disable both bits, even after read */
  1058. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1059. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1060. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1061. }
  1062. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1063. u32 cmd_flags)
  1064. {
  1065. int count, i, rc;
  1066. u32 val;
  1067. /* build the command word */
  1068. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1069. /* need to clear DONE bit separately */
  1070. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1071. /* address of the NVRAM to read from */
  1072. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1073. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1074. /* issue a read command */
  1075. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1076. /* adjust timeout for emulation/FPGA */
  1077. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1078. if (CHIP_REV_IS_SLOW(bp))
  1079. count *= 100;
  1080. /* wait for completion */
  1081. *ret_val = 0;
  1082. rc = -EBUSY;
  1083. for (i = 0; i < count; i++) {
  1084. udelay(5);
  1085. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1086. if (val & MCPR_NVM_COMMAND_DONE) {
  1087. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1088. /* we read nvram data in cpu order
  1089. * but ethtool sees it as an array of bytes
  1090. * converting to big-endian will do the work
  1091. */
  1092. *ret_val = cpu_to_be32(val);
  1093. rc = 0;
  1094. break;
  1095. }
  1096. }
  1097. if (rc == -EBUSY)
  1098. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1099. "nvram read timeout expired\n");
  1100. return rc;
  1101. }
  1102. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1103. int buf_size)
  1104. {
  1105. int rc;
  1106. u32 cmd_flags;
  1107. __be32 val;
  1108. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1109. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1110. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1111. offset, buf_size);
  1112. return -EINVAL;
  1113. }
  1114. if (offset + buf_size > bp->common.flash_size) {
  1115. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1116. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1117. offset, buf_size, bp->common.flash_size);
  1118. return -EINVAL;
  1119. }
  1120. /* request access to nvram interface */
  1121. rc = bnx2x_acquire_nvram_lock(bp);
  1122. if (rc)
  1123. return rc;
  1124. /* enable access to nvram interface */
  1125. bnx2x_enable_nvram_access(bp);
  1126. /* read the first word(s) */
  1127. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1128. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1129. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1130. memcpy(ret_buf, &val, 4);
  1131. /* advance to the next dword */
  1132. offset += sizeof(u32);
  1133. ret_buf += sizeof(u32);
  1134. buf_size -= sizeof(u32);
  1135. cmd_flags = 0;
  1136. }
  1137. if (rc == 0) {
  1138. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1139. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1140. memcpy(ret_buf, &val, 4);
  1141. }
  1142. /* disable access to nvram interface */
  1143. bnx2x_disable_nvram_access(bp);
  1144. bnx2x_release_nvram_lock(bp);
  1145. return rc;
  1146. }
  1147. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1148. int buf_size)
  1149. {
  1150. int rc;
  1151. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1152. if (!rc) {
  1153. __be32 *be = (__be32 *)buf;
  1154. while ((buf_size -= 4) >= 0)
  1155. *buf++ = be32_to_cpu(*be++);
  1156. }
  1157. return rc;
  1158. }
  1159. static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
  1160. {
  1161. int rc = 1;
  1162. u16 pm = 0;
  1163. struct net_device *dev = pci_get_drvdata(bp->pdev);
  1164. if (bp->pdev->pm_cap)
  1165. rc = pci_read_config_word(bp->pdev,
  1166. bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
  1167. if ((rc && !netif_running(dev)) ||
  1168. (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
  1169. return false;
  1170. return true;
  1171. }
  1172. static int bnx2x_get_eeprom(struct net_device *dev,
  1173. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1174. {
  1175. struct bnx2x *bp = netdev_priv(dev);
  1176. if (!bnx2x_is_nvm_accessible(bp)) {
  1177. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1178. "cannot access eeprom when the interface is down\n");
  1179. return -EAGAIN;
  1180. }
  1181. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1182. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1183. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1184. eeprom->len, eeprom->len);
  1185. /* parameters already validated in ethtool_get_eeprom */
  1186. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1187. }
  1188. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1189. struct ethtool_eeprom *ee,
  1190. u8 *data)
  1191. {
  1192. struct bnx2x *bp = netdev_priv(dev);
  1193. int rc = -EINVAL, phy_idx;
  1194. u8 *user_data = data;
  1195. unsigned int start_addr = ee->offset, xfer_size = 0;
  1196. if (!bnx2x_is_nvm_accessible(bp)) {
  1197. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1198. "cannot access eeprom when the interface is down\n");
  1199. return -EAGAIN;
  1200. }
  1201. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1202. /* Read A0 section */
  1203. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1204. /* Limit transfer size to the A0 section boundary */
  1205. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1206. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1207. else
  1208. xfer_size = ee->len;
  1209. bnx2x_acquire_phy_lock(bp);
  1210. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1211. &bp->link_params,
  1212. I2C_DEV_ADDR_A0,
  1213. start_addr,
  1214. xfer_size,
  1215. user_data);
  1216. bnx2x_release_phy_lock(bp);
  1217. if (rc) {
  1218. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1219. return -EINVAL;
  1220. }
  1221. user_data += xfer_size;
  1222. start_addr += xfer_size;
  1223. }
  1224. /* Read A2 section */
  1225. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1226. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1227. xfer_size = ee->len - xfer_size;
  1228. /* Limit transfer size to the A2 section boundary */
  1229. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1230. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1231. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1232. bnx2x_acquire_phy_lock(bp);
  1233. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1234. &bp->link_params,
  1235. I2C_DEV_ADDR_A2,
  1236. start_addr,
  1237. xfer_size,
  1238. user_data);
  1239. bnx2x_release_phy_lock(bp);
  1240. if (rc) {
  1241. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1242. return -EINVAL;
  1243. }
  1244. }
  1245. return rc;
  1246. }
  1247. static int bnx2x_get_module_info(struct net_device *dev,
  1248. struct ethtool_modinfo *modinfo)
  1249. {
  1250. struct bnx2x *bp = netdev_priv(dev);
  1251. int phy_idx, rc;
  1252. u8 sff8472_comp, diag_type;
  1253. if (!bnx2x_is_nvm_accessible(bp)) {
  1254. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1255. "cannot access eeprom when the interface is down\n");
  1256. return -EAGAIN;
  1257. }
  1258. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1259. bnx2x_acquire_phy_lock(bp);
  1260. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1261. &bp->link_params,
  1262. I2C_DEV_ADDR_A0,
  1263. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1264. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1265. &sff8472_comp);
  1266. bnx2x_release_phy_lock(bp);
  1267. if (rc) {
  1268. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1269. return -EINVAL;
  1270. }
  1271. bnx2x_acquire_phy_lock(bp);
  1272. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1273. &bp->link_params,
  1274. I2C_DEV_ADDR_A0,
  1275. SFP_EEPROM_DIAG_TYPE_ADDR,
  1276. SFP_EEPROM_DIAG_TYPE_SIZE,
  1277. &diag_type);
  1278. bnx2x_release_phy_lock(bp);
  1279. if (rc) {
  1280. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1281. return -EINVAL;
  1282. }
  1283. if (!sff8472_comp ||
  1284. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1285. modinfo->type = ETH_MODULE_SFF_8079;
  1286. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1287. } else {
  1288. modinfo->type = ETH_MODULE_SFF_8472;
  1289. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1290. }
  1291. return 0;
  1292. }
  1293. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1294. u32 cmd_flags)
  1295. {
  1296. int count, i, rc;
  1297. /* build the command word */
  1298. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1299. /* need to clear DONE bit separately */
  1300. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1301. /* write the data */
  1302. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1303. /* address of the NVRAM to write to */
  1304. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1305. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1306. /* issue the write command */
  1307. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1308. /* adjust timeout for emulation/FPGA */
  1309. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1310. if (CHIP_REV_IS_SLOW(bp))
  1311. count *= 100;
  1312. /* wait for completion */
  1313. rc = -EBUSY;
  1314. for (i = 0; i < count; i++) {
  1315. udelay(5);
  1316. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1317. if (val & MCPR_NVM_COMMAND_DONE) {
  1318. rc = 0;
  1319. break;
  1320. }
  1321. }
  1322. if (rc == -EBUSY)
  1323. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1324. "nvram write timeout expired\n");
  1325. return rc;
  1326. }
  1327. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1328. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1329. int buf_size)
  1330. {
  1331. int rc;
  1332. u32 cmd_flags, align_offset, val;
  1333. __be32 val_be;
  1334. if (offset + buf_size > bp->common.flash_size) {
  1335. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1336. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1337. offset, buf_size, bp->common.flash_size);
  1338. return -EINVAL;
  1339. }
  1340. /* request access to nvram interface */
  1341. rc = bnx2x_acquire_nvram_lock(bp);
  1342. if (rc)
  1343. return rc;
  1344. /* enable access to nvram interface */
  1345. bnx2x_enable_nvram_access(bp);
  1346. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1347. align_offset = (offset & ~0x03);
  1348. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1349. if (rc == 0) {
  1350. /* nvram data is returned as an array of bytes
  1351. * convert it back to cpu order
  1352. */
  1353. val = be32_to_cpu(val_be);
  1354. val &= ~le32_to_cpu((__force __le32)
  1355. (0xff << BYTE_OFFSET(offset)));
  1356. val |= le32_to_cpu((__force __le32)
  1357. (*data_buf << BYTE_OFFSET(offset)));
  1358. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1359. cmd_flags);
  1360. }
  1361. /* disable access to nvram interface */
  1362. bnx2x_disable_nvram_access(bp);
  1363. bnx2x_release_nvram_lock(bp);
  1364. return rc;
  1365. }
  1366. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1367. int buf_size)
  1368. {
  1369. int rc;
  1370. u32 cmd_flags;
  1371. u32 val;
  1372. u32 written_so_far;
  1373. if (buf_size == 1) /* ethtool */
  1374. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1375. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1376. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1377. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1378. offset, buf_size);
  1379. return -EINVAL;
  1380. }
  1381. if (offset + buf_size > bp->common.flash_size) {
  1382. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1383. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1384. offset, buf_size, bp->common.flash_size);
  1385. return -EINVAL;
  1386. }
  1387. /* request access to nvram interface */
  1388. rc = bnx2x_acquire_nvram_lock(bp);
  1389. if (rc)
  1390. return rc;
  1391. /* enable access to nvram interface */
  1392. bnx2x_enable_nvram_access(bp);
  1393. written_so_far = 0;
  1394. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1395. while ((written_so_far < buf_size) && (rc == 0)) {
  1396. if (written_so_far == (buf_size - sizeof(u32)))
  1397. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1398. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1399. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1400. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1401. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1402. memcpy(&val, data_buf, 4);
  1403. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1404. /* advance to the next dword */
  1405. offset += sizeof(u32);
  1406. data_buf += sizeof(u32);
  1407. written_so_far += sizeof(u32);
  1408. cmd_flags = 0;
  1409. }
  1410. /* disable access to nvram interface */
  1411. bnx2x_disable_nvram_access(bp);
  1412. bnx2x_release_nvram_lock(bp);
  1413. return rc;
  1414. }
  1415. static int bnx2x_set_eeprom(struct net_device *dev,
  1416. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1417. {
  1418. struct bnx2x *bp = netdev_priv(dev);
  1419. int port = BP_PORT(bp);
  1420. int rc = 0;
  1421. u32 ext_phy_config;
  1422. if (!bnx2x_is_nvm_accessible(bp)) {
  1423. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1424. "cannot access eeprom when the interface is down\n");
  1425. return -EAGAIN;
  1426. }
  1427. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1428. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1429. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1430. eeprom->len, eeprom->len);
  1431. /* parameters already validated in ethtool_set_eeprom */
  1432. /* PHY eeprom can be accessed only by the PMF */
  1433. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1434. !bp->port.pmf) {
  1435. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1436. "wrong magic or interface is not pmf\n");
  1437. return -EINVAL;
  1438. }
  1439. ext_phy_config =
  1440. SHMEM_RD(bp,
  1441. dev_info.port_hw_config[port].external_phy_config);
  1442. if (eeprom->magic == 0x50485950) {
  1443. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1444. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1445. bnx2x_acquire_phy_lock(bp);
  1446. rc |= bnx2x_link_reset(&bp->link_params,
  1447. &bp->link_vars, 0);
  1448. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1449. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1450. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1451. MISC_REGISTERS_GPIO_HIGH, port);
  1452. bnx2x_release_phy_lock(bp);
  1453. bnx2x_link_report(bp);
  1454. } else if (eeprom->magic == 0x50485952) {
  1455. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1456. if (bp->state == BNX2X_STATE_OPEN) {
  1457. bnx2x_acquire_phy_lock(bp);
  1458. rc |= bnx2x_link_reset(&bp->link_params,
  1459. &bp->link_vars, 1);
  1460. rc |= bnx2x_phy_init(&bp->link_params,
  1461. &bp->link_vars);
  1462. bnx2x_release_phy_lock(bp);
  1463. bnx2x_calc_fc_adv(bp);
  1464. }
  1465. } else if (eeprom->magic == 0x53985943) {
  1466. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1467. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1468. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1469. /* DSP Remove Download Mode */
  1470. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1471. MISC_REGISTERS_GPIO_LOW, port);
  1472. bnx2x_acquire_phy_lock(bp);
  1473. bnx2x_sfx7101_sp_sw_reset(bp,
  1474. &bp->link_params.phy[EXT_PHY1]);
  1475. /* wait 0.5 sec to allow it to run */
  1476. msleep(500);
  1477. bnx2x_ext_phy_hw_reset(bp, port);
  1478. msleep(500);
  1479. bnx2x_release_phy_lock(bp);
  1480. }
  1481. } else
  1482. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1483. return rc;
  1484. }
  1485. static int bnx2x_get_coalesce(struct net_device *dev,
  1486. struct ethtool_coalesce *coal)
  1487. {
  1488. struct bnx2x *bp = netdev_priv(dev);
  1489. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1490. coal->rx_coalesce_usecs = bp->rx_ticks;
  1491. coal->tx_coalesce_usecs = bp->tx_ticks;
  1492. return 0;
  1493. }
  1494. static int bnx2x_set_coalesce(struct net_device *dev,
  1495. struct ethtool_coalesce *coal)
  1496. {
  1497. struct bnx2x *bp = netdev_priv(dev);
  1498. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1499. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1500. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1501. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1502. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1503. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1504. if (netif_running(dev))
  1505. bnx2x_update_coalesce(bp);
  1506. return 0;
  1507. }
  1508. static void bnx2x_get_ringparam(struct net_device *dev,
  1509. struct ethtool_ringparam *ering)
  1510. {
  1511. struct bnx2x *bp = netdev_priv(dev);
  1512. ering->rx_max_pending = MAX_RX_AVAIL;
  1513. if (bp->rx_ring_size)
  1514. ering->rx_pending = bp->rx_ring_size;
  1515. else
  1516. ering->rx_pending = MAX_RX_AVAIL;
  1517. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1518. ering->tx_pending = bp->tx_ring_size;
  1519. }
  1520. static int bnx2x_set_ringparam(struct net_device *dev,
  1521. struct ethtool_ringparam *ering)
  1522. {
  1523. struct bnx2x *bp = netdev_priv(dev);
  1524. DP(BNX2X_MSG_ETHTOOL,
  1525. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1526. ering->rx_pending, ering->tx_pending);
  1527. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1528. DP(BNX2X_MSG_ETHTOOL,
  1529. "Handling parity error recovery. Try again later\n");
  1530. return -EAGAIN;
  1531. }
  1532. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1533. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1534. MIN_RX_SIZE_TPA)) ||
  1535. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1536. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1537. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1538. return -EINVAL;
  1539. }
  1540. bp->rx_ring_size = ering->rx_pending;
  1541. bp->tx_ring_size = ering->tx_pending;
  1542. return bnx2x_reload_if_running(dev);
  1543. }
  1544. static void bnx2x_get_pauseparam(struct net_device *dev,
  1545. struct ethtool_pauseparam *epause)
  1546. {
  1547. struct bnx2x *bp = netdev_priv(dev);
  1548. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1549. int cfg_reg;
  1550. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1551. BNX2X_FLOW_CTRL_AUTO);
  1552. if (!epause->autoneg)
  1553. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1554. else
  1555. cfg_reg = bp->link_params.req_fc_auto_adv;
  1556. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1557. BNX2X_FLOW_CTRL_RX);
  1558. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1559. BNX2X_FLOW_CTRL_TX);
  1560. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1561. " autoneg %d rx_pause %d tx_pause %d\n",
  1562. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1563. }
  1564. static int bnx2x_set_pauseparam(struct net_device *dev,
  1565. struct ethtool_pauseparam *epause)
  1566. {
  1567. struct bnx2x *bp = netdev_priv(dev);
  1568. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1569. if (IS_MF(bp))
  1570. return 0;
  1571. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1572. " autoneg %d rx_pause %d tx_pause %d\n",
  1573. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1574. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1575. if (epause->rx_pause)
  1576. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1577. if (epause->tx_pause)
  1578. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1579. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1580. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1581. if (epause->autoneg) {
  1582. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1583. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1584. return -EINVAL;
  1585. }
  1586. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1587. bp->link_params.req_flow_ctrl[cfg_idx] =
  1588. BNX2X_FLOW_CTRL_AUTO;
  1589. }
  1590. bp->link_params.req_fc_auto_adv = 0;
  1591. if (epause->rx_pause)
  1592. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1593. if (epause->tx_pause)
  1594. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1595. if (!bp->link_params.req_fc_auto_adv)
  1596. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1597. }
  1598. DP(BNX2X_MSG_ETHTOOL,
  1599. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1600. if (netif_running(dev)) {
  1601. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1602. bnx2x_link_set(bp);
  1603. }
  1604. return 0;
  1605. }
  1606. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1607. "register_test (offline) ",
  1608. "memory_test (offline) ",
  1609. "int_loopback_test (offline)",
  1610. "ext_loopback_test (offline)",
  1611. "nvram_test (online) ",
  1612. "interrupt_test (online) ",
  1613. "link_test (online) "
  1614. };
  1615. enum {
  1616. BNX2X_PRI_FLAG_ISCSI,
  1617. BNX2X_PRI_FLAG_FCOE,
  1618. BNX2X_PRI_FLAG_STORAGE,
  1619. BNX2X_PRI_FLAG_LEN,
  1620. };
  1621. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1622. "iSCSI offload support",
  1623. "FCoE offload support",
  1624. "Storage only interface"
  1625. };
  1626. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1627. {
  1628. u32 modes = 0;
  1629. if (eee_adv & SHMEM_EEE_100M_ADV)
  1630. modes |= ADVERTISED_100baseT_Full;
  1631. if (eee_adv & SHMEM_EEE_1G_ADV)
  1632. modes |= ADVERTISED_1000baseT_Full;
  1633. if (eee_adv & SHMEM_EEE_10G_ADV)
  1634. modes |= ADVERTISED_10000baseT_Full;
  1635. return modes;
  1636. }
  1637. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1638. {
  1639. u32 eee_adv = 0;
  1640. if (modes & ADVERTISED_100baseT_Full)
  1641. eee_adv |= SHMEM_EEE_100M_ADV;
  1642. if (modes & ADVERTISED_1000baseT_Full)
  1643. eee_adv |= SHMEM_EEE_1G_ADV;
  1644. if (modes & ADVERTISED_10000baseT_Full)
  1645. eee_adv |= SHMEM_EEE_10G_ADV;
  1646. return eee_adv << shift;
  1647. }
  1648. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1649. {
  1650. struct bnx2x *bp = netdev_priv(dev);
  1651. u32 eee_cfg;
  1652. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1653. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1654. return -EOPNOTSUPP;
  1655. }
  1656. eee_cfg = bp->link_vars.eee_status;
  1657. edata->supported =
  1658. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1659. SHMEM_EEE_SUPPORTED_SHIFT);
  1660. edata->advertised =
  1661. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1662. SHMEM_EEE_ADV_STATUS_SHIFT);
  1663. edata->lp_advertised =
  1664. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1665. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1666. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1667. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1668. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1669. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1670. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1671. return 0;
  1672. }
  1673. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1674. {
  1675. struct bnx2x *bp = netdev_priv(dev);
  1676. u32 eee_cfg;
  1677. u32 advertised;
  1678. if (IS_MF(bp))
  1679. return 0;
  1680. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1681. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1682. return -EOPNOTSUPP;
  1683. }
  1684. eee_cfg = bp->link_vars.eee_status;
  1685. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1686. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1687. return -EOPNOTSUPP;
  1688. }
  1689. advertised = bnx2x_adv_to_eee(edata->advertised,
  1690. SHMEM_EEE_ADV_STATUS_SHIFT);
  1691. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1692. DP(BNX2X_MSG_ETHTOOL,
  1693. "Direct manipulation of EEE advertisement is not supported\n");
  1694. return -EINVAL;
  1695. }
  1696. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1697. DP(BNX2X_MSG_ETHTOOL,
  1698. "Maximal Tx Lpi timer supported is %x(u)\n",
  1699. EEE_MODE_TIMER_MASK);
  1700. return -EINVAL;
  1701. }
  1702. if (edata->tx_lpi_enabled &&
  1703. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1704. DP(BNX2X_MSG_ETHTOOL,
  1705. "Minimal Tx Lpi timer supported is %d(u)\n",
  1706. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1707. return -EINVAL;
  1708. }
  1709. /* All is well; Apply changes*/
  1710. if (edata->eee_enabled)
  1711. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1712. else
  1713. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1714. if (edata->tx_lpi_enabled)
  1715. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1716. else
  1717. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1718. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1719. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1720. EEE_MODE_TIMER_MASK) |
  1721. EEE_MODE_OVERRIDE_NVRAM |
  1722. EEE_MODE_OUTPUT_TIME;
  1723. /* Restart link to propagate changes */
  1724. if (netif_running(dev)) {
  1725. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1726. bnx2x_force_link_reset(bp);
  1727. bnx2x_link_set(bp);
  1728. }
  1729. return 0;
  1730. }
  1731. enum {
  1732. BNX2X_CHIP_E1_OFST = 0,
  1733. BNX2X_CHIP_E1H_OFST,
  1734. BNX2X_CHIP_E2_OFST,
  1735. BNX2X_CHIP_E3_OFST,
  1736. BNX2X_CHIP_E3B0_OFST,
  1737. BNX2X_CHIP_MAX_OFST
  1738. };
  1739. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1740. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1741. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1742. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1743. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1744. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1745. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1746. static int bnx2x_test_registers(struct bnx2x *bp)
  1747. {
  1748. int idx, i, rc = -ENODEV;
  1749. u32 wr_val = 0, hw;
  1750. int port = BP_PORT(bp);
  1751. static const struct {
  1752. u32 hw;
  1753. u32 offset0;
  1754. u32 offset1;
  1755. u32 mask;
  1756. } reg_tbl[] = {
  1757. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1758. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1759. { BNX2X_CHIP_MASK_ALL,
  1760. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1761. { BNX2X_CHIP_MASK_E1X,
  1762. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1763. { BNX2X_CHIP_MASK_ALL,
  1764. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1765. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1766. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1767. { BNX2X_CHIP_MASK_E3B0,
  1768. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1769. { BNX2X_CHIP_MASK_ALL,
  1770. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1771. { BNX2X_CHIP_MASK_ALL,
  1772. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1773. { BNX2X_CHIP_MASK_ALL,
  1774. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1775. { BNX2X_CHIP_MASK_ALL,
  1776. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1777. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1778. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1779. { BNX2X_CHIP_MASK_ALL,
  1780. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1781. { BNX2X_CHIP_MASK_ALL,
  1782. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1783. { BNX2X_CHIP_MASK_ALL,
  1784. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1785. { BNX2X_CHIP_MASK_ALL,
  1786. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1787. { BNX2X_CHIP_MASK_ALL,
  1788. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1789. { BNX2X_CHIP_MASK_ALL,
  1790. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1791. { BNX2X_CHIP_MASK_ALL,
  1792. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1793. { BNX2X_CHIP_MASK_ALL,
  1794. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1795. { BNX2X_CHIP_MASK_ALL,
  1796. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1797. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1798. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1799. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1800. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1801. { BNX2X_CHIP_MASK_ALL,
  1802. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1803. { BNX2X_CHIP_MASK_ALL,
  1804. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1805. { BNX2X_CHIP_MASK_ALL,
  1806. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1807. { BNX2X_CHIP_MASK_ALL,
  1808. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1809. { BNX2X_CHIP_MASK_ALL,
  1810. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1811. { BNX2X_CHIP_MASK_ALL,
  1812. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1813. { BNX2X_CHIP_MASK_ALL,
  1814. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1815. { BNX2X_CHIP_MASK_ALL,
  1816. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1817. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1818. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1819. { BNX2X_CHIP_MASK_ALL,
  1820. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1821. { BNX2X_CHIP_MASK_ALL,
  1822. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1823. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1824. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1825. { BNX2X_CHIP_MASK_ALL,
  1826. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1827. { BNX2X_CHIP_MASK_ALL,
  1828. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1829. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1830. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1831. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1832. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1833. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1834. };
  1835. if (!bnx2x_is_nvm_accessible(bp)) {
  1836. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1837. "cannot access eeprom when the interface is down\n");
  1838. return rc;
  1839. }
  1840. if (CHIP_IS_E1(bp))
  1841. hw = BNX2X_CHIP_MASK_E1;
  1842. else if (CHIP_IS_E1H(bp))
  1843. hw = BNX2X_CHIP_MASK_E1H;
  1844. else if (CHIP_IS_E2(bp))
  1845. hw = BNX2X_CHIP_MASK_E2;
  1846. else if (CHIP_IS_E3B0(bp))
  1847. hw = BNX2X_CHIP_MASK_E3B0;
  1848. else /* e3 A0 */
  1849. hw = BNX2X_CHIP_MASK_E3;
  1850. /* Repeat the test twice:
  1851. * First by writing 0x00000000, second by writing 0xffffffff
  1852. */
  1853. for (idx = 0; idx < 2; idx++) {
  1854. switch (idx) {
  1855. case 0:
  1856. wr_val = 0;
  1857. break;
  1858. case 1:
  1859. wr_val = 0xffffffff;
  1860. break;
  1861. }
  1862. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1863. u32 offset, mask, save_val, val;
  1864. if (!(hw & reg_tbl[i].hw))
  1865. continue;
  1866. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1867. mask = reg_tbl[i].mask;
  1868. save_val = REG_RD(bp, offset);
  1869. REG_WR(bp, offset, wr_val & mask);
  1870. val = REG_RD(bp, offset);
  1871. /* Restore the original register's value */
  1872. REG_WR(bp, offset, save_val);
  1873. /* verify value is as expected */
  1874. if ((val & mask) != (wr_val & mask)) {
  1875. DP(BNX2X_MSG_ETHTOOL,
  1876. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1877. offset, val, wr_val, mask);
  1878. goto test_reg_exit;
  1879. }
  1880. }
  1881. }
  1882. rc = 0;
  1883. test_reg_exit:
  1884. return rc;
  1885. }
  1886. static int bnx2x_test_memory(struct bnx2x *bp)
  1887. {
  1888. int i, j, rc = -ENODEV;
  1889. u32 val, index;
  1890. static const struct {
  1891. u32 offset;
  1892. int size;
  1893. } mem_tbl[] = {
  1894. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1895. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1896. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1897. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1898. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1899. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1900. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1901. { 0xffffffff, 0 }
  1902. };
  1903. static const struct {
  1904. char *name;
  1905. u32 offset;
  1906. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1907. } prty_tbl[] = {
  1908. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1909. {0x3ffc0, 0, 0, 0} },
  1910. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1911. {0x2, 0x2, 0, 0} },
  1912. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1913. {0, 0, 0, 0} },
  1914. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1915. {0x3ffc0, 0, 0, 0} },
  1916. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1917. {0x3ffc0, 0, 0, 0} },
  1918. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1919. {0x3ffc1, 0, 0, 0} },
  1920. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1921. };
  1922. if (!bnx2x_is_nvm_accessible(bp)) {
  1923. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1924. "cannot access eeprom when the interface is down\n");
  1925. return rc;
  1926. }
  1927. if (CHIP_IS_E1(bp))
  1928. index = BNX2X_CHIP_E1_OFST;
  1929. else if (CHIP_IS_E1H(bp))
  1930. index = BNX2X_CHIP_E1H_OFST;
  1931. else if (CHIP_IS_E2(bp))
  1932. index = BNX2X_CHIP_E2_OFST;
  1933. else /* e3 */
  1934. index = BNX2X_CHIP_E3_OFST;
  1935. /* pre-Check the parity status */
  1936. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1937. val = REG_RD(bp, prty_tbl[i].offset);
  1938. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1939. DP(BNX2X_MSG_ETHTOOL,
  1940. "%s is 0x%x\n", prty_tbl[i].name, val);
  1941. goto test_mem_exit;
  1942. }
  1943. }
  1944. /* Go through all the memories */
  1945. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1946. for (j = 0; j < mem_tbl[i].size; j++)
  1947. REG_RD(bp, mem_tbl[i].offset + j*4);
  1948. /* Check the parity status */
  1949. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1950. val = REG_RD(bp, prty_tbl[i].offset);
  1951. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1952. DP(BNX2X_MSG_ETHTOOL,
  1953. "%s is 0x%x\n", prty_tbl[i].name, val);
  1954. goto test_mem_exit;
  1955. }
  1956. }
  1957. rc = 0;
  1958. test_mem_exit:
  1959. return rc;
  1960. }
  1961. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1962. {
  1963. int cnt = 1400;
  1964. if (link_up) {
  1965. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1966. msleep(20);
  1967. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1968. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1969. cnt = 1400;
  1970. while (!bp->link_vars.link_up && cnt--)
  1971. msleep(20);
  1972. if (cnt <= 0 && !bp->link_vars.link_up)
  1973. DP(BNX2X_MSG_ETHTOOL,
  1974. "Timeout waiting for link init\n");
  1975. }
  1976. }
  1977. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1978. {
  1979. unsigned int pkt_size, num_pkts, i;
  1980. struct sk_buff *skb;
  1981. unsigned char *packet;
  1982. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1983. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1984. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1985. u16 tx_start_idx, tx_idx;
  1986. u16 rx_start_idx, rx_idx;
  1987. u16 pkt_prod, bd_prod;
  1988. struct sw_tx_bd *tx_buf;
  1989. struct eth_tx_start_bd *tx_start_bd;
  1990. dma_addr_t mapping;
  1991. union eth_rx_cqe *cqe;
  1992. u8 cqe_fp_flags, cqe_fp_type;
  1993. struct sw_rx_bd *rx_buf;
  1994. u16 len;
  1995. int rc = -ENODEV;
  1996. u8 *data;
  1997. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1998. txdata->txq_index);
  1999. /* check the loopback mode */
  2000. switch (loopback_mode) {
  2001. case BNX2X_PHY_LOOPBACK:
  2002. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2003. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2004. return -EINVAL;
  2005. }
  2006. break;
  2007. case BNX2X_MAC_LOOPBACK:
  2008. if (CHIP_IS_E3(bp)) {
  2009. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2010. if (bp->port.supported[cfg_idx] &
  2011. (SUPPORTED_10000baseT_Full |
  2012. SUPPORTED_20000baseMLD2_Full |
  2013. SUPPORTED_20000baseKR2_Full))
  2014. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2015. else
  2016. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2017. } else
  2018. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2019. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2020. break;
  2021. case BNX2X_EXT_LOOPBACK:
  2022. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2023. DP(BNX2X_MSG_ETHTOOL,
  2024. "Can't configure external loopback\n");
  2025. return -EINVAL;
  2026. }
  2027. break;
  2028. default:
  2029. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2030. return -EINVAL;
  2031. }
  2032. /* prepare the loopback packet */
  2033. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2034. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2035. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2036. if (!skb) {
  2037. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2038. rc = -ENOMEM;
  2039. goto test_loopback_exit;
  2040. }
  2041. packet = skb_put(skb, pkt_size);
  2042. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2043. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  2044. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2045. for (i = ETH_HLEN; i < pkt_size; i++)
  2046. packet[i] = (unsigned char) (i & 0xff);
  2047. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2048. skb_headlen(skb), DMA_TO_DEVICE);
  2049. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2050. rc = -ENOMEM;
  2051. dev_kfree_skb(skb);
  2052. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2053. goto test_loopback_exit;
  2054. }
  2055. /* send the loopback packet */
  2056. num_pkts = 0;
  2057. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2058. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2059. netdev_tx_sent_queue(txq, skb->len);
  2060. pkt_prod = txdata->tx_pkt_prod++;
  2061. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2062. tx_buf->first_bd = txdata->tx_bd_prod;
  2063. tx_buf->skb = skb;
  2064. tx_buf->flags = 0;
  2065. bd_prod = TX_BD(txdata->tx_bd_prod);
  2066. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2067. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2068. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2069. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2070. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2071. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2072. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2073. SET_FLAG(tx_start_bd->general_data,
  2074. ETH_TX_START_BD_HDR_NBDS,
  2075. 1);
  2076. SET_FLAG(tx_start_bd->general_data,
  2077. ETH_TX_START_BD_PARSE_NBDS,
  2078. 0);
  2079. /* turn on parsing and get a BD */
  2080. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2081. if (CHIP_IS_E1x(bp)) {
  2082. u16 global_data = 0;
  2083. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2084. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2085. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2086. SET_FLAG(global_data,
  2087. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2088. pbd_e1x->global_data = cpu_to_le16(global_data);
  2089. } else {
  2090. u32 parsing_data = 0;
  2091. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2092. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2093. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2094. SET_FLAG(parsing_data,
  2095. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2096. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2097. }
  2098. wmb();
  2099. txdata->tx_db.data.prod += 2;
  2100. barrier();
  2101. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2102. mmiowb();
  2103. barrier();
  2104. num_pkts++;
  2105. txdata->tx_bd_prod += 2; /* start + pbd */
  2106. udelay(100);
  2107. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2108. if (tx_idx != tx_start_idx + num_pkts)
  2109. goto test_loopback_exit;
  2110. /* Unlike HC IGU won't generate an interrupt for status block
  2111. * updates that have been performed while interrupts were
  2112. * disabled.
  2113. */
  2114. if (bp->common.int_block == INT_BLOCK_IGU) {
  2115. /* Disable local BHes to prevent a dead-lock situation between
  2116. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2117. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2118. */
  2119. local_bh_disable();
  2120. bnx2x_tx_int(bp, txdata);
  2121. local_bh_enable();
  2122. }
  2123. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2124. if (rx_idx != rx_start_idx + num_pkts)
  2125. goto test_loopback_exit;
  2126. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2127. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2128. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2129. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2130. goto test_loopback_rx_exit;
  2131. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2132. if (len != pkt_size)
  2133. goto test_loopback_rx_exit;
  2134. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2135. dma_sync_single_for_cpu(&bp->pdev->dev,
  2136. dma_unmap_addr(rx_buf, mapping),
  2137. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2138. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2139. for (i = ETH_HLEN; i < pkt_size; i++)
  2140. if (*(data + i) != (unsigned char) (i & 0xff))
  2141. goto test_loopback_rx_exit;
  2142. rc = 0;
  2143. test_loopback_rx_exit:
  2144. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2145. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2146. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2147. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2148. /* Update producers */
  2149. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2150. fp_rx->rx_sge_prod);
  2151. test_loopback_exit:
  2152. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2153. return rc;
  2154. }
  2155. static int bnx2x_test_loopback(struct bnx2x *bp)
  2156. {
  2157. int rc = 0, res;
  2158. if (BP_NOMCP(bp))
  2159. return rc;
  2160. if (!netif_running(bp->dev))
  2161. return BNX2X_LOOPBACK_FAILED;
  2162. bnx2x_netif_stop(bp, 1);
  2163. bnx2x_acquire_phy_lock(bp);
  2164. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2165. if (res) {
  2166. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2167. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2168. }
  2169. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2170. if (res) {
  2171. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2172. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2173. }
  2174. bnx2x_release_phy_lock(bp);
  2175. bnx2x_netif_start(bp);
  2176. return rc;
  2177. }
  2178. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2179. {
  2180. int rc;
  2181. u8 is_serdes =
  2182. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2183. if (BP_NOMCP(bp))
  2184. return -ENODEV;
  2185. if (!netif_running(bp->dev))
  2186. return BNX2X_EXT_LOOPBACK_FAILED;
  2187. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2188. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2189. if (rc) {
  2190. DP(BNX2X_MSG_ETHTOOL,
  2191. "Can't perform self-test, nic_load (for external lb) failed\n");
  2192. return -ENODEV;
  2193. }
  2194. bnx2x_wait_for_link(bp, 1, is_serdes);
  2195. bnx2x_netif_stop(bp, 1);
  2196. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2197. if (rc)
  2198. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2199. bnx2x_netif_start(bp);
  2200. return rc;
  2201. }
  2202. struct code_entry {
  2203. u32 sram_start_addr;
  2204. u32 code_attribute;
  2205. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2206. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2207. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2208. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2209. u32 nvm_start_addr;
  2210. };
  2211. #define CODE_ENTRY_MAX 16
  2212. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2213. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2214. #define NVRAM_DIR_OFFSET 0x14
  2215. #define EXTENDED_DIR_EXISTS(code) \
  2216. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2217. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2218. #define CRC32_RESIDUAL 0xdebb20e3
  2219. #define CRC_BUFF_SIZE 256
  2220. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2221. int offset,
  2222. int size,
  2223. u8 *buff)
  2224. {
  2225. u32 crc = ~0;
  2226. int rc = 0, done = 0;
  2227. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2228. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2229. while (done < size) {
  2230. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2231. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2232. if (rc)
  2233. return rc;
  2234. crc = crc32_le(crc, buff, count);
  2235. done += count;
  2236. }
  2237. if (crc != CRC32_RESIDUAL)
  2238. rc = -EINVAL;
  2239. return rc;
  2240. }
  2241. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2242. struct code_entry *entry,
  2243. u8 *buff)
  2244. {
  2245. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2246. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2247. int rc;
  2248. /* Zero-length images and AFEX profiles do not have CRC */
  2249. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2250. return 0;
  2251. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2252. if (rc)
  2253. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2254. "image %x has failed crc test (rc %d)\n", type, rc);
  2255. return rc;
  2256. }
  2257. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2258. {
  2259. int rc;
  2260. struct code_entry entry;
  2261. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2262. if (rc)
  2263. return rc;
  2264. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2265. }
  2266. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2267. {
  2268. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2269. struct code_entry entry;
  2270. int i;
  2271. rc = bnx2x_nvram_read32(bp,
  2272. dir_offset +
  2273. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2274. (u32 *)&entry, sizeof(entry));
  2275. if (rc)
  2276. return rc;
  2277. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2278. return 0;
  2279. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2280. &cnt, sizeof(u32));
  2281. if (rc)
  2282. return rc;
  2283. dir_offset = entry.nvm_start_addr + 8;
  2284. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2285. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2286. sizeof(struct code_entry) * i,
  2287. buff);
  2288. if (rc)
  2289. return rc;
  2290. }
  2291. return 0;
  2292. }
  2293. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2294. {
  2295. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2296. int i;
  2297. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2298. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2299. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2300. sizeof(struct code_entry) * i,
  2301. buff);
  2302. if (rc)
  2303. return rc;
  2304. }
  2305. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2306. }
  2307. struct crc_pair {
  2308. int offset;
  2309. int size;
  2310. };
  2311. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2312. const struct crc_pair *nvram_tbl, u8 *buf)
  2313. {
  2314. int i;
  2315. for (i = 0; nvram_tbl[i].size; i++) {
  2316. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2317. nvram_tbl[i].size, buf);
  2318. if (rc) {
  2319. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2320. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2321. i, rc);
  2322. return rc;
  2323. }
  2324. }
  2325. return 0;
  2326. }
  2327. static int bnx2x_test_nvram(struct bnx2x *bp)
  2328. {
  2329. const struct crc_pair nvram_tbl[] = {
  2330. { 0, 0x14 }, /* bootstrap */
  2331. { 0x14, 0xec }, /* dir */
  2332. { 0x100, 0x350 }, /* manuf_info */
  2333. { 0x450, 0xf0 }, /* feature_info */
  2334. { 0x640, 0x64 }, /* upgrade_key_info */
  2335. { 0x708, 0x70 }, /* manuf_key_info */
  2336. { 0, 0 }
  2337. };
  2338. const struct crc_pair nvram_tbl2[] = {
  2339. { 0x7e8, 0x350 }, /* manuf_info2 */
  2340. { 0xb38, 0xf0 }, /* feature_info */
  2341. { 0, 0 }
  2342. };
  2343. u8 *buf;
  2344. int rc;
  2345. u32 magic;
  2346. if (BP_NOMCP(bp))
  2347. return 0;
  2348. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2349. if (!buf) {
  2350. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2351. rc = -ENOMEM;
  2352. goto test_nvram_exit;
  2353. }
  2354. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2355. if (rc) {
  2356. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2357. "magic value read (rc %d)\n", rc);
  2358. goto test_nvram_exit;
  2359. }
  2360. if (magic != 0x669955aa) {
  2361. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2362. "wrong magic value (0x%08x)\n", magic);
  2363. rc = -ENODEV;
  2364. goto test_nvram_exit;
  2365. }
  2366. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2367. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2368. if (rc)
  2369. goto test_nvram_exit;
  2370. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2371. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2372. SHARED_HW_CFG_HIDE_PORT1;
  2373. if (!hide) {
  2374. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2375. "Port 1 CRC test-set\n");
  2376. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2377. if (rc)
  2378. goto test_nvram_exit;
  2379. }
  2380. }
  2381. rc = bnx2x_test_nvram_dirs(bp, buf);
  2382. test_nvram_exit:
  2383. kfree(buf);
  2384. return rc;
  2385. }
  2386. /* Send an EMPTY ramrod on the first queue */
  2387. static int bnx2x_test_intr(struct bnx2x *bp)
  2388. {
  2389. struct bnx2x_queue_state_params params = {NULL};
  2390. if (!netif_running(bp->dev)) {
  2391. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2392. "cannot access eeprom when the interface is down\n");
  2393. return -ENODEV;
  2394. }
  2395. params.q_obj = &bp->sp_objs->q_obj;
  2396. params.cmd = BNX2X_Q_CMD_EMPTY;
  2397. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2398. return bnx2x_queue_state_change(bp, &params);
  2399. }
  2400. static void bnx2x_self_test(struct net_device *dev,
  2401. struct ethtool_test *etest, u64 *buf)
  2402. {
  2403. struct bnx2x *bp = netdev_priv(dev);
  2404. u8 is_serdes, link_up;
  2405. int rc, cnt = 0;
  2406. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2407. netdev_err(bp->dev,
  2408. "Handling parity error recovery. Try again later\n");
  2409. etest->flags |= ETH_TEST_FL_FAILED;
  2410. return;
  2411. }
  2412. DP(BNX2X_MSG_ETHTOOL,
  2413. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2414. (etest->flags & ETH_TEST_FL_OFFLINE),
  2415. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2416. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2417. if (bnx2x_test_nvram(bp) != 0) {
  2418. if (!IS_MF(bp))
  2419. buf[4] = 1;
  2420. else
  2421. buf[0] = 1;
  2422. etest->flags |= ETH_TEST_FL_FAILED;
  2423. }
  2424. if (!netif_running(dev)) {
  2425. DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
  2426. return;
  2427. }
  2428. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2429. link_up = bp->link_vars.link_up;
  2430. /* offline tests are not supported in MF mode */
  2431. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2432. int port = BP_PORT(bp);
  2433. u32 val;
  2434. /* save current value of input enable for TX port IF */
  2435. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2436. /* disable input for TX port IF */
  2437. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2438. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2439. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2440. if (rc) {
  2441. etest->flags |= ETH_TEST_FL_FAILED;
  2442. DP(BNX2X_MSG_ETHTOOL,
  2443. "Can't perform self-test, nic_load (for offline) failed\n");
  2444. return;
  2445. }
  2446. /* wait until link state is restored */
  2447. bnx2x_wait_for_link(bp, 1, is_serdes);
  2448. if (bnx2x_test_registers(bp) != 0) {
  2449. buf[0] = 1;
  2450. etest->flags |= ETH_TEST_FL_FAILED;
  2451. }
  2452. if (bnx2x_test_memory(bp) != 0) {
  2453. buf[1] = 1;
  2454. etest->flags |= ETH_TEST_FL_FAILED;
  2455. }
  2456. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2457. if (buf[2] != 0)
  2458. etest->flags |= ETH_TEST_FL_FAILED;
  2459. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2460. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2461. if (buf[3] != 0)
  2462. etest->flags |= ETH_TEST_FL_FAILED;
  2463. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2464. }
  2465. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2466. /* restore input for TX port IF */
  2467. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2468. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2469. if (rc) {
  2470. etest->flags |= ETH_TEST_FL_FAILED;
  2471. DP(BNX2X_MSG_ETHTOOL,
  2472. "Can't perform self-test, nic_load (for online) failed\n");
  2473. return;
  2474. }
  2475. /* wait until link state is restored */
  2476. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2477. }
  2478. if (bnx2x_test_intr(bp) != 0) {
  2479. if (!IS_MF(bp))
  2480. buf[5] = 1;
  2481. else
  2482. buf[1] = 1;
  2483. etest->flags |= ETH_TEST_FL_FAILED;
  2484. }
  2485. if (link_up) {
  2486. cnt = 100;
  2487. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2488. msleep(20);
  2489. }
  2490. if (!cnt) {
  2491. if (!IS_MF(bp))
  2492. buf[6] = 1;
  2493. else
  2494. buf[2] = 1;
  2495. etest->flags |= ETH_TEST_FL_FAILED;
  2496. }
  2497. }
  2498. #define IS_PORT_STAT(i) \
  2499. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2500. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2501. #define IS_MF_MODE_STAT(bp) \
  2502. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2503. /* ethtool statistics are displayed for all regular ethernet queues and the
  2504. * fcoe L2 queue if not disabled
  2505. */
  2506. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2507. {
  2508. return BNX2X_NUM_ETH_QUEUES(bp);
  2509. }
  2510. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2511. {
  2512. struct bnx2x *bp = netdev_priv(dev);
  2513. int i, num_strings = 0;
  2514. switch (stringset) {
  2515. case ETH_SS_STATS:
  2516. if (is_multi(bp)) {
  2517. num_strings = bnx2x_num_stat_queues(bp) *
  2518. BNX2X_NUM_Q_STATS;
  2519. } else
  2520. num_strings = 0;
  2521. if (IS_MF_MODE_STAT(bp)) {
  2522. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2523. if (IS_FUNC_STAT(i))
  2524. num_strings++;
  2525. } else
  2526. num_strings += BNX2X_NUM_STATS;
  2527. return num_strings;
  2528. case ETH_SS_TEST:
  2529. return BNX2X_NUM_TESTS(bp);
  2530. case ETH_SS_PRIV_FLAGS:
  2531. return BNX2X_PRI_FLAG_LEN;
  2532. default:
  2533. return -EINVAL;
  2534. }
  2535. }
  2536. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2537. {
  2538. struct bnx2x *bp = netdev_priv(dev);
  2539. u32 flags = 0;
  2540. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2541. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2542. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2543. return flags;
  2544. }
  2545. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2546. {
  2547. struct bnx2x *bp = netdev_priv(dev);
  2548. int i, j, k, start;
  2549. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2550. switch (stringset) {
  2551. case ETH_SS_STATS:
  2552. k = 0;
  2553. if (is_multi(bp)) {
  2554. for_each_eth_queue(bp, i) {
  2555. memset(queue_name, 0, sizeof(queue_name));
  2556. sprintf(queue_name, "%d", i);
  2557. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2558. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2559. ETH_GSTRING_LEN,
  2560. bnx2x_q_stats_arr[j].string,
  2561. queue_name);
  2562. k += BNX2X_NUM_Q_STATS;
  2563. }
  2564. }
  2565. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2566. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2567. continue;
  2568. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2569. bnx2x_stats_arr[i].string);
  2570. j++;
  2571. }
  2572. break;
  2573. case ETH_SS_TEST:
  2574. /* First 4 tests cannot be done in MF mode */
  2575. if (!IS_MF(bp))
  2576. start = 0;
  2577. else
  2578. start = 4;
  2579. memcpy(buf, bnx2x_tests_str_arr + start,
  2580. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2581. break;
  2582. case ETH_SS_PRIV_FLAGS:
  2583. memcpy(buf, bnx2x_private_arr,
  2584. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2585. break;
  2586. }
  2587. }
  2588. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2589. struct ethtool_stats *stats, u64 *buf)
  2590. {
  2591. struct bnx2x *bp = netdev_priv(dev);
  2592. u32 *hw_stats, *offset;
  2593. int i, j, k = 0;
  2594. if (is_multi(bp)) {
  2595. for_each_eth_queue(bp, i) {
  2596. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2597. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2598. if (bnx2x_q_stats_arr[j].size == 0) {
  2599. /* skip this counter */
  2600. buf[k + j] = 0;
  2601. continue;
  2602. }
  2603. offset = (hw_stats +
  2604. bnx2x_q_stats_arr[j].offset);
  2605. if (bnx2x_q_stats_arr[j].size == 4) {
  2606. /* 4-byte counter */
  2607. buf[k + j] = (u64) *offset;
  2608. continue;
  2609. }
  2610. /* 8-byte counter */
  2611. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2612. }
  2613. k += BNX2X_NUM_Q_STATS;
  2614. }
  2615. }
  2616. hw_stats = (u32 *)&bp->eth_stats;
  2617. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2618. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2619. continue;
  2620. if (bnx2x_stats_arr[i].size == 0) {
  2621. /* skip this counter */
  2622. buf[k + j] = 0;
  2623. j++;
  2624. continue;
  2625. }
  2626. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2627. if (bnx2x_stats_arr[i].size == 4) {
  2628. /* 4-byte counter */
  2629. buf[k + j] = (u64) *offset;
  2630. j++;
  2631. continue;
  2632. }
  2633. /* 8-byte counter */
  2634. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2635. j++;
  2636. }
  2637. }
  2638. static int bnx2x_set_phys_id(struct net_device *dev,
  2639. enum ethtool_phys_id_state state)
  2640. {
  2641. struct bnx2x *bp = netdev_priv(dev);
  2642. if (!bnx2x_is_nvm_accessible(bp)) {
  2643. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2644. "cannot access eeprom when the interface is down\n");
  2645. return -EAGAIN;
  2646. }
  2647. switch (state) {
  2648. case ETHTOOL_ID_ACTIVE:
  2649. return 1; /* cycle on/off once per second */
  2650. case ETHTOOL_ID_ON:
  2651. bnx2x_acquire_phy_lock(bp);
  2652. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2653. LED_MODE_ON, SPEED_1000);
  2654. bnx2x_release_phy_lock(bp);
  2655. break;
  2656. case ETHTOOL_ID_OFF:
  2657. bnx2x_acquire_phy_lock(bp);
  2658. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2659. LED_MODE_FRONT_PANEL_OFF, 0);
  2660. bnx2x_release_phy_lock(bp);
  2661. break;
  2662. case ETHTOOL_ID_INACTIVE:
  2663. bnx2x_acquire_phy_lock(bp);
  2664. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2665. LED_MODE_OPER,
  2666. bp->link_vars.line_speed);
  2667. bnx2x_release_phy_lock(bp);
  2668. }
  2669. return 0;
  2670. }
  2671. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2672. {
  2673. switch (info->flow_type) {
  2674. case TCP_V4_FLOW:
  2675. case TCP_V6_FLOW:
  2676. info->data = RXH_IP_SRC | RXH_IP_DST |
  2677. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2678. break;
  2679. case UDP_V4_FLOW:
  2680. if (bp->rss_conf_obj.udp_rss_v4)
  2681. info->data = RXH_IP_SRC | RXH_IP_DST |
  2682. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2683. else
  2684. info->data = RXH_IP_SRC | RXH_IP_DST;
  2685. break;
  2686. case UDP_V6_FLOW:
  2687. if (bp->rss_conf_obj.udp_rss_v6)
  2688. info->data = RXH_IP_SRC | RXH_IP_DST |
  2689. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2690. else
  2691. info->data = RXH_IP_SRC | RXH_IP_DST;
  2692. break;
  2693. case IPV4_FLOW:
  2694. case IPV6_FLOW:
  2695. info->data = RXH_IP_SRC | RXH_IP_DST;
  2696. break;
  2697. default:
  2698. info->data = 0;
  2699. break;
  2700. }
  2701. return 0;
  2702. }
  2703. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2704. u32 *rules __always_unused)
  2705. {
  2706. struct bnx2x *bp = netdev_priv(dev);
  2707. switch (info->cmd) {
  2708. case ETHTOOL_GRXRINGS:
  2709. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2710. return 0;
  2711. case ETHTOOL_GRXFH:
  2712. return bnx2x_get_rss_flags(bp, info);
  2713. default:
  2714. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2715. return -EOPNOTSUPP;
  2716. }
  2717. }
  2718. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2719. {
  2720. int udp_rss_requested;
  2721. DP(BNX2X_MSG_ETHTOOL,
  2722. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2723. info->flow_type, info->data);
  2724. switch (info->flow_type) {
  2725. case TCP_V4_FLOW:
  2726. case TCP_V6_FLOW:
  2727. /* For TCP only 4-tupple hash is supported */
  2728. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2729. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2730. DP(BNX2X_MSG_ETHTOOL,
  2731. "Command parameters not supported\n");
  2732. return -EINVAL;
  2733. }
  2734. return 0;
  2735. case UDP_V4_FLOW:
  2736. case UDP_V6_FLOW:
  2737. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2738. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2739. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2740. udp_rss_requested = 1;
  2741. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2742. udp_rss_requested = 0;
  2743. else
  2744. return -EINVAL;
  2745. if ((info->flow_type == UDP_V4_FLOW) &&
  2746. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2747. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2748. DP(BNX2X_MSG_ETHTOOL,
  2749. "rss re-configured, UDP 4-tupple %s\n",
  2750. udp_rss_requested ? "enabled" : "disabled");
  2751. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2752. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2753. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2754. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2755. DP(BNX2X_MSG_ETHTOOL,
  2756. "rss re-configured, UDP 4-tupple %s\n",
  2757. udp_rss_requested ? "enabled" : "disabled");
  2758. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2759. }
  2760. return 0;
  2761. case IPV4_FLOW:
  2762. case IPV6_FLOW:
  2763. /* For IP only 2-tupple hash is supported */
  2764. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2765. DP(BNX2X_MSG_ETHTOOL,
  2766. "Command parameters not supported\n");
  2767. return -EINVAL;
  2768. }
  2769. return 0;
  2770. case SCTP_V4_FLOW:
  2771. case AH_ESP_V4_FLOW:
  2772. case AH_V4_FLOW:
  2773. case ESP_V4_FLOW:
  2774. case SCTP_V6_FLOW:
  2775. case AH_ESP_V6_FLOW:
  2776. case AH_V6_FLOW:
  2777. case ESP_V6_FLOW:
  2778. case IP_USER_FLOW:
  2779. case ETHER_FLOW:
  2780. /* RSS is not supported for these protocols */
  2781. if (info->data) {
  2782. DP(BNX2X_MSG_ETHTOOL,
  2783. "Command parameters not supported\n");
  2784. return -EINVAL;
  2785. }
  2786. return 0;
  2787. default:
  2788. return -EINVAL;
  2789. }
  2790. }
  2791. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2792. {
  2793. struct bnx2x *bp = netdev_priv(dev);
  2794. switch (info->cmd) {
  2795. case ETHTOOL_SRXFH:
  2796. return bnx2x_set_rss_flags(bp, info);
  2797. default:
  2798. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2799. return -EOPNOTSUPP;
  2800. }
  2801. }
  2802. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2803. {
  2804. return T_ETH_INDIRECTION_TABLE_SIZE;
  2805. }
  2806. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2807. {
  2808. struct bnx2x *bp = netdev_priv(dev);
  2809. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2810. size_t i;
  2811. /* Get the current configuration of the RSS indirection table */
  2812. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2813. /*
  2814. * We can't use a memcpy() as an internal storage of an
  2815. * indirection table is a u8 array while indir->ring_index
  2816. * points to an array of u32.
  2817. *
  2818. * Indirection table contains the FW Client IDs, so we need to
  2819. * align the returned table to the Client ID of the leading RSS
  2820. * queue.
  2821. */
  2822. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2823. indir[i] = ind_table[i] - bp->fp->cl_id;
  2824. return 0;
  2825. }
  2826. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2827. {
  2828. struct bnx2x *bp = netdev_priv(dev);
  2829. size_t i;
  2830. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2831. /*
  2832. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2833. * as an internal storage of an indirection table is a u8 array
  2834. * while indir->ring_index points to an array of u32.
  2835. *
  2836. * Indirection table contains the FW Client IDs, so we need to
  2837. * align the received table to the Client ID of the leading RSS
  2838. * queue
  2839. */
  2840. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2841. }
  2842. return bnx2x_config_rss_eth(bp, false);
  2843. }
  2844. /**
  2845. * bnx2x_get_channels - gets the number of RSS queues.
  2846. *
  2847. * @dev: net device
  2848. * @channels: returns the number of max / current queues
  2849. */
  2850. static void bnx2x_get_channels(struct net_device *dev,
  2851. struct ethtool_channels *channels)
  2852. {
  2853. struct bnx2x *bp = netdev_priv(dev);
  2854. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2855. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2856. }
  2857. /**
  2858. * bnx2x_change_num_queues - change the number of RSS queues.
  2859. *
  2860. * @bp: bnx2x private structure
  2861. *
  2862. * Re-configure interrupt mode to get the new number of MSI-X
  2863. * vectors and re-add NAPI objects.
  2864. */
  2865. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2866. {
  2867. bnx2x_disable_msi(bp);
  2868. bp->num_ethernet_queues = num_rss;
  2869. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2870. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2871. bnx2x_set_int_mode(bp);
  2872. }
  2873. /**
  2874. * bnx2x_set_channels - sets the number of RSS queues.
  2875. *
  2876. * @dev: net device
  2877. * @channels: includes the number of queues requested
  2878. */
  2879. static int bnx2x_set_channels(struct net_device *dev,
  2880. struct ethtool_channels *channels)
  2881. {
  2882. struct bnx2x *bp = netdev_priv(dev);
  2883. DP(BNX2X_MSG_ETHTOOL,
  2884. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2885. channels->rx_count, channels->tx_count, channels->other_count,
  2886. channels->combined_count);
  2887. /* We don't support separate rx / tx channels.
  2888. * We don't allow setting 'other' channels.
  2889. */
  2890. if (channels->rx_count || channels->tx_count || channels->other_count
  2891. || (channels->combined_count == 0) ||
  2892. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2893. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2894. return -EINVAL;
  2895. }
  2896. /* Check if there was a change in the active parameters */
  2897. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2898. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2899. return 0;
  2900. }
  2901. /* Set the requested number of queues in bp context.
  2902. * Note that the actual number of queues created during load may be
  2903. * less than requested if memory is low.
  2904. */
  2905. if (unlikely(!netif_running(dev))) {
  2906. bnx2x_change_num_queues(bp, channels->combined_count);
  2907. return 0;
  2908. }
  2909. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2910. bnx2x_change_num_queues(bp, channels->combined_count);
  2911. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2912. }
  2913. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2914. .get_settings = bnx2x_get_settings,
  2915. .set_settings = bnx2x_set_settings,
  2916. .get_drvinfo = bnx2x_get_drvinfo,
  2917. .get_regs_len = bnx2x_get_regs_len,
  2918. .get_regs = bnx2x_get_regs,
  2919. .get_dump_flag = bnx2x_get_dump_flag,
  2920. .get_dump_data = bnx2x_get_dump_data,
  2921. .set_dump = bnx2x_set_dump,
  2922. .get_wol = bnx2x_get_wol,
  2923. .set_wol = bnx2x_set_wol,
  2924. .get_msglevel = bnx2x_get_msglevel,
  2925. .set_msglevel = bnx2x_set_msglevel,
  2926. .nway_reset = bnx2x_nway_reset,
  2927. .get_link = bnx2x_get_link,
  2928. .get_eeprom_len = bnx2x_get_eeprom_len,
  2929. .get_eeprom = bnx2x_get_eeprom,
  2930. .set_eeprom = bnx2x_set_eeprom,
  2931. .get_coalesce = bnx2x_get_coalesce,
  2932. .set_coalesce = bnx2x_set_coalesce,
  2933. .get_ringparam = bnx2x_get_ringparam,
  2934. .set_ringparam = bnx2x_set_ringparam,
  2935. .get_pauseparam = bnx2x_get_pauseparam,
  2936. .set_pauseparam = bnx2x_set_pauseparam,
  2937. .self_test = bnx2x_self_test,
  2938. .get_sset_count = bnx2x_get_sset_count,
  2939. .get_priv_flags = bnx2x_get_private_flags,
  2940. .get_strings = bnx2x_get_strings,
  2941. .set_phys_id = bnx2x_set_phys_id,
  2942. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2943. .get_rxnfc = bnx2x_get_rxnfc,
  2944. .set_rxnfc = bnx2x_set_rxnfc,
  2945. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2946. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2947. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2948. .get_channels = bnx2x_get_channels,
  2949. .set_channels = bnx2x_set_channels,
  2950. .get_module_info = bnx2x_get_module_info,
  2951. .get_module_eeprom = bnx2x_get_module_eeprom,
  2952. .get_eee = bnx2x_get_eee,
  2953. .set_eee = bnx2x_set_eee,
  2954. .get_ts_info = ethtool_op_get_ts_info,
  2955. };
  2956. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  2957. .get_settings = bnx2x_get_settings,
  2958. .set_settings = bnx2x_set_settings,
  2959. .get_drvinfo = bnx2x_get_drvinfo,
  2960. .get_msglevel = bnx2x_get_msglevel,
  2961. .set_msglevel = bnx2x_set_msglevel,
  2962. .get_link = bnx2x_get_link,
  2963. .get_coalesce = bnx2x_get_coalesce,
  2964. .get_ringparam = bnx2x_get_ringparam,
  2965. .set_ringparam = bnx2x_set_ringparam,
  2966. .get_sset_count = bnx2x_get_sset_count,
  2967. .get_strings = bnx2x_get_strings,
  2968. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2969. .get_rxnfc = bnx2x_get_rxnfc,
  2970. .set_rxnfc = bnx2x_set_rxnfc,
  2971. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2972. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2973. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2974. .get_channels = bnx2x_get_channels,
  2975. .set_channels = bnx2x_set_channels,
  2976. };
  2977. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  2978. {
  2979. if (IS_PF(bp))
  2980. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2981. else /* vf */
  2982. SET_ETHTOOL_OPS(netdev, &bnx2x_vf_ethtool_ops);
  2983. }