bgmac.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. ctl |= BGMAC_DMA_TX_ENABLE;
  88. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  89. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  90. }
  91. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  92. struct bgmac_dma_ring *ring,
  93. struct sk_buff *skb)
  94. {
  95. struct device *dma_dev = bgmac->core->dma_dev;
  96. struct net_device *net_dev = bgmac->net_dev;
  97. struct bgmac_dma_desc *dma_desc;
  98. struct bgmac_slot_info *slot;
  99. u32 ctl0, ctl1;
  100. int free_slots;
  101. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  102. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  103. goto err_stop_drop;
  104. }
  105. if (ring->start <= ring->end)
  106. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  107. else
  108. free_slots = ring->start - ring->end;
  109. if (free_slots == 1) {
  110. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  111. netif_stop_queue(net_dev);
  112. return NETDEV_TX_BUSY;
  113. }
  114. slot = &ring->slots[ring->end];
  115. slot->skb = skb;
  116. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  117. DMA_TO_DEVICE);
  118. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  119. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  120. ring->mmio_base);
  121. goto err_stop_drop;
  122. }
  123. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  124. if (ring->end == ring->num_slots - 1)
  125. ctl0 |= BGMAC_DESC_CTL0_EOT;
  126. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  127. dma_desc = ring->cpu_base;
  128. dma_desc += ring->end;
  129. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  130. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  131. dma_desc->ctl0 = cpu_to_le32(ctl0);
  132. dma_desc->ctl1 = cpu_to_le32(ctl1);
  133. netdev_sent_queue(net_dev, skb->len);
  134. wmb();
  135. /* Increase ring->end to point empty slot. We tell hardware the first
  136. * slot it should *not* read.
  137. */
  138. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  139. ring->end = 0;
  140. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  141. ring->index_base +
  142. ring->end * sizeof(struct bgmac_dma_desc));
  143. /* Always keep one slot free to allow detecting bugged calls. */
  144. if (--free_slots == 1)
  145. netif_stop_queue(net_dev);
  146. return NETDEV_TX_OK;
  147. err_stop_drop:
  148. netif_stop_queue(net_dev);
  149. dev_kfree_skb(skb);
  150. return NETDEV_TX_OK;
  151. }
  152. /* Free transmitted packets */
  153. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  154. {
  155. struct device *dma_dev = bgmac->core->dma_dev;
  156. int empty_slot;
  157. bool freed = false;
  158. unsigned bytes_compl = 0, pkts_compl = 0;
  159. /* The last slot that hardware didn't consume yet */
  160. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  161. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  162. empty_slot -= ring->index_base;
  163. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  164. empty_slot /= sizeof(struct bgmac_dma_desc);
  165. while (ring->start != empty_slot) {
  166. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  167. if (slot->skb) {
  168. /* Unmap no longer used buffer */
  169. dma_unmap_single(dma_dev, slot->dma_addr,
  170. slot->skb->len, DMA_TO_DEVICE);
  171. slot->dma_addr = 0;
  172. bytes_compl += slot->skb->len;
  173. pkts_compl++;
  174. /* Free memory! :) */
  175. dev_kfree_skb(slot->skb);
  176. slot->skb = NULL;
  177. } else {
  178. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  179. ring->start, ring->end);
  180. }
  181. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  182. ring->start = 0;
  183. freed = true;
  184. }
  185. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  186. if (freed && netif_queue_stopped(bgmac->net_dev))
  187. netif_wake_queue(bgmac->net_dev);
  188. }
  189. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. if (!ring->mmio_base)
  192. return;
  193. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  194. if (!bgmac_wait_value(bgmac->core,
  195. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  196. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  197. 10000))
  198. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  199. ring->mmio_base);
  200. }
  201. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  202. struct bgmac_dma_ring *ring)
  203. {
  204. u32 ctl;
  205. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  206. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  207. ctl |= BGMAC_DMA_RX_ENABLE;
  208. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  209. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  210. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  211. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  212. }
  213. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  214. struct bgmac_slot_info *slot)
  215. {
  216. struct device *dma_dev = bgmac->core->dma_dev;
  217. struct bgmac_rx_header *rx;
  218. /* Alloc skb */
  219. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  220. if (!slot->skb)
  221. return -ENOMEM;
  222. /* Poison - if everything goes fine, hardware will overwrite it */
  223. rx = (struct bgmac_rx_header *)slot->skb->data;
  224. rx->len = cpu_to_le16(0xdead);
  225. rx->flags = cpu_to_le16(0xbeef);
  226. /* Map skb for the DMA */
  227. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  228. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  229. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  230. bgmac_err(bgmac, "DMA mapping error\n");
  231. return -ENOMEM;
  232. }
  233. if (slot->dma_addr & 0xC0000000)
  234. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  235. return 0;
  236. }
  237. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  238. struct bgmac_dma_ring *ring, int desc_idx)
  239. {
  240. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  241. u32 ctl0 = 0, ctl1 = 0;
  242. if (desc_idx == ring->num_slots - 1)
  243. ctl0 |= BGMAC_DESC_CTL0_EOT;
  244. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  245. /* Is there any BGMAC device that requires extension? */
  246. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  247. * B43_DMA64_DCTL1_ADDREXT_MASK;
  248. */
  249. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  250. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  251. dma_desc->ctl0 = cpu_to_le32(ctl0);
  252. dma_desc->ctl1 = cpu_to_le32(ctl1);
  253. }
  254. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  255. int weight)
  256. {
  257. u32 end_slot;
  258. int handled = 0;
  259. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  260. end_slot &= BGMAC_DMA_RX_STATDPTR;
  261. end_slot -= ring->index_base;
  262. end_slot &= BGMAC_DMA_RX_STATDPTR;
  263. end_slot /= sizeof(struct bgmac_dma_desc);
  264. ring->end = end_slot;
  265. while (ring->start != ring->end) {
  266. struct device *dma_dev = bgmac->core->dma_dev;
  267. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  268. struct sk_buff *skb = slot->skb;
  269. struct sk_buff *new_skb;
  270. struct bgmac_rx_header *rx;
  271. u16 len, flags;
  272. /* Unmap buffer to make it accessible to the CPU */
  273. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  274. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  275. /* Get info from the header */
  276. rx = (struct bgmac_rx_header *)skb->data;
  277. len = le16_to_cpu(rx->len);
  278. flags = le16_to_cpu(rx->flags);
  279. /* Check for poison and drop or pass the packet */
  280. if (len == 0xdead && flags == 0xbeef) {
  281. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  282. ring->start);
  283. } else {
  284. /* Omit CRC. */
  285. len -= ETH_FCS_LEN;
  286. new_skb = netdev_alloc_skb_ip_align(bgmac->net_dev, len);
  287. if (new_skb) {
  288. skb_put(new_skb, len);
  289. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  290. new_skb->data,
  291. len);
  292. skb_checksum_none_assert(skb);
  293. new_skb->protocol =
  294. eth_type_trans(new_skb, bgmac->net_dev);
  295. netif_receive_skb(new_skb);
  296. handled++;
  297. } else {
  298. bgmac->net_dev->stats.rx_dropped++;
  299. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  300. }
  301. /* Poison the old skb */
  302. rx->len = cpu_to_le16(0xdead);
  303. rx->flags = cpu_to_le16(0xbeef);
  304. }
  305. /* Make it back accessible to the hardware */
  306. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  307. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  308. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  309. ring->start = 0;
  310. if (handled >= weight) /* Should never be greater */
  311. break;
  312. }
  313. return handled;
  314. }
  315. /* Does ring support unaligned addressing? */
  316. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  317. struct bgmac_dma_ring *ring,
  318. enum bgmac_dma_ring_type ring_type)
  319. {
  320. switch (ring_type) {
  321. case BGMAC_DMA_RING_TX:
  322. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  323. 0xff0);
  324. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  325. return true;
  326. break;
  327. case BGMAC_DMA_RING_RX:
  328. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  329. 0xff0);
  330. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  331. return true;
  332. break;
  333. }
  334. return false;
  335. }
  336. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  337. struct bgmac_dma_ring *ring)
  338. {
  339. struct device *dma_dev = bgmac->core->dma_dev;
  340. struct bgmac_slot_info *slot;
  341. int size;
  342. int i;
  343. for (i = 0; i < ring->num_slots; i++) {
  344. slot = &ring->slots[i];
  345. if (slot->skb) {
  346. if (slot->dma_addr)
  347. dma_unmap_single(dma_dev, slot->dma_addr,
  348. slot->skb->len, DMA_TO_DEVICE);
  349. dev_kfree_skb(slot->skb);
  350. }
  351. }
  352. if (ring->cpu_base) {
  353. /* Free ring of descriptors */
  354. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  355. dma_free_coherent(dma_dev, size, ring->cpu_base,
  356. ring->dma_base);
  357. }
  358. }
  359. static void bgmac_dma_free(struct bgmac *bgmac)
  360. {
  361. int i;
  362. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  363. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  364. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  365. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  366. }
  367. static int bgmac_dma_alloc(struct bgmac *bgmac)
  368. {
  369. struct device *dma_dev = bgmac->core->dma_dev;
  370. struct bgmac_dma_ring *ring;
  371. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  372. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  373. int size; /* ring size: different for Tx and Rx */
  374. int err;
  375. int i;
  376. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  377. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  378. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  379. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  380. return -ENOTSUPP;
  381. }
  382. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  383. ring = &bgmac->tx_ring[i];
  384. ring->num_slots = BGMAC_TX_RING_SLOTS;
  385. ring->mmio_base = ring_base[i];
  386. /* Alloc ring of descriptors */
  387. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  388. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  389. &ring->dma_base,
  390. GFP_KERNEL);
  391. if (!ring->cpu_base) {
  392. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  393. ring->mmio_base);
  394. goto err_dma_free;
  395. }
  396. if (ring->dma_base & 0xC0000000)
  397. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  398. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  399. BGMAC_DMA_RING_TX);
  400. if (ring->unaligned)
  401. ring->index_base = lower_32_bits(ring->dma_base);
  402. else
  403. ring->index_base = 0;
  404. /* No need to alloc TX slots yet */
  405. }
  406. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  407. int j;
  408. ring = &bgmac->rx_ring[i];
  409. ring->num_slots = BGMAC_RX_RING_SLOTS;
  410. ring->mmio_base = ring_base[i];
  411. /* Alloc ring of descriptors */
  412. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  413. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  414. &ring->dma_base,
  415. GFP_KERNEL);
  416. if (!ring->cpu_base) {
  417. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  418. ring->mmio_base);
  419. err = -ENOMEM;
  420. goto err_dma_free;
  421. }
  422. if (ring->dma_base & 0xC0000000)
  423. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  424. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  425. BGMAC_DMA_RING_RX);
  426. if (ring->unaligned)
  427. ring->index_base = lower_32_bits(ring->dma_base);
  428. else
  429. ring->index_base = 0;
  430. /* Alloc RX slots */
  431. for (j = 0; j < ring->num_slots; j++) {
  432. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  433. if (err) {
  434. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  435. goto err_dma_free;
  436. }
  437. }
  438. }
  439. return 0;
  440. err_dma_free:
  441. bgmac_dma_free(bgmac);
  442. return -ENOMEM;
  443. }
  444. static void bgmac_dma_init(struct bgmac *bgmac)
  445. {
  446. struct bgmac_dma_ring *ring;
  447. int i;
  448. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  449. ring = &bgmac->tx_ring[i];
  450. if (!ring->unaligned)
  451. bgmac_dma_tx_enable(bgmac, ring);
  452. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  453. lower_32_bits(ring->dma_base));
  454. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  455. upper_32_bits(ring->dma_base));
  456. if (ring->unaligned)
  457. bgmac_dma_tx_enable(bgmac, ring);
  458. ring->start = 0;
  459. ring->end = 0; /* Points the slot that should *not* be read */
  460. }
  461. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  462. int j;
  463. ring = &bgmac->rx_ring[i];
  464. if (!ring->unaligned)
  465. bgmac_dma_rx_enable(bgmac, ring);
  466. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  467. lower_32_bits(ring->dma_base));
  468. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  469. upper_32_bits(ring->dma_base));
  470. if (ring->unaligned)
  471. bgmac_dma_rx_enable(bgmac, ring);
  472. for (j = 0; j < ring->num_slots; j++)
  473. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  474. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  475. ring->index_base +
  476. ring->num_slots * sizeof(struct bgmac_dma_desc));
  477. ring->start = 0;
  478. ring->end = 0;
  479. }
  480. }
  481. /**************************************************
  482. * PHY ops
  483. **************************************************/
  484. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  485. {
  486. struct bcma_device *core;
  487. u16 phy_access_addr;
  488. u16 phy_ctl_addr;
  489. u32 tmp;
  490. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  491. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  492. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  493. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  494. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  495. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  496. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  497. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  498. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  499. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  500. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  501. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  502. core = bgmac->core->bus->drv_gmac_cmn.core;
  503. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  504. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  505. } else {
  506. core = bgmac->core;
  507. phy_access_addr = BGMAC_PHY_ACCESS;
  508. phy_ctl_addr = BGMAC_PHY_CNTL;
  509. }
  510. tmp = bcma_read32(core, phy_ctl_addr);
  511. tmp &= ~BGMAC_PC_EPA_MASK;
  512. tmp |= phyaddr;
  513. bcma_write32(core, phy_ctl_addr, tmp);
  514. tmp = BGMAC_PA_START;
  515. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  516. tmp |= reg << BGMAC_PA_REG_SHIFT;
  517. bcma_write32(core, phy_access_addr, tmp);
  518. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  519. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  520. phyaddr, reg);
  521. return 0xffff;
  522. }
  523. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  524. }
  525. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  526. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  527. {
  528. struct bcma_device *core;
  529. u16 phy_access_addr;
  530. u16 phy_ctl_addr;
  531. u32 tmp;
  532. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  533. core = bgmac->core->bus->drv_gmac_cmn.core;
  534. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  535. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  536. } else {
  537. core = bgmac->core;
  538. phy_access_addr = BGMAC_PHY_ACCESS;
  539. phy_ctl_addr = BGMAC_PHY_CNTL;
  540. }
  541. tmp = bcma_read32(core, phy_ctl_addr);
  542. tmp &= ~BGMAC_PC_EPA_MASK;
  543. tmp |= phyaddr;
  544. bcma_write32(core, phy_ctl_addr, tmp);
  545. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  546. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  547. bgmac_warn(bgmac, "Error setting MDIO int\n");
  548. tmp = BGMAC_PA_START;
  549. tmp |= BGMAC_PA_WRITE;
  550. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  551. tmp |= reg << BGMAC_PA_REG_SHIFT;
  552. tmp |= value;
  553. bcma_write32(core, phy_access_addr, tmp);
  554. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  555. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  556. phyaddr, reg);
  557. return -ETIMEDOUT;
  558. }
  559. return 0;
  560. }
  561. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  562. static void bgmac_phy_force(struct bgmac *bgmac)
  563. {
  564. u16 ctl;
  565. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  566. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  567. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  568. return;
  569. if (bgmac->autoneg)
  570. return;
  571. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  572. ctl &= mask;
  573. if (bgmac->full_duplex)
  574. ctl |= BGMAC_PHY_CTL_DUPLEX;
  575. if (bgmac->speed == BGMAC_SPEED_100)
  576. ctl |= BGMAC_PHY_CTL_SPEED_100;
  577. else if (bgmac->speed == BGMAC_SPEED_1000)
  578. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  579. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  580. }
  581. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  582. static void bgmac_phy_advertise(struct bgmac *bgmac)
  583. {
  584. u16 adv;
  585. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  586. return;
  587. if (!bgmac->autoneg)
  588. return;
  589. /* Adv selected 10/100 speeds */
  590. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  591. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  592. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  593. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  594. adv |= BGMAC_PHY_ADV_10HALF;
  595. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  596. adv |= BGMAC_PHY_ADV_100HALF;
  597. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  598. adv |= BGMAC_PHY_ADV_10FULL;
  599. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  600. adv |= BGMAC_PHY_ADV_100FULL;
  601. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  602. /* Adv selected 1000 speeds */
  603. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  604. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  605. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  606. adv |= BGMAC_PHY_ADV2_1000HALF;
  607. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  608. adv |= BGMAC_PHY_ADV2_1000FULL;
  609. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  610. /* Restart */
  611. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  612. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  613. BGMAC_PHY_CTL_RESTART);
  614. }
  615. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  616. static void bgmac_phy_init(struct bgmac *bgmac)
  617. {
  618. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  619. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  620. u8 i;
  621. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  622. for (i = 0; i < 5; i++) {
  623. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  624. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  625. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  626. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  627. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  628. }
  629. }
  630. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  631. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  632. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  633. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  634. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  635. for (i = 0; i < 5; i++) {
  636. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  637. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  638. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  639. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  640. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  641. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  642. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  643. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  644. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  645. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  646. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  647. }
  648. }
  649. }
  650. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  651. static void bgmac_phy_reset(struct bgmac *bgmac)
  652. {
  653. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  654. return;
  655. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  656. BGMAC_PHY_CTL_RESET);
  657. udelay(100);
  658. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  659. BGMAC_PHY_CTL_RESET)
  660. bgmac_err(bgmac, "PHY reset failed\n");
  661. bgmac_phy_init(bgmac);
  662. }
  663. /**************************************************
  664. * Chip ops
  665. **************************************************/
  666. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  667. * nothing to change? Try if after stabilizng driver.
  668. */
  669. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  670. bool force)
  671. {
  672. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  673. u32 new_val = (cmdcfg & mask) | set;
  674. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  675. udelay(2);
  676. if (new_val != cmdcfg || force)
  677. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  678. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  679. udelay(2);
  680. }
  681. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  682. {
  683. u32 tmp;
  684. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  685. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  686. tmp = (addr[4] << 8) | addr[5];
  687. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  688. }
  689. static void bgmac_set_rx_mode(struct net_device *net_dev)
  690. {
  691. struct bgmac *bgmac = netdev_priv(net_dev);
  692. if (net_dev->flags & IFF_PROMISC)
  693. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  694. else
  695. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  696. }
  697. #if 0 /* We don't use that regs yet */
  698. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  699. {
  700. int i;
  701. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  702. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  703. bgmac->mib_tx_regs[i] =
  704. bgmac_read(bgmac,
  705. BGMAC_TX_GOOD_OCTETS + (i * 4));
  706. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  707. bgmac->mib_rx_regs[i] =
  708. bgmac_read(bgmac,
  709. BGMAC_RX_GOOD_OCTETS + (i * 4));
  710. }
  711. /* TODO: what else? how to handle BCM4706? Specs are needed */
  712. }
  713. #endif
  714. static void bgmac_clear_mib(struct bgmac *bgmac)
  715. {
  716. int i;
  717. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  718. return;
  719. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  720. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  721. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  722. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  723. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  724. }
  725. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  726. static void bgmac_speed(struct bgmac *bgmac, int speed)
  727. {
  728. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  729. u32 set = 0;
  730. if (speed & BGMAC_SPEED_10)
  731. set |= BGMAC_CMDCFG_ES_10;
  732. if (speed & BGMAC_SPEED_100)
  733. set |= BGMAC_CMDCFG_ES_100;
  734. if (speed & BGMAC_SPEED_1000)
  735. set |= BGMAC_CMDCFG_ES_1000;
  736. if (!bgmac->full_duplex)
  737. set |= BGMAC_CMDCFG_HD;
  738. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  739. }
  740. static void bgmac_miiconfig(struct bgmac *bgmac)
  741. {
  742. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  743. BGMAC_DS_MM_SHIFT;
  744. if (imode == 0 || imode == 1) {
  745. if (bgmac->autoneg)
  746. bgmac_speed(bgmac, BGMAC_SPEED_100);
  747. else
  748. bgmac_speed(bgmac, bgmac->speed);
  749. }
  750. }
  751. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  752. static void bgmac_chip_reset(struct bgmac *bgmac)
  753. {
  754. struct bcma_device *core = bgmac->core;
  755. struct bcma_bus *bus = core->bus;
  756. struct bcma_chipinfo *ci = &bus->chipinfo;
  757. u32 flags = 0;
  758. u32 iost;
  759. int i;
  760. if (bcma_core_is_enabled(core)) {
  761. if (!bgmac->stats_grabbed) {
  762. /* bgmac_chip_stats_update(bgmac); */
  763. bgmac->stats_grabbed = true;
  764. }
  765. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  766. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  767. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  768. udelay(1);
  769. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  770. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  771. /* TODO: Clear software multicast filter list */
  772. }
  773. iost = bcma_aread32(core, BCMA_IOST);
  774. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  775. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  776. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  777. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  778. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  779. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  780. if (!bgmac->has_robosw)
  781. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  782. }
  783. bcma_core_enable(core, flags);
  784. if (core->id.rev > 2) {
  785. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  786. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  787. 1000);
  788. }
  789. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  790. ci->id == BCMA_CHIP_ID_BCM53572) {
  791. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  792. u8 et_swtype = 0;
  793. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  794. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  795. char buf[4];
  796. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  797. if (kstrtou8(buf, 0, &et_swtype))
  798. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  799. buf);
  800. et_swtype &= 0x0f;
  801. et_swtype <<= 4;
  802. sw_type = et_swtype;
  803. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  804. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  805. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  806. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  807. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  808. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  809. }
  810. bcma_chipco_chipctl_maskset(cc, 1,
  811. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  812. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  813. sw_type);
  814. }
  815. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  816. bcma_awrite32(core, BCMA_IOCTL,
  817. bcma_aread32(core, BCMA_IOCTL) &
  818. ~BGMAC_BCMA_IOCTL_SW_RESET);
  819. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  820. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  821. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  822. * be keps until taking MAC out of the reset.
  823. */
  824. bgmac_cmdcfg_maskset(bgmac,
  825. ~(BGMAC_CMDCFG_TE |
  826. BGMAC_CMDCFG_RE |
  827. BGMAC_CMDCFG_RPI |
  828. BGMAC_CMDCFG_TAI |
  829. BGMAC_CMDCFG_HD |
  830. BGMAC_CMDCFG_ML |
  831. BGMAC_CMDCFG_CFE |
  832. BGMAC_CMDCFG_RL |
  833. BGMAC_CMDCFG_RED |
  834. BGMAC_CMDCFG_PE |
  835. BGMAC_CMDCFG_TPI |
  836. BGMAC_CMDCFG_PAD_EN |
  837. BGMAC_CMDCFG_PF),
  838. BGMAC_CMDCFG_PROM |
  839. BGMAC_CMDCFG_NLC |
  840. BGMAC_CMDCFG_CFE |
  841. BGMAC_CMDCFG_SR,
  842. false);
  843. bgmac_clear_mib(bgmac);
  844. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  845. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  846. BCMA_GMAC_CMN_PC_MTE);
  847. else
  848. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  849. bgmac_miiconfig(bgmac);
  850. bgmac_phy_init(bgmac);
  851. netdev_reset_queue(bgmac->net_dev);
  852. bgmac->int_status = 0;
  853. }
  854. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  855. {
  856. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  857. }
  858. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  859. {
  860. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  861. bgmac_read(bgmac, BGMAC_INT_MASK);
  862. }
  863. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  864. static void bgmac_enable(struct bgmac *bgmac)
  865. {
  866. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  867. u32 cmdcfg;
  868. u32 mode;
  869. u32 rxq_ctl;
  870. u32 fl_ctl;
  871. u16 bp_clk;
  872. u8 mdp;
  873. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  874. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  875. BGMAC_CMDCFG_SR, true);
  876. udelay(2);
  877. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  878. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  879. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  880. BGMAC_DS_MM_SHIFT;
  881. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  882. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  883. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  884. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  885. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  886. switch (ci->id) {
  887. case BCMA_CHIP_ID_BCM5357:
  888. case BCMA_CHIP_ID_BCM4749:
  889. case BCMA_CHIP_ID_BCM53572:
  890. case BCMA_CHIP_ID_BCM4716:
  891. case BCMA_CHIP_ID_BCM47162:
  892. fl_ctl = 0x03cb04cb;
  893. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  894. ci->id == BCMA_CHIP_ID_BCM4749 ||
  895. ci->id == BCMA_CHIP_ID_BCM53572)
  896. fl_ctl = 0x2300e1;
  897. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  898. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  899. break;
  900. }
  901. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  902. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  903. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  904. mdp = (bp_clk * 128 / 1000) - 3;
  905. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  906. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  907. }
  908. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  909. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  910. {
  911. struct bgmac_dma_ring *ring;
  912. int i;
  913. /* 1 interrupt per received frame */
  914. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  915. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  916. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  917. bgmac_set_rx_mode(bgmac->net_dev);
  918. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  919. if (bgmac->loopback)
  920. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  921. else
  922. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  923. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  924. if (!bgmac->autoneg) {
  925. bgmac_speed(bgmac, bgmac->speed);
  926. bgmac_phy_force(bgmac);
  927. } else if (bgmac->speed) { /* if there is anything to adv */
  928. bgmac_phy_advertise(bgmac);
  929. }
  930. if (full_init) {
  931. bgmac_dma_init(bgmac);
  932. if (1) /* FIXME: is there any case we don't want IRQs? */
  933. bgmac_chip_intrs_on(bgmac);
  934. } else {
  935. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  936. ring = &bgmac->rx_ring[i];
  937. bgmac_dma_rx_enable(bgmac, ring);
  938. }
  939. }
  940. bgmac_enable(bgmac);
  941. }
  942. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  943. {
  944. struct bgmac *bgmac = netdev_priv(dev_id);
  945. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  946. int_status &= bgmac->int_mask;
  947. if (!int_status)
  948. return IRQ_NONE;
  949. /* Ack */
  950. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  951. /* Disable new interrupts until handling existing ones */
  952. bgmac_chip_intrs_off(bgmac);
  953. bgmac->int_status = int_status;
  954. napi_schedule(&bgmac->napi);
  955. return IRQ_HANDLED;
  956. }
  957. static int bgmac_poll(struct napi_struct *napi, int weight)
  958. {
  959. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  960. struct bgmac_dma_ring *ring;
  961. int handled = 0;
  962. if (bgmac->int_status & BGMAC_IS_TX0) {
  963. ring = &bgmac->tx_ring[0];
  964. bgmac_dma_tx_free(bgmac, ring);
  965. bgmac->int_status &= ~BGMAC_IS_TX0;
  966. }
  967. if (bgmac->int_status & BGMAC_IS_RX) {
  968. ring = &bgmac->rx_ring[0];
  969. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  970. bgmac->int_status &= ~BGMAC_IS_RX;
  971. }
  972. if (bgmac->int_status) {
  973. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  974. bgmac->int_status = 0;
  975. }
  976. if (handled < weight)
  977. napi_complete(napi);
  978. bgmac_chip_intrs_on(bgmac);
  979. return handled;
  980. }
  981. /**************************************************
  982. * net_device_ops
  983. **************************************************/
  984. static int bgmac_open(struct net_device *net_dev)
  985. {
  986. struct bgmac *bgmac = netdev_priv(net_dev);
  987. int err = 0;
  988. bgmac_chip_reset(bgmac);
  989. /* Specs say about reclaiming rings here, but we do that in DMA init */
  990. bgmac_chip_init(bgmac, true);
  991. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  992. KBUILD_MODNAME, net_dev);
  993. if (err < 0) {
  994. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  995. goto err_out;
  996. }
  997. napi_enable(&bgmac->napi);
  998. netif_carrier_on(net_dev);
  999. err_out:
  1000. return err;
  1001. }
  1002. static int bgmac_stop(struct net_device *net_dev)
  1003. {
  1004. struct bgmac *bgmac = netdev_priv(net_dev);
  1005. netif_carrier_off(net_dev);
  1006. napi_disable(&bgmac->napi);
  1007. bgmac_chip_intrs_off(bgmac);
  1008. free_irq(bgmac->core->irq, net_dev);
  1009. bgmac_chip_reset(bgmac);
  1010. return 0;
  1011. }
  1012. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1013. struct net_device *net_dev)
  1014. {
  1015. struct bgmac *bgmac = netdev_priv(net_dev);
  1016. struct bgmac_dma_ring *ring;
  1017. /* No QOS support yet */
  1018. ring = &bgmac->tx_ring[0];
  1019. return bgmac_dma_tx_add(bgmac, ring, skb);
  1020. }
  1021. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1022. {
  1023. struct bgmac *bgmac = netdev_priv(net_dev);
  1024. int ret;
  1025. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1026. if (ret < 0)
  1027. return ret;
  1028. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1029. eth_commit_mac_addr_change(net_dev, addr);
  1030. return 0;
  1031. }
  1032. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1033. {
  1034. struct bgmac *bgmac = netdev_priv(net_dev);
  1035. struct mii_ioctl_data *data = if_mii(ifr);
  1036. switch (cmd) {
  1037. case SIOCGMIIPHY:
  1038. data->phy_id = bgmac->phyaddr;
  1039. /* fallthru */
  1040. case SIOCGMIIREG:
  1041. if (!netif_running(net_dev))
  1042. return -EAGAIN;
  1043. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1044. data->reg_num & 0x1f);
  1045. return 0;
  1046. case SIOCSMIIREG:
  1047. if (!netif_running(net_dev))
  1048. return -EAGAIN;
  1049. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1050. data->val_in);
  1051. return 0;
  1052. default:
  1053. return -EOPNOTSUPP;
  1054. }
  1055. }
  1056. static const struct net_device_ops bgmac_netdev_ops = {
  1057. .ndo_open = bgmac_open,
  1058. .ndo_stop = bgmac_stop,
  1059. .ndo_start_xmit = bgmac_start_xmit,
  1060. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1061. .ndo_set_mac_address = bgmac_set_mac_address,
  1062. .ndo_validate_addr = eth_validate_addr,
  1063. .ndo_do_ioctl = bgmac_ioctl,
  1064. };
  1065. /**************************************************
  1066. * ethtool_ops
  1067. **************************************************/
  1068. static int bgmac_get_settings(struct net_device *net_dev,
  1069. struct ethtool_cmd *cmd)
  1070. {
  1071. struct bgmac *bgmac = netdev_priv(net_dev);
  1072. cmd->supported = SUPPORTED_10baseT_Half |
  1073. SUPPORTED_10baseT_Full |
  1074. SUPPORTED_100baseT_Half |
  1075. SUPPORTED_100baseT_Full |
  1076. SUPPORTED_1000baseT_Half |
  1077. SUPPORTED_1000baseT_Full |
  1078. SUPPORTED_Autoneg;
  1079. if (bgmac->autoneg) {
  1080. WARN_ON(cmd->advertising);
  1081. if (bgmac->full_duplex) {
  1082. if (bgmac->speed & BGMAC_SPEED_10)
  1083. cmd->advertising |= ADVERTISED_10baseT_Full;
  1084. if (bgmac->speed & BGMAC_SPEED_100)
  1085. cmd->advertising |= ADVERTISED_100baseT_Full;
  1086. if (bgmac->speed & BGMAC_SPEED_1000)
  1087. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1088. } else {
  1089. if (bgmac->speed & BGMAC_SPEED_10)
  1090. cmd->advertising |= ADVERTISED_10baseT_Half;
  1091. if (bgmac->speed & BGMAC_SPEED_100)
  1092. cmd->advertising |= ADVERTISED_100baseT_Half;
  1093. if (bgmac->speed & BGMAC_SPEED_1000)
  1094. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1095. }
  1096. } else {
  1097. switch (bgmac->speed) {
  1098. case BGMAC_SPEED_10:
  1099. ethtool_cmd_speed_set(cmd, SPEED_10);
  1100. break;
  1101. case BGMAC_SPEED_100:
  1102. ethtool_cmd_speed_set(cmd, SPEED_100);
  1103. break;
  1104. case BGMAC_SPEED_1000:
  1105. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1106. break;
  1107. }
  1108. }
  1109. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1110. cmd->autoneg = bgmac->autoneg;
  1111. return 0;
  1112. }
  1113. #if 0
  1114. static int bgmac_set_settings(struct net_device *net_dev,
  1115. struct ethtool_cmd *cmd)
  1116. {
  1117. struct bgmac *bgmac = netdev_priv(net_dev);
  1118. return -1;
  1119. }
  1120. #endif
  1121. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1122. struct ethtool_drvinfo *info)
  1123. {
  1124. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1125. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1126. }
  1127. static const struct ethtool_ops bgmac_ethtool_ops = {
  1128. .get_settings = bgmac_get_settings,
  1129. .get_drvinfo = bgmac_get_drvinfo,
  1130. };
  1131. /**************************************************
  1132. * MII
  1133. **************************************************/
  1134. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1135. {
  1136. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1137. }
  1138. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1139. u16 value)
  1140. {
  1141. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1142. }
  1143. static int bgmac_mii_register(struct bgmac *bgmac)
  1144. {
  1145. struct mii_bus *mii_bus;
  1146. int i, err = 0;
  1147. mii_bus = mdiobus_alloc();
  1148. if (!mii_bus)
  1149. return -ENOMEM;
  1150. mii_bus->name = "bgmac mii bus";
  1151. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1152. bgmac->core->core_unit);
  1153. mii_bus->priv = bgmac;
  1154. mii_bus->read = bgmac_mii_read;
  1155. mii_bus->write = bgmac_mii_write;
  1156. mii_bus->parent = &bgmac->core->dev;
  1157. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1158. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1159. if (!mii_bus->irq) {
  1160. err = -ENOMEM;
  1161. goto err_free_bus;
  1162. }
  1163. for (i = 0; i < PHY_MAX_ADDR; i++)
  1164. mii_bus->irq[i] = PHY_POLL;
  1165. err = mdiobus_register(mii_bus);
  1166. if (err) {
  1167. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1168. goto err_free_irq;
  1169. }
  1170. bgmac->mii_bus = mii_bus;
  1171. return err;
  1172. err_free_irq:
  1173. kfree(mii_bus->irq);
  1174. err_free_bus:
  1175. mdiobus_free(mii_bus);
  1176. return err;
  1177. }
  1178. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1179. {
  1180. struct mii_bus *mii_bus = bgmac->mii_bus;
  1181. mdiobus_unregister(mii_bus);
  1182. kfree(mii_bus->irq);
  1183. mdiobus_free(mii_bus);
  1184. }
  1185. /**************************************************
  1186. * BCMA bus ops
  1187. **************************************************/
  1188. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1189. static int bgmac_probe(struct bcma_device *core)
  1190. {
  1191. struct net_device *net_dev;
  1192. struct bgmac *bgmac;
  1193. struct ssb_sprom *sprom = &core->bus->sprom;
  1194. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1195. int err;
  1196. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1197. if (core->core_unit > 1) {
  1198. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1199. return -ENOTSUPP;
  1200. }
  1201. if (!is_valid_ether_addr(mac)) {
  1202. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1203. eth_random_addr(mac);
  1204. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1205. }
  1206. /* Allocation and references */
  1207. net_dev = alloc_etherdev(sizeof(*bgmac));
  1208. if (!net_dev)
  1209. return -ENOMEM;
  1210. net_dev->netdev_ops = &bgmac_netdev_ops;
  1211. net_dev->irq = core->irq;
  1212. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1213. bgmac = netdev_priv(net_dev);
  1214. bgmac->net_dev = net_dev;
  1215. bgmac->core = core;
  1216. bcma_set_drvdata(core, bgmac);
  1217. /* Defaults */
  1218. bgmac->autoneg = true;
  1219. bgmac->full_duplex = true;
  1220. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1221. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1222. /* On BCM4706 we need common core to access PHY */
  1223. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1224. !core->bus->drv_gmac_cmn.core) {
  1225. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1226. err = -ENODEV;
  1227. goto err_netdev_free;
  1228. }
  1229. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1230. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1231. sprom->et0phyaddr;
  1232. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1233. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1234. bgmac_err(bgmac, "No PHY found\n");
  1235. err = -ENODEV;
  1236. goto err_netdev_free;
  1237. }
  1238. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1239. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1240. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1241. bgmac_err(bgmac, "PCI setup not implemented\n");
  1242. err = -ENOTSUPP;
  1243. goto err_netdev_free;
  1244. }
  1245. bgmac_chip_reset(bgmac);
  1246. err = bgmac_dma_alloc(bgmac);
  1247. if (err) {
  1248. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1249. goto err_netdev_free;
  1250. }
  1251. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1252. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1253. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1254. /* TODO: reset the external phy. Specs are needed */
  1255. bgmac_phy_reset(bgmac);
  1256. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1257. BGMAC_BFL_ENETROBO);
  1258. if (bgmac->has_robosw)
  1259. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1260. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1261. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1262. err = bgmac_mii_register(bgmac);
  1263. if (err) {
  1264. bgmac_err(bgmac, "Cannot register MDIO\n");
  1265. err = -ENOTSUPP;
  1266. goto err_dma_free;
  1267. }
  1268. err = register_netdev(bgmac->net_dev);
  1269. if (err) {
  1270. bgmac_err(bgmac, "Cannot register net device\n");
  1271. err = -ENOTSUPP;
  1272. goto err_mii_unregister;
  1273. }
  1274. netif_carrier_off(net_dev);
  1275. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1276. return 0;
  1277. err_mii_unregister:
  1278. bgmac_mii_unregister(bgmac);
  1279. err_dma_free:
  1280. bgmac_dma_free(bgmac);
  1281. err_netdev_free:
  1282. bcma_set_drvdata(core, NULL);
  1283. free_netdev(net_dev);
  1284. return err;
  1285. }
  1286. static void bgmac_remove(struct bcma_device *core)
  1287. {
  1288. struct bgmac *bgmac = bcma_get_drvdata(core);
  1289. netif_napi_del(&bgmac->napi);
  1290. unregister_netdev(bgmac->net_dev);
  1291. bgmac_mii_unregister(bgmac);
  1292. bgmac_dma_free(bgmac);
  1293. bcma_set_drvdata(core, NULL);
  1294. free_netdev(bgmac->net_dev);
  1295. }
  1296. static struct bcma_driver bgmac_bcma_driver = {
  1297. .name = KBUILD_MODNAME,
  1298. .id_table = bgmac_bcma_tbl,
  1299. .probe = bgmac_probe,
  1300. .remove = bgmac_remove,
  1301. };
  1302. static int __init bgmac_init(void)
  1303. {
  1304. int err;
  1305. err = bcma_driver_register(&bgmac_bcma_driver);
  1306. if (err)
  1307. return err;
  1308. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1309. return 0;
  1310. }
  1311. static void __exit bgmac_exit(void)
  1312. {
  1313. bcma_driver_unregister(&bgmac_bcma_driver);
  1314. }
  1315. module_init(bgmac_init)
  1316. module_exit(bgmac_exit)
  1317. MODULE_AUTHOR("Rafał Miłecki");
  1318. MODULE_LICENSE("GPL");