wm8994.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. return 1;
  98. default:
  99. return 0;
  100. }
  101. }
  102. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  103. unsigned int value)
  104. {
  105. int ret;
  106. BUG_ON(reg > WM8994_MAX_REGISTER);
  107. if (!wm8994_volatile(codec, reg)) {
  108. ret = snd_soc_cache_write(codec, reg, value);
  109. if (ret != 0)
  110. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  111. reg, ret);
  112. }
  113. return wm8994_reg_write(codec->control_data, reg, value);
  114. }
  115. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  116. unsigned int reg)
  117. {
  118. unsigned int val;
  119. int ret;
  120. BUG_ON(reg > WM8994_MAX_REGISTER);
  121. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  122. reg < codec->driver->reg_cache_size) {
  123. ret = snd_soc_cache_read(codec, reg, &val);
  124. if (ret >= 0)
  125. return val;
  126. else
  127. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  128. reg, ret);
  129. }
  130. return wm8994_reg_read(codec->control_data, reg);
  131. }
  132. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  133. {
  134. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  135. int rate;
  136. int reg1 = 0;
  137. int offset;
  138. if (aif)
  139. offset = 4;
  140. else
  141. offset = 0;
  142. switch (wm8994->sysclk[aif]) {
  143. case WM8994_SYSCLK_MCLK1:
  144. rate = wm8994->mclk[0];
  145. break;
  146. case WM8994_SYSCLK_MCLK2:
  147. reg1 |= 0x8;
  148. rate = wm8994->mclk[1];
  149. break;
  150. case WM8994_SYSCLK_FLL1:
  151. reg1 |= 0x10;
  152. rate = wm8994->fll[0].out;
  153. break;
  154. case WM8994_SYSCLK_FLL2:
  155. reg1 |= 0x18;
  156. rate = wm8994->fll[1].out;
  157. break;
  158. default:
  159. return -EINVAL;
  160. }
  161. if (rate >= 13500000) {
  162. rate /= 2;
  163. reg1 |= WM8994_AIF1CLK_DIV;
  164. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  165. aif + 1, rate);
  166. }
  167. if (rate && rate < 3000000)
  168. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  169. aif + 1, rate);
  170. wm8994->aifclk[aif] = rate;
  171. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  172. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  173. reg1);
  174. return 0;
  175. }
  176. static int configure_clock(struct snd_soc_codec *codec)
  177. {
  178. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  179. int old, new;
  180. /* Bring up the AIF clocks first */
  181. configure_aif_clock(codec, 0);
  182. configure_aif_clock(codec, 1);
  183. /* Then switch CLK_SYS over to the higher of them; a change
  184. * can only happen as a result of a clocking change which can
  185. * only be made outside of DAPM so we can safely redo the
  186. * clocking.
  187. */
  188. /* If they're equal it doesn't matter which is used */
  189. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  190. return 0;
  191. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  192. new = WM8994_SYSCLK_SRC;
  193. else
  194. new = 0;
  195. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  196. /* If there's no change then we're done. */
  197. if (old == new)
  198. return 0;
  199. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  200. snd_soc_dapm_sync(&codec->dapm);
  201. return 0;
  202. }
  203. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  204. struct snd_soc_dapm_widget *sink)
  205. {
  206. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  207. const char *clk;
  208. /* Check what we're currently using for CLK_SYS */
  209. if (reg & WM8994_SYSCLK_SRC)
  210. clk = "AIF2CLK";
  211. else
  212. clk = "AIF1CLK";
  213. return strcmp(source->name, clk) == 0;
  214. }
  215. static const char *sidetone_hpf_text[] = {
  216. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  217. };
  218. static const struct soc_enum sidetone_hpf =
  219. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  220. static const char *adc_hpf_text[] = {
  221. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  222. };
  223. static const struct soc_enum aif1adc1_hpf =
  224. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  225. static const struct soc_enum aif1adc2_hpf =
  226. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  227. static const struct soc_enum aif2adc_hpf =
  228. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  229. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  230. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  231. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  232. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  233. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  234. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  235. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  236. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  237. .put = wm8994_put_drc_sw, \
  238. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  239. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  240. struct snd_ctl_elem_value *ucontrol)
  241. {
  242. struct soc_mixer_control *mc =
  243. (struct soc_mixer_control *)kcontrol->private_value;
  244. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  245. int mask, ret;
  246. /* Can't enable both ADC and DAC paths simultaneously */
  247. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  248. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  249. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  250. else
  251. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  252. ret = snd_soc_read(codec, mc->reg);
  253. if (ret < 0)
  254. return ret;
  255. if (ret & mask)
  256. return -EINVAL;
  257. return snd_soc_put_volsw(kcontrol, ucontrol);
  258. }
  259. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  260. {
  261. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  262. struct wm8994_pdata *pdata = wm8994->pdata;
  263. int base = wm8994_drc_base[drc];
  264. int cfg = wm8994->drc_cfg[drc];
  265. int save, i;
  266. /* Save any enables; the configuration should clear them. */
  267. save = snd_soc_read(codec, base);
  268. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  269. WM8994_AIF1ADC1R_DRC_ENA;
  270. for (i = 0; i < WM8994_DRC_REGS; i++)
  271. snd_soc_update_bits(codec, base + i, 0xffff,
  272. pdata->drc_cfgs[cfg].regs[i]);
  273. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  274. WM8994_AIF1ADC1L_DRC_ENA |
  275. WM8994_AIF1ADC1R_DRC_ENA, save);
  276. }
  277. /* Icky as hell but saves code duplication */
  278. static int wm8994_get_drc(const char *name)
  279. {
  280. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  281. return 0;
  282. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  283. return 1;
  284. if (strcmp(name, "AIF2DRC Mode") == 0)
  285. return 2;
  286. return -EINVAL;
  287. }
  288. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  289. struct snd_ctl_elem_value *ucontrol)
  290. {
  291. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  292. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  293. struct wm8994_pdata *pdata = wm8994->pdata;
  294. int drc = wm8994_get_drc(kcontrol->id.name);
  295. int value = ucontrol->value.integer.value[0];
  296. if (drc < 0)
  297. return drc;
  298. if (value >= pdata->num_drc_cfgs)
  299. return -EINVAL;
  300. wm8994->drc_cfg[drc] = value;
  301. wm8994_set_drc(codec, drc);
  302. return 0;
  303. }
  304. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  305. struct snd_ctl_elem_value *ucontrol)
  306. {
  307. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  308. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  309. int drc = wm8994_get_drc(kcontrol->id.name);
  310. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  311. return 0;
  312. }
  313. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  314. {
  315. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  316. struct wm8994_pdata *pdata = wm8994->pdata;
  317. int base = wm8994_retune_mobile_base[block];
  318. int iface, best, best_val, save, i, cfg;
  319. if (!pdata || !wm8994->num_retune_mobile_texts)
  320. return;
  321. switch (block) {
  322. case 0:
  323. case 1:
  324. iface = 0;
  325. break;
  326. case 2:
  327. iface = 1;
  328. break;
  329. default:
  330. return;
  331. }
  332. /* Find the version of the currently selected configuration
  333. * with the nearest sample rate. */
  334. cfg = wm8994->retune_mobile_cfg[block];
  335. best = 0;
  336. best_val = INT_MAX;
  337. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  338. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  339. wm8994->retune_mobile_texts[cfg]) == 0 &&
  340. abs(pdata->retune_mobile_cfgs[i].rate
  341. - wm8994->dac_rates[iface]) < best_val) {
  342. best = i;
  343. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  344. - wm8994->dac_rates[iface]);
  345. }
  346. }
  347. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  348. block,
  349. pdata->retune_mobile_cfgs[best].name,
  350. pdata->retune_mobile_cfgs[best].rate,
  351. wm8994->dac_rates[iface]);
  352. /* The EQ will be disabled while reconfiguring it, remember the
  353. * current configuration.
  354. */
  355. save = snd_soc_read(codec, base);
  356. save &= WM8994_AIF1DAC1_EQ_ENA;
  357. for (i = 0; i < WM8994_EQ_REGS; i++)
  358. snd_soc_update_bits(codec, base + i, 0xffff,
  359. pdata->retune_mobile_cfgs[best].regs[i]);
  360. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  361. }
  362. /* Icky as hell but saves code duplication */
  363. static int wm8994_get_retune_mobile_block(const char *name)
  364. {
  365. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  366. return 0;
  367. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  368. return 1;
  369. if (strcmp(name, "AIF2 EQ Mode") == 0)
  370. return 2;
  371. return -EINVAL;
  372. }
  373. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  377. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  378. struct wm8994_pdata *pdata = wm8994->pdata;
  379. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  380. int value = ucontrol->value.integer.value[0];
  381. if (block < 0)
  382. return block;
  383. if (value >= pdata->num_retune_mobile_cfgs)
  384. return -EINVAL;
  385. wm8994->retune_mobile_cfg[block] = value;
  386. wm8994_set_retune_mobile(codec, block);
  387. return 0;
  388. }
  389. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  390. struct snd_ctl_elem_value *ucontrol)
  391. {
  392. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  393. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  394. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  395. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  396. return 0;
  397. }
  398. static const char *aif_chan_src_text[] = {
  399. "Left", "Right"
  400. };
  401. static const struct soc_enum aif1adcl_src =
  402. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  403. static const struct soc_enum aif1adcr_src =
  404. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  405. static const struct soc_enum aif2adcl_src =
  406. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  407. static const struct soc_enum aif2adcr_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  409. static const struct soc_enum aif1dacl_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  411. static const struct soc_enum aif1dacr_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  413. static const struct soc_enum aif2dacl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2dacr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  417. static const char *osr_text[] = {
  418. "Low Power", "High Performance",
  419. };
  420. static const struct soc_enum dac_osr =
  421. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  422. static const struct soc_enum adc_osr =
  423. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  424. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  425. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  426. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  427. 1, 119, 0, digital_tlv),
  428. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  429. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  430. 1, 119, 0, digital_tlv),
  431. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  432. WM8994_AIF2_ADC_RIGHT_VOLUME,
  433. 1, 119, 0, digital_tlv),
  434. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  435. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  436. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  437. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  438. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  439. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  440. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  441. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  442. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  443. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  444. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  445. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  446. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  447. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  448. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  449. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  450. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  451. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  452. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  453. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  454. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  455. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  456. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  457. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  458. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  459. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  460. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  461. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  462. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  463. 5, 12, 0, st_tlv),
  464. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  465. 0, 12, 0, st_tlv),
  466. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  467. 5, 12, 0, st_tlv),
  468. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  469. 0, 12, 0, st_tlv),
  470. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  471. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  472. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  473. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  474. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  475. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  476. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  477. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  478. SOC_ENUM("ADC OSR", adc_osr),
  479. SOC_ENUM("DAC OSR", dac_osr),
  480. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  481. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  482. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  483. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  484. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  485. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  486. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  487. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  488. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  489. 6, 1, 1, wm_hubs_spkmix_tlv),
  490. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  491. 2, 1, 1, wm_hubs_spkmix_tlv),
  492. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  493. 6, 1, 1, wm_hubs_spkmix_tlv),
  494. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  495. 2, 1, 1, wm_hubs_spkmix_tlv),
  496. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  497. 10, 15, 0, wm8994_3d_tlv),
  498. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  499. 8, 1, 0),
  500. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  501. 10, 15, 0, wm8994_3d_tlv),
  502. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  503. 8, 1, 0),
  504. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  505. 10, 15, 0, wm8994_3d_tlv),
  506. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  507. 8, 1, 0),
  508. };
  509. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  510. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  511. eq_tlv),
  512. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  513. eq_tlv),
  514. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  515. eq_tlv),
  516. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  517. eq_tlv),
  518. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  519. eq_tlv),
  520. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. };
  541. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  542. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  543. };
  544. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  545. struct snd_kcontrol *kcontrol, int event)
  546. {
  547. struct snd_soc_codec *codec = w->codec;
  548. switch (event) {
  549. case SND_SOC_DAPM_PRE_PMU:
  550. return configure_clock(codec);
  551. case SND_SOC_DAPM_POST_PMD:
  552. configure_clock(codec);
  553. break;
  554. }
  555. return 0;
  556. }
  557. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  558. {
  559. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  560. int enable = 1;
  561. int source = 0; /* GCC flow analysis can't track enable */
  562. int reg, reg_r;
  563. /* Only support direct DAC->headphone paths */
  564. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  565. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  566. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  567. enable = 0;
  568. }
  569. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  570. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  571. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  572. enable = 0;
  573. }
  574. /* We also need the same setting for L/R and only one path */
  575. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  576. switch (reg) {
  577. case WM8994_AIF2DACL_TO_DAC1L:
  578. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  579. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  580. break;
  581. case WM8994_AIF1DAC2L_TO_DAC1L:
  582. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  583. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  584. break;
  585. case WM8994_AIF1DAC1L_TO_DAC1L:
  586. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  587. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  588. break;
  589. default:
  590. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  591. enable = 0;
  592. break;
  593. }
  594. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  595. if (reg_r != reg) {
  596. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  597. enable = 0;
  598. }
  599. if (enable) {
  600. dev_dbg(codec->dev, "Class W enabled\n");
  601. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  602. WM8994_CP_DYN_PWR |
  603. WM8994_CP_DYN_SRC_SEL_MASK,
  604. source | WM8994_CP_DYN_PWR);
  605. wm8994->hubs.class_w = true;
  606. } else {
  607. dev_dbg(codec->dev, "Class W disabled\n");
  608. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  609. WM8994_CP_DYN_PWR, 0);
  610. wm8994->hubs.class_w = false;
  611. }
  612. }
  613. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  614. struct snd_kcontrol *kcontrol, int event)
  615. {
  616. struct snd_soc_codec *codec = w->codec;
  617. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  618. switch (event) {
  619. case SND_SOC_DAPM_PRE_PMU:
  620. if (wm8994->aif1clk_enable) {
  621. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  622. WM8994_AIF1CLK_ENA_MASK,
  623. WM8994_AIF1CLK_ENA);
  624. wm8994->aif1clk_enable = 0;
  625. }
  626. if (wm8994->aif2clk_enable) {
  627. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  628. WM8994_AIF2CLK_ENA_MASK,
  629. WM8994_AIF2CLK_ENA);
  630. wm8994->aif2clk_enable = 0;
  631. }
  632. break;
  633. }
  634. /* We may also have postponed startup of DSP, handle that. */
  635. wm8958_aif_ev(w, kcontrol, event);
  636. return 0;
  637. }
  638. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  639. struct snd_kcontrol *kcontrol, int event)
  640. {
  641. struct snd_soc_codec *codec = w->codec;
  642. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  643. switch (event) {
  644. case SND_SOC_DAPM_POST_PMD:
  645. if (wm8994->aif1clk_disable) {
  646. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  647. WM8994_AIF1CLK_ENA_MASK, 0);
  648. wm8994->aif1clk_disable = 0;
  649. }
  650. if (wm8994->aif2clk_disable) {
  651. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  652. WM8994_AIF2CLK_ENA_MASK, 0);
  653. wm8994->aif2clk_disable = 0;
  654. }
  655. break;
  656. }
  657. return 0;
  658. }
  659. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  660. struct snd_kcontrol *kcontrol, int event)
  661. {
  662. struct snd_soc_codec *codec = w->codec;
  663. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  664. switch (event) {
  665. case SND_SOC_DAPM_PRE_PMU:
  666. wm8994->aif1clk_enable = 1;
  667. break;
  668. case SND_SOC_DAPM_POST_PMD:
  669. wm8994->aif1clk_disable = 1;
  670. break;
  671. }
  672. return 0;
  673. }
  674. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  675. struct snd_kcontrol *kcontrol, int event)
  676. {
  677. struct snd_soc_codec *codec = w->codec;
  678. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  679. switch (event) {
  680. case SND_SOC_DAPM_PRE_PMU:
  681. wm8994->aif2clk_enable = 1;
  682. break;
  683. case SND_SOC_DAPM_POST_PMD:
  684. wm8994->aif2clk_disable = 1;
  685. break;
  686. }
  687. return 0;
  688. }
  689. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  690. struct snd_kcontrol *kcontrol, int event)
  691. {
  692. late_enable_ev(w, kcontrol, event);
  693. return 0;
  694. }
  695. static int micbias_ev(struct snd_soc_dapm_widget *w,
  696. struct snd_kcontrol *kcontrol, int event)
  697. {
  698. late_enable_ev(w, kcontrol, event);
  699. return 0;
  700. }
  701. static int dac_ev(struct snd_soc_dapm_widget *w,
  702. struct snd_kcontrol *kcontrol, int event)
  703. {
  704. struct snd_soc_codec *codec = w->codec;
  705. unsigned int mask = 1 << w->shift;
  706. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  707. mask, mask);
  708. return 0;
  709. }
  710. static const char *hp_mux_text[] = {
  711. "Mixer",
  712. "DAC",
  713. };
  714. #define WM8994_HP_ENUM(xname, xenum) \
  715. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  716. .info = snd_soc_info_enum_double, \
  717. .get = snd_soc_dapm_get_enum_double, \
  718. .put = wm8994_put_hp_enum, \
  719. .private_value = (unsigned long)&xenum }
  720. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  721. struct snd_ctl_elem_value *ucontrol)
  722. {
  723. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  724. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  725. struct snd_soc_codec *codec = w->codec;
  726. int ret;
  727. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  728. wm8994_update_class_w(codec);
  729. return ret;
  730. }
  731. static const struct soc_enum hpl_enum =
  732. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  733. static const struct snd_kcontrol_new hpl_mux =
  734. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  735. static const struct soc_enum hpr_enum =
  736. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  737. static const struct snd_kcontrol_new hpr_mux =
  738. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  739. static const char *adc_mux_text[] = {
  740. "ADC",
  741. "DMIC",
  742. };
  743. static const struct soc_enum adc_enum =
  744. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  745. static const struct snd_kcontrol_new adcl_mux =
  746. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  747. static const struct snd_kcontrol_new adcr_mux =
  748. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  749. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  750. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  751. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  752. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  753. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  754. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  755. };
  756. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  757. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  758. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  759. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  760. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  761. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  762. };
  763. /* Debugging; dump chip status after DAPM transitions */
  764. static int post_ev(struct snd_soc_dapm_widget *w,
  765. struct snd_kcontrol *kcontrol, int event)
  766. {
  767. struct snd_soc_codec *codec = w->codec;
  768. dev_dbg(codec->dev, "SRC status: %x\n",
  769. snd_soc_read(codec,
  770. WM8994_RATE_STATUS));
  771. return 0;
  772. }
  773. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  774. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  775. 1, 1, 0),
  776. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  777. 0, 1, 0),
  778. };
  779. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  780. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  781. 1, 1, 0),
  782. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  783. 0, 1, 0),
  784. };
  785. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  786. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  787. 1, 1, 0),
  788. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  789. 0, 1, 0),
  790. };
  791. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  792. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  793. 1, 1, 0),
  794. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  795. 0, 1, 0),
  796. };
  797. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  798. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  799. 5, 1, 0),
  800. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  801. 4, 1, 0),
  802. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  803. 2, 1, 0),
  804. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  805. 1, 1, 0),
  806. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  807. 0, 1, 0),
  808. };
  809. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  810. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  811. 5, 1, 0),
  812. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  813. 4, 1, 0),
  814. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  815. 2, 1, 0),
  816. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  817. 1, 1, 0),
  818. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  819. 0, 1, 0),
  820. };
  821. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  822. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  823. .info = snd_soc_info_volsw, \
  824. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  825. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  826. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  827. struct snd_ctl_elem_value *ucontrol)
  828. {
  829. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  830. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  831. struct snd_soc_codec *codec = w->codec;
  832. int ret;
  833. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  834. wm8994_update_class_w(codec);
  835. return ret;
  836. }
  837. static const struct snd_kcontrol_new dac1l_mix[] = {
  838. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  839. 5, 1, 0),
  840. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  841. 4, 1, 0),
  842. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  843. 2, 1, 0),
  844. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  845. 1, 1, 0),
  846. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  847. 0, 1, 0),
  848. };
  849. static const struct snd_kcontrol_new dac1r_mix[] = {
  850. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  851. 5, 1, 0),
  852. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  853. 4, 1, 0),
  854. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  855. 2, 1, 0),
  856. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  857. 1, 1, 0),
  858. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  859. 0, 1, 0),
  860. };
  861. static const char *sidetone_text[] = {
  862. "ADC/DMIC1", "DMIC2",
  863. };
  864. static const struct soc_enum sidetone1_enum =
  865. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  866. static const struct snd_kcontrol_new sidetone1_mux =
  867. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  868. static const struct soc_enum sidetone2_enum =
  869. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  870. static const struct snd_kcontrol_new sidetone2_mux =
  871. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  872. static const char *aif1dac_text[] = {
  873. "AIF1DACDAT", "AIF3DACDAT",
  874. };
  875. static const struct soc_enum aif1dac_enum =
  876. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  877. static const struct snd_kcontrol_new aif1dac_mux =
  878. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  879. static const char *aif2dac_text[] = {
  880. "AIF2DACDAT", "AIF3DACDAT",
  881. };
  882. static const struct soc_enum aif2dac_enum =
  883. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  884. static const struct snd_kcontrol_new aif2dac_mux =
  885. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  886. static const char *aif2adc_text[] = {
  887. "AIF2ADCDAT", "AIF3DACDAT",
  888. };
  889. static const struct soc_enum aif2adc_enum =
  890. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  891. static const struct snd_kcontrol_new aif2adc_mux =
  892. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  893. static const char *aif3adc_text[] = {
  894. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  895. };
  896. static const struct soc_enum wm8994_aif3adc_enum =
  897. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  898. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  899. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  900. static const struct soc_enum wm8958_aif3adc_enum =
  901. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  902. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  903. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  904. static const char *mono_pcm_out_text[] = {
  905. "None", "AIF2ADCL", "AIF2ADCR",
  906. };
  907. static const struct soc_enum mono_pcm_out_enum =
  908. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  909. static const struct snd_kcontrol_new mono_pcm_out_mux =
  910. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  911. static const char *aif2dac_src_text[] = {
  912. "AIF2", "AIF3",
  913. };
  914. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  915. static const struct soc_enum aif2dacl_src_enum =
  916. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  917. static const struct snd_kcontrol_new aif2dacl_src_mux =
  918. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  919. static const struct soc_enum aif2dacr_src_enum =
  920. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  921. static const struct snd_kcontrol_new aif2dacr_src_mux =
  922. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  923. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  924. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  925. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  926. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  928. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  929. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  930. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  931. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  932. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  933. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  934. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  935. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  936. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  937. };
  938. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  939. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  940. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
  941. };
  942. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  943. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  944. dac_ev, SND_SOC_DAPM_PRE_PMU),
  945. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  946. dac_ev, SND_SOC_DAPM_PRE_PMU),
  947. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  948. dac_ev, SND_SOC_DAPM_PRE_PMU),
  949. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  950. dac_ev, SND_SOC_DAPM_PRE_PMU),
  951. };
  952. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  953. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  954. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  955. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  956. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  957. };
  958. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  959. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  960. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  961. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  962. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  963. };
  964. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  965. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  966. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  967. };
  968. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  969. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  970. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  971. SND_SOC_DAPM_INPUT("Clock"),
  972. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
  973. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  974. SND_SOC_DAPM_PRE_PMU),
  975. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  976. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  977. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  978. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  979. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  980. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  981. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  982. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  983. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  984. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  985. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  986. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  987. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  988. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  989. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  990. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  991. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  992. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  993. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  994. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  995. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  996. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  997. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  998. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  999. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1000. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1001. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1002. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1003. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1004. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1005. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1006. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1007. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1008. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1009. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1010. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1011. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1012. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1013. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1014. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1015. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1016. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1017. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1018. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1019. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1020. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1021. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1022. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1023. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1024. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1025. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1026. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1027. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1028. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1029. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1030. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1031. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1032. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1033. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1034. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1035. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1036. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1037. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1038. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1039. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1040. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1041. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1042. /* Power is done with the muxes since the ADC power also controls the
  1043. * downsampling chain, the chip will automatically manage the analogue
  1044. * specific portions.
  1045. */
  1046. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1047. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1048. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1049. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1050. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1051. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1052. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1053. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1054. SND_SOC_DAPM_POST("Debug log", post_ev),
  1055. };
  1056. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1057. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1058. };
  1059. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1060. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1061. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1062. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1063. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1064. };
  1065. static const struct snd_soc_dapm_route intercon[] = {
  1066. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1067. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1068. { "DSP1CLK", NULL, "CLK_SYS" },
  1069. { "DSP2CLK", NULL, "CLK_SYS" },
  1070. { "DSPINTCLK", NULL, "CLK_SYS" },
  1071. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1072. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1073. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1074. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1075. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1076. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1077. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1078. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1079. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1080. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1081. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1082. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1083. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1084. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1085. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1086. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1087. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1088. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1089. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1090. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1091. { "AIF2ADCL", NULL, "AIF2CLK" },
  1092. { "AIF2ADCL", NULL, "DSP2CLK" },
  1093. { "AIF2ADCR", NULL, "AIF2CLK" },
  1094. { "AIF2ADCR", NULL, "DSP2CLK" },
  1095. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1096. { "AIF2DACL", NULL, "AIF2CLK" },
  1097. { "AIF2DACL", NULL, "DSP2CLK" },
  1098. { "AIF2DACR", NULL, "AIF2CLK" },
  1099. { "AIF2DACR", NULL, "DSP2CLK" },
  1100. { "AIF2DACR", NULL, "DSPINTCLK" },
  1101. { "DMIC1L", NULL, "DMIC1DAT" },
  1102. { "DMIC1L", NULL, "CLK_SYS" },
  1103. { "DMIC1R", NULL, "DMIC1DAT" },
  1104. { "DMIC1R", NULL, "CLK_SYS" },
  1105. { "DMIC2L", NULL, "DMIC2DAT" },
  1106. { "DMIC2L", NULL, "CLK_SYS" },
  1107. { "DMIC2R", NULL, "DMIC2DAT" },
  1108. { "DMIC2R", NULL, "CLK_SYS" },
  1109. { "ADCL", NULL, "AIF1CLK" },
  1110. { "ADCL", NULL, "DSP1CLK" },
  1111. { "ADCL", NULL, "DSPINTCLK" },
  1112. { "ADCR", NULL, "AIF1CLK" },
  1113. { "ADCR", NULL, "DSP1CLK" },
  1114. { "ADCR", NULL, "DSPINTCLK" },
  1115. { "ADCL Mux", "ADC", "ADCL" },
  1116. { "ADCL Mux", "DMIC", "DMIC1L" },
  1117. { "ADCR Mux", "ADC", "ADCR" },
  1118. { "ADCR Mux", "DMIC", "DMIC1R" },
  1119. { "DAC1L", NULL, "AIF1CLK" },
  1120. { "DAC1L", NULL, "DSP1CLK" },
  1121. { "DAC1L", NULL, "DSPINTCLK" },
  1122. { "DAC1R", NULL, "AIF1CLK" },
  1123. { "DAC1R", NULL, "DSP1CLK" },
  1124. { "DAC1R", NULL, "DSPINTCLK" },
  1125. { "DAC2L", NULL, "AIF2CLK" },
  1126. { "DAC2L", NULL, "DSP2CLK" },
  1127. { "DAC2L", NULL, "DSPINTCLK" },
  1128. { "DAC2R", NULL, "AIF2DACR" },
  1129. { "DAC2R", NULL, "AIF2CLK" },
  1130. { "DAC2R", NULL, "DSP2CLK" },
  1131. { "DAC2R", NULL, "DSPINTCLK" },
  1132. { "TOCLK", NULL, "CLK_SYS" },
  1133. /* AIF1 outputs */
  1134. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1135. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1136. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1137. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1138. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1139. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1140. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1141. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1142. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1143. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1144. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1145. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1146. /* Pin level routing for AIF3 */
  1147. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1148. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1149. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1150. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1151. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1152. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1153. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1154. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1155. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1156. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1157. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1158. /* DAC1 inputs */
  1159. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1160. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1161. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1162. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1163. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1164. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1165. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1166. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1167. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1168. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1169. /* DAC2/AIF2 outputs */
  1170. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1171. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1172. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1173. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1174. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1175. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1176. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1177. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1178. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1179. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1180. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1181. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1182. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1183. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1184. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1185. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1186. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1187. /* AIF3 output */
  1188. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1189. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1190. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1191. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1192. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1193. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1194. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1195. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1196. /* Sidetone */
  1197. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1198. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1199. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1200. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1201. /* Output stages */
  1202. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1203. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1204. { "SPKL", "DAC1 Switch", "DAC1L" },
  1205. { "SPKL", "DAC2 Switch", "DAC2L" },
  1206. { "SPKR", "DAC1 Switch", "DAC1R" },
  1207. { "SPKR", "DAC2 Switch", "DAC2R" },
  1208. { "Left Headphone Mux", "DAC", "DAC1L" },
  1209. { "Right Headphone Mux", "DAC", "DAC1R" },
  1210. };
  1211. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1212. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1213. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1214. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1215. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1216. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1217. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1218. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1219. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1220. };
  1221. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1222. { "DAC1L", NULL, "DAC1L Mixer" },
  1223. { "DAC1R", NULL, "DAC1R Mixer" },
  1224. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1225. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1226. };
  1227. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1228. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1229. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1230. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1231. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1232. { "MICBIAS", NULL, "CLK_SYS" },
  1233. { "MICBIAS", NULL, "MICBIAS Supply" },
  1234. };
  1235. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1236. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1237. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1238. };
  1239. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1240. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1241. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1242. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1243. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1244. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1245. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1246. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1247. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1248. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1249. };
  1250. /* The size in bits of the FLL divide multiplied by 10
  1251. * to allow rounding later */
  1252. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1253. struct fll_div {
  1254. u16 outdiv;
  1255. u16 n;
  1256. u16 k;
  1257. u16 clk_ref_div;
  1258. u16 fll_fratio;
  1259. };
  1260. static int wm8994_get_fll_config(struct fll_div *fll,
  1261. int freq_in, int freq_out)
  1262. {
  1263. u64 Kpart;
  1264. unsigned int K, Ndiv, Nmod;
  1265. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1266. /* Scale the input frequency down to <= 13.5MHz */
  1267. fll->clk_ref_div = 0;
  1268. while (freq_in > 13500000) {
  1269. fll->clk_ref_div++;
  1270. freq_in /= 2;
  1271. if (fll->clk_ref_div > 3)
  1272. return -EINVAL;
  1273. }
  1274. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1275. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1276. fll->outdiv = 3;
  1277. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1278. fll->outdiv++;
  1279. if (fll->outdiv > 63)
  1280. return -EINVAL;
  1281. }
  1282. freq_out *= fll->outdiv + 1;
  1283. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1284. if (freq_in > 1000000) {
  1285. fll->fll_fratio = 0;
  1286. } else if (freq_in > 256000) {
  1287. fll->fll_fratio = 1;
  1288. freq_in *= 2;
  1289. } else if (freq_in > 128000) {
  1290. fll->fll_fratio = 2;
  1291. freq_in *= 4;
  1292. } else if (freq_in > 64000) {
  1293. fll->fll_fratio = 3;
  1294. freq_in *= 8;
  1295. } else {
  1296. fll->fll_fratio = 4;
  1297. freq_in *= 16;
  1298. }
  1299. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1300. /* Now, calculate N.K */
  1301. Ndiv = freq_out / freq_in;
  1302. fll->n = Ndiv;
  1303. Nmod = freq_out % freq_in;
  1304. pr_debug("Nmod=%d\n", Nmod);
  1305. /* Calculate fractional part - scale up so we can round. */
  1306. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1307. do_div(Kpart, freq_in);
  1308. K = Kpart & 0xFFFFFFFF;
  1309. if ((K % 10) >= 5)
  1310. K += 5;
  1311. /* Move down to proper range now rounding is done */
  1312. fll->k = K / 10;
  1313. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1314. return 0;
  1315. }
  1316. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1317. unsigned int freq_in, unsigned int freq_out)
  1318. {
  1319. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1320. int reg_offset, ret;
  1321. struct fll_div fll;
  1322. u16 reg, aif1, aif2;
  1323. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1324. & WM8994_AIF1CLK_ENA;
  1325. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1326. & WM8994_AIF2CLK_ENA;
  1327. switch (id) {
  1328. case WM8994_FLL1:
  1329. reg_offset = 0;
  1330. id = 0;
  1331. break;
  1332. case WM8994_FLL2:
  1333. reg_offset = 0x20;
  1334. id = 1;
  1335. break;
  1336. default:
  1337. return -EINVAL;
  1338. }
  1339. switch (src) {
  1340. case 0:
  1341. /* Allow no source specification when stopping */
  1342. if (freq_out)
  1343. return -EINVAL;
  1344. src = wm8994->fll[id].src;
  1345. break;
  1346. case WM8994_FLL_SRC_MCLK1:
  1347. case WM8994_FLL_SRC_MCLK2:
  1348. case WM8994_FLL_SRC_LRCLK:
  1349. case WM8994_FLL_SRC_BCLK:
  1350. break;
  1351. default:
  1352. return -EINVAL;
  1353. }
  1354. /* Are we changing anything? */
  1355. if (wm8994->fll[id].src == src &&
  1356. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1357. return 0;
  1358. /* If we're stopping the FLL redo the old config - no
  1359. * registers will actually be written but we avoid GCC flow
  1360. * analysis bugs spewing warnings.
  1361. */
  1362. if (freq_out)
  1363. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1364. else
  1365. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1366. wm8994->fll[id].out);
  1367. if (ret < 0)
  1368. return ret;
  1369. /* Gate the AIF clocks while we reclock */
  1370. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1371. WM8994_AIF1CLK_ENA, 0);
  1372. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1373. WM8994_AIF2CLK_ENA, 0);
  1374. /* We always need to disable the FLL while reconfiguring */
  1375. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1376. WM8994_FLL1_ENA, 0);
  1377. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1378. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1379. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1380. WM8994_FLL1_OUTDIV_MASK |
  1381. WM8994_FLL1_FRATIO_MASK, reg);
  1382. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1383. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1384. WM8994_FLL1_N_MASK,
  1385. fll.n << WM8994_FLL1_N_SHIFT);
  1386. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1387. WM8994_FLL1_REFCLK_DIV_MASK |
  1388. WM8994_FLL1_REFCLK_SRC_MASK,
  1389. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1390. (src - 1));
  1391. /* Enable (with fractional mode if required) */
  1392. if (freq_out) {
  1393. if (fll.k)
  1394. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1395. else
  1396. reg = WM8994_FLL1_ENA;
  1397. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1398. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1399. reg);
  1400. msleep(5);
  1401. }
  1402. wm8994->fll[id].in = freq_in;
  1403. wm8994->fll[id].out = freq_out;
  1404. wm8994->fll[id].src = src;
  1405. /* Enable any gated AIF clocks */
  1406. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1407. WM8994_AIF1CLK_ENA, aif1);
  1408. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1409. WM8994_AIF2CLK_ENA, aif2);
  1410. configure_clock(codec);
  1411. return 0;
  1412. }
  1413. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1414. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1415. unsigned int freq_in, unsigned int freq_out)
  1416. {
  1417. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1418. }
  1419. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1420. int clk_id, unsigned int freq, int dir)
  1421. {
  1422. struct snd_soc_codec *codec = dai->codec;
  1423. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1424. int i;
  1425. switch (dai->id) {
  1426. case 1:
  1427. case 2:
  1428. break;
  1429. default:
  1430. /* AIF3 shares clocking with AIF1/2 */
  1431. return -EINVAL;
  1432. }
  1433. switch (clk_id) {
  1434. case WM8994_SYSCLK_MCLK1:
  1435. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1436. wm8994->mclk[0] = freq;
  1437. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1438. dai->id, freq);
  1439. break;
  1440. case WM8994_SYSCLK_MCLK2:
  1441. /* TODO: Set GPIO AF */
  1442. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1443. wm8994->mclk[1] = freq;
  1444. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1445. dai->id, freq);
  1446. break;
  1447. case WM8994_SYSCLK_FLL1:
  1448. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1449. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1450. break;
  1451. case WM8994_SYSCLK_FLL2:
  1452. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1453. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1454. break;
  1455. case WM8994_SYSCLK_OPCLK:
  1456. /* Special case - a division (times 10) is given and
  1457. * no effect on main clocking.
  1458. */
  1459. if (freq) {
  1460. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1461. if (opclk_divs[i] == freq)
  1462. break;
  1463. if (i == ARRAY_SIZE(opclk_divs))
  1464. return -EINVAL;
  1465. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1466. WM8994_OPCLK_DIV_MASK, i);
  1467. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1468. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1469. } else {
  1470. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1471. WM8994_OPCLK_ENA, 0);
  1472. }
  1473. default:
  1474. return -EINVAL;
  1475. }
  1476. configure_clock(codec);
  1477. return 0;
  1478. }
  1479. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1480. enum snd_soc_bias_level level)
  1481. {
  1482. struct wm8994 *control = codec->control_data;
  1483. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1484. switch (level) {
  1485. case SND_SOC_BIAS_ON:
  1486. break;
  1487. case SND_SOC_BIAS_PREPARE:
  1488. /* VMID=2x40k */
  1489. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1490. WM8994_VMID_SEL_MASK, 0x2);
  1491. break;
  1492. case SND_SOC_BIAS_STANDBY:
  1493. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1494. pm_runtime_get_sync(codec->dev);
  1495. switch (control->type) {
  1496. case WM8994:
  1497. if (wm8994->revision < 4) {
  1498. /* Tweak DC servo and DSP
  1499. * configuration for improved
  1500. * performance. */
  1501. snd_soc_write(codec, 0x102, 0x3);
  1502. snd_soc_write(codec, 0x56, 0x3);
  1503. snd_soc_write(codec, 0x817, 0);
  1504. snd_soc_write(codec, 0x102, 0);
  1505. }
  1506. break;
  1507. case WM8958:
  1508. if (wm8994->revision == 0) {
  1509. /* Optimise performance for rev A */
  1510. snd_soc_write(codec, 0x102, 0x3);
  1511. snd_soc_write(codec, 0xcb, 0x81);
  1512. snd_soc_write(codec, 0x817, 0);
  1513. snd_soc_write(codec, 0x102, 0);
  1514. snd_soc_update_bits(codec,
  1515. WM8958_CHARGE_PUMP_2,
  1516. WM8958_CP_DISCH,
  1517. WM8958_CP_DISCH);
  1518. }
  1519. break;
  1520. }
  1521. /* Discharge LINEOUT1 & 2 */
  1522. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1523. WM8994_LINEOUT1_DISCH |
  1524. WM8994_LINEOUT2_DISCH,
  1525. WM8994_LINEOUT1_DISCH |
  1526. WM8994_LINEOUT2_DISCH);
  1527. /* Startup bias, VMID ramp & buffer */
  1528. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1529. WM8994_STARTUP_BIAS_ENA |
  1530. WM8994_VMID_BUF_ENA |
  1531. WM8994_VMID_RAMP_MASK,
  1532. WM8994_STARTUP_BIAS_ENA |
  1533. WM8994_VMID_BUF_ENA |
  1534. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1535. /* Main bias enable, VMID=2x40k */
  1536. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1537. WM8994_BIAS_ENA |
  1538. WM8994_VMID_SEL_MASK,
  1539. WM8994_BIAS_ENA | 0x2);
  1540. msleep(20);
  1541. }
  1542. /* VMID=2x500k */
  1543. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1544. WM8994_VMID_SEL_MASK, 0x4);
  1545. break;
  1546. case SND_SOC_BIAS_OFF:
  1547. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1548. /* Switch over to startup biases */
  1549. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1550. WM8994_BIAS_SRC |
  1551. WM8994_STARTUP_BIAS_ENA |
  1552. WM8994_VMID_BUF_ENA |
  1553. WM8994_VMID_RAMP_MASK,
  1554. WM8994_BIAS_SRC |
  1555. WM8994_STARTUP_BIAS_ENA |
  1556. WM8994_VMID_BUF_ENA |
  1557. (1 << WM8994_VMID_RAMP_SHIFT));
  1558. /* Disable main biases */
  1559. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1560. WM8994_BIAS_ENA |
  1561. WM8994_VMID_SEL_MASK, 0);
  1562. /* Discharge line */
  1563. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1564. WM8994_LINEOUT1_DISCH |
  1565. WM8994_LINEOUT2_DISCH,
  1566. WM8994_LINEOUT1_DISCH |
  1567. WM8994_LINEOUT2_DISCH);
  1568. msleep(5);
  1569. /* Switch off startup biases */
  1570. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1571. WM8994_BIAS_SRC |
  1572. WM8994_STARTUP_BIAS_ENA |
  1573. WM8994_VMID_BUF_ENA |
  1574. WM8994_VMID_RAMP_MASK, 0);
  1575. wm8994->cur_fw = NULL;
  1576. pm_runtime_put(codec->dev);
  1577. }
  1578. break;
  1579. }
  1580. codec->dapm.bias_level = level;
  1581. return 0;
  1582. }
  1583. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1584. {
  1585. struct snd_soc_codec *codec = dai->codec;
  1586. struct wm8994 *control = codec->control_data;
  1587. int ms_reg;
  1588. int aif1_reg;
  1589. int ms = 0;
  1590. int aif1 = 0;
  1591. switch (dai->id) {
  1592. case 1:
  1593. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1594. aif1_reg = WM8994_AIF1_CONTROL_1;
  1595. break;
  1596. case 2:
  1597. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1598. aif1_reg = WM8994_AIF2_CONTROL_1;
  1599. break;
  1600. default:
  1601. return -EINVAL;
  1602. }
  1603. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1604. case SND_SOC_DAIFMT_CBS_CFS:
  1605. break;
  1606. case SND_SOC_DAIFMT_CBM_CFM:
  1607. ms = WM8994_AIF1_MSTR;
  1608. break;
  1609. default:
  1610. return -EINVAL;
  1611. }
  1612. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1613. case SND_SOC_DAIFMT_DSP_B:
  1614. aif1 |= WM8994_AIF1_LRCLK_INV;
  1615. case SND_SOC_DAIFMT_DSP_A:
  1616. aif1 |= 0x18;
  1617. break;
  1618. case SND_SOC_DAIFMT_I2S:
  1619. aif1 |= 0x10;
  1620. break;
  1621. case SND_SOC_DAIFMT_RIGHT_J:
  1622. break;
  1623. case SND_SOC_DAIFMT_LEFT_J:
  1624. aif1 |= 0x8;
  1625. break;
  1626. default:
  1627. return -EINVAL;
  1628. }
  1629. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1630. case SND_SOC_DAIFMT_DSP_A:
  1631. case SND_SOC_DAIFMT_DSP_B:
  1632. /* frame inversion not valid for DSP modes */
  1633. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1634. case SND_SOC_DAIFMT_NB_NF:
  1635. break;
  1636. case SND_SOC_DAIFMT_IB_NF:
  1637. aif1 |= WM8994_AIF1_BCLK_INV;
  1638. break;
  1639. default:
  1640. return -EINVAL;
  1641. }
  1642. break;
  1643. case SND_SOC_DAIFMT_I2S:
  1644. case SND_SOC_DAIFMT_RIGHT_J:
  1645. case SND_SOC_DAIFMT_LEFT_J:
  1646. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1647. case SND_SOC_DAIFMT_NB_NF:
  1648. break;
  1649. case SND_SOC_DAIFMT_IB_IF:
  1650. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1651. break;
  1652. case SND_SOC_DAIFMT_IB_NF:
  1653. aif1 |= WM8994_AIF1_BCLK_INV;
  1654. break;
  1655. case SND_SOC_DAIFMT_NB_IF:
  1656. aif1 |= WM8994_AIF1_LRCLK_INV;
  1657. break;
  1658. default:
  1659. return -EINVAL;
  1660. }
  1661. break;
  1662. default:
  1663. return -EINVAL;
  1664. }
  1665. /* The AIF2 format configuration needs to be mirrored to AIF3
  1666. * on WM8958 if it's in use so just do it all the time. */
  1667. if (control->type == WM8958 && dai->id == 2)
  1668. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1669. WM8994_AIF1_LRCLK_INV |
  1670. WM8958_AIF3_FMT_MASK, aif1);
  1671. snd_soc_update_bits(codec, aif1_reg,
  1672. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1673. WM8994_AIF1_FMT_MASK,
  1674. aif1);
  1675. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1676. ms);
  1677. return 0;
  1678. }
  1679. static struct {
  1680. int val, rate;
  1681. } srs[] = {
  1682. { 0, 8000 },
  1683. { 1, 11025 },
  1684. { 2, 12000 },
  1685. { 3, 16000 },
  1686. { 4, 22050 },
  1687. { 5, 24000 },
  1688. { 6, 32000 },
  1689. { 7, 44100 },
  1690. { 8, 48000 },
  1691. { 9, 88200 },
  1692. { 10, 96000 },
  1693. };
  1694. static int fs_ratios[] = {
  1695. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1696. };
  1697. static int bclk_divs[] = {
  1698. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1699. 640, 880, 960, 1280, 1760, 1920
  1700. };
  1701. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1702. struct snd_pcm_hw_params *params,
  1703. struct snd_soc_dai *dai)
  1704. {
  1705. struct snd_soc_codec *codec = dai->codec;
  1706. struct wm8994 *control = codec->control_data;
  1707. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1708. int aif1_reg;
  1709. int aif2_reg;
  1710. int bclk_reg;
  1711. int lrclk_reg;
  1712. int rate_reg;
  1713. int aif1 = 0;
  1714. int aif2 = 0;
  1715. int bclk = 0;
  1716. int lrclk = 0;
  1717. int rate_val = 0;
  1718. int id = dai->id - 1;
  1719. int i, cur_val, best_val, bclk_rate, best;
  1720. switch (dai->id) {
  1721. case 1:
  1722. aif1_reg = WM8994_AIF1_CONTROL_1;
  1723. aif2_reg = WM8994_AIF1_CONTROL_2;
  1724. bclk_reg = WM8994_AIF1_BCLK;
  1725. rate_reg = WM8994_AIF1_RATE;
  1726. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1727. wm8994->lrclk_shared[0]) {
  1728. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1729. } else {
  1730. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1731. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1732. }
  1733. break;
  1734. case 2:
  1735. aif1_reg = WM8994_AIF2_CONTROL_1;
  1736. aif2_reg = WM8994_AIF2_CONTROL_2;
  1737. bclk_reg = WM8994_AIF2_BCLK;
  1738. rate_reg = WM8994_AIF2_RATE;
  1739. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1740. wm8994->lrclk_shared[1]) {
  1741. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1742. } else {
  1743. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1744. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1745. }
  1746. break;
  1747. case 3:
  1748. switch (control->type) {
  1749. case WM8958:
  1750. aif1_reg = WM8958_AIF3_CONTROL_1;
  1751. break;
  1752. default:
  1753. return 0;
  1754. }
  1755. default:
  1756. return -EINVAL;
  1757. }
  1758. bclk_rate = params_rate(params) * 2;
  1759. switch (params_format(params)) {
  1760. case SNDRV_PCM_FORMAT_S16_LE:
  1761. bclk_rate *= 16;
  1762. break;
  1763. case SNDRV_PCM_FORMAT_S20_3LE:
  1764. bclk_rate *= 20;
  1765. aif1 |= 0x20;
  1766. break;
  1767. case SNDRV_PCM_FORMAT_S24_LE:
  1768. bclk_rate *= 24;
  1769. aif1 |= 0x40;
  1770. break;
  1771. case SNDRV_PCM_FORMAT_S32_LE:
  1772. bclk_rate *= 32;
  1773. aif1 |= 0x60;
  1774. break;
  1775. default:
  1776. return -EINVAL;
  1777. }
  1778. /* Try to find an appropriate sample rate; look for an exact match. */
  1779. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1780. if (srs[i].rate == params_rate(params))
  1781. break;
  1782. if (i == ARRAY_SIZE(srs))
  1783. return -EINVAL;
  1784. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1785. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1786. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1787. dai->id, wm8994->aifclk[id], bclk_rate);
  1788. if (params_channels(params) == 1 &&
  1789. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1790. aif2 |= WM8994_AIF1_MONO;
  1791. if (wm8994->aifclk[id] == 0) {
  1792. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1793. return -EINVAL;
  1794. }
  1795. /* AIFCLK/fs ratio; look for a close match in either direction */
  1796. best = 0;
  1797. best_val = abs((fs_ratios[0] * params_rate(params))
  1798. - wm8994->aifclk[id]);
  1799. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1800. cur_val = abs((fs_ratios[i] * params_rate(params))
  1801. - wm8994->aifclk[id]);
  1802. if (cur_val >= best_val)
  1803. continue;
  1804. best = i;
  1805. best_val = cur_val;
  1806. }
  1807. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1808. dai->id, fs_ratios[best]);
  1809. rate_val |= best;
  1810. /* We may not get quite the right frequency if using
  1811. * approximate clocks so look for the closest match that is
  1812. * higher than the target (we need to ensure that there enough
  1813. * BCLKs to clock out the samples).
  1814. */
  1815. best = 0;
  1816. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1817. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1818. if (cur_val < 0) /* BCLK table is sorted */
  1819. break;
  1820. best = i;
  1821. }
  1822. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1823. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1824. bclk_divs[best], bclk_rate);
  1825. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1826. lrclk = bclk_rate / params_rate(params);
  1827. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1828. lrclk, bclk_rate / lrclk);
  1829. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1830. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1831. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1832. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1833. lrclk);
  1834. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1835. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1836. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1837. switch (dai->id) {
  1838. case 1:
  1839. wm8994->dac_rates[0] = params_rate(params);
  1840. wm8994_set_retune_mobile(codec, 0);
  1841. wm8994_set_retune_mobile(codec, 1);
  1842. break;
  1843. case 2:
  1844. wm8994->dac_rates[1] = params_rate(params);
  1845. wm8994_set_retune_mobile(codec, 2);
  1846. break;
  1847. }
  1848. }
  1849. return 0;
  1850. }
  1851. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1852. struct snd_pcm_hw_params *params,
  1853. struct snd_soc_dai *dai)
  1854. {
  1855. struct snd_soc_codec *codec = dai->codec;
  1856. struct wm8994 *control = codec->control_data;
  1857. int aif1_reg;
  1858. int aif1 = 0;
  1859. switch (dai->id) {
  1860. case 3:
  1861. switch (control->type) {
  1862. case WM8958:
  1863. aif1_reg = WM8958_AIF3_CONTROL_1;
  1864. break;
  1865. default:
  1866. return 0;
  1867. }
  1868. default:
  1869. return 0;
  1870. }
  1871. switch (params_format(params)) {
  1872. case SNDRV_PCM_FORMAT_S16_LE:
  1873. break;
  1874. case SNDRV_PCM_FORMAT_S20_3LE:
  1875. aif1 |= 0x20;
  1876. break;
  1877. case SNDRV_PCM_FORMAT_S24_LE:
  1878. aif1 |= 0x40;
  1879. break;
  1880. case SNDRV_PCM_FORMAT_S32_LE:
  1881. aif1 |= 0x60;
  1882. break;
  1883. default:
  1884. return -EINVAL;
  1885. }
  1886. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1887. }
  1888. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1889. {
  1890. struct snd_soc_codec *codec = codec_dai->codec;
  1891. int mute_reg;
  1892. int reg;
  1893. switch (codec_dai->id) {
  1894. case 1:
  1895. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1896. break;
  1897. case 2:
  1898. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1899. break;
  1900. default:
  1901. return -EINVAL;
  1902. }
  1903. if (mute)
  1904. reg = WM8994_AIF1DAC1_MUTE;
  1905. else
  1906. reg = 0;
  1907. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1908. return 0;
  1909. }
  1910. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1911. {
  1912. struct snd_soc_codec *codec = codec_dai->codec;
  1913. int reg, val, mask;
  1914. switch (codec_dai->id) {
  1915. case 1:
  1916. reg = WM8994_AIF1_MASTER_SLAVE;
  1917. mask = WM8994_AIF1_TRI;
  1918. break;
  1919. case 2:
  1920. reg = WM8994_AIF2_MASTER_SLAVE;
  1921. mask = WM8994_AIF2_TRI;
  1922. break;
  1923. case 3:
  1924. reg = WM8994_POWER_MANAGEMENT_6;
  1925. mask = WM8994_AIF3_TRI;
  1926. break;
  1927. default:
  1928. return -EINVAL;
  1929. }
  1930. if (tristate)
  1931. val = mask;
  1932. else
  1933. val = 0;
  1934. return snd_soc_update_bits(codec, reg, mask, val);
  1935. }
  1936. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1937. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1938. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1939. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1940. .set_sysclk = wm8994_set_dai_sysclk,
  1941. .set_fmt = wm8994_set_dai_fmt,
  1942. .hw_params = wm8994_hw_params,
  1943. .digital_mute = wm8994_aif_mute,
  1944. .set_pll = wm8994_set_fll,
  1945. .set_tristate = wm8994_set_tristate,
  1946. };
  1947. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1948. .set_sysclk = wm8994_set_dai_sysclk,
  1949. .set_fmt = wm8994_set_dai_fmt,
  1950. .hw_params = wm8994_hw_params,
  1951. .digital_mute = wm8994_aif_mute,
  1952. .set_pll = wm8994_set_fll,
  1953. .set_tristate = wm8994_set_tristate,
  1954. };
  1955. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1956. .hw_params = wm8994_aif3_hw_params,
  1957. .set_tristate = wm8994_set_tristate,
  1958. };
  1959. static struct snd_soc_dai_driver wm8994_dai[] = {
  1960. {
  1961. .name = "wm8994-aif1",
  1962. .id = 1,
  1963. .playback = {
  1964. .stream_name = "AIF1 Playback",
  1965. .channels_min = 1,
  1966. .channels_max = 2,
  1967. .rates = WM8994_RATES,
  1968. .formats = WM8994_FORMATS,
  1969. },
  1970. .capture = {
  1971. .stream_name = "AIF1 Capture",
  1972. .channels_min = 1,
  1973. .channels_max = 2,
  1974. .rates = WM8994_RATES,
  1975. .formats = WM8994_FORMATS,
  1976. },
  1977. .ops = &wm8994_aif1_dai_ops,
  1978. },
  1979. {
  1980. .name = "wm8994-aif2",
  1981. .id = 2,
  1982. .playback = {
  1983. .stream_name = "AIF2 Playback",
  1984. .channels_min = 1,
  1985. .channels_max = 2,
  1986. .rates = WM8994_RATES,
  1987. .formats = WM8994_FORMATS,
  1988. },
  1989. .capture = {
  1990. .stream_name = "AIF2 Capture",
  1991. .channels_min = 1,
  1992. .channels_max = 2,
  1993. .rates = WM8994_RATES,
  1994. .formats = WM8994_FORMATS,
  1995. },
  1996. .ops = &wm8994_aif2_dai_ops,
  1997. },
  1998. {
  1999. .name = "wm8994-aif3",
  2000. .id = 3,
  2001. .playback = {
  2002. .stream_name = "AIF3 Playback",
  2003. .channels_min = 1,
  2004. .channels_max = 2,
  2005. .rates = WM8994_RATES,
  2006. .formats = WM8994_FORMATS,
  2007. },
  2008. .capture = {
  2009. .stream_name = "AIF3 Capture",
  2010. .channels_min = 1,
  2011. .channels_max = 2,
  2012. .rates = WM8994_RATES,
  2013. .formats = WM8994_FORMATS,
  2014. },
  2015. .ops = &wm8994_aif3_dai_ops,
  2016. }
  2017. };
  2018. #ifdef CONFIG_PM
  2019. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2020. {
  2021. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2022. struct wm8994 *control = codec->control_data;
  2023. int i, ret;
  2024. switch (control->type) {
  2025. case WM8994:
  2026. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2027. break;
  2028. case WM8958:
  2029. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2030. WM8958_MICD_ENA, 0);
  2031. break;
  2032. }
  2033. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2034. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2035. sizeof(struct wm8994_fll_config));
  2036. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2037. if (ret < 0)
  2038. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2039. i + 1, ret);
  2040. }
  2041. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2042. return 0;
  2043. }
  2044. static int wm8994_resume(struct snd_soc_codec *codec)
  2045. {
  2046. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2047. struct wm8994 *control = codec->control_data;
  2048. int i, ret;
  2049. unsigned int val, mask;
  2050. if (wm8994->revision < 4) {
  2051. /* force a HW read */
  2052. val = wm8994_reg_read(codec->control_data,
  2053. WM8994_POWER_MANAGEMENT_5);
  2054. /* modify the cache only */
  2055. codec->cache_only = 1;
  2056. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2057. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2058. val &= mask;
  2059. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2060. mask, val);
  2061. codec->cache_only = 0;
  2062. }
  2063. /* Restore the registers */
  2064. ret = snd_soc_cache_sync(codec);
  2065. if (ret != 0)
  2066. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2067. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2068. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2069. if (!wm8994->fll_suspend[i].out)
  2070. continue;
  2071. ret = _wm8994_set_fll(codec, i + 1,
  2072. wm8994->fll_suspend[i].src,
  2073. wm8994->fll_suspend[i].in,
  2074. wm8994->fll_suspend[i].out);
  2075. if (ret < 0)
  2076. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2077. i + 1, ret);
  2078. }
  2079. switch (control->type) {
  2080. case WM8994:
  2081. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2082. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2083. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2084. break;
  2085. case WM8958:
  2086. if (wm8994->jack_cb)
  2087. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2088. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2089. break;
  2090. }
  2091. return 0;
  2092. }
  2093. #else
  2094. #define wm8994_suspend NULL
  2095. #define wm8994_resume NULL
  2096. #endif
  2097. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2098. {
  2099. struct snd_soc_codec *codec = wm8994->codec;
  2100. struct wm8994_pdata *pdata = wm8994->pdata;
  2101. struct snd_kcontrol_new controls[] = {
  2102. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2103. wm8994->retune_mobile_enum,
  2104. wm8994_get_retune_mobile_enum,
  2105. wm8994_put_retune_mobile_enum),
  2106. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2107. wm8994->retune_mobile_enum,
  2108. wm8994_get_retune_mobile_enum,
  2109. wm8994_put_retune_mobile_enum),
  2110. SOC_ENUM_EXT("AIF2 EQ Mode",
  2111. wm8994->retune_mobile_enum,
  2112. wm8994_get_retune_mobile_enum,
  2113. wm8994_put_retune_mobile_enum),
  2114. };
  2115. int ret, i, j;
  2116. const char **t;
  2117. /* We need an array of texts for the enum API but the number
  2118. * of texts is likely to be less than the number of
  2119. * configurations due to the sample rate dependency of the
  2120. * configurations. */
  2121. wm8994->num_retune_mobile_texts = 0;
  2122. wm8994->retune_mobile_texts = NULL;
  2123. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2124. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2125. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2126. wm8994->retune_mobile_texts[j]) == 0)
  2127. break;
  2128. }
  2129. if (j != wm8994->num_retune_mobile_texts)
  2130. continue;
  2131. /* Expand the array... */
  2132. t = krealloc(wm8994->retune_mobile_texts,
  2133. sizeof(char *) *
  2134. (wm8994->num_retune_mobile_texts + 1),
  2135. GFP_KERNEL);
  2136. if (t == NULL)
  2137. continue;
  2138. /* ...store the new entry... */
  2139. t[wm8994->num_retune_mobile_texts] =
  2140. pdata->retune_mobile_cfgs[i].name;
  2141. /* ...and remember the new version. */
  2142. wm8994->num_retune_mobile_texts++;
  2143. wm8994->retune_mobile_texts = t;
  2144. }
  2145. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2146. wm8994->num_retune_mobile_texts);
  2147. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2148. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2149. ret = snd_soc_add_controls(wm8994->codec, controls,
  2150. ARRAY_SIZE(controls));
  2151. if (ret != 0)
  2152. dev_err(wm8994->codec->dev,
  2153. "Failed to add ReTune Mobile controls: %d\n", ret);
  2154. }
  2155. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2156. {
  2157. struct snd_soc_codec *codec = wm8994->codec;
  2158. struct wm8994_pdata *pdata = wm8994->pdata;
  2159. int ret, i;
  2160. if (!pdata)
  2161. return;
  2162. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2163. pdata->lineout2_diff,
  2164. pdata->lineout1fb,
  2165. pdata->lineout2fb,
  2166. pdata->jd_scthr,
  2167. pdata->jd_thr,
  2168. pdata->micbias1_lvl,
  2169. pdata->micbias2_lvl);
  2170. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2171. if (pdata->num_drc_cfgs) {
  2172. struct snd_kcontrol_new controls[] = {
  2173. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2174. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2175. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2176. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2177. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2178. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2179. };
  2180. /* We need an array of texts for the enum API */
  2181. wm8994->drc_texts = kmalloc(sizeof(char *)
  2182. * pdata->num_drc_cfgs, GFP_KERNEL);
  2183. if (!wm8994->drc_texts) {
  2184. dev_err(wm8994->codec->dev,
  2185. "Failed to allocate %d DRC config texts\n",
  2186. pdata->num_drc_cfgs);
  2187. return;
  2188. }
  2189. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2190. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2191. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2192. wm8994->drc_enum.texts = wm8994->drc_texts;
  2193. ret = snd_soc_add_controls(wm8994->codec, controls,
  2194. ARRAY_SIZE(controls));
  2195. if (ret != 0)
  2196. dev_err(wm8994->codec->dev,
  2197. "Failed to add DRC mode controls: %d\n", ret);
  2198. for (i = 0; i < WM8994_NUM_DRC; i++)
  2199. wm8994_set_drc(codec, i);
  2200. }
  2201. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2202. pdata->num_retune_mobile_cfgs);
  2203. if (pdata->num_retune_mobile_cfgs)
  2204. wm8994_handle_retune_mobile_pdata(wm8994);
  2205. else
  2206. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2207. ARRAY_SIZE(wm8994_eq_controls));
  2208. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2209. if (pdata->micbias[i]) {
  2210. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2211. pdata->micbias[i] & 0xffff);
  2212. }
  2213. }
  2214. }
  2215. /**
  2216. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2217. *
  2218. * @codec: WM8994 codec
  2219. * @jack: jack to report detection events on
  2220. * @micbias: microphone bias to detect on
  2221. * @det: value to report for presence detection
  2222. * @shrt: value to report for short detection
  2223. *
  2224. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2225. * being used to bring out signals to the processor then only platform
  2226. * data configuration is needed for WM8994 and processor GPIOs should
  2227. * be configured using snd_soc_jack_add_gpios() instead.
  2228. *
  2229. * Configuration of detection levels is available via the micbias1_lvl
  2230. * and micbias2_lvl platform data members.
  2231. */
  2232. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2233. int micbias, int det, int shrt)
  2234. {
  2235. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2236. struct wm8994_micdet *micdet;
  2237. struct wm8994 *control = codec->control_data;
  2238. int reg;
  2239. if (control->type != WM8994)
  2240. return -EINVAL;
  2241. switch (micbias) {
  2242. case 1:
  2243. micdet = &wm8994->micdet[0];
  2244. break;
  2245. case 2:
  2246. micdet = &wm8994->micdet[1];
  2247. break;
  2248. default:
  2249. return -EINVAL;
  2250. }
  2251. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2252. micbias, det, shrt);
  2253. /* Store the configuration */
  2254. micdet->jack = jack;
  2255. micdet->det = det;
  2256. micdet->shrt = shrt;
  2257. /* If either of the jacks is set up then enable detection */
  2258. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2259. reg = WM8994_MICD_ENA;
  2260. else
  2261. reg = 0;
  2262. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2263. return 0;
  2264. }
  2265. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2266. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2267. {
  2268. struct wm8994_priv *priv = data;
  2269. struct snd_soc_codec *codec = priv->codec;
  2270. int reg;
  2271. int report;
  2272. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2273. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2274. #endif
  2275. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2276. if (reg < 0) {
  2277. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2278. reg);
  2279. return IRQ_HANDLED;
  2280. }
  2281. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2282. report = 0;
  2283. if (reg & WM8994_MIC1_DET_STS)
  2284. report |= priv->micdet[0].det;
  2285. if (reg & WM8994_MIC1_SHRT_STS)
  2286. report |= priv->micdet[0].shrt;
  2287. snd_soc_jack_report(priv->micdet[0].jack, report,
  2288. priv->micdet[0].det | priv->micdet[0].shrt);
  2289. report = 0;
  2290. if (reg & WM8994_MIC2_DET_STS)
  2291. report |= priv->micdet[1].det;
  2292. if (reg & WM8994_MIC2_SHRT_STS)
  2293. report |= priv->micdet[1].shrt;
  2294. snd_soc_jack_report(priv->micdet[1].jack, report,
  2295. priv->micdet[1].det | priv->micdet[1].shrt);
  2296. return IRQ_HANDLED;
  2297. }
  2298. /* Default microphone detection handler for WM8958 - the user can
  2299. * override this if they wish.
  2300. */
  2301. static void wm8958_default_micdet(u16 status, void *data)
  2302. {
  2303. struct snd_soc_codec *codec = data;
  2304. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2305. int report = 0;
  2306. /* If nothing present then clear our statuses */
  2307. if (!(status & WM8958_MICD_STS))
  2308. goto done;
  2309. report = SND_JACK_MICROPHONE;
  2310. /* Everything else is buttons; just assign slots */
  2311. if (status & 0x1c0)
  2312. report |= SND_JACK_BTN_0;
  2313. done:
  2314. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2315. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2316. }
  2317. /**
  2318. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2319. *
  2320. * @codec: WM8958 codec
  2321. * @jack: jack to report detection events on
  2322. *
  2323. * Enable microphone detection functionality for the WM8958. By
  2324. * default simple detection which supports the detection of up to 6
  2325. * buttons plus video and microphone functionality is supported.
  2326. *
  2327. * The WM8958 has an advanced jack detection facility which is able to
  2328. * support complex accessory detection, especially when used in
  2329. * conjunction with external circuitry. In order to provide maximum
  2330. * flexiblity a callback is provided which allows a completely custom
  2331. * detection algorithm.
  2332. */
  2333. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2334. wm8958_micdet_cb cb, void *cb_data)
  2335. {
  2336. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2337. struct wm8994 *control = codec->control_data;
  2338. if (control->type != WM8958)
  2339. return -EINVAL;
  2340. if (jack) {
  2341. if (!cb) {
  2342. dev_dbg(codec->dev, "Using default micdet callback\n");
  2343. cb = wm8958_default_micdet;
  2344. cb_data = codec;
  2345. }
  2346. wm8994->micdet[0].jack = jack;
  2347. wm8994->jack_cb = cb;
  2348. wm8994->jack_cb_data = cb_data;
  2349. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2350. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2351. } else {
  2352. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2353. WM8958_MICD_ENA, 0);
  2354. }
  2355. return 0;
  2356. }
  2357. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2358. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2359. {
  2360. struct wm8994_priv *wm8994 = data;
  2361. struct snd_soc_codec *codec = wm8994->codec;
  2362. int reg;
  2363. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2364. if (reg < 0) {
  2365. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2366. reg);
  2367. return IRQ_NONE;
  2368. }
  2369. if (!(reg & WM8958_MICD_VALID)) {
  2370. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2371. goto out;
  2372. }
  2373. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2374. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2375. #endif
  2376. if (wm8994->jack_cb)
  2377. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2378. else
  2379. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2380. out:
  2381. return IRQ_HANDLED;
  2382. }
  2383. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2384. {
  2385. struct wm8994 *control;
  2386. struct wm8994_priv *wm8994;
  2387. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2388. int ret, i;
  2389. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2390. control = codec->control_data;
  2391. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2392. if (wm8994 == NULL)
  2393. return -ENOMEM;
  2394. snd_soc_codec_set_drvdata(codec, wm8994);
  2395. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2396. wm8994->codec = codec;
  2397. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2398. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2399. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2400. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2401. WM8994_IRQ_MIC1_DET;
  2402. pm_runtime_enable(codec->dev);
  2403. pm_runtime_resume(codec->dev);
  2404. /* Read our current status back from the chip - we don't want to
  2405. * reset as this may interfere with the GPIO or LDO operation. */
  2406. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2407. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2408. continue;
  2409. ret = wm8994_reg_read(codec->control_data, i);
  2410. if (ret <= 0)
  2411. continue;
  2412. ret = snd_soc_cache_write(codec, i, ret);
  2413. if (ret != 0) {
  2414. dev_err(codec->dev,
  2415. "Failed to initialise cache for 0x%x: %d\n",
  2416. i, ret);
  2417. goto err;
  2418. }
  2419. }
  2420. /* Set revision-specific configuration */
  2421. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2422. switch (control->type) {
  2423. case WM8994:
  2424. switch (wm8994->revision) {
  2425. case 2:
  2426. case 3:
  2427. wm8994->hubs.dcs_codes = -5;
  2428. wm8994->hubs.hp_startup_mode = 1;
  2429. wm8994->hubs.dcs_readback_mode = 1;
  2430. break;
  2431. default:
  2432. wm8994->hubs.dcs_readback_mode = 1;
  2433. break;
  2434. }
  2435. case WM8958:
  2436. wm8994->hubs.dcs_readback_mode = 1;
  2437. break;
  2438. default:
  2439. break;
  2440. }
  2441. switch (control->type) {
  2442. case WM8994:
  2443. if (wm8994->micdet_irq) {
  2444. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2445. wm8994_mic_irq,
  2446. IRQF_TRIGGER_RISING,
  2447. "Mic1 detect",
  2448. wm8994);
  2449. if (ret != 0)
  2450. dev_warn(codec->dev,
  2451. "Failed to request Mic1 detect IRQ: %d\n",
  2452. ret);
  2453. }
  2454. ret = wm8994_request_irq(codec->control_data,
  2455. WM8994_IRQ_MIC1_SHRT,
  2456. wm8994_mic_irq, "Mic 1 short",
  2457. wm8994);
  2458. if (ret != 0)
  2459. dev_warn(codec->dev,
  2460. "Failed to request Mic1 short IRQ: %d\n",
  2461. ret);
  2462. ret = wm8994_request_irq(codec->control_data,
  2463. WM8994_IRQ_MIC2_DET,
  2464. wm8994_mic_irq, "Mic 2 detect",
  2465. wm8994);
  2466. if (ret != 0)
  2467. dev_warn(codec->dev,
  2468. "Failed to request Mic2 detect IRQ: %d\n",
  2469. ret);
  2470. ret = wm8994_request_irq(codec->control_data,
  2471. WM8994_IRQ_MIC2_SHRT,
  2472. wm8994_mic_irq, "Mic 2 short",
  2473. wm8994);
  2474. if (ret != 0)
  2475. dev_warn(codec->dev,
  2476. "Failed to request Mic2 short IRQ: %d\n",
  2477. ret);
  2478. break;
  2479. case WM8958:
  2480. if (wm8994->micdet_irq) {
  2481. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2482. wm8958_mic_irq,
  2483. IRQF_TRIGGER_RISING,
  2484. "Mic detect",
  2485. wm8994);
  2486. if (ret != 0)
  2487. dev_warn(codec->dev,
  2488. "Failed to request Mic detect IRQ: %d\n",
  2489. ret);
  2490. }
  2491. }
  2492. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2493. * configured on init - if a system wants to do this dynamically
  2494. * at runtime we can deal with that then.
  2495. */
  2496. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2497. if (ret < 0) {
  2498. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2499. goto err_irq;
  2500. }
  2501. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2502. wm8994->lrclk_shared[0] = 1;
  2503. wm8994_dai[0].symmetric_rates = 1;
  2504. } else {
  2505. wm8994->lrclk_shared[0] = 0;
  2506. }
  2507. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2508. if (ret < 0) {
  2509. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2510. goto err_irq;
  2511. }
  2512. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2513. wm8994->lrclk_shared[1] = 1;
  2514. wm8994_dai[1].symmetric_rates = 1;
  2515. } else {
  2516. wm8994->lrclk_shared[1] = 0;
  2517. }
  2518. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2519. /* Latch volume updates (right only; we always do left then right). */
  2520. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2521. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2522. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2523. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2524. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2525. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2526. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2527. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2528. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2529. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2530. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2531. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2532. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2533. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2534. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2535. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2536. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2537. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2538. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2539. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2540. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2541. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2542. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2543. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2544. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2545. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2546. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2547. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2548. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2549. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2550. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2551. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2552. /* Set the low bit of the 3D stereo depth so TLV matches */
  2553. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2554. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2555. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2556. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2557. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2558. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2559. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2560. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2561. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2562. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2563. * behaviour on idle TDM clock cycles. */
  2564. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2565. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2566. wm8994_update_class_w(codec);
  2567. wm8994_handle_pdata(wm8994);
  2568. wm_hubs_add_analogue_controls(codec);
  2569. snd_soc_add_controls(codec, wm8994_snd_controls,
  2570. ARRAY_SIZE(wm8994_snd_controls));
  2571. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2572. ARRAY_SIZE(wm8994_dapm_widgets));
  2573. switch (control->type) {
  2574. case WM8994:
  2575. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2576. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2577. if (wm8994->revision < 4) {
  2578. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2579. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2580. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2581. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2582. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2583. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2584. } else {
  2585. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2586. ARRAY_SIZE(wm8994_lateclk_widgets));
  2587. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2588. ARRAY_SIZE(wm8994_adc_widgets));
  2589. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2590. ARRAY_SIZE(wm8994_dac_widgets));
  2591. }
  2592. break;
  2593. case WM8958:
  2594. snd_soc_add_controls(codec, wm8958_snd_controls,
  2595. ARRAY_SIZE(wm8958_snd_controls));
  2596. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2597. ARRAY_SIZE(wm8958_dapm_widgets));
  2598. if (wm8994->revision < 1) {
  2599. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2600. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2601. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2602. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2603. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2604. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2605. } else {
  2606. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2607. ARRAY_SIZE(wm8994_lateclk_widgets));
  2608. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2609. ARRAY_SIZE(wm8994_adc_widgets));
  2610. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2611. ARRAY_SIZE(wm8994_dac_widgets));
  2612. }
  2613. break;
  2614. }
  2615. wm_hubs_add_analogue_routes(codec, 0, 0);
  2616. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2617. switch (control->type) {
  2618. case WM8994:
  2619. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2620. ARRAY_SIZE(wm8994_intercon));
  2621. if (wm8994->revision < 4) {
  2622. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2623. ARRAY_SIZE(wm8994_revd_intercon));
  2624. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2625. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2626. } else {
  2627. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2628. ARRAY_SIZE(wm8994_lateclk_intercon));
  2629. }
  2630. break;
  2631. case WM8958:
  2632. if (wm8994->revision < 1) {
  2633. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2634. ARRAY_SIZE(wm8994_revd_intercon));
  2635. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2636. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2637. } else {
  2638. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2639. ARRAY_SIZE(wm8994_lateclk_intercon));
  2640. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2641. ARRAY_SIZE(wm8958_intercon));
  2642. }
  2643. wm8958_dsp2_init(codec);
  2644. break;
  2645. }
  2646. return 0;
  2647. err_irq:
  2648. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2649. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2650. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2651. if (wm8994->micdet_irq)
  2652. free_irq(wm8994->micdet_irq, wm8994);
  2653. err:
  2654. kfree(wm8994);
  2655. return ret;
  2656. }
  2657. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2658. {
  2659. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2660. struct wm8994 *control = codec->control_data;
  2661. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2662. pm_runtime_disable(codec->dev);
  2663. switch (control->type) {
  2664. case WM8994:
  2665. if (wm8994->micdet_irq)
  2666. free_irq(wm8994->micdet_irq, wm8994);
  2667. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2668. wm8994);
  2669. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2670. wm8994);
  2671. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2672. wm8994);
  2673. break;
  2674. case WM8958:
  2675. if (wm8994->micdet_irq)
  2676. free_irq(wm8994->micdet_irq, wm8994);
  2677. break;
  2678. }
  2679. if (wm8994->mbc)
  2680. release_firmware(wm8994->mbc);
  2681. if (wm8994->mbc_vss)
  2682. release_firmware(wm8994->mbc_vss);
  2683. if (wm8994->enh_eq)
  2684. release_firmware(wm8994->enh_eq);
  2685. kfree(wm8994->retune_mobile_texts);
  2686. kfree(wm8994->drc_texts);
  2687. kfree(wm8994);
  2688. return 0;
  2689. }
  2690. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2691. .probe = wm8994_codec_probe,
  2692. .remove = wm8994_codec_remove,
  2693. .suspend = wm8994_suspend,
  2694. .resume = wm8994_resume,
  2695. .read = wm8994_read,
  2696. .write = wm8994_write,
  2697. .readable_register = wm8994_readable,
  2698. .volatile_register = wm8994_volatile,
  2699. .set_bias_level = wm8994_set_bias_level,
  2700. .reg_cache_size = WM8994_CACHE_SIZE,
  2701. .reg_cache_default = wm8994_reg_defaults,
  2702. .reg_word_size = 2,
  2703. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2704. };
  2705. static int __devinit wm8994_probe(struct platform_device *pdev)
  2706. {
  2707. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2708. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2709. }
  2710. static int __devexit wm8994_remove(struct platform_device *pdev)
  2711. {
  2712. snd_soc_unregister_codec(&pdev->dev);
  2713. return 0;
  2714. }
  2715. static struct platform_driver wm8994_codec_driver = {
  2716. .driver = {
  2717. .name = "wm8994-codec",
  2718. .owner = THIS_MODULE,
  2719. },
  2720. .probe = wm8994_probe,
  2721. .remove = __devexit_p(wm8994_remove),
  2722. };
  2723. static __init int wm8994_init(void)
  2724. {
  2725. return platform_driver_register(&wm8994_codec_driver);
  2726. }
  2727. module_init(wm8994_init);
  2728. static __exit void wm8994_exit(void)
  2729. {
  2730. platform_driver_unregister(&wm8994_codec_driver);
  2731. }
  2732. module_exit(wm8994_exit);
  2733. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2734. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2735. MODULE_LICENSE("GPL");
  2736. MODULE_ALIAS("platform:wm8994-codec");