vpif.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * vpif - DM646x Video Port Interface driver
  3. * VPIF is a receiver and transmitter for video data. It has two channels(0, 1)
  4. * that receiveing video byte stream and two channels(2, 3) for video output.
  5. * The hardware supports SDTV, HDTV formats, raw data capture.
  6. * Currently, the driver supports NTSC and PAL standards.
  7. *
  8. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation version 2.
  13. *
  14. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  15. * kind, whether express or implied; without even the implied warranty
  16. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <mach/hardware.h>
  26. #include "vpif.h"
  27. MODULE_DESCRIPTION("TI DaVinci Video Port Interface driver");
  28. MODULE_LICENSE("GPL");
  29. #define VPIF_CH0_MAX_MODES (22)
  30. #define VPIF_CH1_MAX_MODES (02)
  31. #define VPIF_CH2_MAX_MODES (15)
  32. #define VPIF_CH3_MAX_MODES (02)
  33. static resource_size_t res_len;
  34. static struct resource *res;
  35. spinlock_t vpif_lock;
  36. void __iomem *vpif_base;
  37. /**
  38. * ch_params: video standard configuration parameters for vpif
  39. * The table must include all presets from supported subdevices.
  40. */
  41. const struct vpif_channel_config_params ch_params[] = {
  42. /* SDTV formats */
  43. {
  44. .name = "NTSC_M",
  45. .width = 720,
  46. .height = 480,
  47. .frm_fmt = 0,
  48. .ycmux_mode = 1,
  49. .eav2sav = 268,
  50. .sav2eav = 1440,
  51. .l1 = 1,
  52. .l3 = 23,
  53. .l5 = 263,
  54. .l7 = 266,
  55. .l9 = 286,
  56. .l11 = 525,
  57. .vsize = 525,
  58. .capture_format = 0,
  59. .vbi_supported = 1,
  60. .hd_sd = 0,
  61. .stdid = V4L2_STD_525_60,
  62. },
  63. {
  64. .name = "PAL_BDGHIK",
  65. .width = 720,
  66. .height = 576,
  67. .frm_fmt = 0,
  68. .ycmux_mode = 1,
  69. .eav2sav = 280,
  70. .sav2eav = 1440,
  71. .l1 = 1,
  72. .l3 = 23,
  73. .l5 = 311,
  74. .l7 = 313,
  75. .l9 = 336,
  76. .l11 = 624,
  77. .vsize = 625,
  78. .capture_format = 0,
  79. .vbi_supported = 1,
  80. .hd_sd = 0,
  81. .stdid = V4L2_STD_625_50,
  82. },
  83. };
  84. const unsigned int vpif_ch_params_count = ARRAY_SIZE(ch_params);
  85. static inline void vpif_wr_bit(u32 reg, u32 bit, u32 val)
  86. {
  87. if (val)
  88. vpif_set_bit(reg, bit);
  89. else
  90. vpif_clr_bit(reg, bit);
  91. }
  92. /* This structure is used to keep track of VPIF size register's offsets */
  93. struct vpif_registers {
  94. u32 h_cfg, v_cfg_00, v_cfg_01, v_cfg_02, v_cfg, ch_ctrl;
  95. u32 line_offset, vanc0_strt, vanc0_size, vanc1_strt;
  96. u32 vanc1_size, width_mask, len_mask;
  97. u8 max_modes;
  98. };
  99. static const struct vpif_registers vpifregs[VPIF_NUM_CHANNELS] = {
  100. /* Channel0 */
  101. {
  102. VPIF_CH0_H_CFG, VPIF_CH0_V_CFG_00, VPIF_CH0_V_CFG_01,
  103. VPIF_CH0_V_CFG_02, VPIF_CH0_V_CFG_03, VPIF_CH0_CTRL,
  104. VPIF_CH0_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
  105. VPIF_CH0_MAX_MODES,
  106. },
  107. /* Channel1 */
  108. {
  109. VPIF_CH1_H_CFG, VPIF_CH1_V_CFG_00, VPIF_CH1_V_CFG_01,
  110. VPIF_CH1_V_CFG_02, VPIF_CH1_V_CFG_03, VPIF_CH1_CTRL,
  111. VPIF_CH1_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
  112. VPIF_CH1_MAX_MODES,
  113. },
  114. /* Channel2 */
  115. {
  116. VPIF_CH2_H_CFG, VPIF_CH2_V_CFG_00, VPIF_CH2_V_CFG_01,
  117. VPIF_CH2_V_CFG_02, VPIF_CH2_V_CFG_03, VPIF_CH2_CTRL,
  118. VPIF_CH2_IMG_ADD_OFST, VPIF_CH2_VANC0_STRT, VPIF_CH2_VANC0_SIZE,
  119. VPIF_CH2_VANC1_STRT, VPIF_CH2_VANC1_SIZE, 0x7FF, 0x7FF,
  120. VPIF_CH2_MAX_MODES
  121. },
  122. /* Channel3 */
  123. {
  124. VPIF_CH3_H_CFG, VPIF_CH3_V_CFG_00, VPIF_CH3_V_CFG_01,
  125. VPIF_CH3_V_CFG_02, VPIF_CH3_V_CFG_03, VPIF_CH3_CTRL,
  126. VPIF_CH3_IMG_ADD_OFST, VPIF_CH3_VANC0_STRT, VPIF_CH3_VANC0_SIZE,
  127. VPIF_CH3_VANC1_STRT, VPIF_CH3_VANC1_SIZE, 0x7FF, 0x7FF,
  128. VPIF_CH3_MAX_MODES
  129. },
  130. };
  131. /* vpif_set_mode_info:
  132. * This function is used to set horizontal and vertical config parameters
  133. * As per the standard in the channel, configure the values of L1, L3,
  134. * L5, L7 L9, L11 in VPIF Register , also write width and height
  135. */
  136. static void vpif_set_mode_info(const struct vpif_channel_config_params *config,
  137. u8 channel_id, u8 config_channel_id)
  138. {
  139. u32 value;
  140. value = (config->eav2sav & vpifregs[config_channel_id].width_mask);
  141. value <<= VPIF_CH_LEN_SHIFT;
  142. value |= (config->sav2eav & vpifregs[config_channel_id].width_mask);
  143. regw(value, vpifregs[channel_id].h_cfg);
  144. value = (config->l1 & vpifregs[config_channel_id].len_mask);
  145. value <<= VPIF_CH_LEN_SHIFT;
  146. value |= (config->l3 & vpifregs[config_channel_id].len_mask);
  147. regw(value, vpifregs[channel_id].v_cfg_00);
  148. value = (config->l5 & vpifregs[config_channel_id].len_mask);
  149. value <<= VPIF_CH_LEN_SHIFT;
  150. value |= (config->l7 & vpifregs[config_channel_id].len_mask);
  151. regw(value, vpifregs[channel_id].v_cfg_01);
  152. value = (config->l9 & vpifregs[config_channel_id].len_mask);
  153. value <<= VPIF_CH_LEN_SHIFT;
  154. value |= (config->l11 & vpifregs[config_channel_id].len_mask);
  155. regw(value, vpifregs[channel_id].v_cfg_02);
  156. value = (config->vsize & vpifregs[config_channel_id].len_mask);
  157. regw(value, vpifregs[channel_id].v_cfg);
  158. }
  159. /* config_vpif_params
  160. * Function to set the parameters of a channel
  161. * Mainly modifies the channel ciontrol register
  162. * It sets frame format, yc mux mode
  163. */
  164. static void config_vpif_params(struct vpif_params *vpifparams,
  165. u8 channel_id, u8 found)
  166. {
  167. const struct vpif_channel_config_params *config = &vpifparams->std_info;
  168. u32 value, ch_nip, reg;
  169. u8 start, end;
  170. int i;
  171. start = channel_id;
  172. end = channel_id + found;
  173. for (i = start; i < end; i++) {
  174. reg = vpifregs[i].ch_ctrl;
  175. if (channel_id < 2)
  176. ch_nip = VPIF_CAPTURE_CH_NIP;
  177. else
  178. ch_nip = VPIF_DISPLAY_CH_NIP;
  179. vpif_wr_bit(reg, ch_nip, config->frm_fmt);
  180. vpif_wr_bit(reg, VPIF_CH_YC_MUX_BIT, config->ycmux_mode);
  181. vpif_wr_bit(reg, VPIF_CH_INPUT_FIELD_FRAME_BIT,
  182. vpifparams->video_params.storage_mode);
  183. /* Set raster scanning SDR Format */
  184. vpif_clr_bit(reg, VPIF_CH_SDR_FMT_BIT);
  185. vpif_wr_bit(reg, VPIF_CH_DATA_MODE_BIT, config->capture_format);
  186. if (channel_id > 1) /* Set the Pixel enable bit */
  187. vpif_set_bit(reg, VPIF_DISPLAY_PIX_EN_BIT);
  188. else if (config->capture_format) {
  189. /* Set the polarity of various pins */
  190. vpif_wr_bit(reg, VPIF_CH_FID_POLARITY_BIT,
  191. vpifparams->iface.fid_pol);
  192. vpif_wr_bit(reg, VPIF_CH_V_VALID_POLARITY_BIT,
  193. vpifparams->iface.vd_pol);
  194. vpif_wr_bit(reg, VPIF_CH_H_VALID_POLARITY_BIT,
  195. vpifparams->iface.hd_pol);
  196. value = regr(reg);
  197. /* Set data width */
  198. value &= ((~(unsigned int)(0x3)) <<
  199. VPIF_CH_DATA_WIDTH_BIT);
  200. value |= ((vpifparams->params.data_sz) <<
  201. VPIF_CH_DATA_WIDTH_BIT);
  202. regw(value, reg);
  203. }
  204. /* Write the pitch in the driver */
  205. regw((vpifparams->video_params.hpitch),
  206. vpifregs[i].line_offset);
  207. }
  208. }
  209. /* vpif_set_video_params
  210. * This function is used to set video parameters in VPIF register
  211. */
  212. int vpif_set_video_params(struct vpif_params *vpifparams, u8 channel_id)
  213. {
  214. const struct vpif_channel_config_params *config = &vpifparams->std_info;
  215. int found = 1;
  216. vpif_set_mode_info(config, channel_id, channel_id);
  217. if (!config->ycmux_mode) {
  218. /* YC are on separate channels (HDTV formats) */
  219. vpif_set_mode_info(config, channel_id + 1, channel_id);
  220. found = 2;
  221. }
  222. config_vpif_params(vpifparams, channel_id, found);
  223. regw(0x80, VPIF_REQ_SIZE);
  224. regw(0x01, VPIF_EMULATION_CTRL);
  225. return found;
  226. }
  227. EXPORT_SYMBOL(vpif_set_video_params);
  228. void vpif_set_vbi_display_params(struct vpif_vbi_params *vbiparams,
  229. u8 channel_id)
  230. {
  231. u32 value;
  232. value = 0x3F8 & (vbiparams->hstart0);
  233. value |= 0x3FFFFFF & ((vbiparams->vstart0) << 16);
  234. regw(value, vpifregs[channel_id].vanc0_strt);
  235. value = 0x3F8 & (vbiparams->hstart1);
  236. value |= 0x3FFFFFF & ((vbiparams->vstart1) << 16);
  237. regw(value, vpifregs[channel_id].vanc1_strt);
  238. value = 0x3F8 & (vbiparams->hsize0);
  239. value |= 0x3FFFFFF & ((vbiparams->vsize0) << 16);
  240. regw(value, vpifregs[channel_id].vanc0_size);
  241. value = 0x3F8 & (vbiparams->hsize1);
  242. value |= 0x3FFFFFF & ((vbiparams->vsize1) << 16);
  243. regw(value, vpifregs[channel_id].vanc1_size);
  244. }
  245. EXPORT_SYMBOL(vpif_set_vbi_display_params);
  246. int vpif_channel_getfid(u8 channel_id)
  247. {
  248. return (regr(vpifregs[channel_id].ch_ctrl) & VPIF_CH_FID_MASK)
  249. >> VPIF_CH_FID_SHIFT;
  250. }
  251. EXPORT_SYMBOL(vpif_channel_getfid);
  252. static int __init vpif_probe(struct platform_device *pdev)
  253. {
  254. int status = 0;
  255. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  256. if (!res)
  257. return -ENOENT;
  258. res_len = res->end - res->start + 1;
  259. res = request_mem_region(res->start, res_len, res->name);
  260. if (!res)
  261. return -EBUSY;
  262. vpif_base = ioremap(res->start, res_len);
  263. if (!vpif_base) {
  264. status = -EBUSY;
  265. goto fail;
  266. }
  267. spin_lock_init(&vpif_lock);
  268. dev_info(&pdev->dev, "vpif probe success\n");
  269. return 0;
  270. fail:
  271. release_mem_region(res->start, res_len);
  272. return status;
  273. }
  274. static int __devexit vpif_remove(struct platform_device *pdev)
  275. {
  276. iounmap(vpif_base);
  277. release_mem_region(res->start, res_len);
  278. return 0;
  279. }
  280. static struct platform_driver vpif_driver = {
  281. .driver = {
  282. .name = "vpif",
  283. .owner = THIS_MODULE,
  284. },
  285. .remove = __devexit_p(vpif_remove),
  286. .probe = vpif_probe,
  287. };
  288. static void vpif_exit(void)
  289. {
  290. platform_driver_unregister(&vpif_driver);
  291. }
  292. static int __init vpif_init(void)
  293. {
  294. return platform_driver_register(&vpif_driver);
  295. }
  296. subsys_initcall(vpif_init);
  297. module_exit(vpif_exit);