serial_txx9.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207
  1. /*
  2. * drivers/serial/serial_txx9.c
  3. *
  4. * Derived from many drivers using generic_serial interface,
  5. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  6. * (was in Linux/VR tree) by Jim Pick.
  7. *
  8. * Copyright (C) 1999 Harald Koerfgen
  9. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  10. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  11. * Copyright (C) 2000-2002 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  18. *
  19. * Revision History:
  20. * 0.30 Initial revision. (Renamed from serial_txx927.c)
  21. * 0.31 Use save_flags instead of local_irq_save.
  22. * 0.32 Support SCLK.
  23. * 0.33 Switch TXX9_TTY_NAME by CONFIG_SERIAL_TXX9_STDSERIAL.
  24. * Support TIOCSERGETLSR.
  25. * 0.34 Support slow baudrate.
  26. * 0.40 Merge codes from mainstream kernel (2.4.22).
  27. * 0.41 Fix console checking in rs_shutdown_port().
  28. * Disable flow-control in serial_console_write().
  29. * 0.42 Fix minor compiler warning.
  30. * 1.00 Kernel 2.6. Converted to new serial core (based on 8250.c).
  31. * 1.01 Set fifosize to make tx_empry called properly.
  32. * Use standard uart_get_divisor.
  33. * 1.02 Cleanup. (import 8250.c changes)
  34. * 1.03 Fix low-latency mode. (import 8250.c changes)
  35. * 1.04 Remove usage of deprecated functions, cleanup.
  36. * 1.05 More strict check in verify_port. Cleanup.
  37. * 1.06 Do not insert a char caused previous overrun.
  38. * Fix some spin_locks.
  39. * Do not call uart_add_one_port for absent ports.
  40. */
  41. #include <linux/config.h>
  42. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  43. #define SUPPORT_SYSRQ
  44. #endif
  45. #include <linux/module.h>
  46. #include <linux/ioport.h>
  47. #include <linux/init.h>
  48. #include <linux/console.h>
  49. #include <linux/sysrq.h>
  50. #include <linux/delay.h>
  51. #include <linux/device.h>
  52. #include <linux/pci.h>
  53. #include <linux/tty.h>
  54. #include <linux/tty_flip.h>
  55. #include <linux/serial_core.h>
  56. #include <linux/serial.h>
  57. #include <linux/mutex.h>
  58. #include <asm/io.h>
  59. #include <asm/irq.h>
  60. static char *serial_version = "1.06";
  61. static char *serial_name = "TX39/49 Serial driver";
  62. #define PASS_LIMIT 256
  63. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  64. /* "ttyS" is used for standard serial driver */
  65. #define TXX9_TTY_NAME "ttyTX"
  66. #define TXX9_TTY_MINOR_START (64 + 64) /* ttyTX0(128), ttyTX1(129) */
  67. #else
  68. /* acts like standard serial driver */
  69. #define TXX9_TTY_NAME "ttyS"
  70. #define TXX9_TTY_MINOR_START 64
  71. #endif
  72. #define TXX9_TTY_MAJOR TTY_MAJOR
  73. /* flag aliases */
  74. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  75. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  76. #ifdef CONFIG_PCI
  77. /* support for Toshiba TC86C001 SIO */
  78. #define ENABLE_SERIAL_TXX9_PCI
  79. #endif
  80. /*
  81. * Number of serial ports
  82. */
  83. #ifdef ENABLE_SERIAL_TXX9_PCI
  84. #define NR_PCI_BOARDS 4
  85. #define UART_NR (4 + NR_PCI_BOARDS)
  86. #else
  87. #define UART_NR 4
  88. #endif
  89. #define HIGH_BITS_OFFSET ((sizeof(long)-sizeof(int))*8)
  90. struct uart_txx9_port {
  91. struct uart_port port;
  92. /*
  93. * We provide a per-port pm hook.
  94. */
  95. void (*pm)(struct uart_port *port,
  96. unsigned int state, unsigned int old);
  97. };
  98. #define TXX9_REGION_SIZE 0x24
  99. /* TXX9 Serial Registers */
  100. #define TXX9_SILCR 0x00
  101. #define TXX9_SIDICR 0x04
  102. #define TXX9_SIDISR 0x08
  103. #define TXX9_SICISR 0x0c
  104. #define TXX9_SIFCR 0x10
  105. #define TXX9_SIFLCR 0x14
  106. #define TXX9_SIBGR 0x18
  107. #define TXX9_SITFIFO 0x1c
  108. #define TXX9_SIRFIFO 0x20
  109. /* SILCR : Line Control */
  110. #define TXX9_SILCR_SCS_MASK 0x00000060
  111. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  112. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  113. #define TXX9_SILCR_SCS_SCLK 0x00000040
  114. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  115. #define TXX9_SILCR_UEPS 0x00000010
  116. #define TXX9_SILCR_UPEN 0x00000008
  117. #define TXX9_SILCR_USBL_MASK 0x00000004
  118. #define TXX9_SILCR_USBL_1BIT 0x00000000
  119. #define TXX9_SILCR_USBL_2BIT 0x00000004
  120. #define TXX9_SILCR_UMODE_MASK 0x00000003
  121. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  122. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  123. /* SIDICR : DMA/Int. Control */
  124. #define TXX9_SIDICR_TDE 0x00008000
  125. #define TXX9_SIDICR_RDE 0x00004000
  126. #define TXX9_SIDICR_TIE 0x00002000
  127. #define TXX9_SIDICR_RIE 0x00001000
  128. #define TXX9_SIDICR_SPIE 0x00000800
  129. #define TXX9_SIDICR_CTSAC 0x00000600
  130. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  131. #define TXX9_SIDICR_STIE_OERS 0x00000020
  132. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  133. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  134. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  135. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  136. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  137. /* SIDISR : DMA/Int. Status */
  138. #define TXX9_SIDISR_UBRK 0x00008000
  139. #define TXX9_SIDISR_UVALID 0x00004000
  140. #define TXX9_SIDISR_UFER 0x00002000
  141. #define TXX9_SIDISR_UPER 0x00001000
  142. #define TXX9_SIDISR_UOER 0x00000800
  143. #define TXX9_SIDISR_ERI 0x00000400
  144. #define TXX9_SIDISR_TOUT 0x00000200
  145. #define TXX9_SIDISR_TDIS 0x00000100
  146. #define TXX9_SIDISR_RDIS 0x00000080
  147. #define TXX9_SIDISR_STIS 0x00000040
  148. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  149. /* SICISR : Change Int. Status */
  150. #define TXX9_SICISR_OERS 0x00000020
  151. #define TXX9_SICISR_CTSS 0x00000010
  152. #define TXX9_SICISR_RBRKD 0x00000008
  153. #define TXX9_SICISR_TRDY 0x00000004
  154. #define TXX9_SICISR_TXALS 0x00000002
  155. #define TXX9_SICISR_UBRKD 0x00000001
  156. /* SIFCR : FIFO Control */
  157. #define TXX9_SIFCR_SWRST 0x00008000
  158. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  159. #define TXX9_SIFCR_RDIL_1 0x00000000
  160. #define TXX9_SIFCR_RDIL_4 0x00000080
  161. #define TXX9_SIFCR_RDIL_8 0x00000100
  162. #define TXX9_SIFCR_RDIL_12 0x00000180
  163. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  164. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  165. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  166. #define TXX9_SIFCR_TDIL_1 0x00000000
  167. #define TXX9_SIFCR_TDIL_4 0x00000001
  168. #define TXX9_SIFCR_TDIL_8 0x00000010
  169. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  170. #define TXX9_SIFCR_TFRST 0x00000004
  171. #define TXX9_SIFCR_RFRST 0x00000002
  172. #define TXX9_SIFCR_FRSTE 0x00000001
  173. #define TXX9_SIO_TX_FIFO 8
  174. #define TXX9_SIO_RX_FIFO 16
  175. /* SIFLCR : Flow Control */
  176. #define TXX9_SIFLCR_RCS 0x00001000
  177. #define TXX9_SIFLCR_TES 0x00000800
  178. #define TXX9_SIFLCR_RTSSC 0x00000200
  179. #define TXX9_SIFLCR_RSDE 0x00000100
  180. #define TXX9_SIFLCR_TSDE 0x00000080
  181. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  182. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  183. #define TXX9_SIFLCR_TBRK 0x00000001
  184. /* SIBGR : Baudrate Control */
  185. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  186. #define TXX9_SIBGR_BCLK_T0 0x00000000
  187. #define TXX9_SIBGR_BCLK_T2 0x00000100
  188. #define TXX9_SIBGR_BCLK_T4 0x00000200
  189. #define TXX9_SIBGR_BCLK_T6 0x00000300
  190. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  191. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  192. {
  193. switch (up->port.iotype) {
  194. default:
  195. return __raw_readl(up->port.membase + offset);
  196. case UPIO_PORT:
  197. return inl(up->port.iobase + offset);
  198. }
  199. }
  200. static inline void
  201. sio_out(struct uart_txx9_port *up, int offset, int value)
  202. {
  203. switch (up->port.iotype) {
  204. default:
  205. __raw_writel(value, up->port.membase + offset);
  206. break;
  207. case UPIO_PORT:
  208. outl(value, up->port.iobase + offset);
  209. break;
  210. }
  211. }
  212. static inline void
  213. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  214. {
  215. sio_out(up, offset, sio_in(up, offset) & ~value);
  216. }
  217. static inline void
  218. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  219. {
  220. sio_out(up, offset, sio_in(up, offset) | value);
  221. }
  222. static inline void
  223. sio_quot_set(struct uart_txx9_port *up, int quot)
  224. {
  225. quot >>= 1;
  226. if (quot < 256)
  227. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  228. else if (quot < (256 << 2))
  229. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  230. else if (quot < (256 << 4))
  231. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  232. else if (quot < (256 << 6))
  233. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  234. else
  235. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  236. }
  237. static void serial_txx9_stop_tx(struct uart_port *port)
  238. {
  239. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  240. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  241. }
  242. static void serial_txx9_start_tx(struct uart_port *port)
  243. {
  244. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  245. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  246. }
  247. static void serial_txx9_stop_rx(struct uart_port *port)
  248. {
  249. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  250. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  251. }
  252. static void serial_txx9_enable_ms(struct uart_port *port)
  253. {
  254. /* TXX9-SIO can not control DTR... */
  255. }
  256. static inline void
  257. receive_chars(struct uart_txx9_port *up, unsigned int *status, struct pt_regs *regs)
  258. {
  259. struct tty_struct *tty = up->port.info->tty;
  260. unsigned char ch;
  261. unsigned int disr = *status;
  262. int max_count = 256;
  263. char flag;
  264. unsigned int next_ignore_status_mask;
  265. do {
  266. ch = sio_in(up, TXX9_SIRFIFO);
  267. flag = TTY_NORMAL;
  268. up->port.icount.rx++;
  269. /* mask out RFDN_MASK bit added by previous overrun */
  270. next_ignore_status_mask =
  271. up->port.ignore_status_mask & ~TXX9_SIDISR_RFDN_MASK;
  272. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  273. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  274. /*
  275. * For statistics only
  276. */
  277. if (disr & TXX9_SIDISR_UBRK) {
  278. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  279. up->port.icount.brk++;
  280. /*
  281. * We do the SysRQ and SAK checking
  282. * here because otherwise the break
  283. * may get masked by ignore_status_mask
  284. * or read_status_mask.
  285. */
  286. if (uart_handle_break(&up->port))
  287. goto ignore_char;
  288. } else if (disr & TXX9_SIDISR_UPER)
  289. up->port.icount.parity++;
  290. else if (disr & TXX9_SIDISR_UFER)
  291. up->port.icount.frame++;
  292. if (disr & TXX9_SIDISR_UOER) {
  293. up->port.icount.overrun++;
  294. /*
  295. * The receiver read buffer still hold
  296. * a char which caused overrun.
  297. * Ignore next char by adding RFDN_MASK
  298. * to ignore_status_mask temporarily.
  299. */
  300. next_ignore_status_mask |=
  301. TXX9_SIDISR_RFDN_MASK;
  302. }
  303. /*
  304. * Mask off conditions which should be ingored.
  305. */
  306. disr &= up->port.read_status_mask;
  307. if (disr & TXX9_SIDISR_UBRK) {
  308. flag = TTY_BREAK;
  309. } else if (disr & TXX9_SIDISR_UPER)
  310. flag = TTY_PARITY;
  311. else if (disr & TXX9_SIDISR_UFER)
  312. flag = TTY_FRAME;
  313. }
  314. if (uart_handle_sysrq_char(&up->port, ch, regs))
  315. goto ignore_char;
  316. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  317. ignore_char:
  318. up->port.ignore_status_mask = next_ignore_status_mask;
  319. disr = sio_in(up, TXX9_SIDISR);
  320. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  321. spin_unlock(&up->port.lock);
  322. tty_flip_buffer_push(tty);
  323. spin_lock(&up->port.lock);
  324. *status = disr;
  325. }
  326. static inline void transmit_chars(struct uart_txx9_port *up)
  327. {
  328. struct circ_buf *xmit = &up->port.info->xmit;
  329. int count;
  330. if (up->port.x_char) {
  331. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  332. up->port.icount.tx++;
  333. up->port.x_char = 0;
  334. return;
  335. }
  336. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  337. serial_txx9_stop_tx(&up->port);
  338. return;
  339. }
  340. count = TXX9_SIO_TX_FIFO;
  341. do {
  342. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  343. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  344. up->port.icount.tx++;
  345. if (uart_circ_empty(xmit))
  346. break;
  347. } while (--count > 0);
  348. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  349. uart_write_wakeup(&up->port);
  350. if (uart_circ_empty(xmit))
  351. serial_txx9_stop_tx(&up->port);
  352. }
  353. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  354. {
  355. int pass_counter = 0;
  356. struct uart_txx9_port *up = dev_id;
  357. unsigned int status;
  358. while (1) {
  359. spin_lock(&up->port.lock);
  360. status = sio_in(up, TXX9_SIDISR);
  361. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  362. status &= ~TXX9_SIDISR_TDIS;
  363. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  364. TXX9_SIDISR_TOUT))) {
  365. spin_unlock(&up->port.lock);
  366. break;
  367. }
  368. if (status & TXX9_SIDISR_RDIS)
  369. receive_chars(up, &status, regs);
  370. if (status & TXX9_SIDISR_TDIS)
  371. transmit_chars(up);
  372. /* Clear TX/RX Int. Status */
  373. sio_mask(up, TXX9_SIDISR,
  374. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  375. TXX9_SIDISR_TOUT);
  376. spin_unlock(&up->port.lock);
  377. if (pass_counter++ > PASS_LIMIT)
  378. break;
  379. }
  380. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  381. }
  382. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  383. {
  384. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  385. unsigned long flags;
  386. unsigned int ret;
  387. spin_lock_irqsave(&up->port.lock, flags);
  388. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  389. spin_unlock_irqrestore(&up->port.lock, flags);
  390. return ret;
  391. }
  392. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  393. {
  394. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  395. unsigned int ret;
  396. ret = ((sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS)
  397. | ((sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS);
  398. return ret;
  399. }
  400. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  401. {
  402. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  403. if (mctrl & TIOCM_RTS)
  404. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  405. else
  406. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  407. }
  408. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  409. {
  410. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  411. unsigned long flags;
  412. spin_lock_irqsave(&up->port.lock, flags);
  413. if (break_state == -1)
  414. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  415. else
  416. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  417. spin_unlock_irqrestore(&up->port.lock, flags);
  418. }
  419. static int serial_txx9_startup(struct uart_port *port)
  420. {
  421. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  422. unsigned long flags;
  423. int retval;
  424. /*
  425. * Clear the FIFO buffers and disable them.
  426. * (they will be reenabled in set_termios())
  427. */
  428. sio_set(up, TXX9_SIFCR,
  429. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  430. /* clear reset */
  431. sio_mask(up, TXX9_SIFCR,
  432. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  433. sio_out(up, TXX9_SIDICR, 0);
  434. /*
  435. * Clear the interrupt registers.
  436. */
  437. sio_out(up, TXX9_SIDISR, 0);
  438. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  439. SA_SHIRQ, "serial_txx9", up);
  440. if (retval)
  441. return retval;
  442. /*
  443. * Now, initialize the UART
  444. */
  445. spin_lock_irqsave(&up->port.lock, flags);
  446. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  447. spin_unlock_irqrestore(&up->port.lock, flags);
  448. /* Enable RX/TX */
  449. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  450. /*
  451. * Finally, enable interrupts.
  452. */
  453. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  454. return 0;
  455. }
  456. static void serial_txx9_shutdown(struct uart_port *port)
  457. {
  458. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  459. unsigned long flags;
  460. /*
  461. * Disable interrupts from this port
  462. */
  463. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  464. spin_lock_irqsave(&up->port.lock, flags);
  465. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  466. spin_unlock_irqrestore(&up->port.lock, flags);
  467. /*
  468. * Disable break condition
  469. */
  470. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  471. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  472. if (up->port.cons && up->port.line == up->port.cons->index) {
  473. free_irq(up->port.irq, up);
  474. return;
  475. }
  476. #endif
  477. /* reset FIFOs */
  478. sio_set(up, TXX9_SIFCR,
  479. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  480. /* clear reset */
  481. sio_mask(up, TXX9_SIFCR,
  482. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  483. /* Disable RX/TX */
  484. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  485. free_irq(up->port.irq, up);
  486. }
  487. static void
  488. serial_txx9_set_termios(struct uart_port *port, struct termios *termios,
  489. struct termios *old)
  490. {
  491. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  492. unsigned int cval, fcr = 0;
  493. unsigned long flags;
  494. unsigned int baud, quot;
  495. cval = sio_in(up, TXX9_SILCR);
  496. /* byte size and parity */
  497. cval &= ~TXX9_SILCR_UMODE_MASK;
  498. switch (termios->c_cflag & CSIZE) {
  499. case CS7:
  500. cval |= TXX9_SILCR_UMODE_7BIT;
  501. break;
  502. default:
  503. case CS5: /* not supported */
  504. case CS6: /* not supported */
  505. case CS8:
  506. cval |= TXX9_SILCR_UMODE_8BIT;
  507. break;
  508. }
  509. cval &= ~TXX9_SILCR_USBL_MASK;
  510. if (termios->c_cflag & CSTOPB)
  511. cval |= TXX9_SILCR_USBL_2BIT;
  512. else
  513. cval |= TXX9_SILCR_USBL_1BIT;
  514. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  515. if (termios->c_cflag & PARENB)
  516. cval |= TXX9_SILCR_UPEN;
  517. if (!(termios->c_cflag & PARODD))
  518. cval |= TXX9_SILCR_UEPS;
  519. /*
  520. * Ask the core to calculate the divisor for us.
  521. */
  522. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  523. quot = uart_get_divisor(port, baud);
  524. /* Set up FIFOs */
  525. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  526. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  527. /*
  528. * Ok, we're now changing the port state. Do it with
  529. * interrupts disabled.
  530. */
  531. spin_lock_irqsave(&up->port.lock, flags);
  532. /*
  533. * Update the per-port timeout.
  534. */
  535. uart_update_timeout(port, termios->c_cflag, baud);
  536. up->port.read_status_mask = TXX9_SIDISR_UOER |
  537. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  538. if (termios->c_iflag & INPCK)
  539. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  540. if (termios->c_iflag & (BRKINT | PARMRK))
  541. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  542. /*
  543. * Characteres to ignore
  544. */
  545. up->port.ignore_status_mask = 0;
  546. if (termios->c_iflag & IGNPAR)
  547. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  548. if (termios->c_iflag & IGNBRK) {
  549. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  550. /*
  551. * If we're ignoring parity and break indicators,
  552. * ignore overruns too (for real raw support).
  553. */
  554. if (termios->c_iflag & IGNPAR)
  555. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  556. }
  557. /*
  558. * ignore all characters if CREAD is not set
  559. */
  560. if ((termios->c_cflag & CREAD) == 0)
  561. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  562. /* CTS flow control flag */
  563. if ((termios->c_cflag & CRTSCTS) &&
  564. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  565. sio_set(up, TXX9_SIFLCR,
  566. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  567. } else {
  568. sio_mask(up, TXX9_SIFLCR,
  569. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  570. }
  571. sio_out(up, TXX9_SILCR, cval);
  572. sio_quot_set(up, quot);
  573. sio_out(up, TXX9_SIFCR, fcr);
  574. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  575. spin_unlock_irqrestore(&up->port.lock, flags);
  576. }
  577. static void
  578. serial_txx9_pm(struct uart_port *port, unsigned int state,
  579. unsigned int oldstate)
  580. {
  581. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  582. if (up->pm)
  583. up->pm(port, state, oldstate);
  584. }
  585. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  586. {
  587. unsigned int size = TXX9_REGION_SIZE;
  588. int ret = 0;
  589. switch (up->port.iotype) {
  590. default:
  591. if (!up->port.mapbase)
  592. break;
  593. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  594. ret = -EBUSY;
  595. break;
  596. }
  597. if (up->port.flags & UPF_IOREMAP) {
  598. up->port.membase = ioremap(up->port.mapbase, size);
  599. if (!up->port.membase) {
  600. release_mem_region(up->port.mapbase, size);
  601. ret = -ENOMEM;
  602. }
  603. }
  604. break;
  605. case UPIO_PORT:
  606. if (!request_region(up->port.iobase, size, "serial_txx9"))
  607. ret = -EBUSY;
  608. break;
  609. }
  610. return ret;
  611. }
  612. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  613. {
  614. unsigned int size = TXX9_REGION_SIZE;
  615. switch (up->port.iotype) {
  616. default:
  617. if (!up->port.mapbase)
  618. break;
  619. if (up->port.flags & UPF_IOREMAP) {
  620. iounmap(up->port.membase);
  621. up->port.membase = NULL;
  622. }
  623. release_mem_region(up->port.mapbase, size);
  624. break;
  625. case UPIO_PORT:
  626. release_region(up->port.iobase, size);
  627. break;
  628. }
  629. }
  630. static void serial_txx9_release_port(struct uart_port *port)
  631. {
  632. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  633. serial_txx9_release_resource(up);
  634. }
  635. static int serial_txx9_request_port(struct uart_port *port)
  636. {
  637. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  638. return serial_txx9_request_resource(up);
  639. }
  640. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  641. {
  642. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  643. unsigned long flags;
  644. int ret;
  645. /*
  646. * Find the region that we can probe for. This in turn
  647. * tells us whether we can probe for the type of port.
  648. */
  649. ret = serial_txx9_request_resource(up);
  650. if (ret < 0)
  651. return;
  652. port->type = PORT_TXX9;
  653. up->port.fifosize = TXX9_SIO_TX_FIFO;
  654. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  655. if (up->port.line == up->port.cons->index)
  656. return;
  657. #endif
  658. spin_lock_irqsave(&up->port.lock, flags);
  659. /*
  660. * Reset the UART.
  661. */
  662. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  663. #ifdef CONFIG_CPU_TX49XX
  664. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  665. * immediately after soft reset causes bus error. */
  666. iob();
  667. udelay(1);
  668. #endif
  669. while (sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST)
  670. ;
  671. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  672. sio_set(up, TXX9_SIFCR,
  673. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  674. /* initial settings */
  675. sio_out(up, TXX9_SILCR,
  676. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  677. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  678. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  679. sio_quot_set(up, uart_get_divisor(port, 9600));
  680. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  681. spin_unlock_irqrestore(&up->port.lock, flags);
  682. }
  683. static int
  684. serial_txx9_verify_port(struct uart_port *port, struct serial_struct *ser)
  685. {
  686. unsigned long new_port = ser->port;
  687. if (HIGH_BITS_OFFSET)
  688. new_port += (unsigned long)ser->port_high << HIGH_BITS_OFFSET;
  689. if (ser->type != port->type ||
  690. ser->irq != port->irq ||
  691. ser->io_type != port->iotype ||
  692. new_port != port->iobase ||
  693. (unsigned long)ser->iomem_base != port->mapbase)
  694. return -EINVAL;
  695. return 0;
  696. }
  697. static const char *
  698. serial_txx9_type(struct uart_port *port)
  699. {
  700. return "txx9";
  701. }
  702. static struct uart_ops serial_txx9_pops = {
  703. .tx_empty = serial_txx9_tx_empty,
  704. .set_mctrl = serial_txx9_set_mctrl,
  705. .get_mctrl = serial_txx9_get_mctrl,
  706. .stop_tx = serial_txx9_stop_tx,
  707. .start_tx = serial_txx9_start_tx,
  708. .stop_rx = serial_txx9_stop_rx,
  709. .enable_ms = serial_txx9_enable_ms,
  710. .break_ctl = serial_txx9_break_ctl,
  711. .startup = serial_txx9_startup,
  712. .shutdown = serial_txx9_shutdown,
  713. .set_termios = serial_txx9_set_termios,
  714. .pm = serial_txx9_pm,
  715. .type = serial_txx9_type,
  716. .release_port = serial_txx9_release_port,
  717. .request_port = serial_txx9_request_port,
  718. .config_port = serial_txx9_config_port,
  719. .verify_port = serial_txx9_verify_port,
  720. };
  721. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  722. static void __init serial_txx9_register_ports(struct uart_driver *drv)
  723. {
  724. int i;
  725. for (i = 0; i < UART_NR; i++) {
  726. struct uart_txx9_port *up = &serial_txx9_ports[i];
  727. up->port.line = i;
  728. up->port.ops = &serial_txx9_pops;
  729. if (up->port.iobase || up->port.mapbase)
  730. uart_add_one_port(drv, &up->port);
  731. }
  732. }
  733. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  734. /*
  735. * Wait for transmitter & holding register to empty
  736. */
  737. static inline void wait_for_xmitr(struct uart_txx9_port *up)
  738. {
  739. unsigned int tmout = 10000;
  740. /* Wait up to 10ms for the character(s) to be sent. */
  741. while (--tmout &&
  742. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  743. udelay(1);
  744. /* Wait up to 1s for flow control if necessary */
  745. if (up->port.flags & UPF_CONS_FLOW) {
  746. tmout = 1000000;
  747. while (--tmout &&
  748. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  749. udelay(1);
  750. }
  751. }
  752. static void serial_txx9_console_putchar(struct uart_port *port, int ch)
  753. {
  754. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  755. wait_for_xmitr(up);
  756. sio_out(up, TXX9_SITFIFO, ch);
  757. }
  758. /*
  759. * Print a string to the serial port trying not to disturb
  760. * any possible real use of the port...
  761. *
  762. * The console_lock must be held when we get here.
  763. */
  764. static void
  765. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  766. {
  767. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  768. unsigned int ier, flcr;
  769. /*
  770. * First save the UER then disable the interrupts
  771. */
  772. ier = sio_in(up, TXX9_SIDICR);
  773. sio_out(up, TXX9_SIDICR, 0);
  774. /*
  775. * Disable flow-control if enabled (and unnecessary)
  776. */
  777. flcr = sio_in(up, TXX9_SIFLCR);
  778. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  779. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  780. uart_console_write(&up->port, s, count, serial_txx9_console_putchar);
  781. /*
  782. * Finally, wait for transmitter to become empty
  783. * and restore the IER
  784. */
  785. wait_for_xmitr(up);
  786. sio_out(up, TXX9_SIFLCR, flcr);
  787. sio_out(up, TXX9_SIDICR, ier);
  788. }
  789. static int serial_txx9_console_setup(struct console *co, char *options)
  790. {
  791. struct uart_port *port;
  792. struct uart_txx9_port *up;
  793. int baud = 9600;
  794. int bits = 8;
  795. int parity = 'n';
  796. int flow = 'n';
  797. /*
  798. * Check whether an invalid uart number has been specified, and
  799. * if so, search for the first available port that does have
  800. * console support.
  801. */
  802. if (co->index >= UART_NR)
  803. co->index = 0;
  804. up = &serial_txx9_ports[co->index];
  805. port = &up->port;
  806. if (!port->ops)
  807. return -ENODEV;
  808. /*
  809. * Disable UART interrupts, set DTR and RTS high
  810. * and set speed.
  811. */
  812. sio_out(up, TXX9_SIDICR, 0);
  813. /* initial settings */
  814. sio_out(up, TXX9_SILCR,
  815. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  816. ((port->flags & UPF_TXX9_USE_SCLK) ?
  817. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  818. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  819. if (options)
  820. uart_parse_options(options, &baud, &parity, &bits, &flow);
  821. return uart_set_options(port, co, baud, parity, bits, flow);
  822. }
  823. static struct uart_driver serial_txx9_reg;
  824. static struct console serial_txx9_console = {
  825. .name = TXX9_TTY_NAME,
  826. .write = serial_txx9_console_write,
  827. .device = uart_console_device,
  828. .setup = serial_txx9_console_setup,
  829. .flags = CON_PRINTBUFFER,
  830. .index = -1,
  831. .data = &serial_txx9_reg,
  832. };
  833. static int __init serial_txx9_console_init(void)
  834. {
  835. register_console(&serial_txx9_console);
  836. return 0;
  837. }
  838. console_initcall(serial_txx9_console_init);
  839. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  840. #else
  841. #define SERIAL_TXX9_CONSOLE NULL
  842. #endif
  843. static struct uart_driver serial_txx9_reg = {
  844. .owner = THIS_MODULE,
  845. .driver_name = "serial_txx9",
  846. .dev_name = TXX9_TTY_NAME,
  847. .major = TXX9_TTY_MAJOR,
  848. .minor = TXX9_TTY_MINOR_START,
  849. .nr = UART_NR,
  850. .cons = SERIAL_TXX9_CONSOLE,
  851. };
  852. int __init early_serial_txx9_setup(struct uart_port *port)
  853. {
  854. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  855. return -ENODEV;
  856. serial_txx9_ports[port->line].port = *port;
  857. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  858. serial_txx9_ports[port->line].port.flags |= UPF_BOOT_AUTOCONF;
  859. return 0;
  860. }
  861. #ifdef ENABLE_SERIAL_TXX9_PCI
  862. /**
  863. * serial_txx9_suspend_port - suspend one serial port
  864. * @line: serial line number
  865. * @level: the level of port suspension, as per uart_suspend_port
  866. *
  867. * Suspend one serial port.
  868. */
  869. static void serial_txx9_suspend_port(int line)
  870. {
  871. uart_suspend_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  872. }
  873. /**
  874. * serial_txx9_resume_port - resume one serial port
  875. * @line: serial line number
  876. * @level: the level of port resumption, as per uart_resume_port
  877. *
  878. * Resume one serial port.
  879. */
  880. static void serial_txx9_resume_port(int line)
  881. {
  882. uart_resume_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  883. }
  884. static DEFINE_MUTEX(serial_txx9_mutex);
  885. /**
  886. * serial_txx9_register_port - register a serial port
  887. * @port: serial port template
  888. *
  889. * Configure the serial port specified by the request.
  890. *
  891. * The port is then probed and if necessary the IRQ is autodetected
  892. * If this fails an error is returned.
  893. *
  894. * On success the port is ready to use and the line number is returned.
  895. */
  896. static int __devinit serial_txx9_register_port(struct uart_port *port)
  897. {
  898. int i;
  899. struct uart_txx9_port *uart;
  900. int ret = -ENOSPC;
  901. mutex_lock(&serial_txx9_mutex);
  902. for (i = 0; i < UART_NR; i++) {
  903. uart = &serial_txx9_ports[i];
  904. if (!(uart->port.iobase || uart->port.mapbase))
  905. break;
  906. }
  907. if (i < UART_NR) {
  908. uart->port.iobase = port->iobase;
  909. uart->port.membase = port->membase;
  910. uart->port.irq = port->irq;
  911. uart->port.uartclk = port->uartclk;
  912. uart->port.iotype = port->iotype;
  913. uart->port.flags = port->flags | UPF_BOOT_AUTOCONF;
  914. uart->port.mapbase = port->mapbase;
  915. if (port->dev)
  916. uart->port.dev = port->dev;
  917. ret = uart_add_one_port(&serial_txx9_reg, &uart->port);
  918. if (ret == 0)
  919. ret = uart->port.line;
  920. }
  921. mutex_unlock(&serial_txx9_mutex);
  922. return ret;
  923. }
  924. /**
  925. * serial_txx9_unregister_port - remove a txx9 serial port at runtime
  926. * @line: serial line number
  927. *
  928. * Remove one serial port. This may not be called from interrupt
  929. * context. We hand the port back to the our control.
  930. */
  931. static void __devexit serial_txx9_unregister_port(int line)
  932. {
  933. struct uart_txx9_port *uart = &serial_txx9_ports[line];
  934. mutex_lock(&serial_txx9_mutex);
  935. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  936. uart->port.flags = 0;
  937. uart->port.type = PORT_UNKNOWN;
  938. uart->port.iobase = 0;
  939. uart->port.mapbase = 0;
  940. uart->port.membase = NULL;
  941. uart->port.dev = NULL;
  942. mutex_unlock(&serial_txx9_mutex);
  943. }
  944. /*
  945. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  946. * to the arrangement of serial ports on a PCI card.
  947. */
  948. static int __devinit
  949. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  950. {
  951. struct uart_port port;
  952. int line;
  953. int rc;
  954. rc = pci_enable_device(dev);
  955. if (rc)
  956. return rc;
  957. memset(&port, 0, sizeof(port));
  958. port.ops = &serial_txx9_pops;
  959. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  960. port.uartclk = 66670000;
  961. port.irq = dev->irq;
  962. port.iotype = UPIO_PORT;
  963. port.iobase = pci_resource_start(dev, 1);
  964. port.dev = &dev->dev;
  965. line = serial_txx9_register_port(&port);
  966. if (line < 0) {
  967. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  968. }
  969. pci_set_drvdata(dev, (void *)(long)line);
  970. return 0;
  971. }
  972. static void __devexit pciserial_txx9_remove_one(struct pci_dev *dev)
  973. {
  974. int line = (int)(long)pci_get_drvdata(dev);
  975. pci_set_drvdata(dev, NULL);
  976. if (line) {
  977. serial_txx9_unregister_port(line);
  978. pci_disable_device(dev);
  979. }
  980. }
  981. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  982. {
  983. int line = (int)(long)pci_get_drvdata(dev);
  984. if (line)
  985. serial_txx9_suspend_port(line);
  986. pci_save_state(dev);
  987. pci_set_power_state(dev, pci_choose_state(dev, state));
  988. return 0;
  989. }
  990. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  991. {
  992. int line = (int)(long)pci_get_drvdata(dev);
  993. pci_set_power_state(dev, PCI_D0);
  994. pci_restore_state(dev);
  995. if (line) {
  996. pci_enable_device(dev);
  997. serial_txx9_resume_port(line);
  998. }
  999. return 0;
  1000. }
  1001. static struct pci_device_id serial_txx9_pci_tbl[] = {
  1002. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC,
  1003. PCI_ANY_ID, PCI_ANY_ID,
  1004. 0, 0, 0 },
  1005. { 0, }
  1006. };
  1007. static struct pci_driver serial_txx9_pci_driver = {
  1008. .name = "serial_txx9",
  1009. .probe = pciserial_txx9_init_one,
  1010. .remove = __devexit_p(pciserial_txx9_remove_one),
  1011. .suspend = pciserial_txx9_suspend_one,
  1012. .resume = pciserial_txx9_resume_one,
  1013. .id_table = serial_txx9_pci_tbl,
  1014. };
  1015. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  1016. #endif /* ENABLE_SERIAL_TXX9_PCI */
  1017. static int __init serial_txx9_init(void)
  1018. {
  1019. int ret;
  1020. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  1021. ret = uart_register_driver(&serial_txx9_reg);
  1022. if (ret >= 0) {
  1023. serial_txx9_register_ports(&serial_txx9_reg);
  1024. #ifdef ENABLE_SERIAL_TXX9_PCI
  1025. ret = pci_register_driver(&serial_txx9_pci_driver);
  1026. #endif
  1027. }
  1028. return ret;
  1029. }
  1030. static void __exit serial_txx9_exit(void)
  1031. {
  1032. int i;
  1033. #ifdef ENABLE_SERIAL_TXX9_PCI
  1034. pci_unregister_driver(&serial_txx9_pci_driver);
  1035. #endif
  1036. for (i = 0; i < UART_NR; i++) {
  1037. struct uart_txx9_port *up = &serial_txx9_ports[i];
  1038. if (up->port.iobase || up->port.mapbase)
  1039. uart_remove_one_port(&serial_txx9_reg, &up->port);
  1040. }
  1041. uart_unregister_driver(&serial_txx9_reg);
  1042. }
  1043. module_init(serial_txx9_init);
  1044. module_exit(serial_txx9_exit);
  1045. MODULE_LICENSE("GPL");
  1046. MODULE_DESCRIPTION("TX39/49 serial driver");
  1047. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);