mvsdio.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /*
  2. * Marvell MMC/SD/SDIO driver
  3. *
  4. * Authors: Maen Suleiman, Nicolas Pitre
  5. * Copyright (C) 2008-2009 Marvell Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mbus.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/irq.h>
  21. #include <linux/clk.h>
  22. #include <linux/gpio.h>
  23. #include <linux/mmc/host.h>
  24. #include <linux/mmc/slot-gpio.h>
  25. #include <asm/sizes.h>
  26. #include <asm/unaligned.h>
  27. #include <linux/platform_data/mmc-mvsdio.h>
  28. #include "mvsdio.h"
  29. #define DRIVER_NAME "mvsdio"
  30. static int maxfreq = MVSD_CLOCKRATE_MAX;
  31. static int nodma;
  32. struct mvsd_host {
  33. void __iomem *base;
  34. struct mmc_request *mrq;
  35. spinlock_t lock;
  36. unsigned int xfer_mode;
  37. unsigned int intr_en;
  38. unsigned int ctrl;
  39. unsigned int pio_size;
  40. void *pio_ptr;
  41. unsigned int sg_frags;
  42. unsigned int ns_per_clk;
  43. unsigned int clock;
  44. unsigned int base_clock;
  45. struct timer_list timer;
  46. struct mmc_host *mmc;
  47. struct device *dev;
  48. struct clk *clk;
  49. };
  50. #define mvsd_write(offs, val) writel(val, iobase + (offs))
  51. #define mvsd_read(offs) readl(iobase + (offs))
  52. static int mvsd_setup_data(struct mvsd_host *host, struct mmc_data *data)
  53. {
  54. void __iomem *iobase = host->base;
  55. unsigned int tmout;
  56. int tmout_index;
  57. /*
  58. * Hardware weirdness. The FIFO_EMPTY bit of the HW_STATE
  59. * register is sometimes not set before a while when some
  60. * "unusual" data block sizes are used (such as with the SWITCH
  61. * command), even despite the fact that the XFER_DONE interrupt
  62. * was raised. And if another data transfer starts before
  63. * this bit comes to good sense (which eventually happens by
  64. * itself) then the new transfer simply fails with a timeout.
  65. */
  66. if (!(mvsd_read(MVSD_HW_STATE) & (1 << 13))) {
  67. unsigned long t = jiffies + HZ;
  68. unsigned int hw_state, count = 0;
  69. do {
  70. if (time_after(jiffies, t)) {
  71. dev_warn(host->dev, "FIFO_EMPTY bit missing\n");
  72. break;
  73. }
  74. hw_state = mvsd_read(MVSD_HW_STATE);
  75. count++;
  76. } while (!(hw_state & (1 << 13)));
  77. dev_dbg(host->dev, "*** wait for FIFO_EMPTY bit "
  78. "(hw=0x%04x, count=%d, jiffies=%ld)\n",
  79. hw_state, count, jiffies - (t - HZ));
  80. }
  81. /* If timeout=0 then maximum timeout index is used. */
  82. tmout = DIV_ROUND_UP(data->timeout_ns, host->ns_per_clk);
  83. tmout += data->timeout_clks;
  84. tmout_index = fls(tmout - 1) - 12;
  85. if (tmout_index < 0)
  86. tmout_index = 0;
  87. if (tmout_index > MVSD_HOST_CTRL_TMOUT_MAX)
  88. tmout_index = MVSD_HOST_CTRL_TMOUT_MAX;
  89. dev_dbg(host->dev, "data %s at 0x%08x: blocks=%d blksz=%d tmout=%u (%d)\n",
  90. (data->flags & MMC_DATA_READ) ? "read" : "write",
  91. (u32)sg_virt(data->sg), data->blocks, data->blksz,
  92. tmout, tmout_index);
  93. host->ctrl &= ~MVSD_HOST_CTRL_TMOUT_MASK;
  94. host->ctrl |= MVSD_HOST_CTRL_TMOUT(tmout_index);
  95. mvsd_write(MVSD_HOST_CTRL, host->ctrl);
  96. mvsd_write(MVSD_BLK_COUNT, data->blocks);
  97. mvsd_write(MVSD_BLK_SIZE, data->blksz);
  98. if (nodma || (data->blksz | data->sg->offset) & 3) {
  99. /*
  100. * We cannot do DMA on a buffer which offset or size
  101. * is not aligned on a 4-byte boundary.
  102. */
  103. host->pio_size = data->blocks * data->blksz;
  104. host->pio_ptr = sg_virt(data->sg);
  105. if (!nodma)
  106. pr_debug("%s: fallback to PIO for data "
  107. "at 0x%p size %d\n",
  108. mmc_hostname(host->mmc),
  109. host->pio_ptr, host->pio_size);
  110. return 1;
  111. } else {
  112. dma_addr_t phys_addr;
  113. int dma_dir = (data->flags & MMC_DATA_READ) ?
  114. DMA_FROM_DEVICE : DMA_TO_DEVICE;
  115. host->sg_frags = dma_map_sg(mmc_dev(host->mmc), data->sg,
  116. data->sg_len, dma_dir);
  117. phys_addr = sg_dma_address(data->sg);
  118. mvsd_write(MVSD_SYS_ADDR_LOW, (u32)phys_addr & 0xffff);
  119. mvsd_write(MVSD_SYS_ADDR_HI, (u32)phys_addr >> 16);
  120. return 0;
  121. }
  122. }
  123. static void mvsd_request(struct mmc_host *mmc, struct mmc_request *mrq)
  124. {
  125. struct mvsd_host *host = mmc_priv(mmc);
  126. void __iomem *iobase = host->base;
  127. struct mmc_command *cmd = mrq->cmd;
  128. u32 cmdreg = 0, xfer = 0, intr = 0;
  129. unsigned long flags;
  130. BUG_ON(host->mrq != NULL);
  131. host->mrq = mrq;
  132. dev_dbg(host->dev, "cmd %d (hw state 0x%04x)\n",
  133. cmd->opcode, mvsd_read(MVSD_HW_STATE));
  134. cmdreg = MVSD_CMD_INDEX(cmd->opcode);
  135. if (cmd->flags & MMC_RSP_BUSY)
  136. cmdreg |= MVSD_CMD_RSP_48BUSY;
  137. else if (cmd->flags & MMC_RSP_136)
  138. cmdreg |= MVSD_CMD_RSP_136;
  139. else if (cmd->flags & MMC_RSP_PRESENT)
  140. cmdreg |= MVSD_CMD_RSP_48;
  141. else
  142. cmdreg |= MVSD_CMD_RSP_NONE;
  143. if (cmd->flags & MMC_RSP_CRC)
  144. cmdreg |= MVSD_CMD_CHECK_CMDCRC;
  145. if (cmd->flags & MMC_RSP_OPCODE)
  146. cmdreg |= MVSD_CMD_INDX_CHECK;
  147. if (cmd->flags & MMC_RSP_PRESENT) {
  148. cmdreg |= MVSD_UNEXPECTED_RESP;
  149. intr |= MVSD_NOR_UNEXP_RSP;
  150. }
  151. if (mrq->data) {
  152. struct mmc_data *data = mrq->data;
  153. int pio;
  154. cmdreg |= MVSD_CMD_DATA_PRESENT | MVSD_CMD_CHECK_DATACRC16;
  155. xfer |= MVSD_XFER_MODE_HW_WR_DATA_EN;
  156. if (data->flags & MMC_DATA_READ)
  157. xfer |= MVSD_XFER_MODE_TO_HOST;
  158. pio = mvsd_setup_data(host, data);
  159. if (pio) {
  160. xfer |= MVSD_XFER_MODE_PIO;
  161. /* PIO section of mvsd_irq has comments on those bits */
  162. if (data->flags & MMC_DATA_WRITE)
  163. intr |= MVSD_NOR_TX_AVAIL;
  164. else if (host->pio_size > 32)
  165. intr |= MVSD_NOR_RX_FIFO_8W;
  166. else
  167. intr |= MVSD_NOR_RX_READY;
  168. }
  169. if (data->stop) {
  170. struct mmc_command *stop = data->stop;
  171. u32 cmd12reg = 0;
  172. mvsd_write(MVSD_AUTOCMD12_ARG_LOW, stop->arg & 0xffff);
  173. mvsd_write(MVSD_AUTOCMD12_ARG_HI, stop->arg >> 16);
  174. if (stop->flags & MMC_RSP_BUSY)
  175. cmd12reg |= MVSD_AUTOCMD12_BUSY;
  176. if (stop->flags & MMC_RSP_OPCODE)
  177. cmd12reg |= MVSD_AUTOCMD12_INDX_CHECK;
  178. cmd12reg |= MVSD_AUTOCMD12_INDEX(stop->opcode);
  179. mvsd_write(MVSD_AUTOCMD12_CMD, cmd12reg);
  180. xfer |= MVSD_XFER_MODE_AUTO_CMD12;
  181. intr |= MVSD_NOR_AUTOCMD12_DONE;
  182. } else {
  183. intr |= MVSD_NOR_XFER_DONE;
  184. }
  185. } else {
  186. intr |= MVSD_NOR_CMD_DONE;
  187. }
  188. mvsd_write(MVSD_ARG_LOW, cmd->arg & 0xffff);
  189. mvsd_write(MVSD_ARG_HI, cmd->arg >> 16);
  190. spin_lock_irqsave(&host->lock, flags);
  191. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  192. host->xfer_mode |= xfer;
  193. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  194. mvsd_write(MVSD_NOR_INTR_STATUS, ~MVSD_NOR_CARD_INT);
  195. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  196. mvsd_write(MVSD_CMD, cmdreg);
  197. host->intr_en &= MVSD_NOR_CARD_INT;
  198. host->intr_en |= intr | MVSD_NOR_ERROR;
  199. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  200. mvsd_write(MVSD_ERR_INTR_EN, 0xffff);
  201. mod_timer(&host->timer, jiffies + 5 * HZ);
  202. spin_unlock_irqrestore(&host->lock, flags);
  203. }
  204. static u32 mvsd_finish_cmd(struct mvsd_host *host, struct mmc_command *cmd,
  205. u32 err_status)
  206. {
  207. void __iomem *iobase = host->base;
  208. if (cmd->flags & MMC_RSP_136) {
  209. unsigned int response[8], i;
  210. for (i = 0; i < 8; i++)
  211. response[i] = mvsd_read(MVSD_RSP(i));
  212. cmd->resp[0] = ((response[0] & 0x03ff) << 22) |
  213. ((response[1] & 0xffff) << 6) |
  214. ((response[2] & 0xfc00) >> 10);
  215. cmd->resp[1] = ((response[2] & 0x03ff) << 22) |
  216. ((response[3] & 0xffff) << 6) |
  217. ((response[4] & 0xfc00) >> 10);
  218. cmd->resp[2] = ((response[4] & 0x03ff) << 22) |
  219. ((response[5] & 0xffff) << 6) |
  220. ((response[6] & 0xfc00) >> 10);
  221. cmd->resp[3] = ((response[6] & 0x03ff) << 22) |
  222. ((response[7] & 0x3fff) << 8);
  223. } else if (cmd->flags & MMC_RSP_PRESENT) {
  224. unsigned int response[3], i;
  225. for (i = 0; i < 3; i++)
  226. response[i] = mvsd_read(MVSD_RSP(i));
  227. cmd->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  228. ((response[1] & 0xffff) << (14 - 8)) |
  229. ((response[0] & 0x03ff) << (30 - 8));
  230. cmd->resp[1] = ((response[0] & 0xfc00) >> 10);
  231. cmd->resp[2] = 0;
  232. cmd->resp[3] = 0;
  233. }
  234. if (err_status & MVSD_ERR_CMD_TIMEOUT) {
  235. cmd->error = -ETIMEDOUT;
  236. } else if (err_status & (MVSD_ERR_CMD_CRC | MVSD_ERR_CMD_ENDBIT |
  237. MVSD_ERR_CMD_INDEX | MVSD_ERR_CMD_STARTBIT)) {
  238. cmd->error = -EILSEQ;
  239. }
  240. err_status &= ~(MVSD_ERR_CMD_TIMEOUT | MVSD_ERR_CMD_CRC |
  241. MVSD_ERR_CMD_ENDBIT | MVSD_ERR_CMD_INDEX |
  242. MVSD_ERR_CMD_STARTBIT);
  243. return err_status;
  244. }
  245. static u32 mvsd_finish_data(struct mvsd_host *host, struct mmc_data *data,
  246. u32 err_status)
  247. {
  248. void __iomem *iobase = host->base;
  249. if (host->pio_ptr) {
  250. host->pio_ptr = NULL;
  251. host->pio_size = 0;
  252. } else {
  253. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_frags,
  254. (data->flags & MMC_DATA_READ) ?
  255. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  256. }
  257. if (err_status & MVSD_ERR_DATA_TIMEOUT)
  258. data->error = -ETIMEDOUT;
  259. else if (err_status & (MVSD_ERR_DATA_CRC | MVSD_ERR_DATA_ENDBIT))
  260. data->error = -EILSEQ;
  261. else if (err_status & MVSD_ERR_XFER_SIZE)
  262. data->error = -EBADE;
  263. err_status &= ~(MVSD_ERR_DATA_TIMEOUT | MVSD_ERR_DATA_CRC |
  264. MVSD_ERR_DATA_ENDBIT | MVSD_ERR_XFER_SIZE);
  265. dev_dbg(host->dev, "data done: blocks_left=%d, bytes_left=%d\n",
  266. mvsd_read(MVSD_CURR_BLK_LEFT), mvsd_read(MVSD_CURR_BYTE_LEFT));
  267. data->bytes_xfered =
  268. (data->blocks - mvsd_read(MVSD_CURR_BLK_LEFT)) * data->blksz;
  269. /* We can't be sure about the last block when errors are detected */
  270. if (data->bytes_xfered && data->error)
  271. data->bytes_xfered -= data->blksz;
  272. /* Handle Auto cmd 12 response */
  273. if (data->stop) {
  274. unsigned int response[3], i;
  275. for (i = 0; i < 3; i++)
  276. response[i] = mvsd_read(MVSD_AUTO_RSP(i));
  277. data->stop->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  278. ((response[1] & 0xffff) << (14 - 8)) |
  279. ((response[0] & 0x03ff) << (30 - 8));
  280. data->stop->resp[1] = ((response[0] & 0xfc00) >> 10);
  281. data->stop->resp[2] = 0;
  282. data->stop->resp[3] = 0;
  283. if (err_status & MVSD_ERR_AUTOCMD12) {
  284. u32 err_cmd12 = mvsd_read(MVSD_AUTOCMD12_ERR_STATUS);
  285. dev_dbg(host->dev, "c12err 0x%04x\n", err_cmd12);
  286. if (err_cmd12 & MVSD_AUTOCMD12_ERR_NOTEXE)
  287. data->stop->error = -ENOEXEC;
  288. else if (err_cmd12 & MVSD_AUTOCMD12_ERR_TIMEOUT)
  289. data->stop->error = -ETIMEDOUT;
  290. else if (err_cmd12)
  291. data->stop->error = -EILSEQ;
  292. err_status &= ~MVSD_ERR_AUTOCMD12;
  293. }
  294. }
  295. return err_status;
  296. }
  297. static irqreturn_t mvsd_irq(int irq, void *dev)
  298. {
  299. struct mvsd_host *host = dev;
  300. void __iomem *iobase = host->base;
  301. u32 intr_status, intr_done_mask;
  302. int irq_handled = 0;
  303. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  304. dev_dbg(host->dev, "intr 0x%04x intr_en 0x%04x hw_state 0x%04x\n",
  305. intr_status, mvsd_read(MVSD_NOR_INTR_EN),
  306. mvsd_read(MVSD_HW_STATE));
  307. spin_lock(&host->lock);
  308. /* PIO handling, if needed. Messy business... */
  309. if (host->pio_size &&
  310. (intr_status & host->intr_en &
  311. (MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W))) {
  312. u16 *p = host->pio_ptr;
  313. int s = host->pio_size;
  314. while (s >= 32 && (intr_status & MVSD_NOR_RX_FIFO_8W)) {
  315. readsw(iobase + MVSD_FIFO, p, 16);
  316. p += 16;
  317. s -= 32;
  318. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  319. }
  320. /*
  321. * Normally we'd use < 32 here, but the RX_FIFO_8W bit
  322. * doesn't appear to assert when there is exactly 32 bytes
  323. * (8 words) left to fetch in a transfer.
  324. */
  325. if (s <= 32) {
  326. while (s >= 4 && (intr_status & MVSD_NOR_RX_READY)) {
  327. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  328. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  329. s -= 4;
  330. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  331. }
  332. if (s && s < 4 && (intr_status & MVSD_NOR_RX_READY)) {
  333. u16 val[2] = {0, 0};
  334. val[0] = mvsd_read(MVSD_FIFO);
  335. val[1] = mvsd_read(MVSD_FIFO);
  336. memcpy(p, ((void *)&val) + 4 - s, s);
  337. s = 0;
  338. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  339. }
  340. if (s == 0) {
  341. host->intr_en &=
  342. ~(MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W);
  343. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  344. } else if (host->intr_en & MVSD_NOR_RX_FIFO_8W) {
  345. host->intr_en &= ~MVSD_NOR_RX_FIFO_8W;
  346. host->intr_en |= MVSD_NOR_RX_READY;
  347. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  348. }
  349. }
  350. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  351. s, intr_status, mvsd_read(MVSD_HW_STATE));
  352. host->pio_ptr = p;
  353. host->pio_size = s;
  354. irq_handled = 1;
  355. } else if (host->pio_size &&
  356. (intr_status & host->intr_en &
  357. (MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W))) {
  358. u16 *p = host->pio_ptr;
  359. int s = host->pio_size;
  360. /*
  361. * The TX_FIFO_8W bit is unreliable. When set, bursting
  362. * 16 halfwords all at once in the FIFO drops data. Actually
  363. * TX_AVAIL does go off after only one word is pushed even if
  364. * TX_FIFO_8W remains set.
  365. */
  366. while (s >= 4 && (intr_status & MVSD_NOR_TX_AVAIL)) {
  367. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  368. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  369. s -= 4;
  370. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  371. }
  372. if (s < 4) {
  373. if (s && (intr_status & MVSD_NOR_TX_AVAIL)) {
  374. u16 val[2] = {0, 0};
  375. memcpy(((void *)&val) + 4 - s, p, s);
  376. mvsd_write(MVSD_FIFO, val[0]);
  377. mvsd_write(MVSD_FIFO, val[1]);
  378. s = 0;
  379. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  380. }
  381. if (s == 0) {
  382. host->intr_en &=
  383. ~(MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W);
  384. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  385. }
  386. }
  387. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  388. s, intr_status, mvsd_read(MVSD_HW_STATE));
  389. host->pio_ptr = p;
  390. host->pio_size = s;
  391. irq_handled = 1;
  392. }
  393. mvsd_write(MVSD_NOR_INTR_STATUS, intr_status);
  394. intr_done_mask = MVSD_NOR_CARD_INT | MVSD_NOR_RX_READY |
  395. MVSD_NOR_RX_FIFO_8W | MVSD_NOR_TX_FIFO_8W;
  396. if (intr_status & host->intr_en & ~intr_done_mask) {
  397. struct mmc_request *mrq = host->mrq;
  398. struct mmc_command *cmd = mrq->cmd;
  399. u32 err_status = 0;
  400. del_timer(&host->timer);
  401. host->mrq = NULL;
  402. host->intr_en &= MVSD_NOR_CARD_INT;
  403. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  404. mvsd_write(MVSD_ERR_INTR_EN, 0);
  405. spin_unlock(&host->lock);
  406. if (intr_status & MVSD_NOR_UNEXP_RSP) {
  407. cmd->error = -EPROTO;
  408. } else if (intr_status & MVSD_NOR_ERROR) {
  409. err_status = mvsd_read(MVSD_ERR_INTR_STATUS);
  410. dev_dbg(host->dev, "err 0x%04x\n", err_status);
  411. }
  412. err_status = mvsd_finish_cmd(host, cmd, err_status);
  413. if (mrq->data)
  414. err_status = mvsd_finish_data(host, mrq->data, err_status);
  415. if (err_status) {
  416. pr_err("%s: unhandled error status %#04x\n",
  417. mmc_hostname(host->mmc), err_status);
  418. cmd->error = -ENOMSG;
  419. }
  420. mmc_request_done(host->mmc, mrq);
  421. irq_handled = 1;
  422. } else
  423. spin_unlock(&host->lock);
  424. if (intr_status & MVSD_NOR_CARD_INT) {
  425. mmc_signal_sdio_irq(host->mmc);
  426. irq_handled = 1;
  427. }
  428. if (irq_handled)
  429. return IRQ_HANDLED;
  430. pr_err("%s: unhandled interrupt status=0x%04x en=0x%04x "
  431. "pio=%d\n", mmc_hostname(host->mmc), intr_status,
  432. host->intr_en, host->pio_size);
  433. return IRQ_NONE;
  434. }
  435. static void mvsd_timeout_timer(unsigned long data)
  436. {
  437. struct mvsd_host *host = (struct mvsd_host *)data;
  438. void __iomem *iobase = host->base;
  439. struct mmc_request *mrq;
  440. unsigned long flags;
  441. spin_lock_irqsave(&host->lock, flags);
  442. mrq = host->mrq;
  443. if (mrq) {
  444. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  445. mmc_hostname(host->mmc));
  446. pr_err("%s: hw_state=0x%04x, intr_status=0x%04x "
  447. "intr_en=0x%04x\n", mmc_hostname(host->mmc),
  448. mvsd_read(MVSD_HW_STATE),
  449. mvsd_read(MVSD_NOR_INTR_STATUS),
  450. mvsd_read(MVSD_NOR_INTR_EN));
  451. host->mrq = NULL;
  452. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  453. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  454. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  455. host->intr_en &= MVSD_NOR_CARD_INT;
  456. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  457. mvsd_write(MVSD_ERR_INTR_EN, 0);
  458. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  459. mrq->cmd->error = -ETIMEDOUT;
  460. mvsd_finish_cmd(host, mrq->cmd, 0);
  461. if (mrq->data) {
  462. mrq->data->error = -ETIMEDOUT;
  463. mvsd_finish_data(host, mrq->data, 0);
  464. }
  465. }
  466. spin_unlock_irqrestore(&host->lock, flags);
  467. if (mrq)
  468. mmc_request_done(host->mmc, mrq);
  469. }
  470. static void mvsd_enable_sdio_irq(struct mmc_host *mmc, int enable)
  471. {
  472. struct mvsd_host *host = mmc_priv(mmc);
  473. void __iomem *iobase = host->base;
  474. unsigned long flags;
  475. spin_lock_irqsave(&host->lock, flags);
  476. if (enable) {
  477. host->xfer_mode |= MVSD_XFER_MODE_INT_CHK_EN;
  478. host->intr_en |= MVSD_NOR_CARD_INT;
  479. } else {
  480. host->xfer_mode &= ~MVSD_XFER_MODE_INT_CHK_EN;
  481. host->intr_en &= ~MVSD_NOR_CARD_INT;
  482. }
  483. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  484. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  485. spin_unlock_irqrestore(&host->lock, flags);
  486. }
  487. static void mvsd_power_up(struct mvsd_host *host)
  488. {
  489. void __iomem *iobase = host->base;
  490. dev_dbg(host->dev, "power up\n");
  491. mvsd_write(MVSD_NOR_INTR_EN, 0);
  492. mvsd_write(MVSD_ERR_INTR_EN, 0);
  493. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  494. mvsd_write(MVSD_XFER_MODE, 0);
  495. mvsd_write(MVSD_NOR_STATUS_EN, 0xffff);
  496. mvsd_write(MVSD_ERR_STATUS_EN, 0xffff);
  497. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  498. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  499. }
  500. static void mvsd_power_down(struct mvsd_host *host)
  501. {
  502. void __iomem *iobase = host->base;
  503. dev_dbg(host->dev, "power down\n");
  504. mvsd_write(MVSD_NOR_INTR_EN, 0);
  505. mvsd_write(MVSD_ERR_INTR_EN, 0);
  506. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  507. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  508. mvsd_write(MVSD_NOR_STATUS_EN, 0);
  509. mvsd_write(MVSD_ERR_STATUS_EN, 0);
  510. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  511. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  512. }
  513. static void mvsd_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  514. {
  515. struct mvsd_host *host = mmc_priv(mmc);
  516. void __iomem *iobase = host->base;
  517. u32 ctrl_reg = 0;
  518. if (ios->power_mode == MMC_POWER_UP)
  519. mvsd_power_up(host);
  520. if (ios->clock == 0) {
  521. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  522. mvsd_write(MVSD_CLK_DIV, MVSD_BASE_DIV_MAX);
  523. host->clock = 0;
  524. dev_dbg(host->dev, "clock off\n");
  525. } else if (ios->clock != host->clock) {
  526. u32 m = DIV_ROUND_UP(host->base_clock, ios->clock) - 1;
  527. if (m > MVSD_BASE_DIV_MAX)
  528. m = MVSD_BASE_DIV_MAX;
  529. mvsd_write(MVSD_CLK_DIV, m);
  530. host->clock = ios->clock;
  531. host->ns_per_clk = 1000000000 / (host->base_clock / (m+1));
  532. dev_dbg(host->dev, "clock=%d (%d), div=0x%04x\n",
  533. ios->clock, host->base_clock / (m+1), m);
  534. }
  535. /* default transfer mode */
  536. ctrl_reg |= MVSD_HOST_CTRL_BIG_ENDIAN;
  537. ctrl_reg &= ~MVSD_HOST_CTRL_LSB_FIRST;
  538. /* default to maximum timeout */
  539. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_MASK;
  540. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_EN;
  541. if (ios->bus_mode == MMC_BUSMODE_PUSHPULL)
  542. ctrl_reg |= MVSD_HOST_CTRL_PUSH_PULL_EN;
  543. if (ios->bus_width == MMC_BUS_WIDTH_4)
  544. ctrl_reg |= MVSD_HOST_CTRL_DATA_WIDTH_4_BITS;
  545. /*
  546. * The HI_SPEED_EN bit is causing trouble with many (but not all)
  547. * high speed SD, SDHC and SDIO cards. Not enabling that bit
  548. * makes all cards work. So let's just ignore that bit for now
  549. * and revisit this issue if problems for not enabling this bit
  550. * are ever reported.
  551. */
  552. #if 0
  553. if (ios->timing == MMC_TIMING_MMC_HS ||
  554. ios->timing == MMC_TIMING_SD_HS)
  555. ctrl_reg |= MVSD_HOST_CTRL_HI_SPEED_EN;
  556. #endif
  557. host->ctrl = ctrl_reg;
  558. mvsd_write(MVSD_HOST_CTRL, ctrl_reg);
  559. dev_dbg(host->dev, "ctrl 0x%04x: %s %s %s\n", ctrl_reg,
  560. (ctrl_reg & MVSD_HOST_CTRL_PUSH_PULL_EN) ?
  561. "push-pull" : "open-drain",
  562. (ctrl_reg & MVSD_HOST_CTRL_DATA_WIDTH_4_BITS) ?
  563. "4bit-width" : "1bit-width",
  564. (ctrl_reg & MVSD_HOST_CTRL_HI_SPEED_EN) ?
  565. "high-speed" : "");
  566. if (ios->power_mode == MMC_POWER_OFF)
  567. mvsd_power_down(host);
  568. }
  569. static const struct mmc_host_ops mvsd_ops = {
  570. .request = mvsd_request,
  571. .get_ro = mmc_gpio_get_ro,
  572. .set_ios = mvsd_set_ios,
  573. .enable_sdio_irq = mvsd_enable_sdio_irq,
  574. };
  575. static void __init
  576. mv_conf_mbus_windows(struct mvsd_host *host,
  577. const struct mbus_dram_target_info *dram)
  578. {
  579. void __iomem *iobase = host->base;
  580. int i;
  581. for (i = 0; i < 4; i++) {
  582. writel(0, iobase + MVSD_WINDOW_CTRL(i));
  583. writel(0, iobase + MVSD_WINDOW_BASE(i));
  584. }
  585. for (i = 0; i < dram->num_cs; i++) {
  586. const struct mbus_dram_window *cs = dram->cs + i;
  587. writel(((cs->size - 1) & 0xffff0000) |
  588. (cs->mbus_attr << 8) |
  589. (dram->mbus_dram_target_id << 4) | 1,
  590. iobase + MVSD_WINDOW_CTRL(i));
  591. writel(cs->base, iobase + MVSD_WINDOW_BASE(i));
  592. }
  593. }
  594. static int __init mvsd_probe(struct platform_device *pdev)
  595. {
  596. struct mmc_host *mmc = NULL;
  597. struct mvsd_host *host = NULL;
  598. const struct mvsdio_platform_data *mvsd_data;
  599. const struct mbus_dram_target_info *dram;
  600. struct resource *r;
  601. int ret, irq;
  602. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  603. irq = platform_get_irq(pdev, 0);
  604. mvsd_data = pdev->dev.platform_data;
  605. if (!r || irq < 0 || !mvsd_data)
  606. return -ENXIO;
  607. mmc = mmc_alloc_host(sizeof(struct mvsd_host), &pdev->dev);
  608. if (!mmc) {
  609. ret = -ENOMEM;
  610. goto out;
  611. }
  612. host = mmc_priv(mmc);
  613. host->mmc = mmc;
  614. host->dev = &pdev->dev;
  615. host->base_clock = mvsd_data->clock / 2;
  616. host->clk = ERR_PTR(-EINVAL);
  617. mmc->ops = &mvsd_ops;
  618. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  619. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ |
  620. MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  621. mmc->f_min = DIV_ROUND_UP(host->base_clock, MVSD_BASE_DIV_MAX);
  622. mmc->f_max = maxfreq;
  623. mmc->max_blk_size = 2048;
  624. mmc->max_blk_count = 65535;
  625. mmc->max_segs = 1;
  626. mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
  627. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  628. spin_lock_init(&host->lock);
  629. host->base = devm_request_and_ioremap(&pdev->dev, r);
  630. if (!host->base) {
  631. ret = -ENOMEM;
  632. goto out;
  633. }
  634. /* (Re-)program MBUS remapping windows if we are asked to. */
  635. dram = mv_mbus_dram_info();
  636. if (dram)
  637. mv_conf_mbus_windows(host, dram);
  638. mvsd_power_down(host);
  639. ret = devm_request_irq(&pdev->dev, irq, mvsd_irq, 0, DRIVER_NAME, host);
  640. if (ret) {
  641. pr_err("%s: cannot assign irq %d\n", DRIVER_NAME, irq);
  642. goto out;
  643. }
  644. /* Not all platforms can gate the clock, so it is not
  645. an error if the clock does not exists. */
  646. host->clk = devm_clk_get(&pdev->dev, NULL);
  647. if (!IS_ERR(host->clk))
  648. clk_prepare_enable(host->clk);
  649. if (gpio_is_valid(mvsd_data->gpio_card_detect)) {
  650. ret = mmc_gpio_request_cd(mmc, mvsd_data->gpio_card_detect);
  651. if (ret)
  652. goto out;
  653. } else
  654. mmc->caps |= MMC_CAP_NEEDS_POLL;
  655. mmc_gpio_request_ro(mmc, mvsd_data->gpio_write_protect);
  656. setup_timer(&host->timer, mvsd_timeout_timer, (unsigned long)host);
  657. platform_set_drvdata(pdev, mmc);
  658. ret = mmc_add_host(mmc);
  659. if (ret)
  660. goto out;
  661. pr_notice("%s: %s driver initialized, ",
  662. mmc_hostname(mmc), DRIVER_NAME);
  663. if (!(mmc->caps & MMC_CAP_NEEDS_POLL))
  664. printk("using GPIO %d for card detection\n",
  665. mvsd_data->gpio_card_detect);
  666. else
  667. printk("lacking card detect (fall back to polling)\n");
  668. return 0;
  669. out:
  670. if (mmc) {
  671. mmc_gpio_free_cd(mmc);
  672. mmc_gpio_free_ro(mmc);
  673. if (!IS_ERR(host->clk))
  674. clk_disable_unprepare(host->clk);
  675. mmc_free_host(mmc);
  676. }
  677. return ret;
  678. }
  679. static int __exit mvsd_remove(struct platform_device *pdev)
  680. {
  681. struct mmc_host *mmc = platform_get_drvdata(pdev);
  682. struct mvsd_host *host = mmc_priv(mmc);
  683. mmc_gpio_free_cd(mmc);
  684. mmc_gpio_free_ro(mmc);
  685. mmc_remove_host(mmc);
  686. del_timer_sync(&host->timer);
  687. mvsd_power_down(host);
  688. if (!IS_ERR(host->clk))
  689. clk_disable_unprepare(host->clk);
  690. mmc_free_host(mmc);
  691. platform_set_drvdata(pdev, NULL);
  692. return 0;
  693. }
  694. #ifdef CONFIG_PM
  695. static int mvsd_suspend(struct platform_device *dev, pm_message_t state)
  696. {
  697. struct mmc_host *mmc = platform_get_drvdata(dev);
  698. int ret = 0;
  699. if (mmc)
  700. ret = mmc_suspend_host(mmc);
  701. return ret;
  702. }
  703. static int mvsd_resume(struct platform_device *dev)
  704. {
  705. struct mmc_host *mmc = platform_get_drvdata(dev);
  706. int ret = 0;
  707. if (mmc)
  708. ret = mmc_resume_host(mmc);
  709. return ret;
  710. }
  711. #else
  712. #define mvsd_suspend NULL
  713. #define mvsd_resume NULL
  714. #endif
  715. static struct platform_driver mvsd_driver = {
  716. .remove = __exit_p(mvsd_remove),
  717. .suspend = mvsd_suspend,
  718. .resume = mvsd_resume,
  719. .driver = {
  720. .name = DRIVER_NAME,
  721. },
  722. };
  723. static int __init mvsd_init(void)
  724. {
  725. return platform_driver_probe(&mvsd_driver, mvsd_probe);
  726. }
  727. static void __exit mvsd_exit(void)
  728. {
  729. platform_driver_unregister(&mvsd_driver);
  730. }
  731. module_init(mvsd_init);
  732. module_exit(mvsd_exit);
  733. /* maximum card clock frequency (default 50MHz) */
  734. module_param(maxfreq, int, 0);
  735. /* force PIO transfers all the time */
  736. module_param(nodma, int, 0);
  737. MODULE_AUTHOR("Maen Suleiman, Nicolas Pitre");
  738. MODULE_DESCRIPTION("Marvell MMC,SD,SDIO Host Controller driver");
  739. MODULE_LICENSE("GPL");
  740. MODULE_ALIAS("platform:mvsdio");