clock.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /* linux/arch/arm/mach-s5pv310/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV310 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. static struct clk clk_sclk_hdmi27m = {
  24. .name = "sclk_hdmi27m",
  25. .id = -1,
  26. .rate = 27000000,
  27. };
  28. static struct clk clk_sclk_hdmiphy = {
  29. .name = "sclk_hdmiphy",
  30. .id = -1,
  31. };
  32. static struct clk clk_sclk_usbphy0 = {
  33. .name = "sclk_usbphy0",
  34. .id = -1,
  35. .rate = 27000000,
  36. };
  37. static struct clk clk_sclk_usbphy1 = {
  38. .name = "sclk_usbphy1",
  39. .id = -1,
  40. };
  41. static int s5pv310_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  42. {
  43. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  44. }
  45. static int s5pv310_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  46. {
  47. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  48. }
  49. static int s5pv310_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  50. {
  51. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  52. }
  53. static int s5pv310_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  54. {
  55. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  56. }
  57. static int s5pv310_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  58. {
  59. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  60. }
  61. static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  62. {
  63. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  64. }
  65. static int s5pv310_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  66. {
  67. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  68. }
  69. static int s5pv310_clk_ip_cam_ctrl(struct clk *clk, int enable)
  70. {
  71. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  72. }
  73. static int s5pv310_clk_ip_image_ctrl(struct clk *clk, int enable)
  74. {
  75. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  76. }
  77. static int s5pv310_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  78. {
  79. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  80. }
  81. static int s5pv310_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  82. {
  83. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  84. }
  85. static int s5pv310_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  86. {
  87. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  88. }
  89. static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
  90. {
  91. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  92. }
  93. static int s5pv310_clk_ip_perir_ctrl(struct clk *clk, int enable)
  94. {
  95. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  96. }
  97. /* Core list of CMU_CPU side */
  98. static struct clksrc_clk clk_mout_apll = {
  99. .clk = {
  100. .name = "mout_apll",
  101. .id = -1,
  102. },
  103. .sources = &clk_src_apll,
  104. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  105. };
  106. static struct clksrc_clk clk_sclk_apll = {
  107. .clk = {
  108. .name = "sclk_apll",
  109. .id = -1,
  110. .parent = &clk_mout_apll.clk,
  111. },
  112. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  113. };
  114. static struct clksrc_clk clk_mout_epll = {
  115. .clk = {
  116. .name = "mout_epll",
  117. .id = -1,
  118. },
  119. .sources = &clk_src_epll,
  120. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  121. };
  122. static struct clksrc_clk clk_mout_mpll = {
  123. .clk = {
  124. .name = "mout_mpll",
  125. .id = -1,
  126. },
  127. .sources = &clk_src_mpll,
  128. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  129. };
  130. static struct clk *clkset_moutcore_list[] = {
  131. [0] = &clk_mout_apll.clk,
  132. [1] = &clk_mout_mpll.clk,
  133. };
  134. static struct clksrc_sources clkset_moutcore = {
  135. .sources = clkset_moutcore_list,
  136. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  137. };
  138. static struct clksrc_clk clk_moutcore = {
  139. .clk = {
  140. .name = "moutcore",
  141. .id = -1,
  142. },
  143. .sources = &clkset_moutcore,
  144. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  145. };
  146. static struct clksrc_clk clk_coreclk = {
  147. .clk = {
  148. .name = "core_clk",
  149. .id = -1,
  150. .parent = &clk_moutcore.clk,
  151. },
  152. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  153. };
  154. static struct clksrc_clk clk_armclk = {
  155. .clk = {
  156. .name = "armclk",
  157. .id = -1,
  158. .parent = &clk_coreclk.clk,
  159. },
  160. };
  161. static struct clksrc_clk clk_aclk_corem0 = {
  162. .clk = {
  163. .name = "aclk_corem0",
  164. .id = -1,
  165. .parent = &clk_coreclk.clk,
  166. },
  167. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  168. };
  169. static struct clksrc_clk clk_aclk_cores = {
  170. .clk = {
  171. .name = "aclk_cores",
  172. .id = -1,
  173. .parent = &clk_coreclk.clk,
  174. },
  175. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  176. };
  177. static struct clksrc_clk clk_aclk_corem1 = {
  178. .clk = {
  179. .name = "aclk_corem1",
  180. .id = -1,
  181. .parent = &clk_coreclk.clk,
  182. },
  183. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  184. };
  185. static struct clksrc_clk clk_periphclk = {
  186. .clk = {
  187. .name = "periphclk",
  188. .id = -1,
  189. .parent = &clk_coreclk.clk,
  190. },
  191. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  192. };
  193. /* Core list of CMU_CORE side */
  194. static struct clk *clkset_corebus_list[] = {
  195. [0] = &clk_mout_mpll.clk,
  196. [1] = &clk_sclk_apll.clk,
  197. };
  198. static struct clksrc_sources clkset_mout_corebus = {
  199. .sources = clkset_corebus_list,
  200. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  201. };
  202. static struct clksrc_clk clk_mout_corebus = {
  203. .clk = {
  204. .name = "mout_corebus",
  205. .id = -1,
  206. },
  207. .sources = &clkset_mout_corebus,
  208. .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
  209. };
  210. static struct clksrc_clk clk_sclk_dmc = {
  211. .clk = {
  212. .name = "sclk_dmc",
  213. .id = -1,
  214. .parent = &clk_mout_corebus.clk,
  215. },
  216. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
  217. };
  218. static struct clksrc_clk clk_aclk_cored = {
  219. .clk = {
  220. .name = "aclk_cored",
  221. .id = -1,
  222. .parent = &clk_sclk_dmc.clk,
  223. },
  224. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
  225. };
  226. static struct clksrc_clk clk_aclk_corep = {
  227. .clk = {
  228. .name = "aclk_corep",
  229. .id = -1,
  230. .parent = &clk_aclk_cored.clk,
  231. },
  232. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
  233. };
  234. static struct clksrc_clk clk_aclk_acp = {
  235. .clk = {
  236. .name = "aclk_acp",
  237. .id = -1,
  238. .parent = &clk_mout_corebus.clk,
  239. },
  240. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
  241. };
  242. static struct clksrc_clk clk_pclk_acp = {
  243. .clk = {
  244. .name = "pclk_acp",
  245. .id = -1,
  246. .parent = &clk_aclk_acp.clk,
  247. },
  248. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
  249. };
  250. /* Core list of CMU_TOP side */
  251. static struct clk *clkset_aclk_top_list[] = {
  252. [0] = &clk_mout_mpll.clk,
  253. [1] = &clk_sclk_apll.clk,
  254. };
  255. static struct clksrc_sources clkset_aclk = {
  256. .sources = clkset_aclk_top_list,
  257. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  258. };
  259. static struct clksrc_clk clk_aclk_200 = {
  260. .clk = {
  261. .name = "aclk_200",
  262. .id = -1,
  263. },
  264. .sources = &clkset_aclk,
  265. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  266. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  267. };
  268. static struct clksrc_clk clk_aclk_100 = {
  269. .clk = {
  270. .name = "aclk_100",
  271. .id = -1,
  272. },
  273. .sources = &clkset_aclk,
  274. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  275. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  276. };
  277. static struct clksrc_clk clk_aclk_160 = {
  278. .clk = {
  279. .name = "aclk_160",
  280. .id = -1,
  281. },
  282. .sources = &clkset_aclk,
  283. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  284. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  285. };
  286. static struct clksrc_clk clk_aclk_133 = {
  287. .clk = {
  288. .name = "aclk_133",
  289. .id = -1,
  290. },
  291. .sources = &clkset_aclk,
  292. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  293. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  294. };
  295. static struct clk *clkset_vpllsrc_list[] = {
  296. [0] = &clk_fin_vpll,
  297. [1] = &clk_sclk_hdmi27m,
  298. };
  299. static struct clksrc_sources clkset_vpllsrc = {
  300. .sources = clkset_vpllsrc_list,
  301. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  302. };
  303. static struct clksrc_clk clk_vpllsrc = {
  304. .clk = {
  305. .name = "vpll_src",
  306. .id = -1,
  307. .enable = s5pv310_clksrc_mask_top_ctrl,
  308. .ctrlbit = (1 << 0),
  309. },
  310. .sources = &clkset_vpllsrc,
  311. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  312. };
  313. static struct clk *clkset_sclk_vpll_list[] = {
  314. [0] = &clk_vpllsrc.clk,
  315. [1] = &clk_fout_vpll,
  316. };
  317. static struct clksrc_sources clkset_sclk_vpll = {
  318. .sources = clkset_sclk_vpll_list,
  319. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  320. };
  321. static struct clksrc_clk clk_sclk_vpll = {
  322. .clk = {
  323. .name = "sclk_vpll",
  324. .id = -1,
  325. },
  326. .sources = &clkset_sclk_vpll,
  327. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  328. };
  329. static struct clk init_clocks_disable[] = {
  330. {
  331. .name = "timers",
  332. .id = -1,
  333. .parent = &clk_aclk_100.clk,
  334. .enable = s5pv310_clk_ip_peril_ctrl,
  335. .ctrlbit = (1<<24),
  336. }, {
  337. .name = "csis",
  338. .id = 0,
  339. .enable = s5pv310_clk_ip_cam_ctrl,
  340. .ctrlbit = (1 << 4),
  341. }, {
  342. .name = "csis",
  343. .id = 1,
  344. .enable = s5pv310_clk_ip_cam_ctrl,
  345. .ctrlbit = (1 << 5),
  346. }, {
  347. .name = "fimc",
  348. .id = 0,
  349. .enable = s5pv310_clk_ip_cam_ctrl,
  350. .ctrlbit = (1 << 0),
  351. }, {
  352. .name = "fimc",
  353. .id = 1,
  354. .enable = s5pv310_clk_ip_cam_ctrl,
  355. .ctrlbit = (1 << 1),
  356. }, {
  357. .name = "fimc",
  358. .id = 2,
  359. .enable = s5pv310_clk_ip_cam_ctrl,
  360. .ctrlbit = (1 << 2),
  361. }, {
  362. .name = "fimc",
  363. .id = 3,
  364. .enable = s5pv310_clk_ip_cam_ctrl,
  365. .ctrlbit = (1 << 3),
  366. }, {
  367. .name = "fimd",
  368. .id = 0,
  369. .enable = s5pv310_clk_ip_lcd0_ctrl,
  370. .ctrlbit = (1 << 0),
  371. }, {
  372. .name = "fimd",
  373. .id = 1,
  374. .enable = s5pv310_clk_ip_lcd1_ctrl,
  375. .ctrlbit = (1 << 0),
  376. }, {
  377. .name = "hsmmc",
  378. .id = 0,
  379. .parent = &clk_aclk_133.clk,
  380. .enable = s5pv310_clk_ip_fsys_ctrl,
  381. .ctrlbit = (1 << 5),
  382. }, {
  383. .name = "hsmmc",
  384. .id = 1,
  385. .parent = &clk_aclk_133.clk,
  386. .enable = s5pv310_clk_ip_fsys_ctrl,
  387. .ctrlbit = (1 << 6),
  388. }, {
  389. .name = "hsmmc",
  390. .id = 2,
  391. .parent = &clk_aclk_133.clk,
  392. .enable = s5pv310_clk_ip_fsys_ctrl,
  393. .ctrlbit = (1 << 7),
  394. }, {
  395. .name = "hsmmc",
  396. .id = 3,
  397. .parent = &clk_aclk_133.clk,
  398. .enable = s5pv310_clk_ip_fsys_ctrl,
  399. .ctrlbit = (1 << 8),
  400. }, {
  401. .name = "hsmmc",
  402. .id = 4,
  403. .parent = &clk_aclk_133.clk,
  404. .enable = s5pv310_clk_ip_fsys_ctrl,
  405. .ctrlbit = (1 << 9),
  406. }, {
  407. .name = "sata",
  408. .id = -1,
  409. .enable = s5pv310_clk_ip_fsys_ctrl,
  410. .ctrlbit = (1 << 10),
  411. }, {
  412. .name = "pdma",
  413. .id = 0,
  414. .enable = s5pv310_clk_ip_fsys_ctrl,
  415. .ctrlbit = (1 << 0),
  416. }, {
  417. .name = "pdma",
  418. .id = 1,
  419. .enable = s5pv310_clk_ip_fsys_ctrl,
  420. .ctrlbit = (1 << 1),
  421. }, {
  422. .name = "adc",
  423. .id = -1,
  424. .enable = s5pv310_clk_ip_peril_ctrl,
  425. .ctrlbit = (1 << 15),
  426. }, {
  427. .name = "rtc",
  428. .id = -1,
  429. .enable = s5pv310_clk_ip_perir_ctrl,
  430. .ctrlbit = (1 << 15),
  431. }, {
  432. .name = "watchdog",
  433. .id = -1,
  434. .enable = s5pv310_clk_ip_perir_ctrl,
  435. .ctrlbit = (1 << 14),
  436. }, {
  437. .name = "usbhost",
  438. .id = -1,
  439. .enable = s5pv310_clk_ip_fsys_ctrl ,
  440. .ctrlbit = (1 << 12),
  441. }, {
  442. .name = "otg",
  443. .id = -1,
  444. .enable = s5pv310_clk_ip_fsys_ctrl,
  445. .ctrlbit = (1 << 13),
  446. }, {
  447. .name = "spi",
  448. .id = 0,
  449. .enable = s5pv310_clk_ip_peril_ctrl,
  450. .ctrlbit = (1 << 16),
  451. }, {
  452. .name = "spi",
  453. .id = 1,
  454. .enable = s5pv310_clk_ip_peril_ctrl,
  455. .ctrlbit = (1 << 17),
  456. }, {
  457. .name = "spi",
  458. .id = 2,
  459. .enable = s5pv310_clk_ip_peril_ctrl,
  460. .ctrlbit = (1 << 18),
  461. }, {
  462. .name = "ac97",
  463. .id = -1,
  464. .enable = s5pv310_clk_ip_peril_ctrl,
  465. .ctrlbit = (1 << 27),
  466. }, {
  467. .name = "fimg2d",
  468. .id = -1,
  469. .enable = s5pv310_clk_ip_image_ctrl,
  470. .ctrlbit = (1 << 0),
  471. }, {
  472. .name = "i2c",
  473. .id = 0,
  474. .parent = &clk_aclk_100.clk,
  475. .enable = s5pv310_clk_ip_peril_ctrl,
  476. .ctrlbit = (1 << 6),
  477. }, {
  478. .name = "i2c",
  479. .id = 1,
  480. .parent = &clk_aclk_100.clk,
  481. .enable = s5pv310_clk_ip_peril_ctrl,
  482. .ctrlbit = (1 << 7),
  483. }, {
  484. .name = "i2c",
  485. .id = 2,
  486. .parent = &clk_aclk_100.clk,
  487. .enable = s5pv310_clk_ip_peril_ctrl,
  488. .ctrlbit = (1 << 8),
  489. }, {
  490. .name = "i2c",
  491. .id = 3,
  492. .parent = &clk_aclk_100.clk,
  493. .enable = s5pv310_clk_ip_peril_ctrl,
  494. .ctrlbit = (1 << 9),
  495. }, {
  496. .name = "i2c",
  497. .id = 4,
  498. .parent = &clk_aclk_100.clk,
  499. .enable = s5pv310_clk_ip_peril_ctrl,
  500. .ctrlbit = (1 << 10),
  501. }, {
  502. .name = "i2c",
  503. .id = 5,
  504. .parent = &clk_aclk_100.clk,
  505. .enable = s5pv310_clk_ip_peril_ctrl,
  506. .ctrlbit = (1 << 11),
  507. }, {
  508. .name = "i2c",
  509. .id = 6,
  510. .parent = &clk_aclk_100.clk,
  511. .enable = s5pv310_clk_ip_peril_ctrl,
  512. .ctrlbit = (1 << 12),
  513. }, {
  514. .name = "i2c",
  515. .id = 7,
  516. .parent = &clk_aclk_100.clk,
  517. .enable = s5pv310_clk_ip_peril_ctrl,
  518. .ctrlbit = (1 << 13),
  519. },
  520. };
  521. static struct clk init_clocks[] = {
  522. {
  523. .name = "uart",
  524. .id = 0,
  525. .enable = s5pv310_clk_ip_peril_ctrl,
  526. .ctrlbit = (1 << 0),
  527. }, {
  528. .name = "uart",
  529. .id = 1,
  530. .enable = s5pv310_clk_ip_peril_ctrl,
  531. .ctrlbit = (1 << 1),
  532. }, {
  533. .name = "uart",
  534. .id = 2,
  535. .enable = s5pv310_clk_ip_peril_ctrl,
  536. .ctrlbit = (1 << 2),
  537. }, {
  538. .name = "uart",
  539. .id = 3,
  540. .enable = s5pv310_clk_ip_peril_ctrl,
  541. .ctrlbit = (1 << 3),
  542. }, {
  543. .name = "uart",
  544. .id = 4,
  545. .enable = s5pv310_clk_ip_peril_ctrl,
  546. .ctrlbit = (1 << 4),
  547. }, {
  548. .name = "uart",
  549. .id = 5,
  550. .enable = s5pv310_clk_ip_peril_ctrl,
  551. .ctrlbit = (1 << 5),
  552. }
  553. };
  554. static struct clk *clkset_group_list[] = {
  555. [0] = &clk_ext_xtal_mux,
  556. [1] = &clk_xusbxti,
  557. [2] = &clk_sclk_hdmi27m,
  558. [3] = &clk_sclk_usbphy0,
  559. [4] = &clk_sclk_usbphy1,
  560. [5] = &clk_sclk_hdmiphy,
  561. [6] = &clk_mout_mpll.clk,
  562. [7] = &clk_mout_epll.clk,
  563. [8] = &clk_sclk_vpll.clk,
  564. };
  565. static struct clksrc_sources clkset_group = {
  566. .sources = clkset_group_list,
  567. .nr_sources = ARRAY_SIZE(clkset_group_list),
  568. };
  569. static struct clk *clkset_mout_g2d0_list[] = {
  570. [0] = &clk_mout_mpll.clk,
  571. [1] = &clk_sclk_apll.clk,
  572. };
  573. static struct clksrc_sources clkset_mout_g2d0 = {
  574. .sources = clkset_mout_g2d0_list,
  575. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  576. };
  577. static struct clksrc_clk clk_mout_g2d0 = {
  578. .clk = {
  579. .name = "mout_g2d0",
  580. .id = -1,
  581. },
  582. .sources = &clkset_mout_g2d0,
  583. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  584. };
  585. static struct clk *clkset_mout_g2d1_list[] = {
  586. [0] = &clk_mout_epll.clk,
  587. [1] = &clk_sclk_vpll.clk,
  588. };
  589. static struct clksrc_sources clkset_mout_g2d1 = {
  590. .sources = clkset_mout_g2d1_list,
  591. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  592. };
  593. static struct clksrc_clk clk_mout_g2d1 = {
  594. .clk = {
  595. .name = "mout_g2d1",
  596. .id = -1,
  597. },
  598. .sources = &clkset_mout_g2d1,
  599. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  600. };
  601. static struct clk *clkset_mout_g2d_list[] = {
  602. [0] = &clk_mout_g2d0.clk,
  603. [1] = &clk_mout_g2d1.clk,
  604. };
  605. static struct clksrc_sources clkset_mout_g2d = {
  606. .sources = clkset_mout_g2d_list,
  607. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  608. };
  609. static struct clksrc_clk clk_dout_mmc0 = {
  610. .clk = {
  611. .name = "dout_mmc0",
  612. .id = -1,
  613. },
  614. .sources = &clkset_group,
  615. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  616. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  617. };
  618. static struct clksrc_clk clk_dout_mmc1 = {
  619. .clk = {
  620. .name = "dout_mmc1",
  621. .id = -1,
  622. },
  623. .sources = &clkset_group,
  624. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  625. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  626. };
  627. static struct clksrc_clk clk_dout_mmc2 = {
  628. .clk = {
  629. .name = "dout_mmc2",
  630. .id = -1,
  631. },
  632. .sources = &clkset_group,
  633. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  634. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  635. };
  636. static struct clksrc_clk clk_dout_mmc3 = {
  637. .clk = {
  638. .name = "dout_mmc3",
  639. .id = -1,
  640. },
  641. .sources = &clkset_group,
  642. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  643. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  644. };
  645. static struct clksrc_clk clk_dout_mmc4 = {
  646. .clk = {
  647. .name = "dout_mmc4",
  648. .id = -1,
  649. },
  650. .sources = &clkset_group,
  651. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  652. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  653. };
  654. static struct clksrc_clk clksrcs[] = {
  655. {
  656. .clk = {
  657. .name = "uclk1",
  658. .id = 0,
  659. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  660. .ctrlbit = (1 << 0),
  661. },
  662. .sources = &clkset_group,
  663. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  664. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  665. }, {
  666. .clk = {
  667. .name = "uclk1",
  668. .id = 1,
  669. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  670. .ctrlbit = (1 << 4),
  671. },
  672. .sources = &clkset_group,
  673. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  674. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  675. }, {
  676. .clk = {
  677. .name = "uclk1",
  678. .id = 2,
  679. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  680. .ctrlbit = (1 << 8),
  681. },
  682. .sources = &clkset_group,
  683. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  684. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  685. }, {
  686. .clk = {
  687. .name = "uclk1",
  688. .id = 3,
  689. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  690. .ctrlbit = (1 << 12),
  691. },
  692. .sources = &clkset_group,
  693. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  694. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  695. }, {
  696. .clk = {
  697. .name = "sclk_pwm",
  698. .id = -1,
  699. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  700. .ctrlbit = (1 << 24),
  701. },
  702. .sources = &clkset_group,
  703. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  704. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  705. }, {
  706. .clk = {
  707. .name = "sclk_csis",
  708. .id = 0,
  709. .enable = s5pv310_clksrc_mask_cam_ctrl,
  710. .ctrlbit = (1 << 24),
  711. },
  712. .sources = &clkset_group,
  713. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  714. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  715. }, {
  716. .clk = {
  717. .name = "sclk_csis",
  718. .id = 1,
  719. .enable = s5pv310_clksrc_mask_cam_ctrl,
  720. .ctrlbit = (1 << 28),
  721. },
  722. .sources = &clkset_group,
  723. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  724. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  725. }, {
  726. .clk = {
  727. .name = "sclk_cam",
  728. .id = 0,
  729. .enable = s5pv310_clksrc_mask_cam_ctrl,
  730. .ctrlbit = (1 << 16),
  731. },
  732. .sources = &clkset_group,
  733. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  734. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  735. }, {
  736. .clk = {
  737. .name = "sclk_cam",
  738. .id = 1,
  739. .enable = s5pv310_clksrc_mask_cam_ctrl,
  740. .ctrlbit = (1 << 20),
  741. },
  742. .sources = &clkset_group,
  743. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  744. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  745. }, {
  746. .clk = {
  747. .name = "sclk_fimc",
  748. .id = 0,
  749. .enable = s5pv310_clksrc_mask_cam_ctrl,
  750. .ctrlbit = (1 << 0),
  751. },
  752. .sources = &clkset_group,
  753. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  754. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  755. }, {
  756. .clk = {
  757. .name = "sclk_fimc",
  758. .id = 1,
  759. .enable = s5pv310_clksrc_mask_cam_ctrl,
  760. .ctrlbit = (1 << 4),
  761. },
  762. .sources = &clkset_group,
  763. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  764. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  765. }, {
  766. .clk = {
  767. .name = "sclk_fimc",
  768. .id = 2,
  769. .enable = s5pv310_clksrc_mask_cam_ctrl,
  770. .ctrlbit = (1 << 8),
  771. },
  772. .sources = &clkset_group,
  773. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  774. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  775. }, {
  776. .clk = {
  777. .name = "sclk_fimc",
  778. .id = 3,
  779. .enable = s5pv310_clksrc_mask_cam_ctrl,
  780. .ctrlbit = (1 << 12),
  781. },
  782. .sources = &clkset_group,
  783. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  784. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  785. }, {
  786. .clk = {
  787. .name = "sclk_fimd",
  788. .id = 0,
  789. .enable = s5pv310_clksrc_mask_lcd0_ctrl,
  790. .ctrlbit = (1 << 0),
  791. },
  792. .sources = &clkset_group,
  793. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  794. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  795. }, {
  796. .clk = {
  797. .name = "sclk_fimd",
  798. .id = 1,
  799. .enable = s5pv310_clksrc_mask_lcd1_ctrl,
  800. .ctrlbit = (1 << 0),
  801. },
  802. .sources = &clkset_group,
  803. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  804. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  805. }, {
  806. .clk = {
  807. .name = "sclk_sata",
  808. .id = -1,
  809. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  810. .ctrlbit = (1 << 24),
  811. },
  812. .sources = &clkset_mout_corebus,
  813. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  814. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  815. }, {
  816. .clk = {
  817. .name = "sclk_spi",
  818. .id = 0,
  819. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  820. .ctrlbit = (1 << 16),
  821. },
  822. .sources = &clkset_group,
  823. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  824. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  825. }, {
  826. .clk = {
  827. .name = "sclk_spi",
  828. .id = 1,
  829. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  830. .ctrlbit = (1 << 20),
  831. },
  832. .sources = &clkset_group,
  833. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  834. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  835. }, {
  836. .clk = {
  837. .name = "sclk_spi",
  838. .id = 2,
  839. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  840. .ctrlbit = (1 << 24),
  841. },
  842. .sources = &clkset_group,
  843. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  844. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  845. }, {
  846. .clk = {
  847. .name = "sclk_fimg2d",
  848. .id = -1,
  849. },
  850. .sources = &clkset_mout_g2d,
  851. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  852. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  853. }, {
  854. .clk = {
  855. .name = "sclk_mmc",
  856. .id = 0,
  857. .parent = &clk_dout_mmc0.clk,
  858. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  859. .ctrlbit = (1 << 0),
  860. },
  861. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  862. }, {
  863. .clk = {
  864. .name = "sclk_mmc",
  865. .id = 1,
  866. .parent = &clk_dout_mmc1.clk,
  867. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  868. .ctrlbit = (1 << 4),
  869. },
  870. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  871. }, {
  872. .clk = {
  873. .name = "sclk_mmc",
  874. .id = 2,
  875. .parent = &clk_dout_mmc2.clk,
  876. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  877. .ctrlbit = (1 << 8),
  878. },
  879. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  880. }, {
  881. .clk = {
  882. .name = "sclk_mmc",
  883. .id = 3,
  884. .parent = &clk_dout_mmc3.clk,
  885. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  886. .ctrlbit = (1 << 12),
  887. },
  888. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  889. }, {
  890. .clk = {
  891. .name = "sclk_mmc",
  892. .id = 4,
  893. .parent = &clk_dout_mmc4.clk,
  894. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  895. .ctrlbit = (1 << 16),
  896. },
  897. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  898. }
  899. };
  900. /* Clock initialization code */
  901. static struct clksrc_clk *sysclks[] = {
  902. &clk_mout_apll,
  903. &clk_sclk_apll,
  904. &clk_mout_epll,
  905. &clk_mout_mpll,
  906. &clk_moutcore,
  907. &clk_coreclk,
  908. &clk_armclk,
  909. &clk_aclk_corem0,
  910. &clk_aclk_cores,
  911. &clk_aclk_corem1,
  912. &clk_periphclk,
  913. &clk_mout_corebus,
  914. &clk_sclk_dmc,
  915. &clk_aclk_cored,
  916. &clk_aclk_corep,
  917. &clk_aclk_acp,
  918. &clk_pclk_acp,
  919. &clk_vpllsrc,
  920. &clk_sclk_vpll,
  921. &clk_aclk_200,
  922. &clk_aclk_100,
  923. &clk_aclk_160,
  924. &clk_aclk_133,
  925. &clk_dout_mmc0,
  926. &clk_dout_mmc1,
  927. &clk_dout_mmc2,
  928. &clk_dout_mmc3,
  929. &clk_dout_mmc4,
  930. };
  931. void __init_or_cpufreq s5pv310_setup_clocks(void)
  932. {
  933. struct clk *xtal_clk;
  934. unsigned long apll;
  935. unsigned long mpll;
  936. unsigned long epll;
  937. unsigned long vpll;
  938. unsigned long vpllsrc;
  939. unsigned long xtal;
  940. unsigned long armclk;
  941. unsigned long sclk_dmc;
  942. unsigned long aclk_200;
  943. unsigned long aclk_100;
  944. unsigned long aclk_160;
  945. unsigned long aclk_133;
  946. unsigned int ptr;
  947. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  948. xtal_clk = clk_get(NULL, "xtal");
  949. BUG_ON(IS_ERR(xtal_clk));
  950. xtal = clk_get_rate(xtal_clk);
  951. clk_put(xtal_clk);
  952. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  953. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  954. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  955. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  956. __raw_readl(S5P_EPLL_CON1), pll_4600);
  957. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  958. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  959. __raw_readl(S5P_VPLL_CON1), pll_4650);
  960. clk_fout_apll.rate = apll;
  961. clk_fout_mpll.rate = mpll;
  962. clk_fout_epll.rate = epll;
  963. clk_fout_vpll.rate = vpll;
  964. printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  965. apll, mpll, epll, vpll);
  966. armclk = clk_get_rate(&clk_armclk.clk);
  967. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  968. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  969. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  970. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  971. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  972. printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  973. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  974. armclk, sclk_dmc, aclk_200,
  975. aclk_100, aclk_160, aclk_133);
  976. clk_f.rate = armclk;
  977. clk_h.rate = sclk_dmc;
  978. clk_p.rate = aclk_100;
  979. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  980. s3c_set_clksrc(&clksrcs[ptr], true);
  981. }
  982. static struct clk *clks[] __initdata = {
  983. /* Nothing here yet */
  984. };
  985. void __init s5pv310_register_clocks(void)
  986. {
  987. struct clk *clkp;
  988. int ret;
  989. int ptr;
  990. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  991. if (ret > 0)
  992. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  993. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  994. s3c_register_clksrc(sysclks[ptr], 1);
  995. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  996. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  997. clkp = init_clocks_disable;
  998. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  999. ret = s3c24xx_register_clock(clkp);
  1000. if (ret < 0) {
  1001. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1002. clkp->name, ret);
  1003. }
  1004. (clkp->enable)(clkp, 0);
  1005. }
  1006. s3c_pwmclk_init();
  1007. }