clock.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. .id = -1,
  35. },
  36. .sources = &clk_src_apll,
  37. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  38. };
  39. static struct clksrc_clk clk_mout_epll = {
  40. .clk = {
  41. .name = "mout_epll",
  42. .id = -1,
  43. },
  44. .sources = &clk_src_epll,
  45. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  46. };
  47. static struct clksrc_clk clk_mout_mpll = {
  48. .clk = {
  49. .name = "mout_mpll",
  50. .id = -1,
  51. },
  52. .sources = &clk_src_mpll,
  53. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  54. };
  55. static struct clk *clkset_armclk_list[] = {
  56. [0] = &clk_mout_apll.clk,
  57. [1] = &clk_mout_mpll.clk,
  58. };
  59. static struct clksrc_sources clkset_armclk = {
  60. .sources = clkset_armclk_list,
  61. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  62. };
  63. static struct clksrc_clk clk_armclk = {
  64. .clk = {
  65. .name = "armclk",
  66. .id = -1,
  67. },
  68. .sources = &clkset_armclk,
  69. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  70. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  71. };
  72. static struct clksrc_clk clk_hclk_msys = {
  73. .clk = {
  74. .name = "hclk_msys",
  75. .id = -1,
  76. .parent = &clk_armclk.clk,
  77. },
  78. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  79. };
  80. static struct clksrc_clk clk_pclk_msys = {
  81. .clk = {
  82. .name = "pclk_msys",
  83. .id = -1,
  84. .parent = &clk_hclk_msys.clk,
  85. },
  86. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  87. };
  88. static struct clksrc_clk clk_sclk_a2m = {
  89. .clk = {
  90. .name = "sclk_a2m",
  91. .id = -1,
  92. .parent = &clk_mout_apll.clk,
  93. },
  94. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  95. };
  96. static struct clk *clkset_hclk_sys_list[] = {
  97. [0] = &clk_mout_mpll.clk,
  98. [1] = &clk_sclk_a2m.clk,
  99. };
  100. static struct clksrc_sources clkset_hclk_sys = {
  101. .sources = clkset_hclk_sys_list,
  102. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  103. };
  104. static struct clksrc_clk clk_hclk_dsys = {
  105. .clk = {
  106. .name = "hclk_dsys",
  107. .id = -1,
  108. },
  109. .sources = &clkset_hclk_sys,
  110. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  111. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  112. };
  113. static struct clksrc_clk clk_pclk_dsys = {
  114. .clk = {
  115. .name = "pclk_dsys",
  116. .id = -1,
  117. .parent = &clk_hclk_dsys.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_hclk_psys = {
  122. .clk = {
  123. .name = "hclk_psys",
  124. .id = -1,
  125. },
  126. .sources = &clkset_hclk_sys,
  127. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  128. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  129. };
  130. static struct clksrc_clk clk_pclk_psys = {
  131. .clk = {
  132. .name = "pclk_psys",
  133. .id = -1,
  134. .parent = &clk_hclk_psys.clk,
  135. },
  136. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  137. };
  138. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  141. }
  142. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  145. }
  146. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  149. }
  150. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  153. }
  154. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  157. }
  158. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  161. }
  162. static struct clk clk_sclk_hdmi27m = {
  163. .name = "sclk_hdmi27m",
  164. .id = -1,
  165. .rate = 27000000,
  166. };
  167. static struct clk clk_sclk_hdmiphy = {
  168. .name = "sclk_hdmiphy",
  169. .id = -1,
  170. };
  171. static struct clk clk_sclk_usbphy0 = {
  172. .name = "sclk_usbphy0",
  173. .id = -1,
  174. };
  175. static struct clk clk_sclk_usbphy1 = {
  176. .name = "sclk_usbphy1",
  177. .id = -1,
  178. };
  179. static struct clk clk_pcmcdclk0 = {
  180. .name = "pcmcdclk",
  181. .id = -1,
  182. };
  183. static struct clk clk_pcmcdclk1 = {
  184. .name = "pcmcdclk",
  185. .id = -1,
  186. };
  187. static struct clk clk_pcmcdclk2 = {
  188. .name = "pcmcdclk",
  189. .id = -1,
  190. };
  191. static struct clk *clkset_vpllsrc_list[] = {
  192. [0] = &clk_fin_vpll,
  193. [1] = &clk_sclk_hdmi27m,
  194. };
  195. static struct clksrc_sources clkset_vpllsrc = {
  196. .sources = clkset_vpllsrc_list,
  197. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  198. };
  199. static struct clksrc_clk clk_vpllsrc = {
  200. .clk = {
  201. .name = "vpll_src",
  202. .id = -1,
  203. .enable = s5pv210_clk_mask0_ctrl,
  204. .ctrlbit = (1 << 7),
  205. },
  206. .sources = &clkset_vpllsrc,
  207. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  208. };
  209. static struct clk *clkset_sclk_vpll_list[] = {
  210. [0] = &clk_vpllsrc.clk,
  211. [1] = &clk_fout_vpll,
  212. };
  213. static struct clksrc_sources clkset_sclk_vpll = {
  214. .sources = clkset_sclk_vpll_list,
  215. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  216. };
  217. static struct clksrc_clk clk_sclk_vpll = {
  218. .clk = {
  219. .name = "sclk_vpll",
  220. .id = -1,
  221. },
  222. .sources = &clkset_sclk_vpll,
  223. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  224. };
  225. static struct clk *clkset_moutdmc0src_list[] = {
  226. [0] = &clk_sclk_a2m.clk,
  227. [1] = &clk_mout_mpll.clk,
  228. [2] = NULL,
  229. [3] = NULL,
  230. };
  231. static struct clksrc_sources clkset_moutdmc0src = {
  232. .sources = clkset_moutdmc0src_list,
  233. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  234. };
  235. static struct clksrc_clk clk_mout_dmc0 = {
  236. .clk = {
  237. .name = "mout_dmc0",
  238. .id = -1,
  239. },
  240. .sources = &clkset_moutdmc0src,
  241. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  242. };
  243. static struct clksrc_clk clk_sclk_dmc0 = {
  244. .clk = {
  245. .name = "sclk_dmc0",
  246. .id = -1,
  247. .parent = &clk_mout_dmc0.clk,
  248. },
  249. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  250. };
  251. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  252. {
  253. return clk_get_rate(clk->parent) / 2;
  254. }
  255. static struct clk_ops clk_hclk_imem_ops = {
  256. .get_rate = s5pv210_clk_imem_get_rate,
  257. };
  258. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  259. {
  260. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  261. }
  262. static struct clk_ops clk_fout_apll_ops = {
  263. .get_rate = s5pv210_clk_fout_apll_get_rate,
  264. };
  265. static struct clk init_clocks_disable[] = {
  266. {
  267. .name = "rot",
  268. .id = -1,
  269. .parent = &clk_hclk_dsys.clk,
  270. .enable = s5pv210_clk_ip0_ctrl,
  271. .ctrlbit = (1<<29),
  272. }, {
  273. .name = "fimc",
  274. .id = 0,
  275. .parent = &clk_hclk_dsys.clk,
  276. .enable = s5pv210_clk_ip0_ctrl,
  277. .ctrlbit = (1 << 24),
  278. }, {
  279. .name = "fimc",
  280. .id = 1,
  281. .parent = &clk_hclk_dsys.clk,
  282. .enable = s5pv210_clk_ip0_ctrl,
  283. .ctrlbit = (1 << 25),
  284. }, {
  285. .name = "fimc",
  286. .id = 2,
  287. .parent = &clk_hclk_dsys.clk,
  288. .enable = s5pv210_clk_ip0_ctrl,
  289. .ctrlbit = (1 << 26),
  290. }, {
  291. .name = "otg",
  292. .id = -1,
  293. .parent = &clk_hclk_psys.clk,
  294. .enable = s5pv210_clk_ip1_ctrl,
  295. .ctrlbit = (1<<16),
  296. }, {
  297. .name = "usb-host",
  298. .id = -1,
  299. .parent = &clk_hclk_psys.clk,
  300. .enable = s5pv210_clk_ip1_ctrl,
  301. .ctrlbit = (1<<17),
  302. }, {
  303. .name = "lcd",
  304. .id = -1,
  305. .parent = &clk_hclk_dsys.clk,
  306. .enable = s5pv210_clk_ip1_ctrl,
  307. .ctrlbit = (1<<0),
  308. }, {
  309. .name = "cfcon",
  310. .id = 0,
  311. .parent = &clk_hclk_psys.clk,
  312. .enable = s5pv210_clk_ip1_ctrl,
  313. .ctrlbit = (1<<25),
  314. }, {
  315. .name = "hsmmc",
  316. .id = 0,
  317. .parent = &clk_hclk_psys.clk,
  318. .enable = s5pv210_clk_ip2_ctrl,
  319. .ctrlbit = (1<<16),
  320. }, {
  321. .name = "hsmmc",
  322. .id = 1,
  323. .parent = &clk_hclk_psys.clk,
  324. .enable = s5pv210_clk_ip2_ctrl,
  325. .ctrlbit = (1<<17),
  326. }, {
  327. .name = "hsmmc",
  328. .id = 2,
  329. .parent = &clk_hclk_psys.clk,
  330. .enable = s5pv210_clk_ip2_ctrl,
  331. .ctrlbit = (1<<18),
  332. }, {
  333. .name = "hsmmc",
  334. .id = 3,
  335. .parent = &clk_hclk_psys.clk,
  336. .enable = s5pv210_clk_ip2_ctrl,
  337. .ctrlbit = (1<<19),
  338. }, {
  339. .name = "systimer",
  340. .id = -1,
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<16),
  344. }, {
  345. .name = "watchdog",
  346. .id = -1,
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1<<22),
  350. }, {
  351. .name = "rtc",
  352. .id = -1,
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<15),
  356. }, {
  357. .name = "i2c",
  358. .id = 0,
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<7),
  362. }, {
  363. .name = "i2c",
  364. .id = 1,
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1 << 10),
  368. }, {
  369. .name = "i2c",
  370. .id = 2,
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<9),
  374. }, {
  375. .name = "spi",
  376. .id = 0,
  377. .parent = &clk_pclk_psys.clk,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1<<12),
  380. }, {
  381. .name = "spi",
  382. .id = 1,
  383. .parent = &clk_pclk_psys.clk,
  384. .enable = s5pv210_clk_ip3_ctrl,
  385. .ctrlbit = (1<<13),
  386. }, {
  387. .name = "spi",
  388. .id = 2,
  389. .parent = &clk_pclk_psys.clk,
  390. .enable = s5pv210_clk_ip3_ctrl,
  391. .ctrlbit = (1<<14),
  392. }, {
  393. .name = "timers",
  394. .id = -1,
  395. .parent = &clk_pclk_psys.clk,
  396. .enable = s5pv210_clk_ip3_ctrl,
  397. .ctrlbit = (1<<23),
  398. }, {
  399. .name = "adc",
  400. .id = -1,
  401. .parent = &clk_pclk_psys.clk,
  402. .enable = s5pv210_clk_ip3_ctrl,
  403. .ctrlbit = (1<<24),
  404. }, {
  405. .name = "keypad",
  406. .id = -1,
  407. .parent = &clk_pclk_psys.clk,
  408. .enable = s5pv210_clk_ip3_ctrl,
  409. .ctrlbit = (1<<21),
  410. }, {
  411. .name = "i2s_v50",
  412. .id = 0,
  413. .parent = &clk_p,
  414. .enable = s5pv210_clk_ip3_ctrl,
  415. .ctrlbit = (1<<4),
  416. }, {
  417. .name = "i2s_v32",
  418. .id = 0,
  419. .parent = &clk_p,
  420. .enable = s5pv210_clk_ip3_ctrl,
  421. .ctrlbit = (1 << 5),
  422. }, {
  423. .name = "i2s_v32",
  424. .id = 1,
  425. .parent = &clk_p,
  426. .enable = s5pv210_clk_ip3_ctrl,
  427. .ctrlbit = (1 << 6),
  428. }, {
  429. .name = "spdif",
  430. .id = -1,
  431. .parent = &clk_p,
  432. .enable = s5pv210_clk_ip3_ctrl,
  433. .ctrlbit = (1 << 0),
  434. },
  435. };
  436. static struct clk init_clocks[] = {
  437. {
  438. .name = "hclk_imem",
  439. .id = -1,
  440. .parent = &clk_hclk_msys.clk,
  441. .ctrlbit = (1 << 5),
  442. .enable = s5pv210_clk_ip0_ctrl,
  443. .ops = &clk_hclk_imem_ops,
  444. }, {
  445. .name = "uart",
  446. .id = 0,
  447. .parent = &clk_pclk_psys.clk,
  448. .enable = s5pv210_clk_ip3_ctrl,
  449. .ctrlbit = (1 << 17),
  450. }, {
  451. .name = "uart",
  452. .id = 1,
  453. .parent = &clk_pclk_psys.clk,
  454. .enable = s5pv210_clk_ip3_ctrl,
  455. .ctrlbit = (1 << 18),
  456. }, {
  457. .name = "uart",
  458. .id = 2,
  459. .parent = &clk_pclk_psys.clk,
  460. .enable = s5pv210_clk_ip3_ctrl,
  461. .ctrlbit = (1 << 19),
  462. }, {
  463. .name = "uart",
  464. .id = 3,
  465. .parent = &clk_pclk_psys.clk,
  466. .enable = s5pv210_clk_ip3_ctrl,
  467. .ctrlbit = (1 << 20),
  468. },
  469. };
  470. static struct clk *clkset_uart_list[] = {
  471. [6] = &clk_mout_mpll.clk,
  472. [7] = &clk_mout_epll.clk,
  473. };
  474. static struct clksrc_sources clkset_uart = {
  475. .sources = clkset_uart_list,
  476. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  477. };
  478. static struct clk *clkset_group1_list[] = {
  479. [0] = &clk_sclk_a2m.clk,
  480. [1] = &clk_mout_mpll.clk,
  481. [2] = &clk_mout_epll.clk,
  482. [3] = &clk_sclk_vpll.clk,
  483. };
  484. static struct clksrc_sources clkset_group1 = {
  485. .sources = clkset_group1_list,
  486. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  487. };
  488. static struct clk *clkset_sclk_onenand_list[] = {
  489. [0] = &clk_hclk_psys.clk,
  490. [1] = &clk_hclk_dsys.clk,
  491. };
  492. static struct clksrc_sources clkset_sclk_onenand = {
  493. .sources = clkset_sclk_onenand_list,
  494. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  495. };
  496. static struct clk *clkset_sclk_dac_list[] = {
  497. [0] = &clk_sclk_vpll.clk,
  498. [1] = &clk_sclk_hdmiphy,
  499. };
  500. static struct clksrc_sources clkset_sclk_dac = {
  501. .sources = clkset_sclk_dac_list,
  502. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  503. };
  504. static struct clksrc_clk clk_sclk_dac = {
  505. .clk = {
  506. .name = "sclk_dac",
  507. .id = -1,
  508. .enable = s5pv210_clk_mask0_ctrl,
  509. .ctrlbit = (1 << 2),
  510. },
  511. .sources = &clkset_sclk_dac,
  512. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  513. };
  514. static struct clksrc_clk clk_sclk_pixel = {
  515. .clk = {
  516. .name = "sclk_pixel",
  517. .id = -1,
  518. .parent = &clk_sclk_vpll.clk,
  519. },
  520. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  521. };
  522. static struct clk *clkset_sclk_hdmi_list[] = {
  523. [0] = &clk_sclk_pixel.clk,
  524. [1] = &clk_sclk_hdmiphy,
  525. };
  526. static struct clksrc_sources clkset_sclk_hdmi = {
  527. .sources = clkset_sclk_hdmi_list,
  528. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  529. };
  530. static struct clksrc_clk clk_sclk_hdmi = {
  531. .clk = {
  532. .name = "sclk_hdmi",
  533. .id = -1,
  534. .enable = s5pv210_clk_mask0_ctrl,
  535. .ctrlbit = (1 << 0),
  536. },
  537. .sources = &clkset_sclk_hdmi,
  538. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  539. };
  540. static struct clk *clkset_sclk_mixer_list[] = {
  541. [0] = &clk_sclk_dac.clk,
  542. [1] = &clk_sclk_hdmi.clk,
  543. };
  544. static struct clksrc_sources clkset_sclk_mixer = {
  545. .sources = clkset_sclk_mixer_list,
  546. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  547. };
  548. static struct clk *clkset_sclk_audio0_list[] = {
  549. [0] = &clk_ext_xtal_mux,
  550. [1] = &clk_pcmcdclk0,
  551. [2] = &clk_sclk_hdmi27m,
  552. [3] = &clk_sclk_usbphy0,
  553. [4] = &clk_sclk_usbphy1,
  554. [5] = &clk_sclk_hdmiphy,
  555. [6] = &clk_mout_mpll.clk,
  556. [7] = &clk_mout_epll.clk,
  557. [8] = &clk_sclk_vpll.clk,
  558. };
  559. static struct clksrc_sources clkset_sclk_audio0 = {
  560. .sources = clkset_sclk_audio0_list,
  561. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  562. };
  563. static struct clksrc_clk clk_sclk_audio0 = {
  564. .clk = {
  565. .name = "sclk_audio",
  566. .id = 0,
  567. .enable = s5pv210_clk_mask0_ctrl,
  568. .ctrlbit = (1 << 24),
  569. },
  570. .sources = &clkset_sclk_audio0,
  571. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  572. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  573. };
  574. static struct clk *clkset_sclk_audio1_list[] = {
  575. [0] = &clk_ext_xtal_mux,
  576. [1] = &clk_pcmcdclk1,
  577. [2] = &clk_sclk_hdmi27m,
  578. [3] = &clk_sclk_usbphy0,
  579. [4] = &clk_sclk_usbphy1,
  580. [5] = &clk_sclk_hdmiphy,
  581. [6] = &clk_mout_mpll.clk,
  582. [7] = &clk_mout_epll.clk,
  583. [8] = &clk_sclk_vpll.clk,
  584. };
  585. static struct clksrc_sources clkset_sclk_audio1 = {
  586. .sources = clkset_sclk_audio1_list,
  587. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  588. };
  589. static struct clksrc_clk clk_sclk_audio1 = {
  590. .clk = {
  591. .name = "sclk_audio",
  592. .id = 1,
  593. .enable = s5pv210_clk_mask0_ctrl,
  594. .ctrlbit = (1 << 25),
  595. },
  596. .sources = &clkset_sclk_audio1,
  597. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  598. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  599. };
  600. static struct clk *clkset_sclk_audio2_list[] = {
  601. [0] = &clk_ext_xtal_mux,
  602. [1] = &clk_pcmcdclk0,
  603. [2] = &clk_sclk_hdmi27m,
  604. [3] = &clk_sclk_usbphy0,
  605. [4] = &clk_sclk_usbphy1,
  606. [5] = &clk_sclk_hdmiphy,
  607. [6] = &clk_mout_mpll.clk,
  608. [7] = &clk_mout_epll.clk,
  609. [8] = &clk_sclk_vpll.clk,
  610. };
  611. static struct clksrc_sources clkset_sclk_audio2 = {
  612. .sources = clkset_sclk_audio2_list,
  613. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  614. };
  615. static struct clksrc_clk clk_sclk_audio2 = {
  616. .clk = {
  617. .name = "sclk_audio",
  618. .id = 2,
  619. .enable = s5pv210_clk_mask0_ctrl,
  620. .ctrlbit = (1 << 26),
  621. },
  622. .sources = &clkset_sclk_audio2,
  623. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  624. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  625. };
  626. static struct clk *clkset_sclk_spdif_list[] = {
  627. [0] = &clk_sclk_audio0.clk,
  628. [1] = &clk_sclk_audio1.clk,
  629. [2] = &clk_sclk_audio2.clk,
  630. };
  631. static struct clksrc_sources clkset_sclk_spdif = {
  632. .sources = clkset_sclk_spdif_list,
  633. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  634. };
  635. static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
  636. {
  637. struct clk *pclk;
  638. int ret;
  639. pclk = clk_get_parent(clk);
  640. if (IS_ERR(pclk))
  641. return -EINVAL;
  642. ret = pclk->ops->set_rate(pclk, rate);
  643. clk_put(pclk);
  644. return ret;
  645. }
  646. static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
  647. {
  648. struct clk *pclk;
  649. int rate;
  650. pclk = clk_get_parent(clk);
  651. if (IS_ERR(pclk))
  652. return -EINVAL;
  653. rate = pclk->ops->get_rate(clk);
  654. clk_put(pclk);
  655. return rate;
  656. }
  657. static struct clk_ops s5pv210_sclk_spdif_ops = {
  658. .set_rate = s5pv210_spdif_set_rate,
  659. .get_rate = s5pv210_spdif_get_rate,
  660. };
  661. static struct clksrc_clk clk_sclk_spdif = {
  662. .clk = {
  663. .name = "sclk_spdif",
  664. .id = -1,
  665. .enable = s5pv210_clk_mask0_ctrl,
  666. .ctrlbit = (1 << 27),
  667. .ops = &s5pv210_sclk_spdif_ops,
  668. },
  669. .sources = &clkset_sclk_spdif,
  670. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  671. };
  672. static struct clk *clkset_group2_list[] = {
  673. [0] = &clk_ext_xtal_mux,
  674. [1] = &clk_xusbxti,
  675. [2] = &clk_sclk_hdmi27m,
  676. [3] = &clk_sclk_usbphy0,
  677. [4] = &clk_sclk_usbphy1,
  678. [5] = &clk_sclk_hdmiphy,
  679. [6] = &clk_mout_mpll.clk,
  680. [7] = &clk_mout_epll.clk,
  681. [8] = &clk_sclk_vpll.clk,
  682. };
  683. static struct clksrc_sources clkset_group2 = {
  684. .sources = clkset_group2_list,
  685. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  686. };
  687. static struct clksrc_clk clksrcs[] = {
  688. {
  689. .clk = {
  690. .name = "sclk_dmc",
  691. .id = -1,
  692. },
  693. .sources = &clkset_group1,
  694. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  695. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  696. }, {
  697. .clk = {
  698. .name = "sclk_onenand",
  699. .id = -1,
  700. },
  701. .sources = &clkset_sclk_onenand,
  702. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  703. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  704. }, {
  705. .clk = {
  706. .name = "uclk1",
  707. .id = 0,
  708. .enable = s5pv210_clk_mask0_ctrl,
  709. .ctrlbit = (1 << 12),
  710. },
  711. .sources = &clkset_uart,
  712. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  713. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  714. }, {
  715. .clk = {
  716. .name = "uclk1",
  717. .id = 1,
  718. .enable = s5pv210_clk_mask0_ctrl,
  719. .ctrlbit = (1 << 13),
  720. },
  721. .sources = &clkset_uart,
  722. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  723. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  724. }, {
  725. .clk = {
  726. .name = "uclk1",
  727. .id = 2,
  728. .enable = s5pv210_clk_mask0_ctrl,
  729. .ctrlbit = (1 << 14),
  730. },
  731. .sources = &clkset_uart,
  732. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  733. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  734. }, {
  735. .clk = {
  736. .name = "uclk1",
  737. .id = 3,
  738. .enable = s5pv210_clk_mask0_ctrl,
  739. .ctrlbit = (1 << 15),
  740. },
  741. .sources = &clkset_uart,
  742. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  743. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  744. }, {
  745. .clk = {
  746. .name = "sclk_mixer",
  747. .id = -1,
  748. .enable = s5pv210_clk_mask0_ctrl,
  749. .ctrlbit = (1 << 1),
  750. },
  751. .sources = &clkset_sclk_mixer,
  752. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  753. }, {
  754. .clk = {
  755. .name = "sclk_fimc",
  756. .id = 0,
  757. .enable = s5pv210_clk_mask1_ctrl,
  758. .ctrlbit = (1 << 2),
  759. },
  760. .sources = &clkset_group2,
  761. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  762. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  763. }, {
  764. .clk = {
  765. .name = "sclk_fimc",
  766. .id = 1,
  767. .enable = s5pv210_clk_mask1_ctrl,
  768. .ctrlbit = (1 << 3),
  769. },
  770. .sources = &clkset_group2,
  771. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  772. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  773. }, {
  774. .clk = {
  775. .name = "sclk_fimc",
  776. .id = 2,
  777. .enable = s5pv210_clk_mask1_ctrl,
  778. .ctrlbit = (1 << 4),
  779. },
  780. .sources = &clkset_group2,
  781. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  782. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  783. }, {
  784. .clk = {
  785. .name = "sclk_cam",
  786. .id = 0,
  787. .enable = s5pv210_clk_mask0_ctrl,
  788. .ctrlbit = (1 << 3),
  789. },
  790. .sources = &clkset_group2,
  791. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  792. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  793. }, {
  794. .clk = {
  795. .name = "sclk_cam",
  796. .id = 1,
  797. .enable = s5pv210_clk_mask0_ctrl,
  798. .ctrlbit = (1 << 4),
  799. },
  800. .sources = &clkset_group2,
  801. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  802. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  803. }, {
  804. .clk = {
  805. .name = "sclk_fimd",
  806. .id = -1,
  807. .enable = s5pv210_clk_mask0_ctrl,
  808. .ctrlbit = (1 << 5),
  809. },
  810. .sources = &clkset_group2,
  811. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  812. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  813. }, {
  814. .clk = {
  815. .name = "sclk_mmc",
  816. .id = 0,
  817. .enable = s5pv210_clk_mask0_ctrl,
  818. .ctrlbit = (1 << 8),
  819. },
  820. .sources = &clkset_group2,
  821. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  822. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  823. }, {
  824. .clk = {
  825. .name = "sclk_mmc",
  826. .id = 1,
  827. .enable = s5pv210_clk_mask0_ctrl,
  828. .ctrlbit = (1 << 9),
  829. },
  830. .sources = &clkset_group2,
  831. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  832. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  833. }, {
  834. .clk = {
  835. .name = "sclk_mmc",
  836. .id = 2,
  837. .enable = s5pv210_clk_mask0_ctrl,
  838. .ctrlbit = (1 << 10),
  839. },
  840. .sources = &clkset_group2,
  841. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  842. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  843. }, {
  844. .clk = {
  845. .name = "sclk_mmc",
  846. .id = 3,
  847. .enable = s5pv210_clk_mask0_ctrl,
  848. .ctrlbit = (1 << 11),
  849. },
  850. .sources = &clkset_group2,
  851. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  852. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  853. }, {
  854. .clk = {
  855. .name = "sclk_mfc",
  856. .id = -1,
  857. .enable = s5pv210_clk_ip0_ctrl,
  858. .ctrlbit = (1 << 16),
  859. },
  860. .sources = &clkset_group1,
  861. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  862. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  863. }, {
  864. .clk = {
  865. .name = "sclk_g2d",
  866. .id = -1,
  867. .enable = s5pv210_clk_ip0_ctrl,
  868. .ctrlbit = (1 << 12),
  869. },
  870. .sources = &clkset_group1,
  871. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  872. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  873. }, {
  874. .clk = {
  875. .name = "sclk_g3d",
  876. .id = -1,
  877. .enable = s5pv210_clk_ip0_ctrl,
  878. .ctrlbit = (1 << 8),
  879. },
  880. .sources = &clkset_group1,
  881. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  882. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  883. }, {
  884. .clk = {
  885. .name = "sclk_csis",
  886. .id = -1,
  887. .enable = s5pv210_clk_mask0_ctrl,
  888. .ctrlbit = (1 << 6),
  889. },
  890. .sources = &clkset_group2,
  891. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  892. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  893. }, {
  894. .clk = {
  895. .name = "sclk_spi",
  896. .id = 0,
  897. .enable = s5pv210_clk_mask0_ctrl,
  898. .ctrlbit = (1 << 16),
  899. },
  900. .sources = &clkset_group2,
  901. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  902. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  903. }, {
  904. .clk = {
  905. .name = "sclk_spi",
  906. .id = 1,
  907. .enable = s5pv210_clk_mask0_ctrl,
  908. .ctrlbit = (1 << 17),
  909. },
  910. .sources = &clkset_group2,
  911. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  912. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  913. }, {
  914. .clk = {
  915. .name = "sclk_pwi",
  916. .id = -1,
  917. .enable = s5pv210_clk_mask0_ctrl,
  918. .ctrlbit = (1 << 29),
  919. },
  920. .sources = &clkset_group2,
  921. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  922. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  923. }, {
  924. .clk = {
  925. .name = "sclk_pwm",
  926. .id = -1,
  927. .enable = s5pv210_clk_mask0_ctrl,
  928. .ctrlbit = (1 << 19),
  929. },
  930. .sources = &clkset_group2,
  931. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  932. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  933. },
  934. };
  935. /* Clock initialisation code */
  936. static struct clksrc_clk *sysclks[] = {
  937. &clk_mout_apll,
  938. &clk_mout_epll,
  939. &clk_mout_mpll,
  940. &clk_armclk,
  941. &clk_hclk_msys,
  942. &clk_sclk_a2m,
  943. &clk_hclk_dsys,
  944. &clk_hclk_psys,
  945. &clk_pclk_msys,
  946. &clk_pclk_dsys,
  947. &clk_pclk_psys,
  948. &clk_vpllsrc,
  949. &clk_sclk_vpll,
  950. &clk_sclk_dac,
  951. &clk_sclk_pixel,
  952. &clk_sclk_hdmi,
  953. &clk_mout_dmc0,
  954. &clk_sclk_dmc0,
  955. };
  956. void __init_or_cpufreq s5pv210_setup_clocks(void)
  957. {
  958. struct clk *xtal_clk;
  959. unsigned long vpllsrc;
  960. unsigned long armclk;
  961. unsigned long hclk_msys;
  962. unsigned long hclk_dsys;
  963. unsigned long hclk_psys;
  964. unsigned long pclk_msys;
  965. unsigned long pclk_dsys;
  966. unsigned long pclk_psys;
  967. unsigned long apll;
  968. unsigned long mpll;
  969. unsigned long epll;
  970. unsigned long vpll;
  971. unsigned int ptr;
  972. u32 clkdiv0, clkdiv1;
  973. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  974. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  975. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  976. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  977. __func__, clkdiv0, clkdiv1);
  978. xtal_clk = clk_get(NULL, "xtal");
  979. BUG_ON(IS_ERR(xtal_clk));
  980. xtal = clk_get_rate(xtal_clk);
  981. clk_put(xtal_clk);
  982. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  983. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  984. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  985. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  986. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  987. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  988. clk_fout_apll.ops = &clk_fout_apll_ops;
  989. clk_fout_mpll.rate = mpll;
  990. clk_fout_epll.rate = epll;
  991. clk_fout_vpll.rate = vpll;
  992. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  993. apll, mpll, epll, vpll);
  994. armclk = clk_get_rate(&clk_armclk.clk);
  995. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  996. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  997. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  998. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  999. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1000. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1001. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1002. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1003. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1004. pclk_msys, pclk_dsys, pclk_psys);
  1005. clk_f.rate = armclk;
  1006. clk_h.rate = hclk_psys;
  1007. clk_p.rate = pclk_psys;
  1008. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1009. s3c_set_clksrc(&clksrcs[ptr], true);
  1010. }
  1011. static struct clk *clks[] __initdata = {
  1012. &clk_sclk_hdmi27m,
  1013. &clk_sclk_hdmiphy,
  1014. &clk_sclk_usbphy0,
  1015. &clk_sclk_usbphy1,
  1016. &clk_pcmcdclk0,
  1017. &clk_pcmcdclk1,
  1018. &clk_pcmcdclk2,
  1019. };
  1020. void __init s5pv210_register_clocks(void)
  1021. {
  1022. struct clk *clkp;
  1023. int ret;
  1024. int ptr;
  1025. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1026. if (ret > 0)
  1027. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  1028. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1029. s3c_register_clksrc(sysclks[ptr], 1);
  1030. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1031. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1032. clkp = init_clocks_disable;
  1033. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  1034. ret = s3c24xx_register_clock(clkp);
  1035. if (ret < 0) {
  1036. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1037. clkp->name, ret);
  1038. }
  1039. (clkp->enable)(clkp, 0);
  1040. }
  1041. s3c_pwmclk_init();
  1042. }