ioat_dma.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721
  1. /*
  2. * Intel I/OAT DMA Linux driver
  3. * Copyright(c) 2004 - 2007 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. */
  22. /*
  23. * This driver supports an Intel I/OAT DMA engine, which does asynchronous
  24. * copy operations.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/workqueue.h>
  34. #include <linux/i7300_idle.h>
  35. #include "ioatdma.h"
  36. #include "ioatdma_registers.h"
  37. #include "ioatdma_hw.h"
  38. #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
  39. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  40. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  41. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
  42. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  43. static int ioat_pending_level = 4;
  44. module_param(ioat_pending_level, int, 0644);
  45. MODULE_PARM_DESC(ioat_pending_level,
  46. "high-water mark for pushing ioat descriptors (default: 4)");
  47. #define RESET_DELAY msecs_to_jiffies(100)
  48. #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
  49. static void ioat_dma_chan_reset_part2(struct work_struct *work);
  50. static void ioat_dma_chan_watchdog(struct work_struct *work);
  51. /*
  52. * workaround for IOAT ver.3.0 null descriptor issue
  53. * (channel returns error when size is 0)
  54. */
  55. #define NULL_DESC_BUFFER_SIZE 1
  56. /* internal functions */
  57. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
  58. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
  59. static struct ioat_desc_sw *
  60. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  61. static struct ioat_desc_sw *
  62. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  63. static inline struct ioat_dma_chan *ioat_lookup_chan_by_index(
  64. struct ioatdma_device *device,
  65. int index)
  66. {
  67. return device->idx[index];
  68. }
  69. /**
  70. * ioat_dma_do_interrupt - handler used for single vector interrupt mode
  71. * @irq: interrupt id
  72. * @data: interrupt data
  73. */
  74. static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
  75. {
  76. struct ioatdma_device *instance = data;
  77. struct ioat_dma_chan *ioat_chan;
  78. unsigned long attnstatus;
  79. int bit;
  80. u8 intrctrl;
  81. intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
  82. if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
  83. return IRQ_NONE;
  84. if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
  85. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  86. return IRQ_NONE;
  87. }
  88. attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
  89. for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
  90. ioat_chan = ioat_lookup_chan_by_index(instance, bit);
  91. tasklet_schedule(&ioat_chan->cleanup_task);
  92. }
  93. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  94. return IRQ_HANDLED;
  95. }
  96. /**
  97. * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
  98. * @irq: interrupt id
  99. * @data: interrupt data
  100. */
  101. static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
  102. {
  103. struct ioat_dma_chan *ioat_chan = data;
  104. tasklet_schedule(&ioat_chan->cleanup_task);
  105. return IRQ_HANDLED;
  106. }
  107. static void ioat_dma_cleanup_tasklet(unsigned long data);
  108. /**
  109. * ioat_dma_enumerate_channels - find and initialize the device's channels
  110. * @device: the device to be enumerated
  111. */
  112. static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
  113. {
  114. u8 xfercap_scale;
  115. u32 xfercap;
  116. int i;
  117. struct ioat_dma_chan *ioat_chan;
  118. /*
  119. * IOAT ver.3 workarounds
  120. */
  121. if (device->version == IOAT_VER_3_0) {
  122. u32 chan_err_mask;
  123. u16 dev_id;
  124. u32 dmauncerrsts;
  125. /*
  126. * Write CHANERRMSK_INT with 3E07h to mask out the errors
  127. * that can cause stability issues for IOAT ver.3
  128. */
  129. chan_err_mask = 0x3E07;
  130. pci_write_config_dword(device->pdev,
  131. IOAT_PCI_CHANERRMASK_INT_OFFSET,
  132. chan_err_mask);
  133. /*
  134. * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
  135. * (workaround for spurious config parity error after restart)
  136. */
  137. pci_read_config_word(device->pdev,
  138. IOAT_PCI_DEVICE_ID_OFFSET,
  139. &dev_id);
  140. if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
  141. dmauncerrsts = 0x10;
  142. pci_write_config_dword(device->pdev,
  143. IOAT_PCI_DMAUNCERRSTS_OFFSET,
  144. dmauncerrsts);
  145. }
  146. }
  147. device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
  148. xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
  149. xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
  150. #ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
  151. if (i7300_idle_platform_probe(NULL, NULL) == 0) {
  152. device->common.chancnt--;
  153. }
  154. #endif
  155. for (i = 0; i < device->common.chancnt; i++) {
  156. ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
  157. if (!ioat_chan) {
  158. device->common.chancnt = i;
  159. break;
  160. }
  161. ioat_chan->device = device;
  162. ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
  163. ioat_chan->xfercap = xfercap;
  164. ioat_chan->desccount = 0;
  165. INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
  166. if (ioat_chan->device->version != IOAT_VER_1_2) {
  167. writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
  168. | IOAT_DMA_DCA_ANY_CPU,
  169. ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
  170. }
  171. spin_lock_init(&ioat_chan->cleanup_lock);
  172. spin_lock_init(&ioat_chan->desc_lock);
  173. INIT_LIST_HEAD(&ioat_chan->free_desc);
  174. INIT_LIST_HEAD(&ioat_chan->used_desc);
  175. /* This should be made common somewhere in dmaengine.c */
  176. ioat_chan->common.device = &device->common;
  177. list_add_tail(&ioat_chan->common.device_node,
  178. &device->common.channels);
  179. device->idx[i] = ioat_chan;
  180. tasklet_init(&ioat_chan->cleanup_task,
  181. ioat_dma_cleanup_tasklet,
  182. (unsigned long) ioat_chan);
  183. tasklet_disable(&ioat_chan->cleanup_task);
  184. }
  185. return device->common.chancnt;
  186. }
  187. /**
  188. * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
  189. * descriptors to hw
  190. * @chan: DMA channel handle
  191. */
  192. static inline void __ioat1_dma_memcpy_issue_pending(
  193. struct ioat_dma_chan *ioat_chan)
  194. {
  195. ioat_chan->pending = 0;
  196. writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
  197. }
  198. static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
  199. {
  200. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  201. if (ioat_chan->pending > 0) {
  202. spin_lock_bh(&ioat_chan->desc_lock);
  203. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  204. spin_unlock_bh(&ioat_chan->desc_lock);
  205. }
  206. }
  207. static inline void __ioat2_dma_memcpy_issue_pending(
  208. struct ioat_dma_chan *ioat_chan)
  209. {
  210. ioat_chan->pending = 0;
  211. writew(ioat_chan->dmacount,
  212. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  213. }
  214. static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
  215. {
  216. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  217. if (ioat_chan->pending > 0) {
  218. spin_lock_bh(&ioat_chan->desc_lock);
  219. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  220. spin_unlock_bh(&ioat_chan->desc_lock);
  221. }
  222. }
  223. /**
  224. * ioat_dma_chan_reset_part2 - reinit the channel after a reset
  225. */
  226. static void ioat_dma_chan_reset_part2(struct work_struct *work)
  227. {
  228. struct ioat_dma_chan *ioat_chan =
  229. container_of(work, struct ioat_dma_chan, work.work);
  230. struct ioat_desc_sw *desc;
  231. spin_lock_bh(&ioat_chan->cleanup_lock);
  232. spin_lock_bh(&ioat_chan->desc_lock);
  233. ioat_chan->completion_virt->low = 0;
  234. ioat_chan->completion_virt->high = 0;
  235. ioat_chan->pending = 0;
  236. /*
  237. * count the descriptors waiting, and be sure to do it
  238. * right for both the CB1 line and the CB2 ring
  239. */
  240. ioat_chan->dmacount = 0;
  241. if (ioat_chan->used_desc.prev) {
  242. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  243. do {
  244. ioat_chan->dmacount++;
  245. desc = to_ioat_desc(desc->node.next);
  246. } while (&desc->node != ioat_chan->used_desc.next);
  247. }
  248. /*
  249. * write the new starting descriptor address
  250. * this puts channel engine into ARMED state
  251. */
  252. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  253. switch (ioat_chan->device->version) {
  254. case IOAT_VER_1_2:
  255. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  256. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  257. writel(((u64) desc->async_tx.phys) >> 32,
  258. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  259. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  260. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  261. break;
  262. case IOAT_VER_2_0:
  263. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  264. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  265. writel(((u64) desc->async_tx.phys) >> 32,
  266. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  267. /* tell the engine to go with what's left to be done */
  268. writew(ioat_chan->dmacount,
  269. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  270. break;
  271. }
  272. dev_err(&ioat_chan->device->pdev->dev,
  273. "chan%d reset - %d descs waiting, %d total desc\n",
  274. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  275. spin_unlock_bh(&ioat_chan->desc_lock);
  276. spin_unlock_bh(&ioat_chan->cleanup_lock);
  277. }
  278. /**
  279. * ioat_dma_reset_channel - restart a channel
  280. * @ioat_chan: IOAT DMA channel handle
  281. */
  282. static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
  283. {
  284. u32 chansts, chanerr;
  285. if (!ioat_chan->used_desc.prev)
  286. return;
  287. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  288. chansts = (ioat_chan->completion_virt->low
  289. & IOAT_CHANSTS_DMA_TRANSFER_STATUS);
  290. if (chanerr) {
  291. dev_err(&ioat_chan->device->pdev->dev,
  292. "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
  293. chan_num(ioat_chan), chansts, chanerr);
  294. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  295. }
  296. /*
  297. * whack it upside the head with a reset
  298. * and wait for things to settle out.
  299. * force the pending count to a really big negative
  300. * to make sure no one forces an issue_pending
  301. * while we're waiting.
  302. */
  303. spin_lock_bh(&ioat_chan->desc_lock);
  304. ioat_chan->pending = INT_MIN;
  305. writeb(IOAT_CHANCMD_RESET,
  306. ioat_chan->reg_base
  307. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  308. spin_unlock_bh(&ioat_chan->desc_lock);
  309. /* schedule the 2nd half instead of sleeping a long time */
  310. schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
  311. }
  312. /**
  313. * ioat_dma_chan_watchdog - watch for stuck channels
  314. */
  315. static void ioat_dma_chan_watchdog(struct work_struct *work)
  316. {
  317. struct ioatdma_device *device =
  318. container_of(work, struct ioatdma_device, work.work);
  319. struct ioat_dma_chan *ioat_chan;
  320. int i;
  321. union {
  322. u64 full;
  323. struct {
  324. u32 low;
  325. u32 high;
  326. };
  327. } completion_hw;
  328. unsigned long compl_desc_addr_hw;
  329. for (i = 0; i < device->common.chancnt; i++) {
  330. ioat_chan = ioat_lookup_chan_by_index(device, i);
  331. if (ioat_chan->device->version == IOAT_VER_1_2
  332. /* have we started processing anything yet */
  333. && ioat_chan->last_completion
  334. /* have we completed any since last watchdog cycle? */
  335. && (ioat_chan->last_completion ==
  336. ioat_chan->watchdog_completion)
  337. /* has TCP stuck on one cookie since last watchdog? */
  338. && (ioat_chan->watchdog_tcp_cookie ==
  339. ioat_chan->watchdog_last_tcp_cookie)
  340. && (ioat_chan->watchdog_tcp_cookie !=
  341. ioat_chan->completed_cookie)
  342. /* is there something in the chain to be processed? */
  343. /* CB1 chain always has at least the last one processed */
  344. && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
  345. && ioat_chan->pending == 0) {
  346. /*
  347. * check CHANSTS register for completed
  348. * descriptor address.
  349. * if it is different than completion writeback,
  350. * it is not zero
  351. * and it has changed since the last watchdog
  352. * we can assume that channel
  353. * is still working correctly
  354. * and the problem is in completion writeback.
  355. * update completion writeback
  356. * with actual CHANSTS value
  357. * else
  358. * try resetting the channel
  359. */
  360. completion_hw.low = readl(ioat_chan->reg_base +
  361. IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
  362. completion_hw.high = readl(ioat_chan->reg_base +
  363. IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
  364. #if (BITS_PER_LONG == 64)
  365. compl_desc_addr_hw =
  366. completion_hw.full
  367. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  368. #else
  369. compl_desc_addr_hw =
  370. completion_hw.low & IOAT_LOW_COMPLETION_MASK;
  371. #endif
  372. if ((compl_desc_addr_hw != 0)
  373. && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
  374. && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
  375. ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
  376. ioat_chan->completion_virt->low = completion_hw.low;
  377. ioat_chan->completion_virt->high = completion_hw.high;
  378. } else {
  379. ioat_dma_reset_channel(ioat_chan);
  380. ioat_chan->watchdog_completion = 0;
  381. ioat_chan->last_compl_desc_addr_hw = 0;
  382. }
  383. /*
  384. * for version 2.0 if there are descriptors yet to be processed
  385. * and the last completed hasn't changed since the last watchdog
  386. * if they haven't hit the pending level
  387. * issue the pending to push them through
  388. * else
  389. * try resetting the channel
  390. */
  391. } else if (ioat_chan->device->version == IOAT_VER_2_0
  392. && ioat_chan->used_desc.prev
  393. && ioat_chan->last_completion
  394. && ioat_chan->last_completion == ioat_chan->watchdog_completion) {
  395. if (ioat_chan->pending < ioat_pending_level)
  396. ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
  397. else {
  398. ioat_dma_reset_channel(ioat_chan);
  399. ioat_chan->watchdog_completion = 0;
  400. }
  401. } else {
  402. ioat_chan->last_compl_desc_addr_hw = 0;
  403. ioat_chan->watchdog_completion
  404. = ioat_chan->last_completion;
  405. }
  406. ioat_chan->watchdog_last_tcp_cookie =
  407. ioat_chan->watchdog_tcp_cookie;
  408. }
  409. schedule_delayed_work(&device->work, WATCHDOG_DELAY);
  410. }
  411. static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
  412. {
  413. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  414. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  415. struct ioat_desc_sw *prev, *new;
  416. struct ioat_dma_descriptor *hw;
  417. dma_cookie_t cookie;
  418. LIST_HEAD(new_chain);
  419. u32 copy;
  420. size_t len;
  421. dma_addr_t src, dst;
  422. unsigned long orig_flags;
  423. unsigned int desc_count = 0;
  424. /* src and dest and len are stored in the initial descriptor */
  425. len = first->len;
  426. src = first->src;
  427. dst = first->dst;
  428. orig_flags = first->async_tx.flags;
  429. new = first;
  430. spin_lock_bh(&ioat_chan->desc_lock);
  431. prev = to_ioat_desc(ioat_chan->used_desc.prev);
  432. prefetch(prev->hw);
  433. do {
  434. copy = min_t(size_t, len, ioat_chan->xfercap);
  435. async_tx_ack(&new->async_tx);
  436. hw = new->hw;
  437. hw->size = copy;
  438. hw->ctl = 0;
  439. hw->src_addr = src;
  440. hw->dst_addr = dst;
  441. hw->next = 0;
  442. /* chain together the physical address list for the HW */
  443. wmb();
  444. prev->hw->next = (u64) new->async_tx.phys;
  445. len -= copy;
  446. dst += copy;
  447. src += copy;
  448. list_add_tail(&new->node, &new_chain);
  449. desc_count++;
  450. prev = new;
  451. } while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
  452. if (!new) {
  453. dev_err(&ioat_chan->device->pdev->dev,
  454. "tx submit failed\n");
  455. spin_unlock_bh(&ioat_chan->desc_lock);
  456. return -ENOMEM;
  457. }
  458. hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  459. if (first->async_tx.callback) {
  460. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  461. if (first != new) {
  462. /* move callback into to last desc */
  463. new->async_tx.callback = first->async_tx.callback;
  464. new->async_tx.callback_param
  465. = first->async_tx.callback_param;
  466. first->async_tx.callback = NULL;
  467. first->async_tx.callback_param = NULL;
  468. }
  469. }
  470. new->tx_cnt = desc_count;
  471. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  472. /* store the original values for use in later cleanup */
  473. if (new != first) {
  474. new->src = first->src;
  475. new->dst = first->dst;
  476. new->len = first->len;
  477. }
  478. /* cookie incr and addition to used_list must be atomic */
  479. cookie = ioat_chan->common.cookie;
  480. cookie++;
  481. if (cookie < 0)
  482. cookie = 1;
  483. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  484. /* write address into NextDescriptor field of last desc in chain */
  485. to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
  486. first->async_tx.phys;
  487. list_splice_tail(&new_chain, &ioat_chan->used_desc);
  488. ioat_chan->dmacount += desc_count;
  489. ioat_chan->pending += desc_count;
  490. if (ioat_chan->pending >= ioat_pending_level)
  491. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  492. spin_unlock_bh(&ioat_chan->desc_lock);
  493. return cookie;
  494. }
  495. static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
  496. {
  497. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  498. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  499. struct ioat_desc_sw *new;
  500. struct ioat_dma_descriptor *hw;
  501. dma_cookie_t cookie;
  502. u32 copy;
  503. size_t len;
  504. dma_addr_t src, dst;
  505. unsigned long orig_flags;
  506. unsigned int desc_count = 0;
  507. /* src and dest and len are stored in the initial descriptor */
  508. len = first->len;
  509. src = first->src;
  510. dst = first->dst;
  511. orig_flags = first->async_tx.flags;
  512. new = first;
  513. /*
  514. * ioat_chan->desc_lock is still in force in version 2 path
  515. * it gets unlocked at end of this function
  516. */
  517. do {
  518. copy = min_t(size_t, len, ioat_chan->xfercap);
  519. async_tx_ack(&new->async_tx);
  520. hw = new->hw;
  521. hw->size = copy;
  522. hw->ctl = 0;
  523. hw->src_addr = src;
  524. hw->dst_addr = dst;
  525. len -= copy;
  526. dst += copy;
  527. src += copy;
  528. desc_count++;
  529. } while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));
  530. if (!new) {
  531. dev_err(&ioat_chan->device->pdev->dev,
  532. "tx submit failed\n");
  533. spin_unlock_bh(&ioat_chan->desc_lock);
  534. return -ENOMEM;
  535. }
  536. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  537. if (first->async_tx.callback) {
  538. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  539. if (first != new) {
  540. /* move callback into to last desc */
  541. new->async_tx.callback = first->async_tx.callback;
  542. new->async_tx.callback_param
  543. = first->async_tx.callback_param;
  544. first->async_tx.callback = NULL;
  545. first->async_tx.callback_param = NULL;
  546. }
  547. }
  548. new->tx_cnt = desc_count;
  549. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  550. /* store the original values for use in later cleanup */
  551. if (new != first) {
  552. new->src = first->src;
  553. new->dst = first->dst;
  554. new->len = first->len;
  555. }
  556. /* cookie incr and addition to used_list must be atomic */
  557. cookie = ioat_chan->common.cookie;
  558. cookie++;
  559. if (cookie < 0)
  560. cookie = 1;
  561. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  562. ioat_chan->dmacount += desc_count;
  563. ioat_chan->pending += desc_count;
  564. if (ioat_chan->pending >= ioat_pending_level)
  565. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  566. spin_unlock_bh(&ioat_chan->desc_lock);
  567. return cookie;
  568. }
  569. /**
  570. * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
  571. * @ioat_chan: the channel supplying the memory pool for the descriptors
  572. * @flags: allocation flags
  573. */
  574. static struct ioat_desc_sw *ioat_dma_alloc_descriptor(
  575. struct ioat_dma_chan *ioat_chan,
  576. gfp_t flags)
  577. {
  578. struct ioat_dma_descriptor *desc;
  579. struct ioat_desc_sw *desc_sw;
  580. struct ioatdma_device *ioatdma_device;
  581. dma_addr_t phys;
  582. ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
  583. desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
  584. if (unlikely(!desc))
  585. return NULL;
  586. desc_sw = kzalloc(sizeof(*desc_sw), flags);
  587. if (unlikely(!desc_sw)) {
  588. pci_pool_free(ioatdma_device->dma_pool, desc, phys);
  589. return NULL;
  590. }
  591. memset(desc, 0, sizeof(*desc));
  592. dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common);
  593. switch (ioat_chan->device->version) {
  594. case IOAT_VER_1_2:
  595. desc_sw->async_tx.tx_submit = ioat1_tx_submit;
  596. break;
  597. case IOAT_VER_2_0:
  598. case IOAT_VER_3_0:
  599. desc_sw->async_tx.tx_submit = ioat2_tx_submit;
  600. break;
  601. }
  602. INIT_LIST_HEAD(&desc_sw->async_tx.tx_list);
  603. desc_sw->hw = desc;
  604. desc_sw->async_tx.phys = phys;
  605. return desc_sw;
  606. }
  607. static int ioat_initial_desc_count = 256;
  608. module_param(ioat_initial_desc_count, int, 0644);
  609. MODULE_PARM_DESC(ioat_initial_desc_count,
  610. "initial descriptors per channel (default: 256)");
  611. /**
  612. * ioat2_dma_massage_chan_desc - link the descriptors into a circle
  613. * @ioat_chan: the channel to be massaged
  614. */
  615. static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
  616. {
  617. struct ioat_desc_sw *desc, *_desc;
  618. /* setup used_desc */
  619. ioat_chan->used_desc.next = ioat_chan->free_desc.next;
  620. ioat_chan->used_desc.prev = NULL;
  621. /* pull free_desc out of the circle so that every node is a hw
  622. * descriptor, but leave it pointing to the list
  623. */
  624. ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
  625. ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;
  626. /* circle link the hw descriptors */
  627. desc = to_ioat_desc(ioat_chan->free_desc.next);
  628. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  629. list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
  630. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  631. }
  632. }
  633. /**
  634. * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
  635. * @chan: the channel to be filled out
  636. */
  637. static int ioat_dma_alloc_chan_resources(struct dma_chan *chan)
  638. {
  639. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  640. struct ioat_desc_sw *desc;
  641. u16 chanctrl;
  642. u32 chanerr;
  643. int i;
  644. LIST_HEAD(tmp_list);
  645. /* have we already been set up? */
  646. if (!list_empty(&ioat_chan->free_desc))
  647. return ioat_chan->desccount;
  648. /* Setup register to interrupt and write completion status on error */
  649. chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
  650. IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
  651. IOAT_CHANCTRL_ERR_COMPLETION_EN;
  652. writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
  653. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  654. if (chanerr) {
  655. dev_err(&ioat_chan->device->pdev->dev,
  656. "CHANERR = %x, clearing\n", chanerr);
  657. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  658. }
  659. /* Allocate descriptors */
  660. for (i = 0; i < ioat_initial_desc_count; i++) {
  661. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
  662. if (!desc) {
  663. dev_err(&ioat_chan->device->pdev->dev,
  664. "Only %d initial descriptors\n", i);
  665. break;
  666. }
  667. list_add_tail(&desc->node, &tmp_list);
  668. }
  669. spin_lock_bh(&ioat_chan->desc_lock);
  670. ioat_chan->desccount = i;
  671. list_splice(&tmp_list, &ioat_chan->free_desc);
  672. if (ioat_chan->device->version != IOAT_VER_1_2)
  673. ioat2_dma_massage_chan_desc(ioat_chan);
  674. spin_unlock_bh(&ioat_chan->desc_lock);
  675. /* allocate a completion writeback area */
  676. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  677. ioat_chan->completion_virt =
  678. pci_pool_alloc(ioat_chan->device->completion_pool,
  679. GFP_KERNEL,
  680. &ioat_chan->completion_addr);
  681. memset(ioat_chan->completion_virt, 0,
  682. sizeof(*ioat_chan->completion_virt));
  683. writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
  684. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  685. writel(((u64) ioat_chan->completion_addr) >> 32,
  686. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  687. tasklet_enable(&ioat_chan->cleanup_task);
  688. ioat_dma_start_null_desc(ioat_chan); /* give chain to dma device */
  689. return ioat_chan->desccount;
  690. }
  691. /**
  692. * ioat_dma_free_chan_resources - release all the descriptors
  693. * @chan: the channel to be cleaned
  694. */
  695. static void ioat_dma_free_chan_resources(struct dma_chan *chan)
  696. {
  697. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  698. struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
  699. struct ioat_desc_sw *desc, *_desc;
  700. int in_use_descs = 0;
  701. /* Before freeing channel resources first check
  702. * if they have been previously allocated for this channel.
  703. */
  704. if (ioat_chan->desccount == 0)
  705. return;
  706. tasklet_disable(&ioat_chan->cleanup_task);
  707. ioat_dma_memcpy_cleanup(ioat_chan);
  708. /* Delay 100ms after reset to allow internal DMA logic to quiesce
  709. * before removing DMA descriptor resources.
  710. */
  711. writeb(IOAT_CHANCMD_RESET,
  712. ioat_chan->reg_base
  713. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  714. mdelay(100);
  715. spin_lock_bh(&ioat_chan->desc_lock);
  716. switch (ioat_chan->device->version) {
  717. case IOAT_VER_1_2:
  718. list_for_each_entry_safe(desc, _desc,
  719. &ioat_chan->used_desc, node) {
  720. in_use_descs++;
  721. list_del(&desc->node);
  722. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  723. desc->async_tx.phys);
  724. kfree(desc);
  725. }
  726. list_for_each_entry_safe(desc, _desc,
  727. &ioat_chan->free_desc, node) {
  728. list_del(&desc->node);
  729. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  730. desc->async_tx.phys);
  731. kfree(desc);
  732. }
  733. break;
  734. case IOAT_VER_2_0:
  735. case IOAT_VER_3_0:
  736. list_for_each_entry_safe(desc, _desc,
  737. ioat_chan->free_desc.next, node) {
  738. list_del(&desc->node);
  739. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  740. desc->async_tx.phys);
  741. kfree(desc);
  742. }
  743. desc = to_ioat_desc(ioat_chan->free_desc.next);
  744. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  745. desc->async_tx.phys);
  746. kfree(desc);
  747. INIT_LIST_HEAD(&ioat_chan->free_desc);
  748. INIT_LIST_HEAD(&ioat_chan->used_desc);
  749. break;
  750. }
  751. spin_unlock_bh(&ioat_chan->desc_lock);
  752. pci_pool_free(ioatdma_device->completion_pool,
  753. ioat_chan->completion_virt,
  754. ioat_chan->completion_addr);
  755. /* one is ok since we left it on there on purpose */
  756. if (in_use_descs > 1)
  757. dev_err(&ioat_chan->device->pdev->dev,
  758. "Freeing %d in use descriptors!\n",
  759. in_use_descs - 1);
  760. ioat_chan->last_completion = ioat_chan->completion_addr = 0;
  761. ioat_chan->pending = 0;
  762. ioat_chan->dmacount = 0;
  763. ioat_chan->desccount = 0;
  764. ioat_chan->watchdog_completion = 0;
  765. ioat_chan->last_compl_desc_addr_hw = 0;
  766. ioat_chan->watchdog_tcp_cookie =
  767. ioat_chan->watchdog_last_tcp_cookie = 0;
  768. }
  769. /**
  770. * ioat_dma_get_next_descriptor - return the next available descriptor
  771. * @ioat_chan: IOAT DMA channel handle
  772. *
  773. * Gets the next descriptor from the chain, and must be called with the
  774. * channel's desc_lock held. Allocates more descriptors if the channel
  775. * has run out.
  776. */
  777. static struct ioat_desc_sw *
  778. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  779. {
  780. struct ioat_desc_sw *new;
  781. if (!list_empty(&ioat_chan->free_desc)) {
  782. new = to_ioat_desc(ioat_chan->free_desc.next);
  783. list_del(&new->node);
  784. } else {
  785. /* try to get another desc */
  786. new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  787. if (!new) {
  788. dev_err(&ioat_chan->device->pdev->dev,
  789. "alloc failed\n");
  790. return NULL;
  791. }
  792. }
  793. prefetch(new->hw);
  794. return new;
  795. }
  796. static struct ioat_desc_sw *
  797. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  798. {
  799. struct ioat_desc_sw *new;
  800. /*
  801. * used.prev points to where to start processing
  802. * used.next points to next free descriptor
  803. * if used.prev == NULL, there are none waiting to be processed
  804. * if used.next == used.prev.prev, there is only one free descriptor,
  805. * and we need to use it to as a noop descriptor before
  806. * linking in a new set of descriptors, since the device
  807. * has probably already read the pointer to it
  808. */
  809. if (ioat_chan->used_desc.prev &&
  810. ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {
  811. struct ioat_desc_sw *desc;
  812. struct ioat_desc_sw *noop_desc;
  813. int i;
  814. /* set up the noop descriptor */
  815. noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
  816. /* set size to non-zero value (channel returns error when size is 0) */
  817. noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
  818. noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
  819. noop_desc->hw->src_addr = 0;
  820. noop_desc->hw->dst_addr = 0;
  821. ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
  822. ioat_chan->pending++;
  823. ioat_chan->dmacount++;
  824. /* try to get a few more descriptors */
  825. for (i = 16; i; i--) {
  826. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  827. if (!desc) {
  828. dev_err(&ioat_chan->device->pdev->dev,
  829. "alloc failed\n");
  830. break;
  831. }
  832. list_add_tail(&desc->node, ioat_chan->used_desc.next);
  833. desc->hw->next
  834. = to_ioat_desc(desc->node.next)->async_tx.phys;
  835. to_ioat_desc(desc->node.prev)->hw->next
  836. = desc->async_tx.phys;
  837. ioat_chan->desccount++;
  838. }
  839. ioat_chan->used_desc.next = noop_desc->node.next;
  840. }
  841. new = to_ioat_desc(ioat_chan->used_desc.next);
  842. prefetch(new);
  843. ioat_chan->used_desc.next = new->node.next;
  844. if (ioat_chan->used_desc.prev == NULL)
  845. ioat_chan->used_desc.prev = &new->node;
  846. prefetch(new->hw);
  847. return new;
  848. }
  849. static struct ioat_desc_sw *ioat_dma_get_next_descriptor(
  850. struct ioat_dma_chan *ioat_chan)
  851. {
  852. if (!ioat_chan)
  853. return NULL;
  854. switch (ioat_chan->device->version) {
  855. case IOAT_VER_1_2:
  856. return ioat1_dma_get_next_descriptor(ioat_chan);
  857. case IOAT_VER_2_0:
  858. case IOAT_VER_3_0:
  859. return ioat2_dma_get_next_descriptor(ioat_chan);
  860. }
  861. return NULL;
  862. }
  863. static struct dma_async_tx_descriptor *ioat1_dma_prep_memcpy(
  864. struct dma_chan *chan,
  865. dma_addr_t dma_dest,
  866. dma_addr_t dma_src,
  867. size_t len,
  868. unsigned long flags)
  869. {
  870. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  871. struct ioat_desc_sw *new;
  872. spin_lock_bh(&ioat_chan->desc_lock);
  873. new = ioat_dma_get_next_descriptor(ioat_chan);
  874. spin_unlock_bh(&ioat_chan->desc_lock);
  875. if (new) {
  876. new->len = len;
  877. new->dst = dma_dest;
  878. new->src = dma_src;
  879. new->async_tx.flags = flags;
  880. return &new->async_tx;
  881. } else {
  882. dev_err(&ioat_chan->device->pdev->dev,
  883. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  884. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  885. return NULL;
  886. }
  887. }
  888. static struct dma_async_tx_descriptor *ioat2_dma_prep_memcpy(
  889. struct dma_chan *chan,
  890. dma_addr_t dma_dest,
  891. dma_addr_t dma_src,
  892. size_t len,
  893. unsigned long flags)
  894. {
  895. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  896. struct ioat_desc_sw *new;
  897. spin_lock_bh(&ioat_chan->desc_lock);
  898. new = ioat2_dma_get_next_descriptor(ioat_chan);
  899. /*
  900. * leave ioat_chan->desc_lock set in ioat 2 path
  901. * it will get unlocked at end of tx_submit
  902. */
  903. if (new) {
  904. new->len = len;
  905. new->dst = dma_dest;
  906. new->src = dma_src;
  907. new->async_tx.flags = flags;
  908. return &new->async_tx;
  909. } else {
  910. spin_unlock_bh(&ioat_chan->desc_lock);
  911. dev_err(&ioat_chan->device->pdev->dev,
  912. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  913. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  914. return NULL;
  915. }
  916. }
  917. static void ioat_dma_cleanup_tasklet(unsigned long data)
  918. {
  919. struct ioat_dma_chan *chan = (void *)data;
  920. ioat_dma_memcpy_cleanup(chan);
  921. writew(IOAT_CHANCTRL_INT_DISABLE,
  922. chan->reg_base + IOAT_CHANCTRL_OFFSET);
  923. }
  924. static void
  925. ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
  926. {
  927. /*
  928. * yes we are unmapping both _page and _single
  929. * alloc'd regions with unmap_page. Is this
  930. * *really* that bad?
  931. */
  932. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP))
  933. pci_unmap_page(ioat_chan->device->pdev,
  934. pci_unmap_addr(desc, dst),
  935. pci_unmap_len(desc, len),
  936. PCI_DMA_FROMDEVICE);
  937. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP))
  938. pci_unmap_page(ioat_chan->device->pdev,
  939. pci_unmap_addr(desc, src),
  940. pci_unmap_len(desc, len),
  941. PCI_DMA_TODEVICE);
  942. }
  943. /**
  944. * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
  945. * @chan: ioat channel to be cleaned up
  946. */
  947. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
  948. {
  949. unsigned long phys_complete;
  950. struct ioat_desc_sw *desc, *_desc;
  951. dma_cookie_t cookie = 0;
  952. unsigned long desc_phys;
  953. struct ioat_desc_sw *latest_desc;
  954. prefetch(ioat_chan->completion_virt);
  955. if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
  956. return;
  957. /* The completion writeback can happen at any time,
  958. so reads by the driver need to be atomic operations
  959. The descriptor physical addresses are limited to 32-bits
  960. when the CPU can only do a 32-bit mov */
  961. #if (BITS_PER_LONG == 64)
  962. phys_complete =
  963. ioat_chan->completion_virt->full
  964. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  965. #else
  966. phys_complete =
  967. ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
  968. #endif
  969. if ((ioat_chan->completion_virt->full
  970. & IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
  971. IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
  972. dev_err(&ioat_chan->device->pdev->dev,
  973. "Channel halted, chanerr = %x\n",
  974. readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
  975. /* TODO do something to salvage the situation */
  976. }
  977. if (phys_complete == ioat_chan->last_completion) {
  978. spin_unlock_bh(&ioat_chan->cleanup_lock);
  979. /*
  980. * perhaps we're stuck so hard that the watchdog can't go off?
  981. * try to catch it after 2 seconds
  982. */
  983. if (ioat_chan->device->version != IOAT_VER_3_0) {
  984. if (time_after(jiffies,
  985. ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
  986. ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
  987. ioat_chan->last_completion_time = jiffies;
  988. }
  989. }
  990. return;
  991. }
  992. ioat_chan->last_completion_time = jiffies;
  993. cookie = 0;
  994. if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
  995. spin_unlock_bh(&ioat_chan->cleanup_lock);
  996. return;
  997. }
  998. switch (ioat_chan->device->version) {
  999. case IOAT_VER_1_2:
  1000. list_for_each_entry_safe(desc, _desc,
  1001. &ioat_chan->used_desc, node) {
  1002. /*
  1003. * Incoming DMA requests may use multiple descriptors,
  1004. * due to exceeding xfercap, perhaps. If so, only the
  1005. * last one will have a cookie, and require unmapping.
  1006. */
  1007. if (desc->async_tx.cookie) {
  1008. cookie = desc->async_tx.cookie;
  1009. ioat_dma_unmap(ioat_chan, desc);
  1010. if (desc->async_tx.callback) {
  1011. desc->async_tx.callback(desc->async_tx.callback_param);
  1012. desc->async_tx.callback = NULL;
  1013. }
  1014. }
  1015. if (desc->async_tx.phys != phys_complete) {
  1016. /*
  1017. * a completed entry, but not the last, so clean
  1018. * up if the client is done with the descriptor
  1019. */
  1020. if (async_tx_test_ack(&desc->async_tx)) {
  1021. list_del(&desc->node);
  1022. list_add_tail(&desc->node,
  1023. &ioat_chan->free_desc);
  1024. } else
  1025. desc->async_tx.cookie = 0;
  1026. } else {
  1027. /*
  1028. * last used desc. Do not remove, so we can
  1029. * append from it, but don't look at it next
  1030. * time, either
  1031. */
  1032. desc->async_tx.cookie = 0;
  1033. /* TODO check status bits? */
  1034. break;
  1035. }
  1036. }
  1037. break;
  1038. case IOAT_VER_2_0:
  1039. case IOAT_VER_3_0:
  1040. /* has some other thread has already cleaned up? */
  1041. if (ioat_chan->used_desc.prev == NULL)
  1042. break;
  1043. /* work backwards to find latest finished desc */
  1044. desc = to_ioat_desc(ioat_chan->used_desc.next);
  1045. latest_desc = NULL;
  1046. do {
  1047. desc = to_ioat_desc(desc->node.prev);
  1048. desc_phys = (unsigned long)desc->async_tx.phys
  1049. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  1050. if (desc_phys == phys_complete) {
  1051. latest_desc = desc;
  1052. break;
  1053. }
  1054. } while (&desc->node != ioat_chan->used_desc.prev);
  1055. if (latest_desc != NULL) {
  1056. /* work forwards to clear finished descriptors */
  1057. for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
  1058. &desc->node != latest_desc->node.next &&
  1059. &desc->node != ioat_chan->used_desc.next;
  1060. desc = to_ioat_desc(desc->node.next)) {
  1061. if (desc->async_tx.cookie) {
  1062. cookie = desc->async_tx.cookie;
  1063. desc->async_tx.cookie = 0;
  1064. ioat_dma_unmap(ioat_chan, desc);
  1065. if (desc->async_tx.callback) {
  1066. desc->async_tx.callback(desc->async_tx.callback_param);
  1067. desc->async_tx.callback = NULL;
  1068. }
  1069. }
  1070. }
  1071. /* move used.prev up beyond those that are finished */
  1072. if (&desc->node == ioat_chan->used_desc.next)
  1073. ioat_chan->used_desc.prev = NULL;
  1074. else
  1075. ioat_chan->used_desc.prev = &desc->node;
  1076. }
  1077. break;
  1078. }
  1079. spin_unlock_bh(&ioat_chan->desc_lock);
  1080. ioat_chan->last_completion = phys_complete;
  1081. if (cookie != 0)
  1082. ioat_chan->completed_cookie = cookie;
  1083. spin_unlock_bh(&ioat_chan->cleanup_lock);
  1084. }
  1085. /**
  1086. * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
  1087. * @chan: IOAT DMA channel handle
  1088. * @cookie: DMA transaction identifier
  1089. * @done: if not %NULL, updated with last completed transaction
  1090. * @used: if not %NULL, updated with last used transaction
  1091. */
  1092. static enum dma_status ioat_dma_is_complete(struct dma_chan *chan,
  1093. dma_cookie_t cookie,
  1094. dma_cookie_t *done,
  1095. dma_cookie_t *used)
  1096. {
  1097. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  1098. dma_cookie_t last_used;
  1099. dma_cookie_t last_complete;
  1100. enum dma_status ret;
  1101. last_used = chan->cookie;
  1102. last_complete = ioat_chan->completed_cookie;
  1103. ioat_chan->watchdog_tcp_cookie = cookie;
  1104. if (done)
  1105. *done = last_complete;
  1106. if (used)
  1107. *used = last_used;
  1108. ret = dma_async_is_complete(cookie, last_complete, last_used);
  1109. if (ret == DMA_SUCCESS)
  1110. return ret;
  1111. ioat_dma_memcpy_cleanup(ioat_chan);
  1112. last_used = chan->cookie;
  1113. last_complete = ioat_chan->completed_cookie;
  1114. if (done)
  1115. *done = last_complete;
  1116. if (used)
  1117. *used = last_used;
  1118. return dma_async_is_complete(cookie, last_complete, last_used);
  1119. }
  1120. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
  1121. {
  1122. struct ioat_desc_sw *desc;
  1123. spin_lock_bh(&ioat_chan->desc_lock);
  1124. desc = ioat_dma_get_next_descriptor(ioat_chan);
  1125. if (!desc) {
  1126. dev_err(&ioat_chan->device->pdev->dev,
  1127. "Unable to start null desc - get next desc failed\n");
  1128. spin_unlock_bh(&ioat_chan->desc_lock);
  1129. return;
  1130. }
  1131. desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
  1132. | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
  1133. | IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  1134. /* set size to non-zero value (channel returns error when size is 0) */
  1135. desc->hw->size = NULL_DESC_BUFFER_SIZE;
  1136. desc->hw->src_addr = 0;
  1137. desc->hw->dst_addr = 0;
  1138. async_tx_ack(&desc->async_tx);
  1139. switch (ioat_chan->device->version) {
  1140. case IOAT_VER_1_2:
  1141. desc->hw->next = 0;
  1142. list_add_tail(&desc->node, &ioat_chan->used_desc);
  1143. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1144. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  1145. writel(((u64) desc->async_tx.phys) >> 32,
  1146. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  1147. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  1148. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  1149. break;
  1150. case IOAT_VER_2_0:
  1151. case IOAT_VER_3_0:
  1152. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1153. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  1154. writel(((u64) desc->async_tx.phys) >> 32,
  1155. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  1156. ioat_chan->dmacount++;
  1157. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  1158. break;
  1159. }
  1160. spin_unlock_bh(&ioat_chan->desc_lock);
  1161. }
  1162. /*
  1163. * Perform a IOAT transaction to verify the HW works.
  1164. */
  1165. #define IOAT_TEST_SIZE 2000
  1166. DECLARE_COMPLETION(test_completion);
  1167. static void ioat_dma_test_callback(void *dma_async_param)
  1168. {
  1169. printk(KERN_ERR "ioatdma: ioat_dma_test_callback(%p)\n",
  1170. dma_async_param);
  1171. complete(&test_completion);
  1172. }
  1173. /**
  1174. * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
  1175. * @device: device to be tested
  1176. */
  1177. static int ioat_dma_self_test(struct ioatdma_device *device)
  1178. {
  1179. int i;
  1180. u8 *src;
  1181. u8 *dest;
  1182. struct dma_chan *dma_chan;
  1183. struct dma_async_tx_descriptor *tx;
  1184. dma_addr_t dma_dest, dma_src;
  1185. dma_cookie_t cookie;
  1186. int err = 0;
  1187. src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1188. if (!src)
  1189. return -ENOMEM;
  1190. dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1191. if (!dest) {
  1192. kfree(src);
  1193. return -ENOMEM;
  1194. }
  1195. /* Fill in src buffer */
  1196. for (i = 0; i < IOAT_TEST_SIZE; i++)
  1197. src[i] = (u8)i;
  1198. /* Start copy, using first DMA channel */
  1199. dma_chan = container_of(device->common.channels.next,
  1200. struct dma_chan,
  1201. device_node);
  1202. if (device->common.device_alloc_chan_resources(dma_chan) < 1) {
  1203. dev_err(&device->pdev->dev,
  1204. "selftest cannot allocate chan resource\n");
  1205. err = -ENODEV;
  1206. goto out;
  1207. }
  1208. dma_src = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE,
  1209. DMA_TO_DEVICE);
  1210. dma_dest = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE,
  1211. DMA_FROM_DEVICE);
  1212. tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
  1213. IOAT_TEST_SIZE, 0);
  1214. if (!tx) {
  1215. dev_err(&device->pdev->dev,
  1216. "Self-test prep failed, disabling\n");
  1217. err = -ENODEV;
  1218. goto free_resources;
  1219. }
  1220. async_tx_ack(tx);
  1221. tx->callback = ioat_dma_test_callback;
  1222. tx->callback_param = (void *)0x8086;
  1223. cookie = tx->tx_submit(tx);
  1224. if (cookie < 0) {
  1225. dev_err(&device->pdev->dev,
  1226. "Self-test setup failed, disabling\n");
  1227. err = -ENODEV;
  1228. goto free_resources;
  1229. }
  1230. device->common.device_issue_pending(dma_chan);
  1231. wait_for_completion_timeout(&test_completion, msecs_to_jiffies(3000));
  1232. if (device->common.device_is_tx_complete(dma_chan, cookie, NULL, NULL)
  1233. != DMA_SUCCESS) {
  1234. dev_err(&device->pdev->dev,
  1235. "Self-test copy timed out, disabling\n");
  1236. err = -ENODEV;
  1237. goto free_resources;
  1238. }
  1239. if (memcmp(src, dest, IOAT_TEST_SIZE)) {
  1240. dev_err(&device->pdev->dev,
  1241. "Self-test copy failed compare, disabling\n");
  1242. err = -ENODEV;
  1243. goto free_resources;
  1244. }
  1245. free_resources:
  1246. device->common.device_free_chan_resources(dma_chan);
  1247. out:
  1248. kfree(src);
  1249. kfree(dest);
  1250. return err;
  1251. }
  1252. static char ioat_interrupt_style[32] = "msix";
  1253. module_param_string(ioat_interrupt_style, ioat_interrupt_style,
  1254. sizeof(ioat_interrupt_style), 0644);
  1255. MODULE_PARM_DESC(ioat_interrupt_style,
  1256. "set ioat interrupt style: msix (default), "
  1257. "msix-single-vector, msi, intx)");
  1258. /**
  1259. * ioat_dma_setup_interrupts - setup interrupt handler
  1260. * @device: ioat device
  1261. */
  1262. static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
  1263. {
  1264. struct ioat_dma_chan *ioat_chan;
  1265. int err, i, j, msixcnt;
  1266. u8 intrctrl = 0;
  1267. if (!strcmp(ioat_interrupt_style, "msix"))
  1268. goto msix;
  1269. if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
  1270. goto msix_single_vector;
  1271. if (!strcmp(ioat_interrupt_style, "msi"))
  1272. goto msi;
  1273. if (!strcmp(ioat_interrupt_style, "intx"))
  1274. goto intx;
  1275. dev_err(&device->pdev->dev, "invalid ioat_interrupt_style %s\n",
  1276. ioat_interrupt_style);
  1277. goto err_no_irq;
  1278. msix:
  1279. /* The number of MSI-X vectors should equal the number of channels */
  1280. msixcnt = device->common.chancnt;
  1281. for (i = 0; i < msixcnt; i++)
  1282. device->msix_entries[i].entry = i;
  1283. err = pci_enable_msix(device->pdev, device->msix_entries, msixcnt);
  1284. if (err < 0)
  1285. goto msi;
  1286. if (err > 0)
  1287. goto msix_single_vector;
  1288. for (i = 0; i < msixcnt; i++) {
  1289. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1290. err = request_irq(device->msix_entries[i].vector,
  1291. ioat_dma_do_interrupt_msix,
  1292. 0, "ioat-msix", ioat_chan);
  1293. if (err) {
  1294. for (j = 0; j < i; j++) {
  1295. ioat_chan =
  1296. ioat_lookup_chan_by_index(device, j);
  1297. free_irq(device->msix_entries[j].vector,
  1298. ioat_chan);
  1299. }
  1300. goto msix_single_vector;
  1301. }
  1302. }
  1303. intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
  1304. device->irq_mode = msix_multi_vector;
  1305. goto done;
  1306. msix_single_vector:
  1307. device->msix_entries[0].entry = 0;
  1308. err = pci_enable_msix(device->pdev, device->msix_entries, 1);
  1309. if (err)
  1310. goto msi;
  1311. err = request_irq(device->msix_entries[0].vector, ioat_dma_do_interrupt,
  1312. 0, "ioat-msix", device);
  1313. if (err) {
  1314. pci_disable_msix(device->pdev);
  1315. goto msi;
  1316. }
  1317. device->irq_mode = msix_single_vector;
  1318. goto done;
  1319. msi:
  1320. err = pci_enable_msi(device->pdev);
  1321. if (err)
  1322. goto intx;
  1323. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1324. 0, "ioat-msi", device);
  1325. if (err) {
  1326. pci_disable_msi(device->pdev);
  1327. goto intx;
  1328. }
  1329. /*
  1330. * CB 1.2 devices need a bit set in configuration space to enable MSI
  1331. */
  1332. if (device->version == IOAT_VER_1_2) {
  1333. u32 dmactrl;
  1334. pci_read_config_dword(device->pdev,
  1335. IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
  1336. dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
  1337. pci_write_config_dword(device->pdev,
  1338. IOAT_PCI_DMACTRL_OFFSET, dmactrl);
  1339. }
  1340. device->irq_mode = msi;
  1341. goto done;
  1342. intx:
  1343. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1344. IRQF_SHARED, "ioat-intx", device);
  1345. if (err)
  1346. goto err_no_irq;
  1347. device->irq_mode = intx;
  1348. done:
  1349. intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
  1350. writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1351. return 0;
  1352. err_no_irq:
  1353. /* Disable all interrupt generation */
  1354. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1355. dev_err(&device->pdev->dev, "no usable interrupts\n");
  1356. device->irq_mode = none;
  1357. return -1;
  1358. }
  1359. /**
  1360. * ioat_dma_remove_interrupts - remove whatever interrupts were set
  1361. * @device: ioat device
  1362. */
  1363. static void ioat_dma_remove_interrupts(struct ioatdma_device *device)
  1364. {
  1365. struct ioat_dma_chan *ioat_chan;
  1366. int i;
  1367. /* Disable all interrupt generation */
  1368. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1369. switch (device->irq_mode) {
  1370. case msix_multi_vector:
  1371. for (i = 0; i < device->common.chancnt; i++) {
  1372. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1373. free_irq(device->msix_entries[i].vector, ioat_chan);
  1374. }
  1375. pci_disable_msix(device->pdev);
  1376. break;
  1377. case msix_single_vector:
  1378. free_irq(device->msix_entries[0].vector, device);
  1379. pci_disable_msix(device->pdev);
  1380. break;
  1381. case msi:
  1382. free_irq(device->pdev->irq, device);
  1383. pci_disable_msi(device->pdev);
  1384. break;
  1385. case intx:
  1386. free_irq(device->pdev->irq, device);
  1387. break;
  1388. case none:
  1389. dev_warn(&device->pdev->dev,
  1390. "call to %s without interrupts setup\n", __func__);
  1391. }
  1392. device->irq_mode = none;
  1393. }
  1394. struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
  1395. void __iomem *iobase)
  1396. {
  1397. int err;
  1398. struct ioatdma_device *device;
  1399. device = kzalloc(sizeof(*device), GFP_KERNEL);
  1400. if (!device) {
  1401. err = -ENOMEM;
  1402. goto err_kzalloc;
  1403. }
  1404. device->pdev = pdev;
  1405. device->reg_base = iobase;
  1406. device->version = readb(device->reg_base + IOAT_VER_OFFSET);
  1407. /* DMA coherent memory pool for DMA descriptor allocations */
  1408. device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
  1409. sizeof(struct ioat_dma_descriptor),
  1410. 64, 0);
  1411. if (!device->dma_pool) {
  1412. err = -ENOMEM;
  1413. goto err_dma_pool;
  1414. }
  1415. device->completion_pool = pci_pool_create("completion_pool", pdev,
  1416. sizeof(u64), SMP_CACHE_BYTES,
  1417. SMP_CACHE_BYTES);
  1418. if (!device->completion_pool) {
  1419. err = -ENOMEM;
  1420. goto err_completion_pool;
  1421. }
  1422. INIT_LIST_HEAD(&device->common.channels);
  1423. ioat_dma_enumerate_channels(device);
  1424. device->common.device_alloc_chan_resources =
  1425. ioat_dma_alloc_chan_resources;
  1426. device->common.device_free_chan_resources =
  1427. ioat_dma_free_chan_resources;
  1428. device->common.dev = &pdev->dev;
  1429. dma_cap_set(DMA_MEMCPY, device->common.cap_mask);
  1430. device->common.device_is_tx_complete = ioat_dma_is_complete;
  1431. switch (device->version) {
  1432. case IOAT_VER_1_2:
  1433. device->common.device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
  1434. device->common.device_issue_pending =
  1435. ioat1_dma_memcpy_issue_pending;
  1436. break;
  1437. case IOAT_VER_2_0:
  1438. case IOAT_VER_3_0:
  1439. device->common.device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
  1440. device->common.device_issue_pending =
  1441. ioat2_dma_memcpy_issue_pending;
  1442. break;
  1443. }
  1444. dev_err(&device->pdev->dev,
  1445. "Intel(R) I/OAT DMA Engine found,"
  1446. " %d channels, device version 0x%02x, driver version %s\n",
  1447. device->common.chancnt, device->version, IOAT_DMA_VERSION);
  1448. err = ioat_dma_setup_interrupts(device);
  1449. if (err)
  1450. goto err_setup_interrupts;
  1451. err = ioat_dma_self_test(device);
  1452. if (err)
  1453. goto err_self_test;
  1454. ioat_set_tcp_copy_break(device);
  1455. dma_async_device_register(&device->common);
  1456. if (device->version != IOAT_VER_3_0) {
  1457. INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
  1458. schedule_delayed_work(&device->work,
  1459. WATCHDOG_DELAY);
  1460. }
  1461. return device;
  1462. err_self_test:
  1463. ioat_dma_remove_interrupts(device);
  1464. err_setup_interrupts:
  1465. pci_pool_destroy(device->completion_pool);
  1466. err_completion_pool:
  1467. pci_pool_destroy(device->dma_pool);
  1468. err_dma_pool:
  1469. kfree(device);
  1470. err_kzalloc:
  1471. dev_err(&pdev->dev,
  1472. "Intel(R) I/OAT DMA Engine initialization failed\n");
  1473. return NULL;
  1474. }
  1475. void ioat_dma_remove(struct ioatdma_device *device)
  1476. {
  1477. struct dma_chan *chan, *_chan;
  1478. struct ioat_dma_chan *ioat_chan;
  1479. ioat_dma_remove_interrupts(device);
  1480. dma_async_device_unregister(&device->common);
  1481. pci_pool_destroy(device->dma_pool);
  1482. pci_pool_destroy(device->completion_pool);
  1483. iounmap(device->reg_base);
  1484. pci_release_regions(device->pdev);
  1485. pci_disable_device(device->pdev);
  1486. if (device->version != IOAT_VER_3_0) {
  1487. cancel_delayed_work(&device->work);
  1488. }
  1489. list_for_each_entry_safe(chan, _chan,
  1490. &device->common.channels, device_node) {
  1491. ioat_chan = to_ioat_chan(chan);
  1492. list_del(&chan->device_node);
  1493. kfree(ioat_chan);
  1494. }
  1495. kfree(device);
  1496. }