book3s_hv_rmhandlers.S 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
  12. *
  13. * Derived from book3s_rmhandlers.S and other files, which are:
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/ppc_asm.h>
  20. #include <asm/kvm_asm.h>
  21. #include <asm/reg.h>
  22. #include <asm/page.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/exception-64s.h>
  25. /*****************************************************************************
  26. * *
  27. * Real Mode handlers that need to be in the linear mapping *
  28. * *
  29. ****************************************************************************/
  30. .globl kvmppc_skip_interrupt
  31. kvmppc_skip_interrupt:
  32. mfspr r13,SPRN_SRR0
  33. addi r13,r13,4
  34. mtspr SPRN_SRR0,r13
  35. GET_SCRATCH0(r13)
  36. rfid
  37. b .
  38. .globl kvmppc_skip_Hinterrupt
  39. kvmppc_skip_Hinterrupt:
  40. mfspr r13,SPRN_HSRR0
  41. addi r13,r13,4
  42. mtspr SPRN_HSRR0,r13
  43. GET_SCRATCH0(r13)
  44. hrfid
  45. b .
  46. /*
  47. * Call kvmppc_handler_trampoline_enter in real mode.
  48. * Must be called with interrupts hard-disabled.
  49. *
  50. * Input Registers:
  51. *
  52. * LR = return address to continue at after eventually re-enabling MMU
  53. */
  54. _GLOBAL(kvmppc_hv_entry_trampoline)
  55. mfmsr r10
  56. LOAD_REG_ADDR(r5, kvmppc_hv_entry)
  57. li r0,MSR_RI
  58. andc r0,r10,r0
  59. li r6,MSR_IR | MSR_DR
  60. andc r6,r10,r6
  61. mtmsrd r0,1 /* clear RI in MSR */
  62. mtsrr0 r5
  63. mtsrr1 r6
  64. RFI
  65. #define ULONG_SIZE 8
  66. #define VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
  67. /******************************************************************************
  68. * *
  69. * Entry code *
  70. * *
  71. *****************************************************************************/
  72. #define XICS_XIRR 4
  73. #define XICS_QIRR 0xc
  74. /*
  75. * We come in here when wakened from nap mode on a secondary hw thread.
  76. * Relocation is off and most register values are lost.
  77. * r13 points to the PACA.
  78. */
  79. .globl kvm_start_guest
  80. kvm_start_guest:
  81. ld r1,PACAEMERGSP(r13)
  82. subi r1,r1,STACK_FRAME_OVERHEAD
  83. /* get vcpu pointer */
  84. ld r4, HSTATE_KVM_VCPU(r13)
  85. /* We got here with an IPI; clear it */
  86. ld r5, HSTATE_XICS_PHYS(r13)
  87. li r0, 0xff
  88. li r6, XICS_QIRR
  89. li r7, XICS_XIRR
  90. lwzcix r8, r5, r7 /* ack the interrupt */
  91. sync
  92. stbcix r0, r5, r6 /* clear it */
  93. stwcix r8, r5, r7 /* EOI it */
  94. .global kvmppc_hv_entry
  95. kvmppc_hv_entry:
  96. /* Required state:
  97. *
  98. * R4 = vcpu pointer
  99. * MSR = ~IR|DR
  100. * R13 = PACA
  101. * R1 = host R1
  102. * all other volatile GPRS = free
  103. */
  104. mflr r0
  105. std r0, HSTATE_VMHANDLER(r13)
  106. ld r14, VCPU_GPR(r14)(r4)
  107. ld r15, VCPU_GPR(r15)(r4)
  108. ld r16, VCPU_GPR(r16)(r4)
  109. ld r17, VCPU_GPR(r17)(r4)
  110. ld r18, VCPU_GPR(r18)(r4)
  111. ld r19, VCPU_GPR(r19)(r4)
  112. ld r20, VCPU_GPR(r20)(r4)
  113. ld r21, VCPU_GPR(r21)(r4)
  114. ld r22, VCPU_GPR(r22)(r4)
  115. ld r23, VCPU_GPR(r23)(r4)
  116. ld r24, VCPU_GPR(r24)(r4)
  117. ld r25, VCPU_GPR(r25)(r4)
  118. ld r26, VCPU_GPR(r26)(r4)
  119. ld r27, VCPU_GPR(r27)(r4)
  120. ld r28, VCPU_GPR(r28)(r4)
  121. ld r29, VCPU_GPR(r29)(r4)
  122. ld r30, VCPU_GPR(r30)(r4)
  123. ld r31, VCPU_GPR(r31)(r4)
  124. /* Load guest PMU registers */
  125. /* R4 is live here (vcpu pointer) */
  126. li r3, 1
  127. sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
  128. mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
  129. isync
  130. lwz r3, VCPU_PMC(r4) /* always load up guest PMU registers */
  131. lwz r5, VCPU_PMC + 4(r4) /* to prevent information leak */
  132. lwz r6, VCPU_PMC + 8(r4)
  133. lwz r7, VCPU_PMC + 12(r4)
  134. lwz r8, VCPU_PMC + 16(r4)
  135. lwz r9, VCPU_PMC + 20(r4)
  136. mtspr SPRN_PMC1, r3
  137. mtspr SPRN_PMC2, r5
  138. mtspr SPRN_PMC3, r6
  139. mtspr SPRN_PMC4, r7
  140. mtspr SPRN_PMC5, r8
  141. mtspr SPRN_PMC6, r9
  142. ld r3, VCPU_MMCR(r4)
  143. ld r5, VCPU_MMCR + 8(r4)
  144. ld r6, VCPU_MMCR + 16(r4)
  145. mtspr SPRN_MMCR1, r5
  146. mtspr SPRN_MMCRA, r6
  147. mtspr SPRN_MMCR0, r3
  148. isync
  149. /* Load up FP, VMX and VSX registers */
  150. bl kvmppc_load_fp
  151. /* Switch DSCR to guest value */
  152. ld r5, VCPU_DSCR(r4)
  153. mtspr SPRN_DSCR, r5
  154. /*
  155. * Set the decrementer to the guest decrementer.
  156. */
  157. ld r8,VCPU_DEC_EXPIRES(r4)
  158. mftb r7
  159. subf r3,r7,r8
  160. mtspr SPRN_DEC,r3
  161. stw r3,VCPU_DEC(r4)
  162. ld r5, VCPU_SPRG0(r4)
  163. ld r6, VCPU_SPRG1(r4)
  164. ld r7, VCPU_SPRG2(r4)
  165. ld r8, VCPU_SPRG3(r4)
  166. mtspr SPRN_SPRG0, r5
  167. mtspr SPRN_SPRG1, r6
  168. mtspr SPRN_SPRG2, r7
  169. mtspr SPRN_SPRG3, r8
  170. /* Save R1 in the PACA */
  171. std r1, HSTATE_HOST_R1(r13)
  172. /* Increment yield count if they have a VPA */
  173. ld r3, VCPU_VPA(r4)
  174. cmpdi r3, 0
  175. beq 25f
  176. lwz r5, LPPACA_YIELDCOUNT(r3)
  177. addi r5, r5, 1
  178. stw r5, LPPACA_YIELDCOUNT(r3)
  179. 25:
  180. /* Load up DAR and DSISR */
  181. ld r5, VCPU_DAR(r4)
  182. lwz r6, VCPU_DSISR(r4)
  183. mtspr SPRN_DAR, r5
  184. mtspr SPRN_DSISR, r6
  185. /* Set partition DABR */
  186. li r5,3
  187. ld r6,VCPU_DABR(r4)
  188. mtspr SPRN_DABRX,r5
  189. mtspr SPRN_DABR,r6
  190. /* Restore AMR and UAMOR, set AMOR to all 1s */
  191. ld r5,VCPU_AMR(r4)
  192. ld r6,VCPU_UAMOR(r4)
  193. li r7,-1
  194. mtspr SPRN_AMR,r5
  195. mtspr SPRN_UAMOR,r6
  196. mtspr SPRN_AMOR,r7
  197. /* Clear out SLB */
  198. li r6,0
  199. slbmte r6,r6
  200. slbia
  201. ptesync
  202. /* Increment entry count iff exit count is zero. */
  203. ld r5,HSTATE_KVM_VCORE(r13)
  204. addi r9,r5,VCORE_ENTRY_EXIT
  205. 21: lwarx r3,0,r9
  206. cmpwi r3,0x100 /* any threads starting to exit? */
  207. bge secondary_too_late /* if so we're too late to the party */
  208. addi r3,r3,1
  209. stwcx. r3,0,r9
  210. bne 21b
  211. /* Primary thread switches to guest partition. */
  212. ld r9,VCPU_KVM(r4) /* pointer to struct kvm */
  213. lwz r6,VCPU_PTID(r4)
  214. cmpwi r6,0
  215. bne 20f
  216. ld r6,KVM_SDR1(r9)
  217. lwz r7,KVM_LPID(r9)
  218. li r0,LPID_RSVD /* switch to reserved LPID */
  219. mtspr SPRN_LPID,r0
  220. ptesync
  221. mtspr SPRN_SDR1,r6 /* switch to partition page table */
  222. mtspr SPRN_LPID,r7
  223. isync
  224. li r0,1
  225. stb r0,VCORE_IN_GUEST(r5) /* signal secondaries to continue */
  226. b 10f
  227. /* Secondary threads wait for primary to have done partition switch */
  228. 20: lbz r0,VCORE_IN_GUEST(r5)
  229. cmpwi r0,0
  230. beq 20b
  231. /* Set LPCR. Set the MER bit if there is a pending external irq. */
  232. 10: ld r8,KVM_LPCR(r9)
  233. ld r0,VCPU_PENDING_EXC(r4)
  234. li r7,(1 << BOOK3S_IRQPRIO_EXTERNAL)
  235. oris r7,r7,(1 << BOOK3S_IRQPRIO_EXTERNAL_LEVEL)@h
  236. and. r0,r0,r7
  237. beq 11f
  238. ori r8,r8,LPCR_MER
  239. 11: mtspr SPRN_LPCR,r8
  240. ld r8,KVM_RMOR(r9)
  241. mtspr SPRN_RMOR,r8
  242. isync
  243. /* Check if HDEC expires soon */
  244. mfspr r3,SPRN_HDEC
  245. cmpwi r3,10
  246. li r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  247. mr r9,r4
  248. blt hdec_soon
  249. /*
  250. * Invalidate the TLB if we could possibly have stale TLB
  251. * entries for this partition on this core due to the use
  252. * of tlbiel.
  253. * XXX maybe only need this on primary thread?
  254. */
  255. ld r9,VCPU_KVM(r4) /* pointer to struct kvm */
  256. lwz r5,VCPU_VCPUID(r4)
  257. lhz r6,PACAPACAINDEX(r13)
  258. rldimi r6,r5,0,62 /* XXX map as if threads 1:1 p:v */
  259. lhz r8,VCPU_LAST_CPU(r4)
  260. sldi r7,r6,1 /* see if this is the same vcpu */
  261. add r7,r7,r9 /* as last ran on this pcpu */
  262. lhz r0,KVM_LAST_VCPU(r7)
  263. cmpw r6,r8 /* on the same cpu core as last time? */
  264. bne 3f
  265. cmpw r0,r5 /* same vcpu as this core last ran? */
  266. beq 1f
  267. 3: sth r6,VCPU_LAST_CPU(r4) /* if not, invalidate partition TLB */
  268. sth r5,KVM_LAST_VCPU(r7)
  269. li r6,128
  270. mtctr r6
  271. li r7,0x800 /* IS field = 0b10 */
  272. ptesync
  273. 2: tlbiel r7
  274. addi r7,r7,0x1000
  275. bdnz 2b
  276. ptesync
  277. 1:
  278. /* Save purr/spurr */
  279. mfspr r5,SPRN_PURR
  280. mfspr r6,SPRN_SPURR
  281. std r5,HSTATE_PURR(r13)
  282. std r6,HSTATE_SPURR(r13)
  283. ld r7,VCPU_PURR(r4)
  284. ld r8,VCPU_SPURR(r4)
  285. mtspr SPRN_PURR,r7
  286. mtspr SPRN_SPURR,r8
  287. /* Load up guest SLB entries */
  288. lwz r5,VCPU_SLB_MAX(r4)
  289. cmpwi r5,0
  290. beq 9f
  291. mtctr r5
  292. addi r6,r4,VCPU_SLB
  293. 1: ld r8,VCPU_SLB_E(r6)
  294. ld r9,VCPU_SLB_V(r6)
  295. slbmte r9,r8
  296. addi r6,r6,VCPU_SLB_SIZE
  297. bdnz 1b
  298. 9:
  299. /* Restore state of CTRL run bit; assume 1 on entry */
  300. lwz r5,VCPU_CTRL(r4)
  301. andi. r5,r5,1
  302. bne 4f
  303. mfspr r6,SPRN_CTRLF
  304. clrrdi r6,r6,1
  305. mtspr SPRN_CTRLT,r6
  306. 4:
  307. ld r6, VCPU_CTR(r4)
  308. lwz r7, VCPU_XER(r4)
  309. mtctr r6
  310. mtxer r7
  311. /* Move SRR0 and SRR1 into the respective regs */
  312. ld r6, VCPU_SRR0(r4)
  313. ld r7, VCPU_SRR1(r4)
  314. mtspr SPRN_SRR0, r6
  315. mtspr SPRN_SRR1, r7
  316. ld r10, VCPU_PC(r4)
  317. ld r11, VCPU_MSR(r4) /* r10 = vcpu->arch.msr & ~MSR_HV */
  318. rldicl r11, r11, 63 - MSR_HV_LG, 1
  319. rotldi r11, r11, 1 + MSR_HV_LG
  320. ori r11, r11, MSR_ME
  321. fast_guest_return:
  322. mtspr SPRN_HSRR0,r10
  323. mtspr SPRN_HSRR1,r11
  324. /* Activate guest mode, so faults get handled by KVM */
  325. li r9, KVM_GUEST_MODE_GUEST
  326. stb r9, HSTATE_IN_GUEST(r13)
  327. /* Enter guest */
  328. ld r5, VCPU_LR(r4)
  329. lwz r6, VCPU_CR(r4)
  330. mtlr r5
  331. mtcr r6
  332. ld r0, VCPU_GPR(r0)(r4)
  333. ld r1, VCPU_GPR(r1)(r4)
  334. ld r2, VCPU_GPR(r2)(r4)
  335. ld r3, VCPU_GPR(r3)(r4)
  336. ld r5, VCPU_GPR(r5)(r4)
  337. ld r6, VCPU_GPR(r6)(r4)
  338. ld r7, VCPU_GPR(r7)(r4)
  339. ld r8, VCPU_GPR(r8)(r4)
  340. ld r9, VCPU_GPR(r9)(r4)
  341. ld r10, VCPU_GPR(r10)(r4)
  342. ld r11, VCPU_GPR(r11)(r4)
  343. ld r12, VCPU_GPR(r12)(r4)
  344. ld r13, VCPU_GPR(r13)(r4)
  345. ld r4, VCPU_GPR(r4)(r4)
  346. hrfid
  347. b .
  348. /******************************************************************************
  349. * *
  350. * Exit code *
  351. * *
  352. *****************************************************************************/
  353. /*
  354. * We come here from the first-level interrupt handlers.
  355. */
  356. .globl kvmppc_interrupt
  357. kvmppc_interrupt:
  358. /*
  359. * Register contents:
  360. * R12 = interrupt vector
  361. * R13 = PACA
  362. * guest CR, R12 saved in shadow VCPU SCRATCH1/0
  363. * guest R13 saved in SPRN_SCRATCH0
  364. */
  365. /* abuse host_r2 as third scratch area; we get r2 from PACATOC(r13) */
  366. std r9, HSTATE_HOST_R2(r13)
  367. ld r9, HSTATE_KVM_VCPU(r13)
  368. /* Save registers */
  369. std r0, VCPU_GPR(r0)(r9)
  370. std r1, VCPU_GPR(r1)(r9)
  371. std r2, VCPU_GPR(r2)(r9)
  372. std r3, VCPU_GPR(r3)(r9)
  373. std r4, VCPU_GPR(r4)(r9)
  374. std r5, VCPU_GPR(r5)(r9)
  375. std r6, VCPU_GPR(r6)(r9)
  376. std r7, VCPU_GPR(r7)(r9)
  377. std r8, VCPU_GPR(r8)(r9)
  378. ld r0, HSTATE_HOST_R2(r13)
  379. std r0, VCPU_GPR(r9)(r9)
  380. std r10, VCPU_GPR(r10)(r9)
  381. std r11, VCPU_GPR(r11)(r9)
  382. ld r3, HSTATE_SCRATCH0(r13)
  383. lwz r4, HSTATE_SCRATCH1(r13)
  384. std r3, VCPU_GPR(r12)(r9)
  385. stw r4, VCPU_CR(r9)
  386. /* Restore R1/R2 so we can handle faults */
  387. ld r1, HSTATE_HOST_R1(r13)
  388. ld r2, PACATOC(r13)
  389. mfspr r10, SPRN_SRR0
  390. mfspr r11, SPRN_SRR1
  391. std r10, VCPU_SRR0(r9)
  392. std r11, VCPU_SRR1(r9)
  393. andi. r0, r12, 2 /* need to read HSRR0/1? */
  394. beq 1f
  395. mfspr r10, SPRN_HSRR0
  396. mfspr r11, SPRN_HSRR1
  397. clrrdi r12, r12, 2
  398. 1: std r10, VCPU_PC(r9)
  399. std r11, VCPU_MSR(r9)
  400. GET_SCRATCH0(r3)
  401. mflr r4
  402. std r3, VCPU_GPR(r13)(r9)
  403. std r4, VCPU_LR(r9)
  404. /* Unset guest mode */
  405. li r0, KVM_GUEST_MODE_NONE
  406. stb r0, HSTATE_IN_GUEST(r13)
  407. stw r12,VCPU_TRAP(r9)
  408. /* See if this is a leftover HDEC interrupt */
  409. cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  410. bne 2f
  411. mfspr r3,SPRN_HDEC
  412. cmpwi r3,0
  413. bge ignore_hdec
  414. 2:
  415. /* See if this is something we can handle in real mode */
  416. cmpwi r12,BOOK3S_INTERRUPT_SYSCALL
  417. beq hcall_try_real_mode
  418. hcall_real_cont:
  419. /* Check for mediated interrupts (could be done earlier really ...) */
  420. cmpwi r12,BOOK3S_INTERRUPT_EXTERNAL
  421. bne+ 1f
  422. ld r5,VCPU_KVM(r9)
  423. ld r5,KVM_LPCR(r5)
  424. andi. r0,r11,MSR_EE
  425. beq 1f
  426. andi. r0,r5,LPCR_MER
  427. bne bounce_ext_interrupt
  428. 1:
  429. /* Save DEC */
  430. mfspr r5,SPRN_DEC
  431. mftb r6
  432. extsw r5,r5
  433. add r5,r5,r6
  434. std r5,VCPU_DEC_EXPIRES(r9)
  435. /* Save HEIR (HV emulation assist reg) in last_inst
  436. if this is an HEI (HV emulation interrupt, e40) */
  437. li r3,-1
  438. cmpwi r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
  439. bne 11f
  440. mfspr r3,SPRN_HEIR
  441. 11: stw r3,VCPU_LAST_INST(r9)
  442. /* Save more register state */
  443. mfxer r5
  444. mfdar r6
  445. mfdsisr r7
  446. mfctr r8
  447. stw r5, VCPU_XER(r9)
  448. std r6, VCPU_DAR(r9)
  449. stw r7, VCPU_DSISR(r9)
  450. std r8, VCPU_CTR(r9)
  451. /* grab HDAR & HDSISR if HV data storage interrupt (HDSI) */
  452. cmpwi r12,BOOK3S_INTERRUPT_H_DATA_STORAGE
  453. beq 6f
  454. 7: std r6, VCPU_FAULT_DAR(r9)
  455. stw r7, VCPU_FAULT_DSISR(r9)
  456. /* Save guest CTRL register, set runlatch to 1 */
  457. mfspr r6,SPRN_CTRLF
  458. stw r6,VCPU_CTRL(r9)
  459. andi. r0,r6,1
  460. bne 4f
  461. ori r6,r6,1
  462. mtspr SPRN_CTRLT,r6
  463. 4:
  464. /* Read the guest SLB and save it away */
  465. lwz r0,VCPU_SLB_NR(r9) /* number of entries in SLB */
  466. mtctr r0
  467. li r6,0
  468. addi r7,r9,VCPU_SLB
  469. li r5,0
  470. 1: slbmfee r8,r6
  471. andis. r0,r8,SLB_ESID_V@h
  472. beq 2f
  473. add r8,r8,r6 /* put index in */
  474. slbmfev r3,r6
  475. std r8,VCPU_SLB_E(r7)
  476. std r3,VCPU_SLB_V(r7)
  477. addi r7,r7,VCPU_SLB_SIZE
  478. addi r5,r5,1
  479. 2: addi r6,r6,1
  480. bdnz 1b
  481. stw r5,VCPU_SLB_MAX(r9)
  482. /*
  483. * Save the guest PURR/SPURR
  484. */
  485. mfspr r5,SPRN_PURR
  486. mfspr r6,SPRN_SPURR
  487. ld r7,VCPU_PURR(r9)
  488. ld r8,VCPU_SPURR(r9)
  489. std r5,VCPU_PURR(r9)
  490. std r6,VCPU_SPURR(r9)
  491. subf r5,r7,r5
  492. subf r6,r8,r6
  493. /*
  494. * Restore host PURR/SPURR and add guest times
  495. * so that the time in the guest gets accounted.
  496. */
  497. ld r3,HSTATE_PURR(r13)
  498. ld r4,HSTATE_SPURR(r13)
  499. add r3,r3,r5
  500. add r4,r4,r6
  501. mtspr SPRN_PURR,r3
  502. mtspr SPRN_SPURR,r4
  503. /* Clear out SLB */
  504. li r5,0
  505. slbmte r5,r5
  506. slbia
  507. ptesync
  508. hdec_soon:
  509. /* Increment the threads-exiting-guest count in the 0xff00
  510. bits of vcore->entry_exit_count */
  511. lwsync
  512. ld r5,HSTATE_KVM_VCORE(r13)
  513. addi r6,r5,VCORE_ENTRY_EXIT
  514. 41: lwarx r3,0,r6
  515. addi r0,r3,0x100
  516. stwcx. r0,0,r6
  517. bne 41b
  518. /*
  519. * At this point we have an interrupt that we have to pass
  520. * up to the kernel or qemu; we can't handle it in real mode.
  521. * Thus we have to do a partition switch, so we have to
  522. * collect the other threads, if we are the first thread
  523. * to take an interrupt. To do this, we set the HDEC to 0,
  524. * which causes an HDEC interrupt in all threads within 2ns
  525. * because the HDEC register is shared between all 4 threads.
  526. * However, we don't need to bother if this is an HDEC
  527. * interrupt, since the other threads will already be on their
  528. * way here in that case.
  529. */
  530. cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  531. beq 40f
  532. cmpwi r3,0x100 /* Are we the first here? */
  533. bge 40f
  534. cmpwi r3,1
  535. ble 40f
  536. li r0,0
  537. mtspr SPRN_HDEC,r0
  538. 40:
  539. /* Secondary threads wait for primary to do partition switch */
  540. ld r4,VCPU_KVM(r9) /* pointer to struct kvm */
  541. ld r5,HSTATE_KVM_VCORE(r13)
  542. lwz r3,VCPU_PTID(r9)
  543. cmpwi r3,0
  544. beq 15f
  545. HMT_LOW
  546. 13: lbz r3,VCORE_IN_GUEST(r5)
  547. cmpwi r3,0
  548. bne 13b
  549. HMT_MEDIUM
  550. b 16f
  551. /* Primary thread waits for all the secondaries to exit guest */
  552. 15: lwz r3,VCORE_ENTRY_EXIT(r5)
  553. srwi r0,r3,8
  554. clrldi r3,r3,56
  555. cmpw r3,r0
  556. bne 15b
  557. isync
  558. /* Primary thread switches back to host partition */
  559. ld r6,KVM_HOST_SDR1(r4)
  560. lwz r7,KVM_HOST_LPID(r4)
  561. li r8,LPID_RSVD /* switch to reserved LPID */
  562. mtspr SPRN_LPID,r8
  563. ptesync
  564. mtspr SPRN_SDR1,r6 /* switch to partition page table */
  565. mtspr SPRN_LPID,r7
  566. isync
  567. li r0,0
  568. stb r0,VCORE_IN_GUEST(r5)
  569. lis r8,0x7fff /* MAX_INT@h */
  570. mtspr SPRN_HDEC,r8
  571. 16: ld r8,KVM_HOST_LPCR(r4)
  572. mtspr SPRN_LPCR,r8
  573. isync
  574. /* load host SLB entries */
  575. ld r8,PACA_SLBSHADOWPTR(r13)
  576. .rept SLB_NUM_BOLTED
  577. ld r5,SLBSHADOW_SAVEAREA(r8)
  578. ld r6,SLBSHADOW_SAVEAREA+8(r8)
  579. andis. r7,r5,SLB_ESID_V@h
  580. beq 1f
  581. slbmte r6,r5
  582. 1: addi r8,r8,16
  583. .endr
  584. /* Save and reset AMR and UAMOR before turning on the MMU */
  585. mfspr r5,SPRN_AMR
  586. mfspr r6,SPRN_UAMOR
  587. std r5,VCPU_AMR(r9)
  588. std r6,VCPU_UAMOR(r9)
  589. li r6,0
  590. mtspr SPRN_AMR,r6
  591. /* Restore host DABR and DABRX */
  592. ld r5,HSTATE_DABR(r13)
  593. li r6,7
  594. mtspr SPRN_DABR,r5
  595. mtspr SPRN_DABRX,r6
  596. /* Switch DSCR back to host value */
  597. mfspr r8, SPRN_DSCR
  598. ld r7, HSTATE_DSCR(r13)
  599. std r8, VCPU_DSCR(r7)
  600. mtspr SPRN_DSCR, r7
  601. /* Save non-volatile GPRs */
  602. std r14, VCPU_GPR(r14)(r9)
  603. std r15, VCPU_GPR(r15)(r9)
  604. std r16, VCPU_GPR(r16)(r9)
  605. std r17, VCPU_GPR(r17)(r9)
  606. std r18, VCPU_GPR(r18)(r9)
  607. std r19, VCPU_GPR(r19)(r9)
  608. std r20, VCPU_GPR(r20)(r9)
  609. std r21, VCPU_GPR(r21)(r9)
  610. std r22, VCPU_GPR(r22)(r9)
  611. std r23, VCPU_GPR(r23)(r9)
  612. std r24, VCPU_GPR(r24)(r9)
  613. std r25, VCPU_GPR(r25)(r9)
  614. std r26, VCPU_GPR(r26)(r9)
  615. std r27, VCPU_GPR(r27)(r9)
  616. std r28, VCPU_GPR(r28)(r9)
  617. std r29, VCPU_GPR(r29)(r9)
  618. std r30, VCPU_GPR(r30)(r9)
  619. std r31, VCPU_GPR(r31)(r9)
  620. /* Save SPRGs */
  621. mfspr r3, SPRN_SPRG0
  622. mfspr r4, SPRN_SPRG1
  623. mfspr r5, SPRN_SPRG2
  624. mfspr r6, SPRN_SPRG3
  625. std r3, VCPU_SPRG0(r9)
  626. std r4, VCPU_SPRG1(r9)
  627. std r5, VCPU_SPRG2(r9)
  628. std r6, VCPU_SPRG3(r9)
  629. /* Increment yield count if they have a VPA */
  630. ld r8, VCPU_VPA(r9) /* do they have a VPA? */
  631. cmpdi r8, 0
  632. beq 25f
  633. lwz r3, LPPACA_YIELDCOUNT(r8)
  634. addi r3, r3, 1
  635. stw r3, LPPACA_YIELDCOUNT(r8)
  636. 25:
  637. /* Save PMU registers if requested */
  638. /* r8 and cr0.eq are live here */
  639. li r3, 1
  640. sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
  641. mfspr r4, SPRN_MMCR0 /* save MMCR0 */
  642. mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
  643. isync
  644. beq 21f /* if no VPA, save PMU stuff anyway */
  645. lbz r7, LPPACA_PMCINUSE(r8)
  646. cmpwi r7, 0 /* did they ask for PMU stuff to be saved? */
  647. bne 21f
  648. std r3, VCPU_MMCR(r9) /* if not, set saved MMCR0 to FC */
  649. b 22f
  650. 21: mfspr r5, SPRN_MMCR1
  651. mfspr r6, SPRN_MMCRA
  652. std r4, VCPU_MMCR(r9)
  653. std r5, VCPU_MMCR + 8(r9)
  654. std r6, VCPU_MMCR + 16(r9)
  655. mfspr r3, SPRN_PMC1
  656. mfspr r4, SPRN_PMC2
  657. mfspr r5, SPRN_PMC3
  658. mfspr r6, SPRN_PMC4
  659. mfspr r7, SPRN_PMC5
  660. mfspr r8, SPRN_PMC6
  661. stw r3, VCPU_PMC(r9)
  662. stw r4, VCPU_PMC + 4(r9)
  663. stw r5, VCPU_PMC + 8(r9)
  664. stw r6, VCPU_PMC + 12(r9)
  665. stw r7, VCPU_PMC + 16(r9)
  666. stw r8, VCPU_PMC + 20(r9)
  667. 22:
  668. /* save FP state */
  669. mr r3, r9
  670. bl .kvmppc_save_fp
  671. /* Secondary threads go off to take a nap */
  672. lwz r0,VCPU_PTID(r3)
  673. cmpwi r0,0
  674. bne secondary_nap
  675. /*
  676. * Reload DEC. HDEC interrupts were disabled when
  677. * we reloaded the host's LPCR value.
  678. */
  679. ld r3, HSTATE_DECEXP(r13)
  680. mftb r4
  681. subf r4, r4, r3
  682. mtspr SPRN_DEC, r4
  683. /* Reload the host's PMU registers */
  684. ld r3, PACALPPACAPTR(r13) /* is the host using the PMU? */
  685. lbz r4, LPPACA_PMCINUSE(r3)
  686. cmpwi r4, 0
  687. beq 23f /* skip if not */
  688. lwz r3, HSTATE_PMC(r13)
  689. lwz r4, HSTATE_PMC + 4(r13)
  690. lwz r5, HSTATE_PMC + 8(r13)
  691. lwz r6, HSTATE_PMC + 12(r13)
  692. lwz r8, HSTATE_PMC + 16(r13)
  693. lwz r9, HSTATE_PMC + 20(r13)
  694. mtspr SPRN_PMC1, r3
  695. mtspr SPRN_PMC2, r4
  696. mtspr SPRN_PMC3, r5
  697. mtspr SPRN_PMC4, r6
  698. mtspr SPRN_PMC5, r8
  699. mtspr SPRN_PMC6, r9
  700. ld r3, HSTATE_MMCR(r13)
  701. ld r4, HSTATE_MMCR + 8(r13)
  702. ld r5, HSTATE_MMCR + 16(r13)
  703. mtspr SPRN_MMCR1, r4
  704. mtspr SPRN_MMCRA, r5
  705. mtspr SPRN_MMCR0, r3
  706. isync
  707. 23:
  708. /*
  709. * For external and machine check interrupts, we need
  710. * to call the Linux handler to process the interrupt.
  711. * We do that by jumping to the interrupt vector address
  712. * which we have in r12. The [h]rfid at the end of the
  713. * handler will return to the book3s_hv_interrupts.S code.
  714. * For other interrupts we do the rfid to get back
  715. * to the book3s_interrupts.S code here.
  716. */
  717. ld r8, HSTATE_VMHANDLER(r13)
  718. ld r7, HSTATE_HOST_MSR(r13)
  719. cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
  720. beq 11f
  721. cmpwi r12, BOOK3S_INTERRUPT_MACHINE_CHECK
  722. /* RFI into the highmem handler, or branch to interrupt handler */
  723. mfmsr r6
  724. mtctr r12
  725. li r0, MSR_RI
  726. andc r6, r6, r0
  727. mtmsrd r6, 1 /* Clear RI in MSR */
  728. mtsrr0 r8
  729. mtsrr1 r7
  730. beqctr
  731. RFI
  732. 11: mtspr SPRN_HSRR0, r8
  733. mtspr SPRN_HSRR1, r7
  734. ba 0x500
  735. 6: mfspr r6,SPRN_HDAR
  736. mfspr r7,SPRN_HDSISR
  737. b 7b
  738. /*
  739. * Try to handle an hcall in real mode.
  740. * Returns to the guest if we handle it, or continues on up to
  741. * the kernel if we can't (i.e. if we don't have a handler for
  742. * it, or if the handler returns H_TOO_HARD).
  743. */
  744. .globl hcall_try_real_mode
  745. hcall_try_real_mode:
  746. ld r3,VCPU_GPR(r3)(r9)
  747. andi. r0,r11,MSR_PR
  748. bne hcall_real_cont
  749. clrrdi r3,r3,2
  750. cmpldi r3,hcall_real_table_end - hcall_real_table
  751. bge hcall_real_cont
  752. LOAD_REG_ADDR(r4, hcall_real_table)
  753. lwzx r3,r3,r4
  754. cmpwi r3,0
  755. beq hcall_real_cont
  756. add r3,r3,r4
  757. mtctr r3
  758. mr r3,r9 /* get vcpu pointer */
  759. ld r4,VCPU_GPR(r4)(r9)
  760. bctrl
  761. cmpdi r3,H_TOO_HARD
  762. beq hcall_real_fallback
  763. ld r4,HSTATE_KVM_VCPU(r13)
  764. std r3,VCPU_GPR(r3)(r4)
  765. ld r10,VCPU_PC(r4)
  766. ld r11,VCPU_MSR(r4)
  767. b fast_guest_return
  768. /* We've attempted a real mode hcall, but it's punted it back
  769. * to userspace. We need to restore some clobbered volatiles
  770. * before resuming the pass-it-to-qemu path */
  771. hcall_real_fallback:
  772. li r12,BOOK3S_INTERRUPT_SYSCALL
  773. ld r9, HSTATE_KVM_VCPU(r13)
  774. ld r11, VCPU_MSR(r9)
  775. b hcall_real_cont
  776. .globl hcall_real_table
  777. hcall_real_table:
  778. .long 0 /* 0 - unused */
  779. .long .kvmppc_h_remove - hcall_real_table
  780. .long .kvmppc_h_enter - hcall_real_table
  781. .long .kvmppc_h_read - hcall_real_table
  782. .long 0 /* 0x10 - H_CLEAR_MOD */
  783. .long 0 /* 0x14 - H_CLEAR_REF */
  784. .long .kvmppc_h_protect - hcall_real_table
  785. .long 0 /* 0x1c - H_GET_TCE */
  786. .long .kvmppc_h_put_tce - hcall_real_table
  787. .long 0 /* 0x24 - H_SET_SPRG0 */
  788. .long .kvmppc_h_set_dabr - hcall_real_table
  789. .long 0 /* 0x2c */
  790. .long 0 /* 0x30 */
  791. .long 0 /* 0x34 */
  792. .long 0 /* 0x38 */
  793. .long 0 /* 0x3c */
  794. .long 0 /* 0x40 */
  795. .long 0 /* 0x44 */
  796. .long 0 /* 0x48 */
  797. .long 0 /* 0x4c */
  798. .long 0 /* 0x50 */
  799. .long 0 /* 0x54 */
  800. .long 0 /* 0x58 */
  801. .long 0 /* 0x5c */
  802. .long 0 /* 0x60 */
  803. .long 0 /* 0x64 */
  804. .long 0 /* 0x68 */
  805. .long 0 /* 0x6c */
  806. .long 0 /* 0x70 */
  807. .long 0 /* 0x74 */
  808. .long 0 /* 0x78 */
  809. .long 0 /* 0x7c */
  810. .long 0 /* 0x80 */
  811. .long 0 /* 0x84 */
  812. .long 0 /* 0x88 */
  813. .long 0 /* 0x8c */
  814. .long 0 /* 0x90 */
  815. .long 0 /* 0x94 */
  816. .long 0 /* 0x98 */
  817. .long 0 /* 0x9c */
  818. .long 0 /* 0xa0 */
  819. .long 0 /* 0xa4 */
  820. .long 0 /* 0xa8 */
  821. .long 0 /* 0xac */
  822. .long 0 /* 0xb0 */
  823. .long 0 /* 0xb4 */
  824. .long 0 /* 0xb8 */
  825. .long 0 /* 0xbc */
  826. .long 0 /* 0xc0 */
  827. .long 0 /* 0xc4 */
  828. .long 0 /* 0xc8 */
  829. .long 0 /* 0xcc */
  830. .long 0 /* 0xd0 */
  831. .long 0 /* 0xd4 */
  832. .long 0 /* 0xd8 */
  833. .long 0 /* 0xdc */
  834. .long 0 /* 0xe0 */
  835. .long 0 /* 0xe4 */
  836. .long 0 /* 0xe8 */
  837. .long 0 /* 0xec */
  838. .long 0 /* 0xf0 */
  839. .long 0 /* 0xf4 */
  840. .long 0 /* 0xf8 */
  841. .long 0 /* 0xfc */
  842. .long 0 /* 0x100 */
  843. .long 0 /* 0x104 */
  844. .long 0 /* 0x108 */
  845. .long 0 /* 0x10c */
  846. .long 0 /* 0x110 */
  847. .long 0 /* 0x114 */
  848. .long 0 /* 0x118 */
  849. .long 0 /* 0x11c */
  850. .long 0 /* 0x120 */
  851. .long .kvmppc_h_bulk_remove - hcall_real_table
  852. hcall_real_table_end:
  853. ignore_hdec:
  854. mr r4,r9
  855. b fast_guest_return
  856. bounce_ext_interrupt:
  857. mr r4,r9
  858. mtspr SPRN_SRR0,r10
  859. mtspr SPRN_SRR1,r11
  860. li r10,BOOK3S_INTERRUPT_EXTERNAL
  861. LOAD_REG_IMMEDIATE(r11,MSR_SF | MSR_ME);
  862. b fast_guest_return
  863. _GLOBAL(kvmppc_h_set_dabr)
  864. std r4,VCPU_DABR(r3)
  865. mtspr SPRN_DABR,r4
  866. li r3,0
  867. blr
  868. secondary_too_late:
  869. ld r5,HSTATE_KVM_VCORE(r13)
  870. HMT_LOW
  871. 13: lbz r3,VCORE_IN_GUEST(r5)
  872. cmpwi r3,0
  873. bne 13b
  874. HMT_MEDIUM
  875. ld r11,PACA_SLBSHADOWPTR(r13)
  876. .rept SLB_NUM_BOLTED
  877. ld r5,SLBSHADOW_SAVEAREA(r11)
  878. ld r6,SLBSHADOW_SAVEAREA+8(r11)
  879. andis. r7,r5,SLB_ESID_V@h
  880. beq 1f
  881. slbmte r6,r5
  882. 1: addi r11,r11,16
  883. .endr
  884. b 50f
  885. secondary_nap:
  886. /* Clear any pending IPI */
  887. 50: ld r5, HSTATE_XICS_PHYS(r13)
  888. li r0, 0xff
  889. li r6, XICS_QIRR
  890. stbcix r0, r5, r6
  891. /* increment the nap count and then go to nap mode */
  892. ld r4, HSTATE_KVM_VCORE(r13)
  893. addi r4, r4, VCORE_NAP_COUNT
  894. lwsync /* make previous updates visible */
  895. 51: lwarx r3, 0, r4
  896. addi r3, r3, 1
  897. stwcx. r3, 0, r4
  898. bne 51b
  899. isync
  900. mfspr r4, SPRN_LPCR
  901. li r0, LPCR_PECE
  902. andc r4, r4, r0
  903. ori r4, r4, LPCR_PECE0 /* exit nap on interrupt */
  904. mtspr SPRN_LPCR, r4
  905. li r0, 0
  906. std r0, HSTATE_SCRATCH0(r13)
  907. ptesync
  908. ld r0, HSTATE_SCRATCH0(r13)
  909. 1: cmpd r0, r0
  910. bne 1b
  911. nap
  912. b .
  913. /*
  914. * Save away FP, VMX and VSX registers.
  915. * r3 = vcpu pointer
  916. */
  917. _GLOBAL(kvmppc_save_fp)
  918. mfmsr r9
  919. ori r8,r9,MSR_FP
  920. #ifdef CONFIG_ALTIVEC
  921. BEGIN_FTR_SECTION
  922. oris r8,r8,MSR_VEC@h
  923. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  924. #endif
  925. #ifdef CONFIG_VSX
  926. BEGIN_FTR_SECTION
  927. oris r8,r8,MSR_VSX@h
  928. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  929. #endif
  930. mtmsrd r8
  931. isync
  932. #ifdef CONFIG_VSX
  933. BEGIN_FTR_SECTION
  934. reg = 0
  935. .rept 32
  936. li r6,reg*16+VCPU_VSRS
  937. stxvd2x reg,r6,r3
  938. reg = reg + 1
  939. .endr
  940. FTR_SECTION_ELSE
  941. #endif
  942. reg = 0
  943. .rept 32
  944. stfd reg,reg*8+VCPU_FPRS(r3)
  945. reg = reg + 1
  946. .endr
  947. #ifdef CONFIG_VSX
  948. ALT_FTR_SECTION_END_IFSET(CPU_FTR_VSX)
  949. #endif
  950. mffs fr0
  951. stfd fr0,VCPU_FPSCR(r3)
  952. #ifdef CONFIG_ALTIVEC
  953. BEGIN_FTR_SECTION
  954. reg = 0
  955. .rept 32
  956. li r6,reg*16+VCPU_VRS
  957. stvx reg,r6,r3
  958. reg = reg + 1
  959. .endr
  960. mfvscr vr0
  961. li r6,VCPU_VSCR
  962. stvx vr0,r6,r3
  963. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  964. #endif
  965. mfspr r6,SPRN_VRSAVE
  966. stw r6,VCPU_VRSAVE(r3)
  967. mtmsrd r9
  968. isync
  969. blr
  970. /*
  971. * Load up FP, VMX and VSX registers
  972. * r4 = vcpu pointer
  973. */
  974. .globl kvmppc_load_fp
  975. kvmppc_load_fp:
  976. mfmsr r9
  977. ori r8,r9,MSR_FP
  978. #ifdef CONFIG_ALTIVEC
  979. BEGIN_FTR_SECTION
  980. oris r8,r8,MSR_VEC@h
  981. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  982. #endif
  983. #ifdef CONFIG_VSX
  984. BEGIN_FTR_SECTION
  985. oris r8,r8,MSR_VSX@h
  986. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  987. #endif
  988. mtmsrd r8
  989. isync
  990. lfd fr0,VCPU_FPSCR(r4)
  991. MTFSF_L(fr0)
  992. #ifdef CONFIG_VSX
  993. BEGIN_FTR_SECTION
  994. reg = 0
  995. .rept 32
  996. li r7,reg*16+VCPU_VSRS
  997. lxvd2x reg,r7,r4
  998. reg = reg + 1
  999. .endr
  1000. FTR_SECTION_ELSE
  1001. #endif
  1002. reg = 0
  1003. .rept 32
  1004. lfd reg,reg*8+VCPU_FPRS(r4)
  1005. reg = reg + 1
  1006. .endr
  1007. #ifdef CONFIG_VSX
  1008. ALT_FTR_SECTION_END_IFSET(CPU_FTR_VSX)
  1009. #endif
  1010. #ifdef CONFIG_ALTIVEC
  1011. BEGIN_FTR_SECTION
  1012. li r7,VCPU_VSCR
  1013. lvx vr0,r7,r4
  1014. mtvscr vr0
  1015. reg = 0
  1016. .rept 32
  1017. li r7,reg*16+VCPU_VRS
  1018. lvx reg,r7,r4
  1019. reg = reg + 1
  1020. .endr
  1021. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  1022. #endif
  1023. lwz r7,VCPU_VRSAVE(r4)
  1024. mtspr SPRN_VRSAVE,r7
  1025. blr