skge.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  26. #include <linux/in.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/sched.h>
  41. #include <linux/seq_file.h>
  42. #include <linux/mii.h>
  43. #include <linux/slab.h>
  44. #include <linux/dmi.h>
  45. #include <linux/prefetch.h>
  46. #include <asm/irq.h>
  47. #include "skge.h"
  48. #define DRV_NAME "skge"
  49. #define DRV_VERSION "1.14"
  50. #define DEFAULT_TX_RING_SIZE 128
  51. #define DEFAULT_RX_RING_SIZE 512
  52. #define MAX_TX_RING_SIZE 1024
  53. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  54. #define MAX_RX_RING_SIZE 4096
  55. #define RX_COPY_THRESHOLD 128
  56. #define RX_BUF_SIZE 1536
  57. #define PHY_RETRIES 1000
  58. #define ETH_JUMBO_MTU 9000
  59. #define TX_WATCHDOG (5 * HZ)
  60. #define NAPI_WEIGHT 64
  61. #define BLINK_MS 250
  62. #define LINK_HZ HZ
  63. #define SKGE_EEPROM_MAGIC 0x9933aabb
  64. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  65. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  66. MODULE_LICENSE("GPL");
  67. MODULE_VERSION(DRV_VERSION);
  68. static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
  69. NETIF_MSG_LINK | NETIF_MSG_IFUP |
  70. NETIF_MSG_IFDOWN);
  71. static int debug = -1; /* defaults above */
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  74. static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
  75. { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
  76. { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
  77. #ifdef CONFIG_SKGE_GENESIS
  78. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
  79. #endif
  80. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
  81. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
  82. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
  83. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
  84. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
  85. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  86. { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
  87. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
  88. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
  89. { 0 }
  90. };
  91. MODULE_DEVICE_TABLE(pci, skge_id_table);
  92. static int skge_up(struct net_device *dev);
  93. static int skge_down(struct net_device *dev);
  94. static void skge_phy_reset(struct skge_port *skge);
  95. static void skge_tx_clean(struct net_device *dev);
  96. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  97. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  98. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  99. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  100. static void yukon_init(struct skge_hw *hw, int port);
  101. static void genesis_mac_init(struct skge_hw *hw, int port);
  102. static void genesis_link_up(struct skge_port *skge);
  103. static void skge_set_multicast(struct net_device *dev);
  104. static irqreturn_t skge_intr(int irq, void *dev_id);
  105. /* Avoid conditionals by using array */
  106. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  107. static const int rxqaddr[] = { Q_R1, Q_R2 };
  108. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  109. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  110. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  111. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  112. static inline bool is_genesis(const struct skge_hw *hw)
  113. {
  114. #ifdef CONFIG_SKGE_GENESIS
  115. return hw->chip_id == CHIP_ID_GENESIS;
  116. #else
  117. return false;
  118. #endif
  119. }
  120. static int skge_get_regs_len(struct net_device *dev)
  121. {
  122. return 0x4000;
  123. }
  124. /*
  125. * Returns copy of whole control register region
  126. * Note: skip RAM address register because accessing it will
  127. * cause bus hangs!
  128. */
  129. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  130. void *p)
  131. {
  132. const struct skge_port *skge = netdev_priv(dev);
  133. const void __iomem *io = skge->hw->regs;
  134. regs->version = 1;
  135. memset(p, 0, regs->len);
  136. memcpy_fromio(p, io, B3_RAM_ADDR);
  137. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  138. regs->len - B3_RI_WTO_R1);
  139. }
  140. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  141. static u32 wol_supported(const struct skge_hw *hw)
  142. {
  143. if (is_genesis(hw))
  144. return 0;
  145. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  146. return 0;
  147. return WAKE_MAGIC | WAKE_PHY;
  148. }
  149. static void skge_wol_init(struct skge_port *skge)
  150. {
  151. struct skge_hw *hw = skge->hw;
  152. int port = skge->port;
  153. u16 ctrl;
  154. skge_write16(hw, B0_CTST, CS_RST_CLR);
  155. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  156. /* Turn on Vaux */
  157. skge_write8(hw, B0_POWER_CTRL,
  158. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  159. /* WA code for COMA mode -- clear PHY reset */
  160. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  161. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  162. u32 reg = skge_read32(hw, B2_GP_IO);
  163. reg |= GP_DIR_9;
  164. reg &= ~GP_IO_9;
  165. skge_write32(hw, B2_GP_IO, reg);
  166. }
  167. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  168. GPC_DIS_SLEEP |
  169. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  170. GPC_ANEG_1 | GPC_RST_SET);
  171. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  172. GPC_DIS_SLEEP |
  173. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  174. GPC_ANEG_1 | GPC_RST_CLR);
  175. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  176. /* Force to 10/100 skge_reset will re-enable on resume */
  177. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  178. (PHY_AN_100FULL | PHY_AN_100HALF |
  179. PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
  180. /* no 1000 HD/FD */
  181. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  182. gm_phy_write(hw, port, PHY_MARV_CTRL,
  183. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  184. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  185. /* Set GMAC to no flow control and auto update for speed/duplex */
  186. gma_write16(hw, port, GM_GP_CTRL,
  187. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  188. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  189. /* Set WOL address */
  190. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  191. skge->netdev->dev_addr, ETH_ALEN);
  192. /* Turn on appropriate WOL control bits */
  193. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  194. ctrl = 0;
  195. if (skge->wol & WAKE_PHY)
  196. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  197. else
  198. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  199. if (skge->wol & WAKE_MAGIC)
  200. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  201. else
  202. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  203. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  204. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  205. /* block receiver */
  206. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  207. }
  208. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  209. {
  210. struct skge_port *skge = netdev_priv(dev);
  211. wol->supported = wol_supported(skge->hw);
  212. wol->wolopts = skge->wol;
  213. }
  214. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  215. {
  216. struct skge_port *skge = netdev_priv(dev);
  217. struct skge_hw *hw = skge->hw;
  218. if ((wol->wolopts & ~wol_supported(hw)) ||
  219. !device_can_wakeup(&hw->pdev->dev))
  220. return -EOPNOTSUPP;
  221. skge->wol = wol->wolopts;
  222. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  223. return 0;
  224. }
  225. /* Determine supported/advertised modes based on hardware.
  226. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  227. */
  228. static u32 skge_supported_modes(const struct skge_hw *hw)
  229. {
  230. u32 supported;
  231. if (hw->copper) {
  232. supported = (SUPPORTED_10baseT_Half |
  233. SUPPORTED_10baseT_Full |
  234. SUPPORTED_100baseT_Half |
  235. SUPPORTED_100baseT_Full |
  236. SUPPORTED_1000baseT_Half |
  237. SUPPORTED_1000baseT_Full |
  238. SUPPORTED_Autoneg |
  239. SUPPORTED_TP);
  240. if (is_genesis(hw))
  241. supported &= ~(SUPPORTED_10baseT_Half |
  242. SUPPORTED_10baseT_Full |
  243. SUPPORTED_100baseT_Half |
  244. SUPPORTED_100baseT_Full);
  245. else if (hw->chip_id == CHIP_ID_YUKON)
  246. supported &= ~SUPPORTED_1000baseT_Half;
  247. } else
  248. supported = (SUPPORTED_1000baseT_Full |
  249. SUPPORTED_1000baseT_Half |
  250. SUPPORTED_FIBRE |
  251. SUPPORTED_Autoneg);
  252. return supported;
  253. }
  254. static int skge_get_settings(struct net_device *dev,
  255. struct ethtool_cmd *ecmd)
  256. {
  257. struct skge_port *skge = netdev_priv(dev);
  258. struct skge_hw *hw = skge->hw;
  259. ecmd->transceiver = XCVR_INTERNAL;
  260. ecmd->supported = skge_supported_modes(hw);
  261. if (hw->copper) {
  262. ecmd->port = PORT_TP;
  263. ecmd->phy_address = hw->phy_addr;
  264. } else
  265. ecmd->port = PORT_FIBRE;
  266. ecmd->advertising = skge->advertising;
  267. ecmd->autoneg = skge->autoneg;
  268. ethtool_cmd_speed_set(ecmd, skge->speed);
  269. ecmd->duplex = skge->duplex;
  270. return 0;
  271. }
  272. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  273. {
  274. struct skge_port *skge = netdev_priv(dev);
  275. const struct skge_hw *hw = skge->hw;
  276. u32 supported = skge_supported_modes(hw);
  277. int err = 0;
  278. if (ecmd->autoneg == AUTONEG_ENABLE) {
  279. ecmd->advertising = supported;
  280. skge->duplex = -1;
  281. skge->speed = -1;
  282. } else {
  283. u32 setting;
  284. u32 speed = ethtool_cmd_speed(ecmd);
  285. switch (speed) {
  286. case SPEED_1000:
  287. if (ecmd->duplex == DUPLEX_FULL)
  288. setting = SUPPORTED_1000baseT_Full;
  289. else if (ecmd->duplex == DUPLEX_HALF)
  290. setting = SUPPORTED_1000baseT_Half;
  291. else
  292. return -EINVAL;
  293. break;
  294. case SPEED_100:
  295. if (ecmd->duplex == DUPLEX_FULL)
  296. setting = SUPPORTED_100baseT_Full;
  297. else if (ecmd->duplex == DUPLEX_HALF)
  298. setting = SUPPORTED_100baseT_Half;
  299. else
  300. return -EINVAL;
  301. break;
  302. case SPEED_10:
  303. if (ecmd->duplex == DUPLEX_FULL)
  304. setting = SUPPORTED_10baseT_Full;
  305. else if (ecmd->duplex == DUPLEX_HALF)
  306. setting = SUPPORTED_10baseT_Half;
  307. else
  308. return -EINVAL;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. if ((setting & supported) == 0)
  314. return -EINVAL;
  315. skge->speed = speed;
  316. skge->duplex = ecmd->duplex;
  317. }
  318. skge->autoneg = ecmd->autoneg;
  319. skge->advertising = ecmd->advertising;
  320. if (netif_running(dev)) {
  321. skge_down(dev);
  322. err = skge_up(dev);
  323. if (err) {
  324. dev_close(dev);
  325. return err;
  326. }
  327. }
  328. return 0;
  329. }
  330. static void skge_get_drvinfo(struct net_device *dev,
  331. struct ethtool_drvinfo *info)
  332. {
  333. struct skge_port *skge = netdev_priv(dev);
  334. strcpy(info->driver, DRV_NAME);
  335. strcpy(info->version, DRV_VERSION);
  336. strcpy(info->fw_version, "N/A");
  337. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  338. }
  339. static const struct skge_stat {
  340. char name[ETH_GSTRING_LEN];
  341. u16 xmac_offset;
  342. u16 gma_offset;
  343. } skge_stats[] = {
  344. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  345. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  346. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  347. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  348. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  349. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  350. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  351. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  352. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  353. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  354. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  355. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  356. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  357. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  358. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  359. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  360. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  361. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  362. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  363. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  364. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  365. };
  366. static int skge_get_sset_count(struct net_device *dev, int sset)
  367. {
  368. switch (sset) {
  369. case ETH_SS_STATS:
  370. return ARRAY_SIZE(skge_stats);
  371. default:
  372. return -EOPNOTSUPP;
  373. }
  374. }
  375. static void skge_get_ethtool_stats(struct net_device *dev,
  376. struct ethtool_stats *stats, u64 *data)
  377. {
  378. struct skge_port *skge = netdev_priv(dev);
  379. if (is_genesis(skge->hw))
  380. genesis_get_stats(skge, data);
  381. else
  382. yukon_get_stats(skge, data);
  383. }
  384. /* Use hardware MIB variables for critical path statistics and
  385. * transmit feedback not reported at interrupt.
  386. * Other errors are accounted for in interrupt handler.
  387. */
  388. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  389. {
  390. struct skge_port *skge = netdev_priv(dev);
  391. u64 data[ARRAY_SIZE(skge_stats)];
  392. if (is_genesis(skge->hw))
  393. genesis_get_stats(skge, data);
  394. else
  395. yukon_get_stats(skge, data);
  396. dev->stats.tx_bytes = data[0];
  397. dev->stats.rx_bytes = data[1];
  398. dev->stats.tx_packets = data[2] + data[4] + data[6];
  399. dev->stats.rx_packets = data[3] + data[5] + data[7];
  400. dev->stats.multicast = data[3] + data[5];
  401. dev->stats.collisions = data[10];
  402. dev->stats.tx_aborted_errors = data[12];
  403. return &dev->stats;
  404. }
  405. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  406. {
  407. int i;
  408. switch (stringset) {
  409. case ETH_SS_STATS:
  410. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  411. memcpy(data + i * ETH_GSTRING_LEN,
  412. skge_stats[i].name, ETH_GSTRING_LEN);
  413. break;
  414. }
  415. }
  416. static void skge_get_ring_param(struct net_device *dev,
  417. struct ethtool_ringparam *p)
  418. {
  419. struct skge_port *skge = netdev_priv(dev);
  420. p->rx_max_pending = MAX_RX_RING_SIZE;
  421. p->tx_max_pending = MAX_TX_RING_SIZE;
  422. p->rx_mini_max_pending = 0;
  423. p->rx_jumbo_max_pending = 0;
  424. p->rx_pending = skge->rx_ring.count;
  425. p->tx_pending = skge->tx_ring.count;
  426. p->rx_mini_pending = 0;
  427. p->rx_jumbo_pending = 0;
  428. }
  429. static int skge_set_ring_param(struct net_device *dev,
  430. struct ethtool_ringparam *p)
  431. {
  432. struct skge_port *skge = netdev_priv(dev);
  433. int err = 0;
  434. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  435. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  436. return -EINVAL;
  437. skge->rx_ring.count = p->rx_pending;
  438. skge->tx_ring.count = p->tx_pending;
  439. if (netif_running(dev)) {
  440. skge_down(dev);
  441. err = skge_up(dev);
  442. if (err)
  443. dev_close(dev);
  444. }
  445. return err;
  446. }
  447. static u32 skge_get_msglevel(struct net_device *netdev)
  448. {
  449. struct skge_port *skge = netdev_priv(netdev);
  450. return skge->msg_enable;
  451. }
  452. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  453. {
  454. struct skge_port *skge = netdev_priv(netdev);
  455. skge->msg_enable = value;
  456. }
  457. static int skge_nway_reset(struct net_device *dev)
  458. {
  459. struct skge_port *skge = netdev_priv(dev);
  460. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  461. return -EINVAL;
  462. skge_phy_reset(skge);
  463. return 0;
  464. }
  465. static void skge_get_pauseparam(struct net_device *dev,
  466. struct ethtool_pauseparam *ecmd)
  467. {
  468. struct skge_port *skge = netdev_priv(dev);
  469. ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
  470. (skge->flow_control == FLOW_MODE_SYM_OR_REM));
  471. ecmd->tx_pause = (ecmd->rx_pause ||
  472. (skge->flow_control == FLOW_MODE_LOC_SEND));
  473. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  474. }
  475. static int skge_set_pauseparam(struct net_device *dev,
  476. struct ethtool_pauseparam *ecmd)
  477. {
  478. struct skge_port *skge = netdev_priv(dev);
  479. struct ethtool_pauseparam old;
  480. int err = 0;
  481. skge_get_pauseparam(dev, &old);
  482. if (ecmd->autoneg != old.autoneg)
  483. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  484. else {
  485. if (ecmd->rx_pause && ecmd->tx_pause)
  486. skge->flow_control = FLOW_MODE_SYMMETRIC;
  487. else if (ecmd->rx_pause && !ecmd->tx_pause)
  488. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  489. else if (!ecmd->rx_pause && ecmd->tx_pause)
  490. skge->flow_control = FLOW_MODE_LOC_SEND;
  491. else
  492. skge->flow_control = FLOW_MODE_NONE;
  493. }
  494. if (netif_running(dev)) {
  495. skge_down(dev);
  496. err = skge_up(dev);
  497. if (err) {
  498. dev_close(dev);
  499. return err;
  500. }
  501. }
  502. return 0;
  503. }
  504. /* Chip internal frequency for clock calculations */
  505. static inline u32 hwkhz(const struct skge_hw *hw)
  506. {
  507. return is_genesis(hw) ? 53125 : 78125;
  508. }
  509. /* Chip HZ to microseconds */
  510. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  511. {
  512. return (ticks * 1000) / hwkhz(hw);
  513. }
  514. /* Microseconds to chip HZ */
  515. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  516. {
  517. return hwkhz(hw) * usec / 1000;
  518. }
  519. static int skge_get_coalesce(struct net_device *dev,
  520. struct ethtool_coalesce *ecmd)
  521. {
  522. struct skge_port *skge = netdev_priv(dev);
  523. struct skge_hw *hw = skge->hw;
  524. int port = skge->port;
  525. ecmd->rx_coalesce_usecs = 0;
  526. ecmd->tx_coalesce_usecs = 0;
  527. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  528. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  529. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  530. if (msk & rxirqmask[port])
  531. ecmd->rx_coalesce_usecs = delay;
  532. if (msk & txirqmask[port])
  533. ecmd->tx_coalesce_usecs = delay;
  534. }
  535. return 0;
  536. }
  537. /* Note: interrupt timer is per board, but can turn on/off per port */
  538. static int skge_set_coalesce(struct net_device *dev,
  539. struct ethtool_coalesce *ecmd)
  540. {
  541. struct skge_port *skge = netdev_priv(dev);
  542. struct skge_hw *hw = skge->hw;
  543. int port = skge->port;
  544. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  545. u32 delay = 25;
  546. if (ecmd->rx_coalesce_usecs == 0)
  547. msk &= ~rxirqmask[port];
  548. else if (ecmd->rx_coalesce_usecs < 25 ||
  549. ecmd->rx_coalesce_usecs > 33333)
  550. return -EINVAL;
  551. else {
  552. msk |= rxirqmask[port];
  553. delay = ecmd->rx_coalesce_usecs;
  554. }
  555. if (ecmd->tx_coalesce_usecs == 0)
  556. msk &= ~txirqmask[port];
  557. else if (ecmd->tx_coalesce_usecs < 25 ||
  558. ecmd->tx_coalesce_usecs > 33333)
  559. return -EINVAL;
  560. else {
  561. msk |= txirqmask[port];
  562. delay = min(delay, ecmd->rx_coalesce_usecs);
  563. }
  564. skge_write32(hw, B2_IRQM_MSK, msk);
  565. if (msk == 0)
  566. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  567. else {
  568. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  569. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  570. }
  571. return 0;
  572. }
  573. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  574. static void skge_led(struct skge_port *skge, enum led_mode mode)
  575. {
  576. struct skge_hw *hw = skge->hw;
  577. int port = skge->port;
  578. spin_lock_bh(&hw->phy_lock);
  579. if (is_genesis(hw)) {
  580. switch (mode) {
  581. case LED_MODE_OFF:
  582. if (hw->phy_type == SK_PHY_BCOM)
  583. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  584. else {
  585. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  586. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  587. }
  588. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  589. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  590. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  591. break;
  592. case LED_MODE_ON:
  593. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  594. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  595. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  596. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  597. break;
  598. case LED_MODE_TST:
  599. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  600. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  601. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  602. if (hw->phy_type == SK_PHY_BCOM)
  603. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  604. else {
  605. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  606. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  607. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  608. }
  609. }
  610. } else {
  611. switch (mode) {
  612. case LED_MODE_OFF:
  613. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  614. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  615. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  616. PHY_M_LED_MO_10(MO_LED_OFF) |
  617. PHY_M_LED_MO_100(MO_LED_OFF) |
  618. PHY_M_LED_MO_1000(MO_LED_OFF) |
  619. PHY_M_LED_MO_RX(MO_LED_OFF));
  620. break;
  621. case LED_MODE_ON:
  622. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  623. PHY_M_LED_PULS_DUR(PULS_170MS) |
  624. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  625. PHY_M_LEDC_TX_CTRL |
  626. PHY_M_LEDC_DP_CTRL);
  627. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  628. PHY_M_LED_MO_RX(MO_LED_OFF) |
  629. (skge->speed == SPEED_100 ?
  630. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  631. break;
  632. case LED_MODE_TST:
  633. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  634. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  635. PHY_M_LED_MO_DUP(MO_LED_ON) |
  636. PHY_M_LED_MO_10(MO_LED_ON) |
  637. PHY_M_LED_MO_100(MO_LED_ON) |
  638. PHY_M_LED_MO_1000(MO_LED_ON) |
  639. PHY_M_LED_MO_RX(MO_LED_ON));
  640. }
  641. }
  642. spin_unlock_bh(&hw->phy_lock);
  643. }
  644. /* blink LED's for finding board */
  645. static int skge_set_phys_id(struct net_device *dev,
  646. enum ethtool_phys_id_state state)
  647. {
  648. struct skge_port *skge = netdev_priv(dev);
  649. switch (state) {
  650. case ETHTOOL_ID_ACTIVE:
  651. return 2; /* cycle on/off twice per second */
  652. case ETHTOOL_ID_ON:
  653. skge_led(skge, LED_MODE_TST);
  654. break;
  655. case ETHTOOL_ID_OFF:
  656. skge_led(skge, LED_MODE_OFF);
  657. break;
  658. case ETHTOOL_ID_INACTIVE:
  659. /* back to regular LED state */
  660. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  661. }
  662. return 0;
  663. }
  664. static int skge_get_eeprom_len(struct net_device *dev)
  665. {
  666. struct skge_port *skge = netdev_priv(dev);
  667. u32 reg2;
  668. pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
  669. return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  670. }
  671. static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
  672. {
  673. u32 val;
  674. pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
  675. do {
  676. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  677. } while (!(offset & PCI_VPD_ADDR_F));
  678. pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
  679. return val;
  680. }
  681. static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
  682. {
  683. pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
  684. pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
  685. offset | PCI_VPD_ADDR_F);
  686. do {
  687. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  688. } while (offset & PCI_VPD_ADDR_F);
  689. }
  690. static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  691. u8 *data)
  692. {
  693. struct skge_port *skge = netdev_priv(dev);
  694. struct pci_dev *pdev = skge->hw->pdev;
  695. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  696. int length = eeprom->len;
  697. u16 offset = eeprom->offset;
  698. if (!cap)
  699. return -EINVAL;
  700. eeprom->magic = SKGE_EEPROM_MAGIC;
  701. while (length > 0) {
  702. u32 val = skge_vpd_read(pdev, cap, offset);
  703. int n = min_t(int, length, sizeof(val));
  704. memcpy(data, &val, n);
  705. length -= n;
  706. data += n;
  707. offset += n;
  708. }
  709. return 0;
  710. }
  711. static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  712. u8 *data)
  713. {
  714. struct skge_port *skge = netdev_priv(dev);
  715. struct pci_dev *pdev = skge->hw->pdev;
  716. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  717. int length = eeprom->len;
  718. u16 offset = eeprom->offset;
  719. if (!cap)
  720. return -EINVAL;
  721. if (eeprom->magic != SKGE_EEPROM_MAGIC)
  722. return -EINVAL;
  723. while (length > 0) {
  724. u32 val;
  725. int n = min_t(int, length, sizeof(val));
  726. if (n < sizeof(val))
  727. val = skge_vpd_read(pdev, cap, offset);
  728. memcpy(&val, data, n);
  729. skge_vpd_write(pdev, cap, offset, val);
  730. length -= n;
  731. data += n;
  732. offset += n;
  733. }
  734. return 0;
  735. }
  736. static const struct ethtool_ops skge_ethtool_ops = {
  737. .get_settings = skge_get_settings,
  738. .set_settings = skge_set_settings,
  739. .get_drvinfo = skge_get_drvinfo,
  740. .get_regs_len = skge_get_regs_len,
  741. .get_regs = skge_get_regs,
  742. .get_wol = skge_get_wol,
  743. .set_wol = skge_set_wol,
  744. .get_msglevel = skge_get_msglevel,
  745. .set_msglevel = skge_set_msglevel,
  746. .nway_reset = skge_nway_reset,
  747. .get_link = ethtool_op_get_link,
  748. .get_eeprom_len = skge_get_eeprom_len,
  749. .get_eeprom = skge_get_eeprom,
  750. .set_eeprom = skge_set_eeprom,
  751. .get_ringparam = skge_get_ring_param,
  752. .set_ringparam = skge_set_ring_param,
  753. .get_pauseparam = skge_get_pauseparam,
  754. .set_pauseparam = skge_set_pauseparam,
  755. .get_coalesce = skge_get_coalesce,
  756. .set_coalesce = skge_set_coalesce,
  757. .get_strings = skge_get_strings,
  758. .set_phys_id = skge_set_phys_id,
  759. .get_sset_count = skge_get_sset_count,
  760. .get_ethtool_stats = skge_get_ethtool_stats,
  761. };
  762. /*
  763. * Allocate ring elements and chain them together
  764. * One-to-one association of board descriptors with ring elements
  765. */
  766. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  767. {
  768. struct skge_tx_desc *d;
  769. struct skge_element *e;
  770. int i;
  771. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  772. if (!ring->start)
  773. return -ENOMEM;
  774. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  775. e->desc = d;
  776. if (i == ring->count - 1) {
  777. e->next = ring->start;
  778. d->next_offset = base;
  779. } else {
  780. e->next = e + 1;
  781. d->next_offset = base + (i+1) * sizeof(*d);
  782. }
  783. }
  784. ring->to_use = ring->to_clean = ring->start;
  785. return 0;
  786. }
  787. /* Allocate and setup a new buffer for receiving */
  788. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  789. struct sk_buff *skb, unsigned int bufsize)
  790. {
  791. struct skge_rx_desc *rd = e->desc;
  792. u64 map;
  793. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  794. PCI_DMA_FROMDEVICE);
  795. rd->dma_lo = map;
  796. rd->dma_hi = map >> 32;
  797. e->skb = skb;
  798. rd->csum1_start = ETH_HLEN;
  799. rd->csum2_start = ETH_HLEN;
  800. rd->csum1 = 0;
  801. rd->csum2 = 0;
  802. wmb();
  803. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  804. dma_unmap_addr_set(e, mapaddr, map);
  805. dma_unmap_len_set(e, maplen, bufsize);
  806. }
  807. /* Resume receiving using existing skb,
  808. * Note: DMA address is not changed by chip.
  809. * MTU not changed while receiver active.
  810. */
  811. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  812. {
  813. struct skge_rx_desc *rd = e->desc;
  814. rd->csum2 = 0;
  815. rd->csum2_start = ETH_HLEN;
  816. wmb();
  817. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  818. }
  819. /* Free all buffers in receive ring, assumes receiver stopped */
  820. static void skge_rx_clean(struct skge_port *skge)
  821. {
  822. struct skge_hw *hw = skge->hw;
  823. struct skge_ring *ring = &skge->rx_ring;
  824. struct skge_element *e;
  825. e = ring->start;
  826. do {
  827. struct skge_rx_desc *rd = e->desc;
  828. rd->control = 0;
  829. if (e->skb) {
  830. pci_unmap_single(hw->pdev,
  831. dma_unmap_addr(e, mapaddr),
  832. dma_unmap_len(e, maplen),
  833. PCI_DMA_FROMDEVICE);
  834. dev_kfree_skb(e->skb);
  835. e->skb = NULL;
  836. }
  837. } while ((e = e->next) != ring->start);
  838. }
  839. /* Allocate buffers for receive ring
  840. * For receive: to_clean is next received frame.
  841. */
  842. static int skge_rx_fill(struct net_device *dev)
  843. {
  844. struct skge_port *skge = netdev_priv(dev);
  845. struct skge_ring *ring = &skge->rx_ring;
  846. struct skge_element *e;
  847. e = ring->start;
  848. do {
  849. struct sk_buff *skb;
  850. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  851. GFP_KERNEL);
  852. if (!skb)
  853. return -ENOMEM;
  854. skb_reserve(skb, NET_IP_ALIGN);
  855. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  856. } while ((e = e->next) != ring->start);
  857. ring->to_clean = ring->start;
  858. return 0;
  859. }
  860. static const char *skge_pause(enum pause_status status)
  861. {
  862. switch (status) {
  863. case FLOW_STAT_NONE:
  864. return "none";
  865. case FLOW_STAT_REM_SEND:
  866. return "rx only";
  867. case FLOW_STAT_LOC_SEND:
  868. return "tx_only";
  869. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  870. return "both";
  871. default:
  872. return "indeterminated";
  873. }
  874. }
  875. static void skge_link_up(struct skge_port *skge)
  876. {
  877. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  878. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  879. netif_carrier_on(skge->netdev);
  880. netif_wake_queue(skge->netdev);
  881. netif_info(skge, link, skge->netdev,
  882. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  883. skge->speed,
  884. skge->duplex == DUPLEX_FULL ? "full" : "half",
  885. skge_pause(skge->flow_status));
  886. }
  887. static void skge_link_down(struct skge_port *skge)
  888. {
  889. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  890. netif_carrier_off(skge->netdev);
  891. netif_stop_queue(skge->netdev);
  892. netif_info(skge, link, skge->netdev, "Link is down\n");
  893. }
  894. static void xm_link_down(struct skge_hw *hw, int port)
  895. {
  896. struct net_device *dev = hw->dev[port];
  897. struct skge_port *skge = netdev_priv(dev);
  898. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  899. if (netif_carrier_ok(dev))
  900. skge_link_down(skge);
  901. }
  902. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  903. {
  904. int i;
  905. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  906. *val = xm_read16(hw, port, XM_PHY_DATA);
  907. if (hw->phy_type == SK_PHY_XMAC)
  908. goto ready;
  909. for (i = 0; i < PHY_RETRIES; i++) {
  910. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  911. goto ready;
  912. udelay(1);
  913. }
  914. return -ETIMEDOUT;
  915. ready:
  916. *val = xm_read16(hw, port, XM_PHY_DATA);
  917. return 0;
  918. }
  919. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  920. {
  921. u16 v = 0;
  922. if (__xm_phy_read(hw, port, reg, &v))
  923. pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
  924. return v;
  925. }
  926. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  927. {
  928. int i;
  929. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  930. for (i = 0; i < PHY_RETRIES; i++) {
  931. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  932. goto ready;
  933. udelay(1);
  934. }
  935. return -EIO;
  936. ready:
  937. xm_write16(hw, port, XM_PHY_DATA, val);
  938. for (i = 0; i < PHY_RETRIES; i++) {
  939. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  940. return 0;
  941. udelay(1);
  942. }
  943. return -ETIMEDOUT;
  944. }
  945. static void genesis_init(struct skge_hw *hw)
  946. {
  947. /* set blink source counter */
  948. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  949. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  950. /* configure mac arbiter */
  951. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  952. /* configure mac arbiter timeout values */
  953. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  954. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  955. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  956. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  957. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  958. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  959. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  960. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  961. /* configure packet arbiter timeout */
  962. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  963. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  964. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  965. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  966. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  967. }
  968. static void genesis_reset(struct skge_hw *hw, int port)
  969. {
  970. static const u8 zero[8] = { 0 };
  971. u32 reg;
  972. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  973. /* reset the statistics module */
  974. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  975. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  976. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  977. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  978. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  979. /* disable Broadcom PHY IRQ */
  980. if (hw->phy_type == SK_PHY_BCOM)
  981. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  982. xm_outhash(hw, port, XM_HSM, zero);
  983. /* Flush TX and RX fifo */
  984. reg = xm_read32(hw, port, XM_MODE);
  985. xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
  986. xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
  987. }
  988. /* Convert mode to MII values */
  989. static const u16 phy_pause_map[] = {
  990. [FLOW_MODE_NONE] = 0,
  991. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  992. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  993. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  994. };
  995. /* special defines for FIBER (88E1011S only) */
  996. static const u16 fiber_pause_map[] = {
  997. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  998. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  999. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  1000. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  1001. };
  1002. /* Check status of Broadcom phy link */
  1003. static void bcom_check_link(struct skge_hw *hw, int port)
  1004. {
  1005. struct net_device *dev = hw->dev[port];
  1006. struct skge_port *skge = netdev_priv(dev);
  1007. u16 status;
  1008. /* read twice because of latch */
  1009. xm_phy_read(hw, port, PHY_BCOM_STAT);
  1010. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  1011. if ((status & PHY_ST_LSYNC) == 0) {
  1012. xm_link_down(hw, port);
  1013. return;
  1014. }
  1015. if (skge->autoneg == AUTONEG_ENABLE) {
  1016. u16 lpa, aux;
  1017. if (!(status & PHY_ST_AN_OVER))
  1018. return;
  1019. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1020. if (lpa & PHY_B_AN_RF) {
  1021. netdev_notice(dev, "remote fault\n");
  1022. return;
  1023. }
  1024. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  1025. /* Check Duplex mismatch */
  1026. switch (aux & PHY_B_AS_AN_RES_MSK) {
  1027. case PHY_B_RES_1000FD:
  1028. skge->duplex = DUPLEX_FULL;
  1029. break;
  1030. case PHY_B_RES_1000HD:
  1031. skge->duplex = DUPLEX_HALF;
  1032. break;
  1033. default:
  1034. netdev_notice(dev, "duplex mismatch\n");
  1035. return;
  1036. }
  1037. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1038. switch (aux & PHY_B_AS_PAUSE_MSK) {
  1039. case PHY_B_AS_PAUSE_MSK:
  1040. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1041. break;
  1042. case PHY_B_AS_PRR:
  1043. skge->flow_status = FLOW_STAT_REM_SEND;
  1044. break;
  1045. case PHY_B_AS_PRT:
  1046. skge->flow_status = FLOW_STAT_LOC_SEND;
  1047. break;
  1048. default:
  1049. skge->flow_status = FLOW_STAT_NONE;
  1050. }
  1051. skge->speed = SPEED_1000;
  1052. }
  1053. if (!netif_carrier_ok(dev))
  1054. genesis_link_up(skge);
  1055. }
  1056. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  1057. * Phy on for 100 or 10Mbit operation
  1058. */
  1059. static void bcom_phy_init(struct skge_port *skge)
  1060. {
  1061. struct skge_hw *hw = skge->hw;
  1062. int port = skge->port;
  1063. int i;
  1064. u16 id1, r, ext, ctl;
  1065. /* magic workaround patterns for Broadcom */
  1066. static const struct {
  1067. u16 reg;
  1068. u16 val;
  1069. } A1hack[] = {
  1070. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1071. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1072. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1073. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1074. }, C0hack[] = {
  1075. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1076. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1077. };
  1078. /* read Id from external PHY (all have the same address) */
  1079. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1080. /* Optimize MDIO transfer by suppressing preamble. */
  1081. r = xm_read16(hw, port, XM_MMU_CMD);
  1082. r |= XM_MMU_NO_PRE;
  1083. xm_write16(hw, port, XM_MMU_CMD, r);
  1084. switch (id1) {
  1085. case PHY_BCOM_ID1_C0:
  1086. /*
  1087. * Workaround BCOM Errata for the C0 type.
  1088. * Write magic patterns to reserved registers.
  1089. */
  1090. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1091. xm_phy_write(hw, port,
  1092. C0hack[i].reg, C0hack[i].val);
  1093. break;
  1094. case PHY_BCOM_ID1_A1:
  1095. /*
  1096. * Workaround BCOM Errata for the A1 type.
  1097. * Write magic patterns to reserved registers.
  1098. */
  1099. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1100. xm_phy_write(hw, port,
  1101. A1hack[i].reg, A1hack[i].val);
  1102. break;
  1103. }
  1104. /*
  1105. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1106. * Disable Power Management after reset.
  1107. */
  1108. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1109. r |= PHY_B_AC_DIS_PM;
  1110. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1111. /* Dummy read */
  1112. xm_read16(hw, port, XM_ISRC);
  1113. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1114. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1115. if (skge->autoneg == AUTONEG_ENABLE) {
  1116. /*
  1117. * Workaround BCOM Errata #1 for the C5 type.
  1118. * 1000Base-T Link Acquisition Failure in Slave Mode
  1119. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1120. */
  1121. u16 adv = PHY_B_1000C_RD;
  1122. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1123. adv |= PHY_B_1000C_AHD;
  1124. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1125. adv |= PHY_B_1000C_AFD;
  1126. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1127. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1128. } else {
  1129. if (skge->duplex == DUPLEX_FULL)
  1130. ctl |= PHY_CT_DUP_MD;
  1131. /* Force to slave */
  1132. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1133. }
  1134. /* Set autonegotiation pause parameters */
  1135. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1136. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1137. /* Handle Jumbo frames */
  1138. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1139. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1140. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1141. ext |= PHY_B_PEC_HIGH_LA;
  1142. }
  1143. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1144. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1145. /* Use link status change interrupt */
  1146. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1147. }
  1148. static void xm_phy_init(struct skge_port *skge)
  1149. {
  1150. struct skge_hw *hw = skge->hw;
  1151. int port = skge->port;
  1152. u16 ctrl = 0;
  1153. if (skge->autoneg == AUTONEG_ENABLE) {
  1154. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1155. ctrl |= PHY_X_AN_HD;
  1156. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1157. ctrl |= PHY_X_AN_FD;
  1158. ctrl |= fiber_pause_map[skge->flow_control];
  1159. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1160. /* Restart Auto-negotiation */
  1161. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1162. } else {
  1163. /* Set DuplexMode in Config register */
  1164. if (skge->duplex == DUPLEX_FULL)
  1165. ctrl |= PHY_CT_DUP_MD;
  1166. /*
  1167. * Do NOT enable Auto-negotiation here. This would hold
  1168. * the link down because no IDLEs are transmitted
  1169. */
  1170. }
  1171. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1172. /* Poll PHY for status changes */
  1173. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1174. }
  1175. static int xm_check_link(struct net_device *dev)
  1176. {
  1177. struct skge_port *skge = netdev_priv(dev);
  1178. struct skge_hw *hw = skge->hw;
  1179. int port = skge->port;
  1180. u16 status;
  1181. /* read twice because of latch */
  1182. xm_phy_read(hw, port, PHY_XMAC_STAT);
  1183. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1184. if ((status & PHY_ST_LSYNC) == 0) {
  1185. xm_link_down(hw, port);
  1186. return 0;
  1187. }
  1188. if (skge->autoneg == AUTONEG_ENABLE) {
  1189. u16 lpa, res;
  1190. if (!(status & PHY_ST_AN_OVER))
  1191. return 0;
  1192. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1193. if (lpa & PHY_B_AN_RF) {
  1194. netdev_notice(dev, "remote fault\n");
  1195. return 0;
  1196. }
  1197. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1198. /* Check Duplex mismatch */
  1199. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1200. case PHY_X_RS_FD:
  1201. skge->duplex = DUPLEX_FULL;
  1202. break;
  1203. case PHY_X_RS_HD:
  1204. skge->duplex = DUPLEX_HALF;
  1205. break;
  1206. default:
  1207. netdev_notice(dev, "duplex mismatch\n");
  1208. return 0;
  1209. }
  1210. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1211. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1212. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1213. (lpa & PHY_X_P_SYM_MD))
  1214. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1215. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1216. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1217. /* Enable PAUSE receive, disable PAUSE transmit */
  1218. skge->flow_status = FLOW_STAT_REM_SEND;
  1219. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1220. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1221. /* Disable PAUSE receive, enable PAUSE transmit */
  1222. skge->flow_status = FLOW_STAT_LOC_SEND;
  1223. else
  1224. skge->flow_status = FLOW_STAT_NONE;
  1225. skge->speed = SPEED_1000;
  1226. }
  1227. if (!netif_carrier_ok(dev))
  1228. genesis_link_up(skge);
  1229. return 1;
  1230. }
  1231. /* Poll to check for link coming up.
  1232. *
  1233. * Since internal PHY is wired to a level triggered pin, can't
  1234. * get an interrupt when carrier is detected, need to poll for
  1235. * link coming up.
  1236. */
  1237. static void xm_link_timer(unsigned long arg)
  1238. {
  1239. struct skge_port *skge = (struct skge_port *) arg;
  1240. struct net_device *dev = skge->netdev;
  1241. struct skge_hw *hw = skge->hw;
  1242. int port = skge->port;
  1243. int i;
  1244. unsigned long flags;
  1245. if (!netif_running(dev))
  1246. return;
  1247. spin_lock_irqsave(&hw->phy_lock, flags);
  1248. /*
  1249. * Verify that the link by checking GPIO register three times.
  1250. * This pin has the signal from the link_sync pin connected to it.
  1251. */
  1252. for (i = 0; i < 3; i++) {
  1253. if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1254. goto link_down;
  1255. }
  1256. /* Re-enable interrupt to detect link down */
  1257. if (xm_check_link(dev)) {
  1258. u16 msk = xm_read16(hw, port, XM_IMSK);
  1259. msk &= ~XM_IS_INP_ASS;
  1260. xm_write16(hw, port, XM_IMSK, msk);
  1261. xm_read16(hw, port, XM_ISRC);
  1262. } else {
  1263. link_down:
  1264. mod_timer(&skge->link_timer,
  1265. round_jiffies(jiffies + LINK_HZ));
  1266. }
  1267. spin_unlock_irqrestore(&hw->phy_lock, flags);
  1268. }
  1269. static void genesis_mac_init(struct skge_hw *hw, int port)
  1270. {
  1271. struct net_device *dev = hw->dev[port];
  1272. struct skge_port *skge = netdev_priv(dev);
  1273. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1274. int i;
  1275. u32 r;
  1276. static const u8 zero[6] = { 0 };
  1277. for (i = 0; i < 10; i++) {
  1278. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1279. MFF_SET_MAC_RST);
  1280. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1281. goto reset_ok;
  1282. udelay(1);
  1283. }
  1284. netdev_warn(dev, "genesis reset failed\n");
  1285. reset_ok:
  1286. /* Unreset the XMAC. */
  1287. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1288. /*
  1289. * Perform additional initialization for external PHYs,
  1290. * namely for the 1000baseTX cards that use the XMAC's
  1291. * GMII mode.
  1292. */
  1293. if (hw->phy_type != SK_PHY_XMAC) {
  1294. /* Take external Phy out of reset */
  1295. r = skge_read32(hw, B2_GP_IO);
  1296. if (port == 0)
  1297. r |= GP_DIR_0|GP_IO_0;
  1298. else
  1299. r |= GP_DIR_2|GP_IO_2;
  1300. skge_write32(hw, B2_GP_IO, r);
  1301. /* Enable GMII interface */
  1302. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1303. }
  1304. switch (hw->phy_type) {
  1305. case SK_PHY_XMAC:
  1306. xm_phy_init(skge);
  1307. break;
  1308. case SK_PHY_BCOM:
  1309. bcom_phy_init(skge);
  1310. bcom_check_link(hw, port);
  1311. }
  1312. /* Set Station Address */
  1313. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1314. /* We don't use match addresses so clear */
  1315. for (i = 1; i < 16; i++)
  1316. xm_outaddr(hw, port, XM_EXM(i), zero);
  1317. /* Clear MIB counters */
  1318. xm_write16(hw, port, XM_STAT_CMD,
  1319. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1320. /* Clear two times according to Errata #3 */
  1321. xm_write16(hw, port, XM_STAT_CMD,
  1322. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1323. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1324. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1325. /* We don't need the FCS appended to the packet. */
  1326. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1327. if (jumbo)
  1328. r |= XM_RX_BIG_PK_OK;
  1329. if (skge->duplex == DUPLEX_HALF) {
  1330. /*
  1331. * If in manual half duplex mode the other side might be in
  1332. * full duplex mode, so ignore if a carrier extension is not seen
  1333. * on frames received
  1334. */
  1335. r |= XM_RX_DIS_CEXT;
  1336. }
  1337. xm_write16(hw, port, XM_RX_CMD, r);
  1338. /* We want short frames padded to 60 bytes. */
  1339. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1340. /* Increase threshold for jumbo frames on dual port */
  1341. if (hw->ports > 1 && jumbo)
  1342. xm_write16(hw, port, XM_TX_THR, 1020);
  1343. else
  1344. xm_write16(hw, port, XM_TX_THR, 512);
  1345. /*
  1346. * Enable the reception of all error frames. This is is
  1347. * a necessary evil due to the design of the XMAC. The
  1348. * XMAC's receive FIFO is only 8K in size, however jumbo
  1349. * frames can be up to 9000 bytes in length. When bad
  1350. * frame filtering is enabled, the XMAC's RX FIFO operates
  1351. * in 'store and forward' mode. For this to work, the
  1352. * entire frame has to fit into the FIFO, but that means
  1353. * that jumbo frames larger than 8192 bytes will be
  1354. * truncated. Disabling all bad frame filtering causes
  1355. * the RX FIFO to operate in streaming mode, in which
  1356. * case the XMAC will start transferring frames out of the
  1357. * RX FIFO as soon as the FIFO threshold is reached.
  1358. */
  1359. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1360. /*
  1361. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1362. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1363. * and 'Octets Rx OK Hi Cnt Ov'.
  1364. */
  1365. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1366. /*
  1367. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1368. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1369. * and 'Octets Tx OK Hi Cnt Ov'.
  1370. */
  1371. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1372. /* Configure MAC arbiter */
  1373. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1374. /* configure timeout values */
  1375. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1376. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1377. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1378. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1379. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1380. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1381. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1382. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1383. /* Configure Rx MAC FIFO */
  1384. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1385. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1386. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1387. /* Configure Tx MAC FIFO */
  1388. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1389. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1390. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1391. if (jumbo) {
  1392. /* Enable frame flushing if jumbo frames used */
  1393. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1394. } else {
  1395. /* enable timeout timers if normal frames */
  1396. skge_write16(hw, B3_PA_CTRL,
  1397. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1398. }
  1399. }
  1400. static void genesis_stop(struct skge_port *skge)
  1401. {
  1402. struct skge_hw *hw = skge->hw;
  1403. int port = skge->port;
  1404. unsigned retries = 1000;
  1405. u16 cmd;
  1406. /* Disable Tx and Rx */
  1407. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1408. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1409. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1410. genesis_reset(hw, port);
  1411. /* Clear Tx packet arbiter timeout IRQ */
  1412. skge_write16(hw, B3_PA_CTRL,
  1413. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1414. /* Reset the MAC */
  1415. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1416. do {
  1417. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1418. if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
  1419. break;
  1420. } while (--retries > 0);
  1421. /* For external PHYs there must be special handling */
  1422. if (hw->phy_type != SK_PHY_XMAC) {
  1423. u32 reg = skge_read32(hw, B2_GP_IO);
  1424. if (port == 0) {
  1425. reg |= GP_DIR_0;
  1426. reg &= ~GP_IO_0;
  1427. } else {
  1428. reg |= GP_DIR_2;
  1429. reg &= ~GP_IO_2;
  1430. }
  1431. skge_write32(hw, B2_GP_IO, reg);
  1432. skge_read32(hw, B2_GP_IO);
  1433. }
  1434. xm_write16(hw, port, XM_MMU_CMD,
  1435. xm_read16(hw, port, XM_MMU_CMD)
  1436. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1437. xm_read16(hw, port, XM_MMU_CMD);
  1438. }
  1439. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1440. {
  1441. struct skge_hw *hw = skge->hw;
  1442. int port = skge->port;
  1443. int i;
  1444. unsigned long timeout = jiffies + HZ;
  1445. xm_write16(hw, port,
  1446. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1447. /* wait for update to complete */
  1448. while (xm_read16(hw, port, XM_STAT_CMD)
  1449. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1450. if (time_after(jiffies, timeout))
  1451. break;
  1452. udelay(10);
  1453. }
  1454. /* special case for 64 bit octet counter */
  1455. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1456. | xm_read32(hw, port, XM_TXO_OK_LO);
  1457. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1458. | xm_read32(hw, port, XM_RXO_OK_LO);
  1459. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1460. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1461. }
  1462. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1463. {
  1464. struct net_device *dev = hw->dev[port];
  1465. struct skge_port *skge = netdev_priv(dev);
  1466. u16 status = xm_read16(hw, port, XM_ISRC);
  1467. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1468. "mac interrupt status 0x%x\n", status);
  1469. if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
  1470. xm_link_down(hw, port);
  1471. mod_timer(&skge->link_timer, jiffies + 1);
  1472. }
  1473. if (status & XM_IS_TXF_UR) {
  1474. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1475. ++dev->stats.tx_fifo_errors;
  1476. }
  1477. }
  1478. static void genesis_link_up(struct skge_port *skge)
  1479. {
  1480. struct skge_hw *hw = skge->hw;
  1481. int port = skge->port;
  1482. u16 cmd, msk;
  1483. u32 mode;
  1484. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1485. /*
  1486. * enabling pause frame reception is required for 1000BT
  1487. * because the XMAC is not reset if the link is going down
  1488. */
  1489. if (skge->flow_status == FLOW_STAT_NONE ||
  1490. skge->flow_status == FLOW_STAT_LOC_SEND)
  1491. /* Disable Pause Frame Reception */
  1492. cmd |= XM_MMU_IGN_PF;
  1493. else
  1494. /* Enable Pause Frame Reception */
  1495. cmd &= ~XM_MMU_IGN_PF;
  1496. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1497. mode = xm_read32(hw, port, XM_MODE);
  1498. if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
  1499. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1500. /*
  1501. * Configure Pause Frame Generation
  1502. * Use internal and external Pause Frame Generation.
  1503. * Sending pause frames is edge triggered.
  1504. * Send a Pause frame with the maximum pause time if
  1505. * internal oder external FIFO full condition occurs.
  1506. * Send a zero pause time frame to re-start transmission.
  1507. */
  1508. /* XM_PAUSE_DA = '010000C28001' (default) */
  1509. /* XM_MAC_PTIME = 0xffff (maximum) */
  1510. /* remember this value is defined in big endian (!) */
  1511. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1512. mode |= XM_PAUSE_MODE;
  1513. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1514. } else {
  1515. /*
  1516. * disable pause frame generation is required for 1000BT
  1517. * because the XMAC is not reset if the link is going down
  1518. */
  1519. /* Disable Pause Mode in Mode Register */
  1520. mode &= ~XM_PAUSE_MODE;
  1521. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1522. }
  1523. xm_write32(hw, port, XM_MODE, mode);
  1524. /* Turn on detection of Tx underrun */
  1525. msk = xm_read16(hw, port, XM_IMSK);
  1526. msk &= ~XM_IS_TXF_UR;
  1527. xm_write16(hw, port, XM_IMSK, msk);
  1528. xm_read16(hw, port, XM_ISRC);
  1529. /* get MMU Command Reg. */
  1530. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1531. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1532. cmd |= XM_MMU_GMII_FD;
  1533. /*
  1534. * Workaround BCOM Errata (#10523) for all BCom Phys
  1535. * Enable Power Management after link up
  1536. */
  1537. if (hw->phy_type == SK_PHY_BCOM) {
  1538. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1539. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1540. & ~PHY_B_AC_DIS_PM);
  1541. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1542. }
  1543. /* enable Rx/Tx */
  1544. xm_write16(hw, port, XM_MMU_CMD,
  1545. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1546. skge_link_up(skge);
  1547. }
  1548. static inline void bcom_phy_intr(struct skge_port *skge)
  1549. {
  1550. struct skge_hw *hw = skge->hw;
  1551. int port = skge->port;
  1552. u16 isrc;
  1553. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1554. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1555. "phy interrupt status 0x%x\n", isrc);
  1556. if (isrc & PHY_B_IS_PSE)
  1557. pr_err("%s: uncorrectable pair swap error\n",
  1558. hw->dev[port]->name);
  1559. /* Workaround BCom Errata:
  1560. * enable and disable loopback mode if "NO HCD" occurs.
  1561. */
  1562. if (isrc & PHY_B_IS_NO_HDCL) {
  1563. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1564. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1565. ctrl | PHY_CT_LOOP);
  1566. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1567. ctrl & ~PHY_CT_LOOP);
  1568. }
  1569. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1570. bcom_check_link(hw, port);
  1571. }
  1572. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1573. {
  1574. int i;
  1575. gma_write16(hw, port, GM_SMI_DATA, val);
  1576. gma_write16(hw, port, GM_SMI_CTRL,
  1577. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1578. for (i = 0; i < PHY_RETRIES; i++) {
  1579. udelay(1);
  1580. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1581. return 0;
  1582. }
  1583. pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
  1584. return -EIO;
  1585. }
  1586. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1587. {
  1588. int i;
  1589. gma_write16(hw, port, GM_SMI_CTRL,
  1590. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1591. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1592. for (i = 0; i < PHY_RETRIES; i++) {
  1593. udelay(1);
  1594. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1595. goto ready;
  1596. }
  1597. return -ETIMEDOUT;
  1598. ready:
  1599. *val = gma_read16(hw, port, GM_SMI_DATA);
  1600. return 0;
  1601. }
  1602. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1603. {
  1604. u16 v = 0;
  1605. if (__gm_phy_read(hw, port, reg, &v))
  1606. pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
  1607. return v;
  1608. }
  1609. /* Marvell Phy Initialization */
  1610. static void yukon_init(struct skge_hw *hw, int port)
  1611. {
  1612. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1613. u16 ctrl, ct1000, adv;
  1614. if (skge->autoneg == AUTONEG_ENABLE) {
  1615. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1616. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1617. PHY_M_EC_MAC_S_MSK);
  1618. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1619. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1620. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1621. }
  1622. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1623. if (skge->autoneg == AUTONEG_DISABLE)
  1624. ctrl &= ~PHY_CT_ANE;
  1625. ctrl |= PHY_CT_RESET;
  1626. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1627. ctrl = 0;
  1628. ct1000 = 0;
  1629. adv = PHY_AN_CSMA;
  1630. if (skge->autoneg == AUTONEG_ENABLE) {
  1631. if (hw->copper) {
  1632. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1633. ct1000 |= PHY_M_1000C_AFD;
  1634. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1635. ct1000 |= PHY_M_1000C_AHD;
  1636. if (skge->advertising & ADVERTISED_100baseT_Full)
  1637. adv |= PHY_M_AN_100_FD;
  1638. if (skge->advertising & ADVERTISED_100baseT_Half)
  1639. adv |= PHY_M_AN_100_HD;
  1640. if (skge->advertising & ADVERTISED_10baseT_Full)
  1641. adv |= PHY_M_AN_10_FD;
  1642. if (skge->advertising & ADVERTISED_10baseT_Half)
  1643. adv |= PHY_M_AN_10_HD;
  1644. /* Set Flow-control capabilities */
  1645. adv |= phy_pause_map[skge->flow_control];
  1646. } else {
  1647. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1648. adv |= PHY_M_AN_1000X_AFD;
  1649. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1650. adv |= PHY_M_AN_1000X_AHD;
  1651. adv |= fiber_pause_map[skge->flow_control];
  1652. }
  1653. /* Restart Auto-negotiation */
  1654. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1655. } else {
  1656. /* forced speed/duplex settings */
  1657. ct1000 = PHY_M_1000C_MSE;
  1658. if (skge->duplex == DUPLEX_FULL)
  1659. ctrl |= PHY_CT_DUP_MD;
  1660. switch (skge->speed) {
  1661. case SPEED_1000:
  1662. ctrl |= PHY_CT_SP1000;
  1663. break;
  1664. case SPEED_100:
  1665. ctrl |= PHY_CT_SP100;
  1666. break;
  1667. }
  1668. ctrl |= PHY_CT_RESET;
  1669. }
  1670. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1671. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1672. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1673. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1674. if (skge->autoneg == AUTONEG_ENABLE)
  1675. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1676. else
  1677. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1678. }
  1679. static void yukon_reset(struct skge_hw *hw, int port)
  1680. {
  1681. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1682. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1683. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1684. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1685. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1686. gma_write16(hw, port, GM_RX_CTRL,
  1687. gma_read16(hw, port, GM_RX_CTRL)
  1688. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1689. }
  1690. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1691. static int is_yukon_lite_a0(struct skge_hw *hw)
  1692. {
  1693. u32 reg;
  1694. int ret;
  1695. if (hw->chip_id != CHIP_ID_YUKON)
  1696. return 0;
  1697. reg = skge_read32(hw, B2_FAR);
  1698. skge_write8(hw, B2_FAR + 3, 0xff);
  1699. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1700. skge_write32(hw, B2_FAR, reg);
  1701. return ret;
  1702. }
  1703. static void yukon_mac_init(struct skge_hw *hw, int port)
  1704. {
  1705. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1706. int i;
  1707. u32 reg;
  1708. const u8 *addr = hw->dev[port]->dev_addr;
  1709. /* WA code for COMA mode -- set PHY reset */
  1710. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1711. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1712. reg = skge_read32(hw, B2_GP_IO);
  1713. reg |= GP_DIR_9 | GP_IO_9;
  1714. skge_write32(hw, B2_GP_IO, reg);
  1715. }
  1716. /* hard reset */
  1717. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1718. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1719. /* WA code for COMA mode -- clear PHY reset */
  1720. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1721. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1722. reg = skge_read32(hw, B2_GP_IO);
  1723. reg |= GP_DIR_9;
  1724. reg &= ~GP_IO_9;
  1725. skge_write32(hw, B2_GP_IO, reg);
  1726. }
  1727. /* Set hardware config mode */
  1728. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1729. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1730. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1731. /* Clear GMC reset */
  1732. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1733. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1734. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1735. if (skge->autoneg == AUTONEG_DISABLE) {
  1736. reg = GM_GPCR_AU_ALL_DIS;
  1737. gma_write16(hw, port, GM_GP_CTRL,
  1738. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1739. switch (skge->speed) {
  1740. case SPEED_1000:
  1741. reg &= ~GM_GPCR_SPEED_100;
  1742. reg |= GM_GPCR_SPEED_1000;
  1743. break;
  1744. case SPEED_100:
  1745. reg &= ~GM_GPCR_SPEED_1000;
  1746. reg |= GM_GPCR_SPEED_100;
  1747. break;
  1748. case SPEED_10:
  1749. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1750. break;
  1751. }
  1752. if (skge->duplex == DUPLEX_FULL)
  1753. reg |= GM_GPCR_DUP_FULL;
  1754. } else
  1755. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1756. switch (skge->flow_control) {
  1757. case FLOW_MODE_NONE:
  1758. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1759. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1760. break;
  1761. case FLOW_MODE_LOC_SEND:
  1762. /* disable Rx flow-control */
  1763. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1764. break;
  1765. case FLOW_MODE_SYMMETRIC:
  1766. case FLOW_MODE_SYM_OR_REM:
  1767. /* enable Tx & Rx flow-control */
  1768. break;
  1769. }
  1770. gma_write16(hw, port, GM_GP_CTRL, reg);
  1771. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1772. yukon_init(hw, port);
  1773. /* MIB clear */
  1774. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1775. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1776. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1777. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1778. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1779. /* transmit control */
  1780. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1781. /* receive control reg: unicast + multicast + no FCS */
  1782. gma_write16(hw, port, GM_RX_CTRL,
  1783. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1784. /* transmit flow control */
  1785. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1786. /* transmit parameter */
  1787. gma_write16(hw, port, GM_TX_PARAM,
  1788. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1789. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1790. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1791. /* configure the Serial Mode Register */
  1792. reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
  1793. | GM_SMOD_VLAN_ENA
  1794. | IPG_DATA_VAL(IPG_DATA_DEF);
  1795. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  1796. reg |= GM_SMOD_JUMBO_ENA;
  1797. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1798. /* physical address: used for pause frames */
  1799. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1800. /* virtual address for data */
  1801. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1802. /* enable interrupt mask for counter overflows */
  1803. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1804. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1805. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1806. /* Initialize Mac Fifo */
  1807. /* Configure Rx MAC FIFO */
  1808. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1809. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1810. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1811. if (is_yukon_lite_a0(hw))
  1812. reg &= ~GMF_RX_F_FL_ON;
  1813. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1814. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1815. /*
  1816. * because Pause Packet Truncation in GMAC is not working
  1817. * we have to increase the Flush Threshold to 64 bytes
  1818. * in order to flush pause packets in Rx FIFO on Yukon-1
  1819. */
  1820. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1821. /* Configure Tx MAC FIFO */
  1822. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1823. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1824. }
  1825. /* Go into power down mode */
  1826. static void yukon_suspend(struct skge_hw *hw, int port)
  1827. {
  1828. u16 ctrl;
  1829. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1830. ctrl |= PHY_M_PC_POL_R_DIS;
  1831. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1832. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1833. ctrl |= PHY_CT_RESET;
  1834. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1835. /* switch IEEE compatible power down mode on */
  1836. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1837. ctrl |= PHY_CT_PDOWN;
  1838. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1839. }
  1840. static void yukon_stop(struct skge_port *skge)
  1841. {
  1842. struct skge_hw *hw = skge->hw;
  1843. int port = skge->port;
  1844. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1845. yukon_reset(hw, port);
  1846. gma_write16(hw, port, GM_GP_CTRL,
  1847. gma_read16(hw, port, GM_GP_CTRL)
  1848. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1849. gma_read16(hw, port, GM_GP_CTRL);
  1850. yukon_suspend(hw, port);
  1851. /* set GPHY Control reset */
  1852. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1853. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1854. }
  1855. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1856. {
  1857. struct skge_hw *hw = skge->hw;
  1858. int port = skge->port;
  1859. int i;
  1860. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1861. | gma_read32(hw, port, GM_TXO_OK_LO);
  1862. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1863. | gma_read32(hw, port, GM_RXO_OK_LO);
  1864. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1865. data[i] = gma_read32(hw, port,
  1866. skge_stats[i].gma_offset);
  1867. }
  1868. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1869. {
  1870. struct net_device *dev = hw->dev[port];
  1871. struct skge_port *skge = netdev_priv(dev);
  1872. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1873. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1874. "mac interrupt status 0x%x\n", status);
  1875. if (status & GM_IS_RX_FF_OR) {
  1876. ++dev->stats.rx_fifo_errors;
  1877. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1878. }
  1879. if (status & GM_IS_TX_FF_UR) {
  1880. ++dev->stats.tx_fifo_errors;
  1881. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1882. }
  1883. }
  1884. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1885. {
  1886. switch (aux & PHY_M_PS_SPEED_MSK) {
  1887. case PHY_M_PS_SPEED_1000:
  1888. return SPEED_1000;
  1889. case PHY_M_PS_SPEED_100:
  1890. return SPEED_100;
  1891. default:
  1892. return SPEED_10;
  1893. }
  1894. }
  1895. static void yukon_link_up(struct skge_port *skge)
  1896. {
  1897. struct skge_hw *hw = skge->hw;
  1898. int port = skge->port;
  1899. u16 reg;
  1900. /* Enable Transmit FIFO Underrun */
  1901. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1902. reg = gma_read16(hw, port, GM_GP_CTRL);
  1903. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1904. reg |= GM_GPCR_DUP_FULL;
  1905. /* enable Rx/Tx */
  1906. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1907. gma_write16(hw, port, GM_GP_CTRL, reg);
  1908. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1909. skge_link_up(skge);
  1910. }
  1911. static void yukon_link_down(struct skge_port *skge)
  1912. {
  1913. struct skge_hw *hw = skge->hw;
  1914. int port = skge->port;
  1915. u16 ctrl;
  1916. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1917. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1918. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1919. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1920. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1921. ctrl |= PHY_M_AN_ASP;
  1922. /* restore Asymmetric Pause bit */
  1923. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1924. }
  1925. skge_link_down(skge);
  1926. yukon_init(hw, port);
  1927. }
  1928. static void yukon_phy_intr(struct skge_port *skge)
  1929. {
  1930. struct skge_hw *hw = skge->hw;
  1931. int port = skge->port;
  1932. const char *reason = NULL;
  1933. u16 istatus, phystat;
  1934. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1935. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1936. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1937. "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
  1938. if (istatus & PHY_M_IS_AN_COMPL) {
  1939. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1940. & PHY_M_AN_RF) {
  1941. reason = "remote fault";
  1942. goto failed;
  1943. }
  1944. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1945. reason = "master/slave fault";
  1946. goto failed;
  1947. }
  1948. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1949. reason = "speed/duplex";
  1950. goto failed;
  1951. }
  1952. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1953. ? DUPLEX_FULL : DUPLEX_HALF;
  1954. skge->speed = yukon_speed(hw, phystat);
  1955. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1956. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1957. case PHY_M_PS_PAUSE_MSK:
  1958. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1959. break;
  1960. case PHY_M_PS_RX_P_EN:
  1961. skge->flow_status = FLOW_STAT_REM_SEND;
  1962. break;
  1963. case PHY_M_PS_TX_P_EN:
  1964. skge->flow_status = FLOW_STAT_LOC_SEND;
  1965. break;
  1966. default:
  1967. skge->flow_status = FLOW_STAT_NONE;
  1968. }
  1969. if (skge->flow_status == FLOW_STAT_NONE ||
  1970. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1971. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1972. else
  1973. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1974. yukon_link_up(skge);
  1975. return;
  1976. }
  1977. if (istatus & PHY_M_IS_LSP_CHANGE)
  1978. skge->speed = yukon_speed(hw, phystat);
  1979. if (istatus & PHY_M_IS_DUP_CHANGE)
  1980. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1981. if (istatus & PHY_M_IS_LST_CHANGE) {
  1982. if (phystat & PHY_M_PS_LINK_UP)
  1983. yukon_link_up(skge);
  1984. else
  1985. yukon_link_down(skge);
  1986. }
  1987. return;
  1988. failed:
  1989. pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
  1990. /* XXX restart autonegotiation? */
  1991. }
  1992. static void skge_phy_reset(struct skge_port *skge)
  1993. {
  1994. struct skge_hw *hw = skge->hw;
  1995. int port = skge->port;
  1996. struct net_device *dev = hw->dev[port];
  1997. netif_stop_queue(skge->netdev);
  1998. netif_carrier_off(skge->netdev);
  1999. spin_lock_bh(&hw->phy_lock);
  2000. if (is_genesis(hw)) {
  2001. genesis_reset(hw, port);
  2002. genesis_mac_init(hw, port);
  2003. } else {
  2004. yukon_reset(hw, port);
  2005. yukon_init(hw, port);
  2006. }
  2007. spin_unlock_bh(&hw->phy_lock);
  2008. skge_set_multicast(dev);
  2009. }
  2010. /* Basic MII support */
  2011. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2012. {
  2013. struct mii_ioctl_data *data = if_mii(ifr);
  2014. struct skge_port *skge = netdev_priv(dev);
  2015. struct skge_hw *hw = skge->hw;
  2016. int err = -EOPNOTSUPP;
  2017. if (!netif_running(dev))
  2018. return -ENODEV; /* Phy still in reset */
  2019. switch (cmd) {
  2020. case SIOCGMIIPHY:
  2021. data->phy_id = hw->phy_addr;
  2022. /* fallthru */
  2023. case SIOCGMIIREG: {
  2024. u16 val = 0;
  2025. spin_lock_bh(&hw->phy_lock);
  2026. if (is_genesis(hw))
  2027. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2028. else
  2029. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2030. spin_unlock_bh(&hw->phy_lock);
  2031. data->val_out = val;
  2032. break;
  2033. }
  2034. case SIOCSMIIREG:
  2035. spin_lock_bh(&hw->phy_lock);
  2036. if (is_genesis(hw))
  2037. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2038. data->val_in);
  2039. else
  2040. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2041. data->val_in);
  2042. spin_unlock_bh(&hw->phy_lock);
  2043. break;
  2044. }
  2045. return err;
  2046. }
  2047. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  2048. {
  2049. u32 end;
  2050. start /= 8;
  2051. len /= 8;
  2052. end = start + len - 1;
  2053. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  2054. skge_write32(hw, RB_ADDR(q, RB_START), start);
  2055. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  2056. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  2057. skge_write32(hw, RB_ADDR(q, RB_END), end);
  2058. if (q == Q_R1 || q == Q_R2) {
  2059. /* Set thresholds on receive queue's */
  2060. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  2061. start + (2*len)/3);
  2062. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2063. start + (len/3));
  2064. } else {
  2065. /* Enable store & forward on Tx queue's because
  2066. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2067. */
  2068. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2069. }
  2070. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2071. }
  2072. /* Setup Bus Memory Interface */
  2073. static void skge_qset(struct skge_port *skge, u16 q,
  2074. const struct skge_element *e)
  2075. {
  2076. struct skge_hw *hw = skge->hw;
  2077. u32 watermark = 0x600;
  2078. u64 base = skge->dma + (e->desc - skge->mem);
  2079. /* optimization to reduce window on 32bit/33mhz */
  2080. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2081. watermark /= 2;
  2082. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2083. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2084. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2085. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2086. }
  2087. static int skge_up(struct net_device *dev)
  2088. {
  2089. struct skge_port *skge = netdev_priv(dev);
  2090. struct skge_hw *hw = skge->hw;
  2091. int port = skge->port;
  2092. u32 chunk, ram_addr;
  2093. size_t rx_size, tx_size;
  2094. int err;
  2095. if (!is_valid_ether_addr(dev->dev_addr))
  2096. return -EINVAL;
  2097. netif_info(skge, ifup, skge->netdev, "enabling interface\n");
  2098. if (dev->mtu > RX_BUF_SIZE)
  2099. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2100. else
  2101. skge->rx_buf_size = RX_BUF_SIZE;
  2102. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2103. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2104. skge->mem_size = tx_size + rx_size;
  2105. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2106. if (!skge->mem)
  2107. return -ENOMEM;
  2108. BUG_ON(skge->dma & 7);
  2109. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2110. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2111. err = -EINVAL;
  2112. goto free_pci_mem;
  2113. }
  2114. memset(skge->mem, 0, skge->mem_size);
  2115. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2116. if (err)
  2117. goto free_pci_mem;
  2118. err = skge_rx_fill(dev);
  2119. if (err)
  2120. goto free_rx_ring;
  2121. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2122. skge->dma + rx_size);
  2123. if (err)
  2124. goto free_rx_ring;
  2125. if (hw->ports == 1) {
  2126. err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
  2127. dev->name, hw);
  2128. if (err) {
  2129. netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
  2130. hw->pdev->irq, err);
  2131. goto free_tx_ring;
  2132. }
  2133. }
  2134. /* Initialize MAC */
  2135. spin_lock_bh(&hw->phy_lock);
  2136. if (is_genesis(hw))
  2137. genesis_mac_init(hw, port);
  2138. else
  2139. yukon_mac_init(hw, port);
  2140. spin_unlock_bh(&hw->phy_lock);
  2141. /* Configure RAMbuffers - equally between ports and tx/rx */
  2142. chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
  2143. ram_addr = hw->ram_offset + 2 * chunk * port;
  2144. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2145. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2146. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2147. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2148. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2149. /* Start receiver BMU */
  2150. wmb();
  2151. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2152. skge_led(skge, LED_MODE_ON);
  2153. spin_lock_irq(&hw->hw_lock);
  2154. hw->intr_mask |= portmask[port];
  2155. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2156. skge_read32(hw, B0_IMSK);
  2157. spin_unlock_irq(&hw->hw_lock);
  2158. napi_enable(&skge->napi);
  2159. return 0;
  2160. free_tx_ring:
  2161. kfree(skge->tx_ring.start);
  2162. free_rx_ring:
  2163. skge_rx_clean(skge);
  2164. kfree(skge->rx_ring.start);
  2165. free_pci_mem:
  2166. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2167. skge->mem = NULL;
  2168. return err;
  2169. }
  2170. /* stop receiver */
  2171. static void skge_rx_stop(struct skge_hw *hw, int port)
  2172. {
  2173. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2174. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2175. RB_RST_SET|RB_DIS_OP_MD);
  2176. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2177. }
  2178. static int skge_down(struct net_device *dev)
  2179. {
  2180. struct skge_port *skge = netdev_priv(dev);
  2181. struct skge_hw *hw = skge->hw;
  2182. int port = skge->port;
  2183. if (skge->mem == NULL)
  2184. return 0;
  2185. netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
  2186. netif_tx_disable(dev);
  2187. if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
  2188. del_timer_sync(&skge->link_timer);
  2189. napi_disable(&skge->napi);
  2190. netif_carrier_off(dev);
  2191. spin_lock_irq(&hw->hw_lock);
  2192. hw->intr_mask &= ~portmask[port];
  2193. skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
  2194. skge_read32(hw, B0_IMSK);
  2195. spin_unlock_irq(&hw->hw_lock);
  2196. if (hw->ports == 1)
  2197. free_irq(hw->pdev->irq, hw);
  2198. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2199. if (is_genesis(hw))
  2200. genesis_stop(skge);
  2201. else
  2202. yukon_stop(skge);
  2203. /* Stop transmitter */
  2204. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2205. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2206. RB_RST_SET|RB_DIS_OP_MD);
  2207. /* Disable Force Sync bit and Enable Alloc bit */
  2208. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2209. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2210. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2211. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2212. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2213. /* Reset PCI FIFO */
  2214. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2215. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2216. /* Reset the RAM Buffer async Tx queue */
  2217. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2218. skge_rx_stop(hw, port);
  2219. if (is_genesis(hw)) {
  2220. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2221. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2222. } else {
  2223. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2224. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2225. }
  2226. skge_led(skge, LED_MODE_OFF);
  2227. netif_tx_lock_bh(dev);
  2228. skge_tx_clean(dev);
  2229. netif_tx_unlock_bh(dev);
  2230. skge_rx_clean(skge);
  2231. kfree(skge->rx_ring.start);
  2232. kfree(skge->tx_ring.start);
  2233. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2234. skge->mem = NULL;
  2235. return 0;
  2236. }
  2237. static inline int skge_avail(const struct skge_ring *ring)
  2238. {
  2239. smp_mb();
  2240. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2241. + (ring->to_clean - ring->to_use) - 1;
  2242. }
  2243. static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
  2244. struct net_device *dev)
  2245. {
  2246. struct skge_port *skge = netdev_priv(dev);
  2247. struct skge_hw *hw = skge->hw;
  2248. struct skge_element *e;
  2249. struct skge_tx_desc *td;
  2250. int i;
  2251. u32 control, len;
  2252. u64 map;
  2253. if (skb_padto(skb, ETH_ZLEN))
  2254. return NETDEV_TX_OK;
  2255. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2256. return NETDEV_TX_BUSY;
  2257. e = skge->tx_ring.to_use;
  2258. td = e->desc;
  2259. BUG_ON(td->control & BMU_OWN);
  2260. e->skb = skb;
  2261. len = skb_headlen(skb);
  2262. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2263. dma_unmap_addr_set(e, mapaddr, map);
  2264. dma_unmap_len_set(e, maplen, len);
  2265. td->dma_lo = map;
  2266. td->dma_hi = map >> 32;
  2267. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2268. const int offset = skb_checksum_start_offset(skb);
  2269. /* This seems backwards, but it is what the sk98lin
  2270. * does. Looks like hardware is wrong?
  2271. */
  2272. if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
  2273. hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2274. control = BMU_TCP_CHECK;
  2275. else
  2276. control = BMU_UDP_CHECK;
  2277. td->csum_offs = 0;
  2278. td->csum_start = offset;
  2279. td->csum_write = offset + skb->csum_offset;
  2280. } else
  2281. control = BMU_CHECK;
  2282. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2283. control |= BMU_EOF | BMU_IRQ_EOF;
  2284. else {
  2285. struct skge_tx_desc *tf = td;
  2286. control |= BMU_STFWD;
  2287. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2288. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2289. map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  2290. frag->size, PCI_DMA_TODEVICE);
  2291. e = e->next;
  2292. e->skb = skb;
  2293. tf = e->desc;
  2294. BUG_ON(tf->control & BMU_OWN);
  2295. tf->dma_lo = map;
  2296. tf->dma_hi = (u64) map >> 32;
  2297. dma_unmap_addr_set(e, mapaddr, map);
  2298. dma_unmap_len_set(e, maplen, frag->size);
  2299. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  2300. }
  2301. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2302. }
  2303. /* Make sure all the descriptors written */
  2304. wmb();
  2305. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2306. wmb();
  2307. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2308. netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
  2309. "tx queued, slot %td, len %d\n",
  2310. e - skge->tx_ring.start, skb->len);
  2311. skge->tx_ring.to_use = e->next;
  2312. smp_wmb();
  2313. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2314. netdev_dbg(dev, "transmit queue full\n");
  2315. netif_stop_queue(dev);
  2316. }
  2317. return NETDEV_TX_OK;
  2318. }
  2319. /* Free resources associated with this reing element */
  2320. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  2321. u32 control)
  2322. {
  2323. struct pci_dev *pdev = skge->hw->pdev;
  2324. /* skb header vs. fragment */
  2325. if (control & BMU_STF)
  2326. pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
  2327. dma_unmap_len(e, maplen),
  2328. PCI_DMA_TODEVICE);
  2329. else
  2330. pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
  2331. dma_unmap_len(e, maplen),
  2332. PCI_DMA_TODEVICE);
  2333. if (control & BMU_EOF) {
  2334. netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
  2335. "tx done slot %td\n", e - skge->tx_ring.start);
  2336. dev_kfree_skb(e->skb);
  2337. }
  2338. }
  2339. /* Free all buffers in transmit ring */
  2340. static void skge_tx_clean(struct net_device *dev)
  2341. {
  2342. struct skge_port *skge = netdev_priv(dev);
  2343. struct skge_element *e;
  2344. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2345. struct skge_tx_desc *td = e->desc;
  2346. skge_tx_free(skge, e, td->control);
  2347. td->control = 0;
  2348. }
  2349. skge->tx_ring.to_clean = e;
  2350. }
  2351. static void skge_tx_timeout(struct net_device *dev)
  2352. {
  2353. struct skge_port *skge = netdev_priv(dev);
  2354. netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
  2355. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2356. skge_tx_clean(dev);
  2357. netif_wake_queue(dev);
  2358. }
  2359. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2360. {
  2361. int err;
  2362. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2363. return -EINVAL;
  2364. if (!netif_running(dev)) {
  2365. dev->mtu = new_mtu;
  2366. return 0;
  2367. }
  2368. skge_down(dev);
  2369. dev->mtu = new_mtu;
  2370. err = skge_up(dev);
  2371. if (err)
  2372. dev_close(dev);
  2373. return err;
  2374. }
  2375. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2376. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2377. {
  2378. u32 crc, bit;
  2379. crc = ether_crc_le(ETH_ALEN, addr);
  2380. bit = ~crc & 0x3f;
  2381. filter[bit/8] |= 1 << (bit%8);
  2382. }
  2383. static void genesis_set_multicast(struct net_device *dev)
  2384. {
  2385. struct skge_port *skge = netdev_priv(dev);
  2386. struct skge_hw *hw = skge->hw;
  2387. int port = skge->port;
  2388. struct netdev_hw_addr *ha;
  2389. u32 mode;
  2390. u8 filter[8];
  2391. mode = xm_read32(hw, port, XM_MODE);
  2392. mode |= XM_MD_ENA_HASH;
  2393. if (dev->flags & IFF_PROMISC)
  2394. mode |= XM_MD_ENA_PROM;
  2395. else
  2396. mode &= ~XM_MD_ENA_PROM;
  2397. if (dev->flags & IFF_ALLMULTI)
  2398. memset(filter, 0xff, sizeof(filter));
  2399. else {
  2400. memset(filter, 0, sizeof(filter));
  2401. if (skge->flow_status == FLOW_STAT_REM_SEND ||
  2402. skge->flow_status == FLOW_STAT_SYMMETRIC)
  2403. genesis_add_filter(filter, pause_mc_addr);
  2404. netdev_for_each_mc_addr(ha, dev)
  2405. genesis_add_filter(filter, ha->addr);
  2406. }
  2407. xm_write32(hw, port, XM_MODE, mode);
  2408. xm_outhash(hw, port, XM_HSM, filter);
  2409. }
  2410. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2411. {
  2412. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2413. filter[bit/8] |= 1 << (bit%8);
  2414. }
  2415. static void yukon_set_multicast(struct net_device *dev)
  2416. {
  2417. struct skge_port *skge = netdev_priv(dev);
  2418. struct skge_hw *hw = skge->hw;
  2419. int port = skge->port;
  2420. struct netdev_hw_addr *ha;
  2421. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
  2422. skge->flow_status == FLOW_STAT_SYMMETRIC);
  2423. u16 reg;
  2424. u8 filter[8];
  2425. memset(filter, 0, sizeof(filter));
  2426. reg = gma_read16(hw, port, GM_RX_CTRL);
  2427. reg |= GM_RXCR_UCF_ENA;
  2428. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2429. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2430. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2431. memset(filter, 0xff, sizeof(filter));
  2432. else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
  2433. reg &= ~GM_RXCR_MCF_ENA;
  2434. else {
  2435. reg |= GM_RXCR_MCF_ENA;
  2436. if (rx_pause)
  2437. yukon_add_filter(filter, pause_mc_addr);
  2438. netdev_for_each_mc_addr(ha, dev)
  2439. yukon_add_filter(filter, ha->addr);
  2440. }
  2441. gma_write16(hw, port, GM_MC_ADDR_H1,
  2442. (u16)filter[0] | ((u16)filter[1] << 8));
  2443. gma_write16(hw, port, GM_MC_ADDR_H2,
  2444. (u16)filter[2] | ((u16)filter[3] << 8));
  2445. gma_write16(hw, port, GM_MC_ADDR_H3,
  2446. (u16)filter[4] | ((u16)filter[5] << 8));
  2447. gma_write16(hw, port, GM_MC_ADDR_H4,
  2448. (u16)filter[6] | ((u16)filter[7] << 8));
  2449. gma_write16(hw, port, GM_RX_CTRL, reg);
  2450. }
  2451. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2452. {
  2453. if (is_genesis(hw))
  2454. return status >> XMR_FS_LEN_SHIFT;
  2455. else
  2456. return status >> GMR_FS_LEN_SHIFT;
  2457. }
  2458. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2459. {
  2460. if (is_genesis(hw))
  2461. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2462. else
  2463. return (status & GMR_FS_ANY_ERR) ||
  2464. (status & GMR_FS_RX_OK) == 0;
  2465. }
  2466. static void skge_set_multicast(struct net_device *dev)
  2467. {
  2468. struct skge_port *skge = netdev_priv(dev);
  2469. if (is_genesis(skge->hw))
  2470. genesis_set_multicast(dev);
  2471. else
  2472. yukon_set_multicast(dev);
  2473. }
  2474. /* Get receive buffer from descriptor.
  2475. * Handles copy of small buffers and reallocation failures
  2476. */
  2477. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2478. struct skge_element *e,
  2479. u32 control, u32 status, u16 csum)
  2480. {
  2481. struct skge_port *skge = netdev_priv(dev);
  2482. struct sk_buff *skb;
  2483. u16 len = control & BMU_BBC;
  2484. netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
  2485. "rx slot %td status 0x%x len %d\n",
  2486. e - skge->rx_ring.start, status, len);
  2487. if (len > skge->rx_buf_size)
  2488. goto error;
  2489. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2490. goto error;
  2491. if (bad_phy_status(skge->hw, status))
  2492. goto error;
  2493. if (phy_length(skge->hw, status) != len)
  2494. goto error;
  2495. if (len < RX_COPY_THRESHOLD) {
  2496. skb = netdev_alloc_skb_ip_align(dev, len);
  2497. if (!skb)
  2498. goto resubmit;
  2499. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2500. dma_unmap_addr(e, mapaddr),
  2501. len, PCI_DMA_FROMDEVICE);
  2502. skb_copy_from_linear_data(e->skb, skb->data, len);
  2503. pci_dma_sync_single_for_device(skge->hw->pdev,
  2504. dma_unmap_addr(e, mapaddr),
  2505. len, PCI_DMA_FROMDEVICE);
  2506. skge_rx_reuse(e, skge->rx_buf_size);
  2507. } else {
  2508. struct sk_buff *nskb;
  2509. nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
  2510. if (!nskb)
  2511. goto resubmit;
  2512. pci_unmap_single(skge->hw->pdev,
  2513. dma_unmap_addr(e, mapaddr),
  2514. dma_unmap_len(e, maplen),
  2515. PCI_DMA_FROMDEVICE);
  2516. skb = e->skb;
  2517. prefetch(skb->data);
  2518. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2519. }
  2520. skb_put(skb, len);
  2521. if (dev->features & NETIF_F_RXCSUM) {
  2522. skb->csum = csum;
  2523. skb->ip_summed = CHECKSUM_COMPLETE;
  2524. }
  2525. skb->protocol = eth_type_trans(skb, dev);
  2526. return skb;
  2527. error:
  2528. netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
  2529. "rx err, slot %td control 0x%x status 0x%x\n",
  2530. e - skge->rx_ring.start, control, status);
  2531. if (is_genesis(skge->hw)) {
  2532. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2533. dev->stats.rx_length_errors++;
  2534. if (status & XMR_FS_FRA_ERR)
  2535. dev->stats.rx_frame_errors++;
  2536. if (status & XMR_FS_FCS_ERR)
  2537. dev->stats.rx_crc_errors++;
  2538. } else {
  2539. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2540. dev->stats.rx_length_errors++;
  2541. if (status & GMR_FS_FRAGMENT)
  2542. dev->stats.rx_frame_errors++;
  2543. if (status & GMR_FS_CRC_ERR)
  2544. dev->stats.rx_crc_errors++;
  2545. }
  2546. resubmit:
  2547. skge_rx_reuse(e, skge->rx_buf_size);
  2548. return NULL;
  2549. }
  2550. /* Free all buffers in Tx ring which are no longer owned by device */
  2551. static void skge_tx_done(struct net_device *dev)
  2552. {
  2553. struct skge_port *skge = netdev_priv(dev);
  2554. struct skge_ring *ring = &skge->tx_ring;
  2555. struct skge_element *e;
  2556. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2557. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2558. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2559. if (control & BMU_OWN)
  2560. break;
  2561. skge_tx_free(skge, e, control);
  2562. }
  2563. skge->tx_ring.to_clean = e;
  2564. /* Can run lockless until we need to synchronize to restart queue. */
  2565. smp_mb();
  2566. if (unlikely(netif_queue_stopped(dev) &&
  2567. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2568. netif_tx_lock(dev);
  2569. if (unlikely(netif_queue_stopped(dev) &&
  2570. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2571. netif_wake_queue(dev);
  2572. }
  2573. netif_tx_unlock(dev);
  2574. }
  2575. }
  2576. static int skge_poll(struct napi_struct *napi, int to_do)
  2577. {
  2578. struct skge_port *skge = container_of(napi, struct skge_port, napi);
  2579. struct net_device *dev = skge->netdev;
  2580. struct skge_hw *hw = skge->hw;
  2581. struct skge_ring *ring = &skge->rx_ring;
  2582. struct skge_element *e;
  2583. int work_done = 0;
  2584. skge_tx_done(dev);
  2585. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2586. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2587. struct skge_rx_desc *rd = e->desc;
  2588. struct sk_buff *skb;
  2589. u32 control;
  2590. rmb();
  2591. control = rd->control;
  2592. if (control & BMU_OWN)
  2593. break;
  2594. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2595. if (likely(skb)) {
  2596. napi_gro_receive(napi, skb);
  2597. ++work_done;
  2598. }
  2599. }
  2600. ring->to_clean = e;
  2601. /* restart receiver */
  2602. wmb();
  2603. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2604. if (work_done < to_do) {
  2605. unsigned long flags;
  2606. napi_gro_flush(napi);
  2607. spin_lock_irqsave(&hw->hw_lock, flags);
  2608. __napi_complete(napi);
  2609. hw->intr_mask |= napimask[skge->port];
  2610. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2611. skge_read32(hw, B0_IMSK);
  2612. spin_unlock_irqrestore(&hw->hw_lock, flags);
  2613. }
  2614. return work_done;
  2615. }
  2616. /* Parity errors seem to happen when Genesis is connected to a switch
  2617. * with no other ports present. Heartbeat error??
  2618. */
  2619. static void skge_mac_parity(struct skge_hw *hw, int port)
  2620. {
  2621. struct net_device *dev = hw->dev[port];
  2622. ++dev->stats.tx_heartbeat_errors;
  2623. if (is_genesis(hw))
  2624. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2625. MFF_CLR_PERR);
  2626. else
  2627. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2628. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2629. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2630. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2631. }
  2632. static void skge_mac_intr(struct skge_hw *hw, int port)
  2633. {
  2634. if (is_genesis(hw))
  2635. genesis_mac_intr(hw, port);
  2636. else
  2637. yukon_mac_intr(hw, port);
  2638. }
  2639. /* Handle device specific framing and timeout interrupts */
  2640. static void skge_error_irq(struct skge_hw *hw)
  2641. {
  2642. struct pci_dev *pdev = hw->pdev;
  2643. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2644. if (is_genesis(hw)) {
  2645. /* clear xmac errors */
  2646. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2647. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2648. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2649. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2650. } else {
  2651. /* Timestamp (unused) overflow */
  2652. if (hwstatus & IS_IRQ_TIST_OV)
  2653. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2654. }
  2655. if (hwstatus & IS_RAM_RD_PAR) {
  2656. dev_err(&pdev->dev, "Ram read data parity error\n");
  2657. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2658. }
  2659. if (hwstatus & IS_RAM_WR_PAR) {
  2660. dev_err(&pdev->dev, "Ram write data parity error\n");
  2661. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2662. }
  2663. if (hwstatus & IS_M1_PAR_ERR)
  2664. skge_mac_parity(hw, 0);
  2665. if (hwstatus & IS_M2_PAR_ERR)
  2666. skge_mac_parity(hw, 1);
  2667. if (hwstatus & IS_R1_PAR_ERR) {
  2668. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2669. hw->dev[0]->name);
  2670. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2671. }
  2672. if (hwstatus & IS_R2_PAR_ERR) {
  2673. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2674. hw->dev[1]->name);
  2675. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2676. }
  2677. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2678. u16 pci_status, pci_cmd;
  2679. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2680. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2681. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2682. pci_cmd, pci_status);
  2683. /* Write the error bits back to clear them. */
  2684. pci_status &= PCI_STATUS_ERROR_BITS;
  2685. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2686. pci_write_config_word(pdev, PCI_COMMAND,
  2687. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2688. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2689. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2690. /* if error still set then just ignore it */
  2691. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2692. if (hwstatus & IS_IRQ_STAT) {
  2693. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2694. hw->intr_mask &= ~IS_HW_ERR;
  2695. }
  2696. }
  2697. }
  2698. /*
  2699. * Interrupt from PHY are handled in tasklet (softirq)
  2700. * because accessing phy registers requires spin wait which might
  2701. * cause excess interrupt latency.
  2702. */
  2703. static void skge_extirq(unsigned long arg)
  2704. {
  2705. struct skge_hw *hw = (struct skge_hw *) arg;
  2706. int port;
  2707. for (port = 0; port < hw->ports; port++) {
  2708. struct net_device *dev = hw->dev[port];
  2709. if (netif_running(dev)) {
  2710. struct skge_port *skge = netdev_priv(dev);
  2711. spin_lock(&hw->phy_lock);
  2712. if (!is_genesis(hw))
  2713. yukon_phy_intr(skge);
  2714. else if (hw->phy_type == SK_PHY_BCOM)
  2715. bcom_phy_intr(skge);
  2716. spin_unlock(&hw->phy_lock);
  2717. }
  2718. }
  2719. spin_lock_irq(&hw->hw_lock);
  2720. hw->intr_mask |= IS_EXT_REG;
  2721. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2722. skge_read32(hw, B0_IMSK);
  2723. spin_unlock_irq(&hw->hw_lock);
  2724. }
  2725. static irqreturn_t skge_intr(int irq, void *dev_id)
  2726. {
  2727. struct skge_hw *hw = dev_id;
  2728. u32 status;
  2729. int handled = 0;
  2730. spin_lock(&hw->hw_lock);
  2731. /* Reading this register masks IRQ */
  2732. status = skge_read32(hw, B0_SP_ISRC);
  2733. if (status == 0 || status == ~0)
  2734. goto out;
  2735. handled = 1;
  2736. status &= hw->intr_mask;
  2737. if (status & IS_EXT_REG) {
  2738. hw->intr_mask &= ~IS_EXT_REG;
  2739. tasklet_schedule(&hw->phy_task);
  2740. }
  2741. if (status & (IS_XA1_F|IS_R1_F)) {
  2742. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2743. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2744. napi_schedule(&skge->napi);
  2745. }
  2746. if (status & IS_PA_TO_TX1)
  2747. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2748. if (status & IS_PA_TO_RX1) {
  2749. ++hw->dev[0]->stats.rx_over_errors;
  2750. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2751. }
  2752. if (status & IS_MAC1)
  2753. skge_mac_intr(hw, 0);
  2754. if (hw->dev[1]) {
  2755. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2756. if (status & (IS_XA2_F|IS_R2_F)) {
  2757. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2758. napi_schedule(&skge->napi);
  2759. }
  2760. if (status & IS_PA_TO_RX2) {
  2761. ++hw->dev[1]->stats.rx_over_errors;
  2762. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2763. }
  2764. if (status & IS_PA_TO_TX2)
  2765. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2766. if (status & IS_MAC2)
  2767. skge_mac_intr(hw, 1);
  2768. }
  2769. if (status & IS_HW_ERR)
  2770. skge_error_irq(hw);
  2771. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2772. skge_read32(hw, B0_IMSK);
  2773. out:
  2774. spin_unlock(&hw->hw_lock);
  2775. return IRQ_RETVAL(handled);
  2776. }
  2777. #ifdef CONFIG_NET_POLL_CONTROLLER
  2778. static void skge_netpoll(struct net_device *dev)
  2779. {
  2780. struct skge_port *skge = netdev_priv(dev);
  2781. disable_irq(dev->irq);
  2782. skge_intr(dev->irq, skge->hw);
  2783. enable_irq(dev->irq);
  2784. }
  2785. #endif
  2786. static int skge_set_mac_address(struct net_device *dev, void *p)
  2787. {
  2788. struct skge_port *skge = netdev_priv(dev);
  2789. struct skge_hw *hw = skge->hw;
  2790. unsigned port = skge->port;
  2791. const struct sockaddr *addr = p;
  2792. u16 ctrl;
  2793. if (!is_valid_ether_addr(addr->sa_data))
  2794. return -EADDRNOTAVAIL;
  2795. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2796. if (!netif_running(dev)) {
  2797. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2798. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2799. } else {
  2800. /* disable Rx */
  2801. spin_lock_bh(&hw->phy_lock);
  2802. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2803. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2804. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2805. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2806. if (is_genesis(hw))
  2807. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2808. else {
  2809. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2810. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2811. }
  2812. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2813. spin_unlock_bh(&hw->phy_lock);
  2814. }
  2815. return 0;
  2816. }
  2817. static const struct {
  2818. u8 id;
  2819. const char *name;
  2820. } skge_chips[] = {
  2821. { CHIP_ID_GENESIS, "Genesis" },
  2822. { CHIP_ID_YUKON, "Yukon" },
  2823. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2824. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2825. };
  2826. static const char *skge_board_name(const struct skge_hw *hw)
  2827. {
  2828. int i;
  2829. static char buf[16];
  2830. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2831. if (skge_chips[i].id == hw->chip_id)
  2832. return skge_chips[i].name;
  2833. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2834. return buf;
  2835. }
  2836. /*
  2837. * Setup the board data structure, but don't bring up
  2838. * the port(s)
  2839. */
  2840. static int skge_reset(struct skge_hw *hw)
  2841. {
  2842. u32 reg;
  2843. u16 ctst, pci_status;
  2844. u8 t8, mac_cfg, pmd_type;
  2845. int i;
  2846. ctst = skge_read16(hw, B0_CTST);
  2847. /* do a SW reset */
  2848. skge_write8(hw, B0_CTST, CS_RST_SET);
  2849. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2850. /* clear PCI errors, if any */
  2851. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2852. skge_write8(hw, B2_TST_CTRL2, 0);
  2853. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2854. pci_write_config_word(hw->pdev, PCI_STATUS,
  2855. pci_status | PCI_STATUS_ERROR_BITS);
  2856. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2857. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2858. /* restore CLK_RUN bits (for Yukon-Lite) */
  2859. skge_write16(hw, B0_CTST,
  2860. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2861. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2862. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2863. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2864. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2865. switch (hw->chip_id) {
  2866. case CHIP_ID_GENESIS:
  2867. #ifdef CONFIG_SKGE_GENESIS
  2868. switch (hw->phy_type) {
  2869. case SK_PHY_XMAC:
  2870. hw->phy_addr = PHY_ADDR_XMAC;
  2871. break;
  2872. case SK_PHY_BCOM:
  2873. hw->phy_addr = PHY_ADDR_BCOM;
  2874. break;
  2875. default:
  2876. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2877. hw->phy_type);
  2878. return -EOPNOTSUPP;
  2879. }
  2880. break;
  2881. #else
  2882. dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
  2883. return -EOPNOTSUPP;
  2884. #endif
  2885. case CHIP_ID_YUKON:
  2886. case CHIP_ID_YUKON_LITE:
  2887. case CHIP_ID_YUKON_LP:
  2888. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2889. hw->copper = 1;
  2890. hw->phy_addr = PHY_ADDR_MARV;
  2891. break;
  2892. default:
  2893. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2894. hw->chip_id);
  2895. return -EOPNOTSUPP;
  2896. }
  2897. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2898. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2899. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2900. /* read the adapters RAM size */
  2901. t8 = skge_read8(hw, B2_E_0);
  2902. if (is_genesis(hw)) {
  2903. if (t8 == 3) {
  2904. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2905. hw->ram_size = 0x100000;
  2906. hw->ram_offset = 0x80000;
  2907. } else
  2908. hw->ram_size = t8 * 512;
  2909. } else if (t8 == 0)
  2910. hw->ram_size = 0x20000;
  2911. else
  2912. hw->ram_size = t8 * 4096;
  2913. hw->intr_mask = IS_HW_ERR;
  2914. /* Use PHY IRQ for all but fiber based Genesis board */
  2915. if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
  2916. hw->intr_mask |= IS_EXT_REG;
  2917. if (is_genesis(hw))
  2918. genesis_init(hw);
  2919. else {
  2920. /* switch power to VCC (WA for VAUX problem) */
  2921. skge_write8(hw, B0_POWER_CTRL,
  2922. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2923. /* avoid boards with stuck Hardware error bits */
  2924. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2925. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2926. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2927. hw->intr_mask &= ~IS_HW_ERR;
  2928. }
  2929. /* Clear PHY COMA */
  2930. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2931. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2932. reg &= ~PCI_PHY_COMA;
  2933. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2934. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2935. for (i = 0; i < hw->ports; i++) {
  2936. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2937. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2938. }
  2939. }
  2940. /* turn off hardware timer (unused) */
  2941. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2942. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2943. skge_write8(hw, B0_LED, LED_STAT_ON);
  2944. /* enable the Tx Arbiters */
  2945. for (i = 0; i < hw->ports; i++)
  2946. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2947. /* Initialize ram interface */
  2948. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2949. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2950. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2951. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2952. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2953. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2954. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2955. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2956. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2957. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2958. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2959. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2960. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2961. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2962. /* Set interrupt moderation for Transmit only
  2963. * Receive interrupts avoided by NAPI
  2964. */
  2965. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2966. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2967. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2968. /* Leave irq disabled until first port is brought up. */
  2969. skge_write32(hw, B0_IMSK, 0);
  2970. for (i = 0; i < hw->ports; i++) {
  2971. if (is_genesis(hw))
  2972. genesis_reset(hw, i);
  2973. else
  2974. yukon_reset(hw, i);
  2975. }
  2976. return 0;
  2977. }
  2978. #ifdef CONFIG_SKGE_DEBUG
  2979. static struct dentry *skge_debug;
  2980. static int skge_debug_show(struct seq_file *seq, void *v)
  2981. {
  2982. struct net_device *dev = seq->private;
  2983. const struct skge_port *skge = netdev_priv(dev);
  2984. const struct skge_hw *hw = skge->hw;
  2985. const struct skge_element *e;
  2986. if (!netif_running(dev))
  2987. return -ENETDOWN;
  2988. seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
  2989. skge_read32(hw, B0_IMSK));
  2990. seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
  2991. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2992. const struct skge_tx_desc *t = e->desc;
  2993. seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
  2994. t->control, t->dma_hi, t->dma_lo, t->status,
  2995. t->csum_offs, t->csum_write, t->csum_start);
  2996. }
  2997. seq_printf(seq, "\nRx Ring:\n");
  2998. for (e = skge->rx_ring.to_clean; ; e = e->next) {
  2999. const struct skge_rx_desc *r = e->desc;
  3000. if (r->control & BMU_OWN)
  3001. break;
  3002. seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
  3003. r->control, r->dma_hi, r->dma_lo, r->status,
  3004. r->timestamp, r->csum1, r->csum1_start);
  3005. }
  3006. return 0;
  3007. }
  3008. static int skge_debug_open(struct inode *inode, struct file *file)
  3009. {
  3010. return single_open(file, skge_debug_show, inode->i_private);
  3011. }
  3012. static const struct file_operations skge_debug_fops = {
  3013. .owner = THIS_MODULE,
  3014. .open = skge_debug_open,
  3015. .read = seq_read,
  3016. .llseek = seq_lseek,
  3017. .release = single_release,
  3018. };
  3019. /*
  3020. * Use network device events to create/remove/rename
  3021. * debugfs file entries
  3022. */
  3023. static int skge_device_event(struct notifier_block *unused,
  3024. unsigned long event, void *ptr)
  3025. {
  3026. struct net_device *dev = ptr;
  3027. struct skge_port *skge;
  3028. struct dentry *d;
  3029. if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
  3030. goto done;
  3031. skge = netdev_priv(dev);
  3032. switch (event) {
  3033. case NETDEV_CHANGENAME:
  3034. if (skge->debugfs) {
  3035. d = debugfs_rename(skge_debug, skge->debugfs,
  3036. skge_debug, dev->name);
  3037. if (d)
  3038. skge->debugfs = d;
  3039. else {
  3040. netdev_info(dev, "rename failed\n");
  3041. debugfs_remove(skge->debugfs);
  3042. }
  3043. }
  3044. break;
  3045. case NETDEV_GOING_DOWN:
  3046. if (skge->debugfs) {
  3047. debugfs_remove(skge->debugfs);
  3048. skge->debugfs = NULL;
  3049. }
  3050. break;
  3051. case NETDEV_UP:
  3052. d = debugfs_create_file(dev->name, S_IRUGO,
  3053. skge_debug, dev,
  3054. &skge_debug_fops);
  3055. if (!d || IS_ERR(d))
  3056. netdev_info(dev, "debugfs create failed\n");
  3057. else
  3058. skge->debugfs = d;
  3059. break;
  3060. }
  3061. done:
  3062. return NOTIFY_DONE;
  3063. }
  3064. static struct notifier_block skge_notifier = {
  3065. .notifier_call = skge_device_event,
  3066. };
  3067. static __init void skge_debug_init(void)
  3068. {
  3069. struct dentry *ent;
  3070. ent = debugfs_create_dir("skge", NULL);
  3071. if (!ent || IS_ERR(ent)) {
  3072. pr_info("debugfs create directory failed\n");
  3073. return;
  3074. }
  3075. skge_debug = ent;
  3076. register_netdevice_notifier(&skge_notifier);
  3077. }
  3078. static __exit void skge_debug_cleanup(void)
  3079. {
  3080. if (skge_debug) {
  3081. unregister_netdevice_notifier(&skge_notifier);
  3082. debugfs_remove(skge_debug);
  3083. skge_debug = NULL;
  3084. }
  3085. }
  3086. #else
  3087. #define skge_debug_init()
  3088. #define skge_debug_cleanup()
  3089. #endif
  3090. static const struct net_device_ops skge_netdev_ops = {
  3091. .ndo_open = skge_up,
  3092. .ndo_stop = skge_down,
  3093. .ndo_start_xmit = skge_xmit_frame,
  3094. .ndo_do_ioctl = skge_ioctl,
  3095. .ndo_get_stats = skge_get_stats,
  3096. .ndo_tx_timeout = skge_tx_timeout,
  3097. .ndo_change_mtu = skge_change_mtu,
  3098. .ndo_validate_addr = eth_validate_addr,
  3099. .ndo_set_rx_mode = skge_set_multicast,
  3100. .ndo_set_mac_address = skge_set_mac_address,
  3101. #ifdef CONFIG_NET_POLL_CONTROLLER
  3102. .ndo_poll_controller = skge_netpoll,
  3103. #endif
  3104. };
  3105. /* Initialize network device */
  3106. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  3107. int highmem)
  3108. {
  3109. struct skge_port *skge;
  3110. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  3111. if (!dev) {
  3112. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3113. return NULL;
  3114. }
  3115. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3116. dev->netdev_ops = &skge_netdev_ops;
  3117. dev->ethtool_ops = &skge_ethtool_ops;
  3118. dev->watchdog_timeo = TX_WATCHDOG;
  3119. dev->irq = hw->pdev->irq;
  3120. if (highmem)
  3121. dev->features |= NETIF_F_HIGHDMA;
  3122. skge = netdev_priv(dev);
  3123. netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
  3124. skge->netdev = dev;
  3125. skge->hw = hw;
  3126. skge->msg_enable = netif_msg_init(debug, default_msg);
  3127. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  3128. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  3129. /* Auto speed and flow control */
  3130. skge->autoneg = AUTONEG_ENABLE;
  3131. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  3132. skge->duplex = -1;
  3133. skge->speed = -1;
  3134. skge->advertising = skge_supported_modes(hw);
  3135. if (device_can_wakeup(&hw->pdev->dev)) {
  3136. skge->wol = wol_supported(hw) & WAKE_MAGIC;
  3137. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  3138. }
  3139. hw->dev[port] = dev;
  3140. skge->port = port;
  3141. /* Only used for Genesis XMAC */
  3142. if (is_genesis(hw))
  3143. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  3144. else {
  3145. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  3146. NETIF_F_RXCSUM;
  3147. dev->features |= dev->hw_features;
  3148. }
  3149. /* read the mac address */
  3150. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  3151. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3152. return dev;
  3153. }
  3154. static void __devinit skge_show_addr(struct net_device *dev)
  3155. {
  3156. const struct skge_port *skge = netdev_priv(dev);
  3157. netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
  3158. }
  3159. static int only_32bit_dma;
  3160. static int __devinit skge_probe(struct pci_dev *pdev,
  3161. const struct pci_device_id *ent)
  3162. {
  3163. struct net_device *dev, *dev1;
  3164. struct skge_hw *hw;
  3165. int err, using_dac = 0;
  3166. err = pci_enable_device(pdev);
  3167. if (err) {
  3168. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3169. goto err_out;
  3170. }
  3171. err = pci_request_regions(pdev, DRV_NAME);
  3172. if (err) {
  3173. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3174. goto err_out_disable_pdev;
  3175. }
  3176. pci_set_master(pdev);
  3177. if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3178. using_dac = 1;
  3179. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3180. } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  3181. using_dac = 0;
  3182. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3183. }
  3184. if (err) {
  3185. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3186. goto err_out_free_regions;
  3187. }
  3188. #ifdef __BIG_ENDIAN
  3189. /* byte swap descriptors in hardware */
  3190. {
  3191. u32 reg;
  3192. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3193. reg |= PCI_REV_DESC;
  3194. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3195. }
  3196. #endif
  3197. err = -ENOMEM;
  3198. /* space for skge@pci:0000:04:00.0 */
  3199. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3200. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3201. if (!hw) {
  3202. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3203. goto err_out_free_regions;
  3204. }
  3205. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3206. hw->pdev = pdev;
  3207. spin_lock_init(&hw->hw_lock);
  3208. spin_lock_init(&hw->phy_lock);
  3209. tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
  3210. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3211. if (!hw->regs) {
  3212. dev_err(&pdev->dev, "cannot map device registers\n");
  3213. goto err_out_free_hw;
  3214. }
  3215. err = skge_reset(hw);
  3216. if (err)
  3217. goto err_out_iounmap;
  3218. pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
  3219. DRV_VERSION,
  3220. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3221. skge_board_name(hw), hw->chip_rev);
  3222. dev = skge_devinit(hw, 0, using_dac);
  3223. if (!dev)
  3224. goto err_out_led_off;
  3225. /* Some motherboards are broken and has zero in ROM. */
  3226. if (!is_valid_ether_addr(dev->dev_addr))
  3227. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3228. err = register_netdev(dev);
  3229. if (err) {
  3230. dev_err(&pdev->dev, "cannot register net device\n");
  3231. goto err_out_free_netdev;
  3232. }
  3233. skge_show_addr(dev);
  3234. if (hw->ports > 1) {
  3235. dev1 = skge_devinit(hw, 1, using_dac);
  3236. if (!dev1) {
  3237. err = -ENOMEM;
  3238. goto err_out_unregister;
  3239. }
  3240. err = register_netdev(dev1);
  3241. if (err) {
  3242. dev_err(&pdev->dev, "cannot register second net device\n");
  3243. goto err_out_free_dev1;
  3244. }
  3245. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
  3246. hw->irq_name, hw);
  3247. if (err) {
  3248. dev_err(&pdev->dev, "cannot assign irq %d\n",
  3249. pdev->irq);
  3250. goto err_out_unregister_dev1;
  3251. }
  3252. skge_show_addr(dev1);
  3253. }
  3254. pci_set_drvdata(pdev, hw);
  3255. return 0;
  3256. err_out_unregister_dev1:
  3257. unregister_netdev(dev1);
  3258. err_out_free_dev1:
  3259. free_netdev(dev1);
  3260. err_out_unregister:
  3261. unregister_netdev(dev);
  3262. err_out_free_netdev:
  3263. free_netdev(dev);
  3264. err_out_led_off:
  3265. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3266. err_out_iounmap:
  3267. iounmap(hw->regs);
  3268. err_out_free_hw:
  3269. kfree(hw);
  3270. err_out_free_regions:
  3271. pci_release_regions(pdev);
  3272. err_out_disable_pdev:
  3273. pci_disable_device(pdev);
  3274. pci_set_drvdata(pdev, NULL);
  3275. err_out:
  3276. return err;
  3277. }
  3278. static void __devexit skge_remove(struct pci_dev *pdev)
  3279. {
  3280. struct skge_hw *hw = pci_get_drvdata(pdev);
  3281. struct net_device *dev0, *dev1;
  3282. if (!hw)
  3283. return;
  3284. dev1 = hw->dev[1];
  3285. if (dev1)
  3286. unregister_netdev(dev1);
  3287. dev0 = hw->dev[0];
  3288. unregister_netdev(dev0);
  3289. tasklet_disable(&hw->phy_task);
  3290. spin_lock_irq(&hw->hw_lock);
  3291. hw->intr_mask = 0;
  3292. if (hw->ports > 1) {
  3293. skge_write32(hw, B0_IMSK, 0);
  3294. skge_read32(hw, B0_IMSK);
  3295. free_irq(pdev->irq, hw);
  3296. }
  3297. spin_unlock_irq(&hw->hw_lock);
  3298. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3299. skge_write8(hw, B0_CTST, CS_RST_SET);
  3300. if (hw->ports > 1)
  3301. free_irq(pdev->irq, hw);
  3302. pci_release_regions(pdev);
  3303. pci_disable_device(pdev);
  3304. if (dev1)
  3305. free_netdev(dev1);
  3306. free_netdev(dev0);
  3307. iounmap(hw->regs);
  3308. kfree(hw);
  3309. pci_set_drvdata(pdev, NULL);
  3310. }
  3311. #ifdef CONFIG_PM
  3312. static int skge_suspend(struct device *dev)
  3313. {
  3314. struct pci_dev *pdev = to_pci_dev(dev);
  3315. struct skge_hw *hw = pci_get_drvdata(pdev);
  3316. int i;
  3317. if (!hw)
  3318. return 0;
  3319. for (i = 0; i < hw->ports; i++) {
  3320. struct net_device *dev = hw->dev[i];
  3321. struct skge_port *skge = netdev_priv(dev);
  3322. if (netif_running(dev))
  3323. skge_down(dev);
  3324. if (skge->wol)
  3325. skge_wol_init(skge);
  3326. }
  3327. skge_write32(hw, B0_IMSK, 0);
  3328. return 0;
  3329. }
  3330. static int skge_resume(struct device *dev)
  3331. {
  3332. struct pci_dev *pdev = to_pci_dev(dev);
  3333. struct skge_hw *hw = pci_get_drvdata(pdev);
  3334. int i, err;
  3335. if (!hw)
  3336. return 0;
  3337. err = skge_reset(hw);
  3338. if (err)
  3339. goto out;
  3340. for (i = 0; i < hw->ports; i++) {
  3341. struct net_device *dev = hw->dev[i];
  3342. if (netif_running(dev)) {
  3343. err = skge_up(dev);
  3344. if (err) {
  3345. netdev_err(dev, "could not up: %d\n", err);
  3346. dev_close(dev);
  3347. goto out;
  3348. }
  3349. }
  3350. }
  3351. out:
  3352. return err;
  3353. }
  3354. static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
  3355. #define SKGE_PM_OPS (&skge_pm_ops)
  3356. #else
  3357. #define SKGE_PM_OPS NULL
  3358. #endif
  3359. static void skge_shutdown(struct pci_dev *pdev)
  3360. {
  3361. struct skge_hw *hw = pci_get_drvdata(pdev);
  3362. int i;
  3363. if (!hw)
  3364. return;
  3365. for (i = 0; i < hw->ports; i++) {
  3366. struct net_device *dev = hw->dev[i];
  3367. struct skge_port *skge = netdev_priv(dev);
  3368. if (skge->wol)
  3369. skge_wol_init(skge);
  3370. }
  3371. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  3372. pci_set_power_state(pdev, PCI_D3hot);
  3373. }
  3374. static struct pci_driver skge_driver = {
  3375. .name = DRV_NAME,
  3376. .id_table = skge_id_table,
  3377. .probe = skge_probe,
  3378. .remove = __devexit_p(skge_remove),
  3379. .shutdown = skge_shutdown,
  3380. .driver.pm = SKGE_PM_OPS,
  3381. };
  3382. static struct dmi_system_id skge_32bit_dma_boards[] = {
  3383. {
  3384. .ident = "Gigabyte nForce boards",
  3385. .matches = {
  3386. DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
  3387. DMI_MATCH(DMI_BOARD_NAME, "nForce"),
  3388. },
  3389. },
  3390. {}
  3391. };
  3392. static int __init skge_init_module(void)
  3393. {
  3394. if (dmi_check_system(skge_32bit_dma_boards))
  3395. only_32bit_dma = 1;
  3396. skge_debug_init();
  3397. return pci_register_driver(&skge_driver);
  3398. }
  3399. static void __exit skge_cleanup_module(void)
  3400. {
  3401. pci_unregister_driver(&skge_driver);
  3402. skge_debug_cleanup();
  3403. }
  3404. module_init(skge_init_module);
  3405. module_exit(skge_cleanup_module);