icside.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. * linux/drivers/ide/arm/icside.c
  3. *
  4. * Copyright (c) 1996-2004 Russell King.
  5. *
  6. * Please note that this platform does not support 32-bit IDE IO.
  7. */
  8. #include <linux/string.h>
  9. #include <linux/module.h>
  10. #include <linux/ioport.h>
  11. #include <linux/slab.h>
  12. #include <linux/blkdev.h>
  13. #include <linux/errno.h>
  14. #include <linux/hdreg.h>
  15. #include <linux/ide.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/device.h>
  18. #include <linux/init.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/io.h>
  21. #include <asm/dma.h>
  22. #include <asm/ecard.h>
  23. #define ICS_IDENT_OFFSET 0x2280
  24. #define ICS_ARCIN_V5_INTRSTAT 0x0000
  25. #define ICS_ARCIN_V5_INTROFFSET 0x0004
  26. #define ICS_ARCIN_V5_IDEOFFSET 0x2800
  27. #define ICS_ARCIN_V5_IDEALTOFFSET 0x2b80
  28. #define ICS_ARCIN_V5_IDESTEPPING 6
  29. #define ICS_ARCIN_V6_IDEOFFSET_1 0x2000
  30. #define ICS_ARCIN_V6_INTROFFSET_1 0x2200
  31. #define ICS_ARCIN_V6_INTRSTAT_1 0x2290
  32. #define ICS_ARCIN_V6_IDEALTOFFSET_1 0x2380
  33. #define ICS_ARCIN_V6_IDEOFFSET_2 0x3000
  34. #define ICS_ARCIN_V6_INTROFFSET_2 0x3200
  35. #define ICS_ARCIN_V6_INTRSTAT_2 0x3290
  36. #define ICS_ARCIN_V6_IDEALTOFFSET_2 0x3380
  37. #define ICS_ARCIN_V6_IDESTEPPING 6
  38. struct cardinfo {
  39. unsigned int dataoffset;
  40. unsigned int ctrloffset;
  41. unsigned int stepping;
  42. };
  43. static struct cardinfo icside_cardinfo_v5 = {
  44. .dataoffset = ICS_ARCIN_V5_IDEOFFSET,
  45. .ctrloffset = ICS_ARCIN_V5_IDEALTOFFSET,
  46. .stepping = ICS_ARCIN_V5_IDESTEPPING,
  47. };
  48. static struct cardinfo icside_cardinfo_v6_1 = {
  49. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_1,
  50. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_1,
  51. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  52. };
  53. static struct cardinfo icside_cardinfo_v6_2 = {
  54. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_2,
  55. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_2,
  56. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  57. };
  58. struct icside_state {
  59. unsigned int channel;
  60. unsigned int enabled;
  61. void __iomem *irq_port;
  62. void __iomem *ioc_base;
  63. unsigned int type;
  64. /* parent device... until the IDE core gets one of its own */
  65. struct device *dev;
  66. ide_hwif_t *hwif[2];
  67. };
  68. #define ICS_TYPE_A3IN 0
  69. #define ICS_TYPE_A3USER 1
  70. #define ICS_TYPE_V6 3
  71. #define ICS_TYPE_V5 15
  72. #define ICS_TYPE_NOTYPE ((unsigned int)-1)
  73. /* ---------------- Version 5 PCB Support Functions --------------------- */
  74. /* Prototype: icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  75. * Purpose : enable interrupts from card
  76. */
  77. static void icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  78. {
  79. struct icside_state *state = ec->irq_data;
  80. writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  81. }
  82. /* Prototype: icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  83. * Purpose : disable interrupts from card
  84. */
  85. static void icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  86. {
  87. struct icside_state *state = ec->irq_data;
  88. readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  89. }
  90. static const expansioncard_ops_t icside_ops_arcin_v5 = {
  91. .irqenable = icside_irqenable_arcin_v5,
  92. .irqdisable = icside_irqdisable_arcin_v5,
  93. };
  94. /* ---------------- Version 6 PCB Support Functions --------------------- */
  95. /* Prototype: icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  96. * Purpose : enable interrupts from card
  97. */
  98. static void icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  99. {
  100. struct icside_state *state = ec->irq_data;
  101. void __iomem *base = state->irq_port;
  102. state->enabled = 1;
  103. switch (state->channel) {
  104. case 0:
  105. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
  106. readb(base + ICS_ARCIN_V6_INTROFFSET_2);
  107. break;
  108. case 1:
  109. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
  110. readb(base + ICS_ARCIN_V6_INTROFFSET_1);
  111. break;
  112. }
  113. }
  114. /* Prototype: icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  115. * Purpose : disable interrupts from card
  116. */
  117. static void icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  118. {
  119. struct icside_state *state = ec->irq_data;
  120. state->enabled = 0;
  121. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  122. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  123. }
  124. /* Prototype: icside_irqprobe(struct expansion_card *ec)
  125. * Purpose : detect an active interrupt from card
  126. */
  127. static int icside_irqpending_arcin_v6(struct expansion_card *ec)
  128. {
  129. struct icside_state *state = ec->irq_data;
  130. return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
  131. readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
  132. }
  133. static const expansioncard_ops_t icside_ops_arcin_v6 = {
  134. .irqenable = icside_irqenable_arcin_v6,
  135. .irqdisable = icside_irqdisable_arcin_v6,
  136. .irqpending = icside_irqpending_arcin_v6,
  137. };
  138. /*
  139. * Handle routing of interrupts. This is called before
  140. * we write the command to the drive.
  141. */
  142. static void icside_maskproc(ide_drive_t *drive, int mask)
  143. {
  144. ide_hwif_t *hwif = HWIF(drive);
  145. struct icside_state *state = hwif->hwif_data;
  146. unsigned long flags;
  147. local_irq_save(flags);
  148. state->channel = hwif->channel;
  149. if (state->enabled && !mask) {
  150. switch (hwif->channel) {
  151. case 0:
  152. writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  153. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  154. break;
  155. case 1:
  156. writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  157. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  158. break;
  159. }
  160. } else {
  161. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  162. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  163. }
  164. local_irq_restore(flags);
  165. }
  166. #ifdef CONFIG_BLK_DEV_IDEDMA_ICS
  167. /*
  168. * SG-DMA support.
  169. *
  170. * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
  171. * There is only one DMA controller per card, which means that only
  172. * one drive can be accessed at one time. NOTE! We do not enforce that
  173. * here, but we rely on the main IDE driver spotting that both
  174. * interfaces use the same IRQ, which should guarantee this.
  175. */
  176. static void icside_build_sglist(ide_drive_t *drive, struct request *rq)
  177. {
  178. ide_hwif_t *hwif = drive->hwif;
  179. struct icside_state *state = hwif->hwif_data;
  180. struct scatterlist *sg = hwif->sg_table;
  181. ide_map_sg(drive, rq);
  182. if (rq_data_dir(rq) == READ)
  183. hwif->sg_dma_direction = DMA_FROM_DEVICE;
  184. else
  185. hwif->sg_dma_direction = DMA_TO_DEVICE;
  186. hwif->sg_nents = dma_map_sg(state->dev, sg, hwif->sg_nents,
  187. hwif->sg_dma_direction);
  188. }
  189. /*
  190. * Configure the IOMD to give the appropriate timings for the transfer
  191. * mode being requested. We take the advice of the ATA standards, and
  192. * calculate the cycle time based on the transfer mode, and the EIDE
  193. * MW DMA specs that the drive provides in the IDENTIFY command.
  194. *
  195. * We have the following IOMD DMA modes to choose from:
  196. *
  197. * Type Active Recovery Cycle
  198. * A 250 (250) 312 (550) 562 (800)
  199. * B 187 250 437
  200. * C 125 (125) 125 (375) 250 (500)
  201. * D 62 125 187
  202. *
  203. * (figures in brackets are actual measured timings)
  204. *
  205. * However, we also need to take care of the read/write active and
  206. * recovery timings:
  207. *
  208. * Read Write
  209. * Mode Active -- Recovery -- Cycle IOMD type
  210. * MW0 215 50 215 480 A
  211. * MW1 80 50 50 150 C
  212. * MW2 70 25 25 120 C
  213. */
  214. static void icside_set_dma_mode(ide_drive_t *drive, const u8 xfer_mode)
  215. {
  216. int cycle_time, use_dma_info = 0;
  217. switch (xfer_mode) {
  218. case XFER_MW_DMA_2:
  219. cycle_time = 250;
  220. use_dma_info = 1;
  221. break;
  222. case XFER_MW_DMA_1:
  223. cycle_time = 250;
  224. use_dma_info = 1;
  225. break;
  226. case XFER_MW_DMA_0:
  227. cycle_time = 480;
  228. break;
  229. case XFER_SW_DMA_2:
  230. case XFER_SW_DMA_1:
  231. case XFER_SW_DMA_0:
  232. cycle_time = 480;
  233. break;
  234. default:
  235. return;
  236. }
  237. /*
  238. * If we're going to be doing MW_DMA_1 or MW_DMA_2, we should
  239. * take care to note the values in the ID...
  240. */
  241. if (use_dma_info && drive->id->eide_dma_time > cycle_time)
  242. cycle_time = drive->id->eide_dma_time;
  243. drive->drive_data = cycle_time;
  244. printk("%s: %s selected (peak %dMB/s)\n", drive->name,
  245. ide_xfer_verbose(xfer_mode), 2000 / drive->drive_data);
  246. }
  247. static void icside_dma_host_off(ide_drive_t *drive)
  248. {
  249. }
  250. static void icside_dma_off_quietly(ide_drive_t *drive)
  251. {
  252. drive->using_dma = 0;
  253. }
  254. static void icside_dma_host_on(ide_drive_t *drive)
  255. {
  256. }
  257. static int icside_dma_on(ide_drive_t *drive)
  258. {
  259. drive->using_dma = 1;
  260. return 0;
  261. }
  262. static int icside_dma_end(ide_drive_t *drive)
  263. {
  264. ide_hwif_t *hwif = HWIF(drive);
  265. struct icside_state *state = hwif->hwif_data;
  266. drive->waiting_for_dma = 0;
  267. disable_dma(hwif->hw.dma);
  268. /* Teardown mappings after DMA has completed. */
  269. dma_unmap_sg(state->dev, hwif->sg_table, hwif->sg_nents,
  270. hwif->sg_dma_direction);
  271. return get_dma_residue(hwif->hw.dma) != 0;
  272. }
  273. static void icside_dma_start(ide_drive_t *drive)
  274. {
  275. ide_hwif_t *hwif = HWIF(drive);
  276. /* We can not enable DMA on both channels simultaneously. */
  277. BUG_ON(dma_channel_active(hwif->hw.dma));
  278. enable_dma(hwif->hw.dma);
  279. }
  280. static int icside_dma_setup(ide_drive_t *drive)
  281. {
  282. ide_hwif_t *hwif = HWIF(drive);
  283. struct request *rq = hwif->hwgroup->rq;
  284. unsigned int dma_mode;
  285. if (rq_data_dir(rq))
  286. dma_mode = DMA_MODE_WRITE;
  287. else
  288. dma_mode = DMA_MODE_READ;
  289. /*
  290. * We can not enable DMA on both channels.
  291. */
  292. BUG_ON(dma_channel_active(hwif->hw.dma));
  293. icside_build_sglist(drive, rq);
  294. /*
  295. * Ensure that we have the right interrupt routed.
  296. */
  297. icside_maskproc(drive, 0);
  298. /*
  299. * Route the DMA signals to the correct interface.
  300. */
  301. writeb(hwif->select_data, hwif->config_data);
  302. /*
  303. * Select the correct timing for this drive.
  304. */
  305. set_dma_speed(hwif->hw.dma, drive->drive_data);
  306. /*
  307. * Tell the DMA engine about the SG table and
  308. * data direction.
  309. */
  310. set_dma_sg(hwif->hw.dma, hwif->sg_table, hwif->sg_nents);
  311. set_dma_mode(hwif->hw.dma, dma_mode);
  312. drive->waiting_for_dma = 1;
  313. return 0;
  314. }
  315. static void icside_dma_exec_cmd(ide_drive_t *drive, u8 cmd)
  316. {
  317. /* issue cmd to drive */
  318. ide_execute_command(drive, cmd, ide_dma_intr, 2 * WAIT_CMD, NULL);
  319. }
  320. static int icside_dma_test_irq(ide_drive_t *drive)
  321. {
  322. ide_hwif_t *hwif = HWIF(drive);
  323. struct icside_state *state = hwif->hwif_data;
  324. return readb(state->irq_port +
  325. (hwif->channel ?
  326. ICS_ARCIN_V6_INTRSTAT_2 :
  327. ICS_ARCIN_V6_INTRSTAT_1)) & 1;
  328. }
  329. static void icside_dma_timeout(ide_drive_t *drive)
  330. {
  331. printk(KERN_ERR "%s: DMA timeout occurred: ", drive->name);
  332. if (icside_dma_test_irq(drive))
  333. return;
  334. ide_dump_status(drive, "DMA timeout", HWIF(drive)->INB(IDE_STATUS_REG));
  335. icside_dma_end(drive);
  336. }
  337. static void icside_dma_lost_irq(ide_drive_t *drive)
  338. {
  339. printk(KERN_ERR "%s: IRQ lost\n", drive->name);
  340. }
  341. static void icside_dma_init(ide_hwif_t *hwif)
  342. {
  343. hwif->mwdma_mask = 7; /* MW0..2 */
  344. hwif->swdma_mask = 7; /* SW0..2 */
  345. hwif->dmatable_cpu = NULL;
  346. hwif->dmatable_dma = 0;
  347. hwif->set_dma_mode = icside_set_dma_mode;
  348. hwif->dma_host_off = icside_dma_host_off;
  349. hwif->dma_off_quietly = icside_dma_off_quietly;
  350. hwif->dma_host_on = icside_dma_host_on;
  351. hwif->ide_dma_on = icside_dma_on;
  352. hwif->dma_setup = icside_dma_setup;
  353. hwif->dma_exec_cmd = icside_dma_exec_cmd;
  354. hwif->dma_start = icside_dma_start;
  355. hwif->ide_dma_end = icside_dma_end;
  356. hwif->ide_dma_test_irq = icside_dma_test_irq;
  357. hwif->dma_timeout = icside_dma_timeout;
  358. hwif->dma_lost_irq = icside_dma_lost_irq;
  359. }
  360. #else
  361. #define icside_dma_init(hwif) (0)
  362. #endif
  363. static ide_hwif_t *icside_find_hwif(unsigned long dataport)
  364. {
  365. ide_hwif_t *hwif;
  366. int index;
  367. for (index = 0; index < MAX_HWIFS; ++index) {
  368. hwif = &ide_hwifs[index];
  369. if (hwif->io_ports[IDE_DATA_OFFSET] == dataport)
  370. goto found;
  371. }
  372. for (index = 0; index < MAX_HWIFS; ++index) {
  373. hwif = &ide_hwifs[index];
  374. if (!hwif->io_ports[IDE_DATA_OFFSET])
  375. goto found;
  376. }
  377. hwif = NULL;
  378. found:
  379. return hwif;
  380. }
  381. static ide_hwif_t *
  382. icside_setup(void __iomem *base, struct cardinfo *info, struct expansion_card *ec)
  383. {
  384. unsigned long port = (unsigned long)base + info->dataoffset;
  385. ide_hwif_t *hwif;
  386. hwif = icside_find_hwif(port);
  387. if (hwif) {
  388. int i;
  389. memset(&hwif->hw, 0, sizeof(hw_regs_t));
  390. /*
  391. * Ensure we're using MMIO
  392. */
  393. default_hwif_mmiops(hwif);
  394. hwif->mmio = 1;
  395. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++) {
  396. hwif->hw.io_ports[i] = port;
  397. hwif->io_ports[i] = port;
  398. port += 1 << info->stepping;
  399. }
  400. hwif->hw.io_ports[IDE_CONTROL_OFFSET] = (unsigned long)base + info->ctrloffset;
  401. hwif->io_ports[IDE_CONTROL_OFFSET] = (unsigned long)base + info->ctrloffset;
  402. hwif->hw.irq = ec->irq;
  403. hwif->irq = ec->irq;
  404. hwif->noprobe = 0;
  405. hwif->chipset = ide_acorn;
  406. hwif->gendev.parent = &ec->dev;
  407. }
  408. return hwif;
  409. }
  410. static int __init
  411. icside_register_v5(struct icside_state *state, struct expansion_card *ec)
  412. {
  413. ide_hwif_t *hwif;
  414. void __iomem *base;
  415. base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0);
  416. if (!base)
  417. return -ENOMEM;
  418. state->irq_port = base;
  419. ec->irqaddr = base + ICS_ARCIN_V5_INTRSTAT;
  420. ec->irqmask = 1;
  421. ecard_setirq(ec, &icside_ops_arcin_v5, state);
  422. /*
  423. * Be on the safe side - disable interrupts
  424. */
  425. icside_irqdisable_arcin_v5(ec, 0);
  426. hwif = icside_setup(base, &icside_cardinfo_v5, ec);
  427. if (!hwif)
  428. return -ENODEV;
  429. state->hwif[0] = hwif;
  430. probe_hwif_init(hwif);
  431. ide_proc_register_port(hwif);
  432. return 0;
  433. }
  434. static int __init
  435. icside_register_v6(struct icside_state *state, struct expansion_card *ec)
  436. {
  437. ide_hwif_t *hwif, *mate;
  438. void __iomem *ioc_base, *easi_base;
  439. unsigned int sel = 0;
  440. int ret;
  441. ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  442. if (!ioc_base) {
  443. ret = -ENOMEM;
  444. goto out;
  445. }
  446. easi_base = ioc_base;
  447. if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
  448. easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
  449. if (!easi_base) {
  450. ret = -ENOMEM;
  451. goto out;
  452. }
  453. /*
  454. * Enable access to the EASI region.
  455. */
  456. sel = 1 << 5;
  457. }
  458. writeb(sel, ioc_base);
  459. ecard_setirq(ec, &icside_ops_arcin_v6, state);
  460. state->irq_port = easi_base;
  461. state->ioc_base = ioc_base;
  462. /*
  463. * Be on the safe side - disable interrupts
  464. */
  465. icside_irqdisable_arcin_v6(ec, 0);
  466. /*
  467. * Find and register the interfaces.
  468. */
  469. hwif = icside_setup(easi_base, &icside_cardinfo_v6_1, ec);
  470. mate = icside_setup(easi_base, &icside_cardinfo_v6_2, ec);
  471. if (!hwif || !mate) {
  472. ret = -ENODEV;
  473. goto out;
  474. }
  475. state->hwif[0] = hwif;
  476. state->hwif[1] = mate;
  477. hwif->maskproc = icside_maskproc;
  478. hwif->channel = 0;
  479. hwif->hwif_data = state;
  480. hwif->mate = mate;
  481. hwif->serialized = 1;
  482. hwif->config_data = (unsigned long)ioc_base;
  483. hwif->select_data = sel;
  484. hwif->hw.dma = ec->dma;
  485. mate->maskproc = icside_maskproc;
  486. mate->channel = 1;
  487. mate->hwif_data = state;
  488. mate->mate = hwif;
  489. mate->serialized = 1;
  490. mate->config_data = (unsigned long)ioc_base;
  491. mate->select_data = sel | 1;
  492. mate->hw.dma = ec->dma;
  493. if (ec->dma != NO_DMA && !request_dma(ec->dma, hwif->name)) {
  494. icside_dma_init(hwif);
  495. icside_dma_init(mate);
  496. }
  497. probe_hwif_init(hwif);
  498. probe_hwif_init(mate);
  499. ide_proc_register_port(hwif);
  500. ide_proc_register_port(mate);
  501. return 0;
  502. out:
  503. return ret;
  504. }
  505. static int __devinit
  506. icside_probe(struct expansion_card *ec, const struct ecard_id *id)
  507. {
  508. struct icside_state *state;
  509. void __iomem *idmem;
  510. int ret;
  511. ret = ecard_request_resources(ec);
  512. if (ret)
  513. goto out;
  514. state = kzalloc(sizeof(struct icside_state), GFP_KERNEL);
  515. if (!state) {
  516. ret = -ENOMEM;
  517. goto release;
  518. }
  519. state->type = ICS_TYPE_NOTYPE;
  520. state->dev = &ec->dev;
  521. idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  522. if (idmem) {
  523. unsigned int type;
  524. type = readb(idmem + ICS_IDENT_OFFSET) & 1;
  525. type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
  526. type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
  527. type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
  528. ecardm_iounmap(ec, idmem);
  529. state->type = type;
  530. }
  531. switch (state->type) {
  532. case ICS_TYPE_A3IN:
  533. dev_warn(&ec->dev, "A3IN unsupported\n");
  534. ret = -ENODEV;
  535. break;
  536. case ICS_TYPE_A3USER:
  537. dev_warn(&ec->dev, "A3USER unsupported\n");
  538. ret = -ENODEV;
  539. break;
  540. case ICS_TYPE_V5:
  541. ret = icside_register_v5(state, ec);
  542. break;
  543. case ICS_TYPE_V6:
  544. ret = icside_register_v6(state, ec);
  545. break;
  546. default:
  547. dev_warn(&ec->dev, "unknown interface type\n");
  548. ret = -ENODEV;
  549. break;
  550. }
  551. if (ret == 0) {
  552. ecard_set_drvdata(ec, state);
  553. goto out;
  554. }
  555. kfree(state);
  556. release:
  557. ecard_release_resources(ec);
  558. out:
  559. return ret;
  560. }
  561. static void __devexit icside_remove(struct expansion_card *ec)
  562. {
  563. struct icside_state *state = ecard_get_drvdata(ec);
  564. switch (state->type) {
  565. case ICS_TYPE_V5:
  566. /* FIXME: tell IDE to stop using the interface */
  567. /* Disable interrupts */
  568. icside_irqdisable_arcin_v5(ec, 0);
  569. break;
  570. case ICS_TYPE_V6:
  571. /* FIXME: tell IDE to stop using the interface */
  572. if (ec->dma != NO_DMA)
  573. free_dma(ec->dma);
  574. /* Disable interrupts */
  575. icside_irqdisable_arcin_v6(ec, 0);
  576. /* Reset the ROM pointer/EASI selection */
  577. writeb(0, state->ioc_base);
  578. break;
  579. }
  580. ecard_set_drvdata(ec, NULL);
  581. kfree(state);
  582. ecard_release_resources(ec);
  583. }
  584. static void icside_shutdown(struct expansion_card *ec)
  585. {
  586. struct icside_state *state = ecard_get_drvdata(ec);
  587. unsigned long flags;
  588. /*
  589. * Disable interrupts from this card. We need to do
  590. * this before disabling EASI since we may be accessing
  591. * this register via that region.
  592. */
  593. local_irq_save(flags);
  594. ec->ops->irqdisable(ec, 0);
  595. local_irq_restore(flags);
  596. /*
  597. * Reset the ROM pointer so that we can read the ROM
  598. * after a soft reboot. This also disables access to
  599. * the IDE taskfile via the EASI region.
  600. */
  601. if (state->ioc_base)
  602. writeb(0, state->ioc_base);
  603. }
  604. static const struct ecard_id icside_ids[] = {
  605. { MANU_ICS, PROD_ICS_IDE },
  606. { MANU_ICS2, PROD_ICS2_IDE },
  607. { 0xffff, 0xffff }
  608. };
  609. static struct ecard_driver icside_driver = {
  610. .probe = icside_probe,
  611. .remove = __devexit_p(icside_remove),
  612. .shutdown = icside_shutdown,
  613. .id_table = icside_ids,
  614. .drv = {
  615. .name = "icside",
  616. },
  617. };
  618. static int __init icside_init(void)
  619. {
  620. return ecard_register_driver(&icside_driver);
  621. }
  622. MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
  623. MODULE_LICENSE("GPL");
  624. MODULE_DESCRIPTION("ICS IDE driver");
  625. module_init(icside_init);