rt2800pci.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298
  1. /*
  2. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800pci
  26. Abstract: rt2800pci device specific routines.
  27. Supported chipsets: RT2800E & RT2800ED.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/delay.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/init.h>
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/eeprom_93cx6.h>
  38. #include "rt2x00.h"
  39. #include "rt2x00pci.h"
  40. #include "rt2x00soc.h"
  41. #include "rt2800lib.h"
  42. #include "rt2800.h"
  43. #include "rt2800pci.h"
  44. /*
  45. * Allow hardware encryption to be disabled.
  46. */
  47. static int modparam_nohwcrypt = 1;
  48. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  49. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  50. static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
  51. {
  52. unsigned int i;
  53. u32 reg;
  54. /*
  55. * SOC devices don't support MCU requests.
  56. */
  57. if (rt2x00_is_soc(rt2x00dev))
  58. return;
  59. for (i = 0; i < 200; i++) {
  60. rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
  61. if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
  62. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
  63. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
  64. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
  65. break;
  66. udelay(REGISTER_BUSY_DELAY);
  67. }
  68. if (i == 200)
  69. ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
  70. rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
  71. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
  72. }
  73. #ifdef CONFIG_RT2800PCI_SOC
  74. static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  75. {
  76. u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
  77. memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
  78. }
  79. #else
  80. static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  81. {
  82. }
  83. #endif /* CONFIG_RT2800PCI_SOC */
  84. #ifdef CONFIG_RT2800PCI_PCI
  85. static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  86. {
  87. struct rt2x00_dev *rt2x00dev = eeprom->data;
  88. u32 reg;
  89. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  90. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  91. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  92. eeprom->reg_data_clock =
  93. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  94. eeprom->reg_chip_select =
  95. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  96. }
  97. static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  98. {
  99. struct rt2x00_dev *rt2x00dev = eeprom->data;
  100. u32 reg = 0;
  101. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  102. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  103. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  104. !!eeprom->reg_data_clock);
  105. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  106. !!eeprom->reg_chip_select);
  107. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  108. }
  109. static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  110. {
  111. struct eeprom_93cx6 eeprom;
  112. u32 reg;
  113. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  114. eeprom.data = rt2x00dev;
  115. eeprom.register_read = rt2800pci_eepromregister_read;
  116. eeprom.register_write = rt2800pci_eepromregister_write;
  117. eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
  118. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  119. eeprom.reg_data_in = 0;
  120. eeprom.reg_data_out = 0;
  121. eeprom.reg_data_clock = 0;
  122. eeprom.reg_chip_select = 0;
  123. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  124. EEPROM_SIZE / sizeof(u16));
  125. }
  126. static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  127. {
  128. return rt2800_efuse_detect(rt2x00dev);
  129. }
  130. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  131. {
  132. rt2800_read_eeprom_efuse(rt2x00dev);
  133. }
  134. #else
  135. static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  136. {
  137. }
  138. static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  139. {
  140. return 0;
  141. }
  142. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  143. {
  144. }
  145. #endif /* CONFIG_RT2800PCI_PCI */
  146. /*
  147. * Firmware functions
  148. */
  149. static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  150. {
  151. return FIRMWARE_RT2860;
  152. }
  153. static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
  154. const u8 *data, const size_t len)
  155. {
  156. u16 fw_crc;
  157. u16 crc;
  158. /*
  159. * Only support 8kb firmware files.
  160. */
  161. if (len != 8192)
  162. return FW_BAD_LENGTH;
  163. /*
  164. * The last 2 bytes in the firmware array are the crc checksum itself,
  165. * this means that we should never pass those 2 bytes to the crc
  166. * algorithm.
  167. */
  168. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  169. /*
  170. * Use the crc ccitt algorithm.
  171. * This will return the same value as the legacy driver which
  172. * used bit ordering reversion on the both the firmware bytes
  173. * before input input as well as on the final output.
  174. * Obviously using crc ccitt directly is much more efficient.
  175. */
  176. crc = crc_ccitt(~0, data, len - 2);
  177. /*
  178. * There is a small difference between the crc-itu-t + bitrev and
  179. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  180. * will be swapped, use swab16 to convert the crc to the correct
  181. * value.
  182. */
  183. crc = swab16(crc);
  184. return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
  185. }
  186. static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
  187. const u8 *data, const size_t len)
  188. {
  189. unsigned int i;
  190. u32 reg;
  191. /*
  192. * Wait for stable hardware.
  193. */
  194. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  195. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  196. if (reg && reg != ~0)
  197. break;
  198. msleep(1);
  199. }
  200. if (i == REGISTER_BUSY_COUNT) {
  201. ERROR(rt2x00dev, "Unstable hardware.\n");
  202. return -EBUSY;
  203. }
  204. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  205. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  206. /*
  207. * Disable DMA, will be reenabled later when enabling
  208. * the radio.
  209. */
  210. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  211. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  212. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  213. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  214. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  215. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  216. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  217. /*
  218. * enable Host program ram write selection
  219. */
  220. reg = 0;
  221. rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
  222. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
  223. /*
  224. * Write firmware to device.
  225. */
  226. rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  227. data, len);
  228. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
  229. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
  230. /*
  231. * Wait for device to stabilize.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  235. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  236. break;
  237. msleep(1);
  238. }
  239. if (i == REGISTER_BUSY_COUNT) {
  240. ERROR(rt2x00dev, "PBF system register not ready.\n");
  241. return -EBUSY;
  242. }
  243. /*
  244. * Disable interrupts
  245. */
  246. rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
  247. /*
  248. * Initialize BBP R/W access agent
  249. */
  250. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  251. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  252. return 0;
  253. }
  254. /*
  255. * Initialization functions.
  256. */
  257. static bool rt2800pci_get_entry_state(struct queue_entry *entry)
  258. {
  259. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  260. u32 word;
  261. if (entry->queue->qid == QID_RX) {
  262. rt2x00_desc_read(entry_priv->desc, 1, &word);
  263. return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
  264. } else {
  265. rt2x00_desc_read(entry_priv->desc, 1, &word);
  266. return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
  267. }
  268. }
  269. static void rt2800pci_clear_entry(struct queue_entry *entry)
  270. {
  271. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  272. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  273. u32 word;
  274. if (entry->queue->qid == QID_RX) {
  275. rt2x00_desc_read(entry_priv->desc, 0, &word);
  276. rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
  277. rt2x00_desc_write(entry_priv->desc, 0, word);
  278. rt2x00_desc_read(entry_priv->desc, 1, &word);
  279. rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
  280. rt2x00_desc_write(entry_priv->desc, 1, word);
  281. } else {
  282. rt2x00_desc_read(entry_priv->desc, 1, &word);
  283. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
  284. rt2x00_desc_write(entry_priv->desc, 1, word);
  285. }
  286. }
  287. static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
  288. {
  289. struct queue_entry_priv_pci *entry_priv;
  290. u32 reg;
  291. /*
  292. * Initialize registers.
  293. */
  294. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  295. rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
  296. rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
  297. rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
  298. rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
  299. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  300. rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
  301. rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
  302. rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
  303. rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
  304. entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
  305. rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
  306. rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
  307. rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
  308. rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
  309. entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
  310. rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
  311. rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
  312. rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
  313. rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
  314. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  315. rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
  316. rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
  317. rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
  318. rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
  319. /*
  320. * Enable global DMA configuration
  321. */
  322. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  323. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  324. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  326. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  327. rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
  328. return 0;
  329. }
  330. /*
  331. * Device state switch handlers.
  332. */
  333. static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  334. enum dev_state state)
  335. {
  336. u32 reg;
  337. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  338. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
  339. (state == STATE_RADIO_RX_ON) ||
  340. (state == STATE_RADIO_RX_ON_LINK));
  341. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  342. }
  343. static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  344. enum dev_state state)
  345. {
  346. int mask = (state == STATE_RADIO_IRQ_ON);
  347. u32 reg;
  348. /*
  349. * When interrupts are being enabled, the interrupt registers
  350. * should clear the register to assure a clean state.
  351. */
  352. if (state == STATE_RADIO_IRQ_ON) {
  353. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  354. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  355. }
  356. rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  357. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
  358. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
  359. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
  360. rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
  361. rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
  362. rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
  363. rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
  364. rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
  365. rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
  366. rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
  367. rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
  368. rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
  369. rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
  370. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
  371. rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
  372. rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
  373. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
  374. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
  375. rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
  376. }
  377. static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  378. {
  379. u32 reg;
  380. u16 word;
  381. /*
  382. * Initialize all registers.
  383. */
  384. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  385. rt2800pci_init_queues(rt2x00dev) ||
  386. rt2800_init_registers(rt2x00dev) ||
  387. rt2800_wait_wpdma_ready(rt2x00dev) ||
  388. rt2800_init_bbp(rt2x00dev) ||
  389. rt2800_init_rfcsr(rt2x00dev)))
  390. return -EIO;
  391. /*
  392. * Send signal to firmware during boot time.
  393. */
  394. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
  395. /*
  396. * Enable RX.
  397. */
  398. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  399. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  400. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  401. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  402. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  403. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  404. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  405. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  406. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  407. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  408. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  409. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  410. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  411. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  412. /*
  413. * Initialize LED control
  414. */
  415. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  416. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  417. word & 0xff, (word >> 8) & 0xff);
  418. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  419. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  420. word & 0xff, (word >> 8) & 0xff);
  421. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  422. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  423. word & 0xff, (word >> 8) & 0xff);
  424. return 0;
  425. }
  426. static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  427. {
  428. u32 reg;
  429. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  430. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  431. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  432. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  433. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  434. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  435. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  436. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  437. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  438. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  439. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
  440. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  441. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  442. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  443. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  444. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  445. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  446. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  447. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  448. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  449. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  450. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  451. /* Wait for DMA, ignore error */
  452. rt2800_wait_wpdma_ready(rt2x00dev);
  453. }
  454. static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
  455. enum dev_state state)
  456. {
  457. /*
  458. * Always put the device to sleep (even when we intend to wakeup!)
  459. * if the device is booting and wasn't asleep it will return
  460. * failure when attempting to wakeup.
  461. */
  462. rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
  463. if (state == STATE_AWAKE) {
  464. rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
  465. rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
  466. }
  467. return 0;
  468. }
  469. static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  470. enum dev_state state)
  471. {
  472. int retval = 0;
  473. switch (state) {
  474. case STATE_RADIO_ON:
  475. /*
  476. * Before the radio can be enabled, the device first has
  477. * to be woken up. After that it needs a bit of time
  478. * to be fully awake and then the radio can be enabled.
  479. */
  480. rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
  481. msleep(1);
  482. retval = rt2800pci_enable_radio(rt2x00dev);
  483. break;
  484. case STATE_RADIO_OFF:
  485. /*
  486. * After the radio has been disabled, the device should
  487. * be put to sleep for powersaving.
  488. */
  489. rt2800pci_disable_radio(rt2x00dev);
  490. rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
  491. break;
  492. case STATE_RADIO_RX_ON:
  493. case STATE_RADIO_RX_ON_LINK:
  494. case STATE_RADIO_RX_OFF:
  495. case STATE_RADIO_RX_OFF_LINK:
  496. rt2800pci_toggle_rx(rt2x00dev, state);
  497. break;
  498. case STATE_RADIO_IRQ_ON:
  499. case STATE_RADIO_IRQ_OFF:
  500. rt2800pci_toggle_irq(rt2x00dev, state);
  501. break;
  502. case STATE_DEEP_SLEEP:
  503. case STATE_SLEEP:
  504. case STATE_STANDBY:
  505. case STATE_AWAKE:
  506. retval = rt2800pci_set_state(rt2x00dev, state);
  507. break;
  508. default:
  509. retval = -ENOTSUPP;
  510. break;
  511. }
  512. if (unlikely(retval))
  513. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  514. state, retval);
  515. return retval;
  516. }
  517. /*
  518. * TX descriptor initialization
  519. */
  520. static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  521. struct sk_buff *skb,
  522. struct txentry_desc *txdesc)
  523. {
  524. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  525. __le32 *txd = skbdesc->desc;
  526. __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->ops->extra_tx_headroom);
  527. u32 word;
  528. /*
  529. * Initialize TX Info descriptor
  530. */
  531. rt2x00_desc_read(txwi, 0, &word);
  532. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  533. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  534. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  535. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  536. rt2x00_set_field32(&word, TXWI_W0_TS,
  537. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  538. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  539. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  540. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  541. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
  542. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  543. rt2x00_set_field32(&word, TXWI_W0_BW,
  544. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  545. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  546. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  547. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  548. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  549. rt2x00_desc_write(txwi, 0, word);
  550. rt2x00_desc_read(txwi, 1, &word);
  551. rt2x00_set_field32(&word, TXWI_W1_ACK,
  552. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  553. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  554. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  555. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  556. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  557. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  558. txdesc->key_idx : 0xff);
  559. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  560. skb->len - txdesc->l2pad);
  561. rt2x00_set_field32(&word, TXWI_W1_PACKETID,
  562. skbdesc->entry->queue->qid + 1);
  563. rt2x00_desc_write(txwi, 1, word);
  564. /*
  565. * Always write 0 to IV/EIV fields, hardware will insert the IV
  566. * from the IVEIV register when TXD_W3_WIV is set to 0.
  567. * When TXD_W3_WIV is set to 1 it will use the IV data
  568. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  569. * crypto entry in the registers should be used to encrypt the frame.
  570. */
  571. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  572. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  573. /*
  574. * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
  575. * must contains a TXWI structure + 802.11 header + padding + 802.11
  576. * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
  577. * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
  578. * data. It means that LAST_SEC0 is always 0.
  579. */
  580. /*
  581. * Initialize TX descriptor
  582. */
  583. rt2x00_desc_read(txd, 0, &word);
  584. rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
  585. rt2x00_desc_write(txd, 0, word);
  586. rt2x00_desc_read(txd, 1, &word);
  587. rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
  588. rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
  589. !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  590. rt2x00_set_field32(&word, TXD_W1_BURST,
  591. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  592. rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
  593. rt2x00dev->ops->extra_tx_headroom);
  594. rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
  595. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
  596. rt2x00_desc_write(txd, 1, word);
  597. rt2x00_desc_read(txd, 2, &word);
  598. rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
  599. skbdesc->skb_dma + rt2x00dev->ops->extra_tx_headroom);
  600. rt2x00_desc_write(txd, 2, word);
  601. rt2x00_desc_read(txd, 3, &word);
  602. rt2x00_set_field32(&word, TXD_W3_WIV,
  603. !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
  604. rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
  605. rt2x00_desc_write(txd, 3, word);
  606. }
  607. /*
  608. * TX data initialization
  609. */
  610. static void rt2800pci_write_beacon(struct queue_entry *entry)
  611. {
  612. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  613. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  614. unsigned int beacon_base;
  615. u32 reg;
  616. /*
  617. * Disable beaconing while we are reloading the beacon data,
  618. * otherwise we might be sending out invalid data.
  619. */
  620. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  621. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  622. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  623. /*
  624. * Write entire beacon with descriptor to register.
  625. */
  626. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  627. rt2800_register_multiwrite(rt2x00dev,
  628. beacon_base,
  629. skbdesc->desc, skbdesc->desc_len);
  630. rt2800_register_multiwrite(rt2x00dev,
  631. beacon_base + skbdesc->desc_len,
  632. entry->skb->data, entry->skb->len);
  633. /*
  634. * Clean up beacon skb.
  635. */
  636. dev_kfree_skb_any(entry->skb);
  637. entry->skb = NULL;
  638. }
  639. static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  640. const enum data_queue_qid queue_idx)
  641. {
  642. struct data_queue *queue;
  643. unsigned int idx, qidx = 0;
  644. u32 reg;
  645. if (queue_idx == QID_BEACON) {
  646. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  647. if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
  648. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  649. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  650. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  651. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  652. }
  653. return;
  654. }
  655. if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
  656. return;
  657. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  658. idx = queue->index[Q_INDEX];
  659. if (queue_idx == QID_MGMT)
  660. qidx = 5;
  661. else
  662. qidx = queue_idx;
  663. rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
  664. }
  665. static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  666. const enum data_queue_qid qid)
  667. {
  668. u32 reg;
  669. if (qid == QID_BEACON) {
  670. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
  671. return;
  672. }
  673. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  674. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
  675. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
  676. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
  677. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
  678. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  679. }
  680. /*
  681. * RX control handlers
  682. */
  683. static void rt2800pci_fill_rxdone(struct queue_entry *entry,
  684. struct rxdone_entry_desc *rxdesc)
  685. {
  686. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  687. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  688. __le32 *rxd = entry_priv->desc;
  689. __le32 *rxwi = (__le32 *)entry->skb->data;
  690. u32 rxd3;
  691. u32 rxwi0;
  692. u32 rxwi1;
  693. u32 rxwi2;
  694. u32 rxwi3;
  695. rt2x00_desc_read(rxd, 3, &rxd3);
  696. rt2x00_desc_read(rxwi, 0, &rxwi0);
  697. rt2x00_desc_read(rxwi, 1, &rxwi1);
  698. rt2x00_desc_read(rxwi, 2, &rxwi2);
  699. rt2x00_desc_read(rxwi, 3, &rxwi3);
  700. if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
  701. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  702. if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
  703. /*
  704. * Unfortunately we don't know the cipher type used during
  705. * decryption. This prevents us from correct providing
  706. * correct statistics through debugfs.
  707. */
  708. rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
  709. rxdesc->cipher_status =
  710. rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
  711. }
  712. if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
  713. /*
  714. * Hardware has stripped IV/EIV data from 802.11 frame during
  715. * decryption. Unfortunately the descriptor doesn't contain
  716. * any fields with the EIV/IV data either, so they can't
  717. * be restored by rt2x00lib.
  718. */
  719. rxdesc->flags |= RX_FLAG_IV_STRIPPED;
  720. if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
  721. rxdesc->flags |= RX_FLAG_DECRYPTED;
  722. else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
  723. rxdesc->flags |= RX_FLAG_MMIC_ERROR;
  724. }
  725. if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
  726. rxdesc->dev_flags |= RXDONE_MY_BSS;
  727. if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD))
  728. rxdesc->dev_flags |= RXDONE_L2PAD;
  729. if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
  730. rxdesc->flags |= RX_FLAG_SHORT_GI;
  731. if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
  732. rxdesc->flags |= RX_FLAG_40MHZ;
  733. /*
  734. * Detect RX rate, always use MCS as signal type.
  735. */
  736. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  737. rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
  738. rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
  739. /*
  740. * Mask of 0x8 bit to remove the short preamble flag.
  741. */
  742. if (rxdesc->rate_mode == RATE_MODE_CCK)
  743. rxdesc->signal &= ~0x8;
  744. rxdesc->rssi =
  745. (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
  746. rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
  747. rxdesc->noise =
  748. (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
  749. rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
  750. rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  751. /*
  752. * Set RX IDX in register to inform hardware that we have handled
  753. * this entry and it is available for reuse again.
  754. */
  755. rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
  756. /*
  757. * Remove TXWI descriptor from start of buffer.
  758. */
  759. skb_pull(entry->skb, RXWI_DESC_SIZE);
  760. }
  761. /*
  762. * Interrupt functions.
  763. */
  764. static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
  765. {
  766. struct data_queue *queue;
  767. struct queue_entry *entry;
  768. __le32 *txwi;
  769. struct txdone_entry_desc txdesc;
  770. u32 word;
  771. u32 reg;
  772. u32 old_reg;
  773. int wcid, ack, pid, tx_wcid, tx_ack, tx_pid;
  774. u16 mcs, real_mcs;
  775. /*
  776. * During each loop we will compare the freshly read
  777. * TX_STA_FIFO register value with the value read from
  778. * the previous loop. If the 2 values are equal then
  779. * we should stop processing because the chance it
  780. * quite big that the device has been unplugged and
  781. * we risk going into an endless loop.
  782. */
  783. old_reg = 0;
  784. while (1) {
  785. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  786. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  787. break;
  788. if (old_reg == reg)
  789. break;
  790. old_reg = reg;
  791. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  792. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  793. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  794. /*
  795. * Skip this entry when it contains an invalid
  796. * queue identication number.
  797. */
  798. if (pid <= 0 || pid > QID_RX)
  799. continue;
  800. queue = rt2x00queue_get_queue(rt2x00dev, pid - 1);
  801. if (unlikely(!queue))
  802. continue;
  803. /*
  804. * Inside each queue, we process each entry in a chronological
  805. * order. We first check that the queue is not empty.
  806. */
  807. if (rt2x00queue_empty(queue))
  808. continue;
  809. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  810. /* Check if we got a match by looking at WCID/ACK/PID
  811. * fields */
  812. txwi = (__le32 *)(entry->skb->data -
  813. rt2x00dev->ops->extra_tx_headroom);
  814. rt2x00_desc_read(txwi, 1, &word);
  815. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  816. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  817. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  818. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid))
  819. WARNING(rt2x00dev, "invalid TX_STA_FIFO content\n");
  820. /*
  821. * Obtain the status about this packet.
  822. */
  823. txdesc.flags = 0;
  824. rt2x00_desc_read(txwi, 0, &word);
  825. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  826. real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
  827. /*
  828. * Ralink has a retry mechanism using a global fallback
  829. * table. We setup this fallback table to try the immediate
  830. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  831. * always contains the MCS used for the last transmission, be
  832. * it successful or not.
  833. */
  834. if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
  835. /*
  836. * Transmission succeeded. The number of retries is
  837. * mcs - real_mcs
  838. */
  839. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  840. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  841. } else {
  842. /*
  843. * Transmission failed. The number of retries is
  844. * always 7 in this case (for a total number of 8
  845. * frames sent).
  846. */
  847. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  848. txdesc.retry = 7;
  849. }
  850. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  851. rt2x00lib_txdone(entry, &txdesc);
  852. }
  853. }
  854. static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
  855. {
  856. struct ieee80211_conf conf = { .flags = 0 };
  857. struct rt2x00lib_conf libconf = { .conf = &conf };
  858. rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
  859. }
  860. static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
  861. {
  862. struct rt2x00_dev *rt2x00dev = dev_instance;
  863. u32 reg;
  864. /* Read status and ACK all interrupts */
  865. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  866. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  867. if (!reg)
  868. return IRQ_NONE;
  869. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  870. return IRQ_HANDLED;
  871. /*
  872. * 1 - Rx ring done interrupt.
  873. */
  874. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
  875. rt2x00pci_rxdone(rt2x00dev);
  876. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
  877. rt2800pci_txdone(rt2x00dev);
  878. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
  879. rt2800pci_wakeup(rt2x00dev);
  880. return IRQ_HANDLED;
  881. }
  882. /*
  883. * Device probe functions.
  884. */
  885. static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  886. {
  887. /*
  888. * Read EEPROM into buffer
  889. */
  890. if (rt2x00_is_soc(rt2x00dev))
  891. rt2800pci_read_eeprom_soc(rt2x00dev);
  892. else if (rt2800pci_efuse_detect(rt2x00dev))
  893. rt2800pci_read_eeprom_efuse(rt2x00dev);
  894. else
  895. rt2800pci_read_eeprom_pci(rt2x00dev);
  896. return rt2800_validate_eeprom(rt2x00dev);
  897. }
  898. static const struct rt2800_ops rt2800pci_rt2800_ops = {
  899. .register_read = rt2x00pci_register_read,
  900. .register_read_lock = rt2x00pci_register_read, /* same for PCI */
  901. .register_write = rt2x00pci_register_write,
  902. .register_write_lock = rt2x00pci_register_write, /* same for PCI */
  903. .register_multiread = rt2x00pci_register_multiread,
  904. .register_multiwrite = rt2x00pci_register_multiwrite,
  905. .regbusy_read = rt2x00pci_regbusy_read,
  906. };
  907. static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  908. {
  909. int retval;
  910. rt2x00dev->priv = (void *)&rt2800pci_rt2800_ops;
  911. /*
  912. * Allocate eeprom data.
  913. */
  914. retval = rt2800pci_validate_eeprom(rt2x00dev);
  915. if (retval)
  916. return retval;
  917. retval = rt2800_init_eeprom(rt2x00dev);
  918. if (retval)
  919. return retval;
  920. /*
  921. * Initialize hw specifications.
  922. */
  923. retval = rt2800_probe_hw_mode(rt2x00dev);
  924. if (retval)
  925. return retval;
  926. /*
  927. * This device has multiple filters for control frames
  928. * and has a separate filter for PS Poll frames.
  929. */
  930. __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
  931. __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
  932. /*
  933. * This device requires firmware.
  934. */
  935. if (!rt2x00_is_soc(rt2x00dev))
  936. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  937. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  938. __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
  939. if (!modparam_nohwcrypt)
  940. __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
  941. /*
  942. * Set the rssi offset.
  943. */
  944. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  945. return 0;
  946. }
  947. static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
  948. .irq_handler = rt2800pci_interrupt,
  949. .probe_hw = rt2800pci_probe_hw,
  950. .get_firmware_name = rt2800pci_get_firmware_name,
  951. .check_firmware = rt2800pci_check_firmware,
  952. .load_firmware = rt2800pci_load_firmware,
  953. .initialize = rt2x00pci_initialize,
  954. .uninitialize = rt2x00pci_uninitialize,
  955. .get_entry_state = rt2800pci_get_entry_state,
  956. .clear_entry = rt2800pci_clear_entry,
  957. .set_device_state = rt2800pci_set_device_state,
  958. .rfkill_poll = rt2800_rfkill_poll,
  959. .link_stats = rt2800_link_stats,
  960. .reset_tuner = rt2800_reset_tuner,
  961. .link_tuner = rt2800_link_tuner,
  962. .write_tx_desc = rt2800pci_write_tx_desc,
  963. .write_tx_data = rt2x00pci_write_tx_data,
  964. .write_beacon = rt2800pci_write_beacon,
  965. .kick_tx_queue = rt2800pci_kick_tx_queue,
  966. .kill_tx_queue = rt2800pci_kill_tx_queue,
  967. .fill_rxdone = rt2800pci_fill_rxdone,
  968. .config_shared_key = rt2800_config_shared_key,
  969. .config_pairwise_key = rt2800_config_pairwise_key,
  970. .config_filter = rt2800_config_filter,
  971. .config_intf = rt2800_config_intf,
  972. .config_erp = rt2800_config_erp,
  973. .config_ant = rt2800_config_ant,
  974. .config = rt2800_config,
  975. };
  976. static const struct data_queue_desc rt2800pci_queue_rx = {
  977. .entry_num = RX_ENTRIES,
  978. .data_size = AGGREGATION_SIZE,
  979. .desc_size = RXD_DESC_SIZE,
  980. .priv_size = sizeof(struct queue_entry_priv_pci),
  981. };
  982. static const struct data_queue_desc rt2800pci_queue_tx = {
  983. .entry_num = TX_ENTRIES,
  984. .data_size = AGGREGATION_SIZE,
  985. .desc_size = TXD_DESC_SIZE,
  986. .priv_size = sizeof(struct queue_entry_priv_pci),
  987. };
  988. static const struct data_queue_desc rt2800pci_queue_bcn = {
  989. .entry_num = 8 * BEACON_ENTRIES,
  990. .data_size = 0, /* No DMA required for beacons */
  991. .desc_size = TXWI_DESC_SIZE,
  992. .priv_size = sizeof(struct queue_entry_priv_pci),
  993. };
  994. static const struct rt2x00_ops rt2800pci_ops = {
  995. .name = KBUILD_MODNAME,
  996. .max_sta_intf = 1,
  997. .max_ap_intf = 8,
  998. .eeprom_size = EEPROM_SIZE,
  999. .rf_size = RF_SIZE,
  1000. .tx_queues = NUM_TX_QUEUES,
  1001. .extra_tx_headroom = TXWI_DESC_SIZE,
  1002. .rx = &rt2800pci_queue_rx,
  1003. .tx = &rt2800pci_queue_tx,
  1004. .bcn = &rt2800pci_queue_bcn,
  1005. .lib = &rt2800pci_rt2x00_ops,
  1006. .hw = &rt2800_mac80211_ops,
  1007. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1008. .debugfs = &rt2800_rt2x00debug,
  1009. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1010. };
  1011. /*
  1012. * RT2800pci module information.
  1013. */
  1014. #ifdef CONFIG_RT2800PCI_PCI
  1015. static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
  1016. { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1017. { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1018. { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1019. { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1020. { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1021. { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1022. { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1023. { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1024. { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1025. { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1026. { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1027. { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1028. #ifdef CONFIG_RT2800PCI_RT30XX
  1029. { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1030. { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1031. { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1032. { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1033. #endif
  1034. #ifdef CONFIG_RT2800PCI_RT35XX
  1035. { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1036. { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1037. { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1038. { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1039. { PCI_DEVICE(0x1814, 0x3593), PCI_DEVICE_DATA(&rt2800pci_ops) },
  1040. #endif
  1041. { 0, }
  1042. };
  1043. #endif /* CONFIG_RT2800PCI_PCI */
  1044. MODULE_AUTHOR(DRV_PROJECT);
  1045. MODULE_VERSION(DRV_VERSION);
  1046. MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
  1047. MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
  1048. #ifdef CONFIG_RT2800PCI_PCI
  1049. MODULE_FIRMWARE(FIRMWARE_RT2860);
  1050. MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
  1051. #endif /* CONFIG_RT2800PCI_PCI */
  1052. MODULE_LICENSE("GPL");
  1053. #ifdef CONFIG_RT2800PCI_SOC
  1054. static int rt2800soc_probe(struct platform_device *pdev)
  1055. {
  1056. return rt2x00soc_probe(pdev, &rt2800pci_ops);
  1057. }
  1058. static struct platform_driver rt2800soc_driver = {
  1059. .driver = {
  1060. .name = "rt2800_wmac",
  1061. .owner = THIS_MODULE,
  1062. .mod_name = KBUILD_MODNAME,
  1063. },
  1064. .probe = rt2800soc_probe,
  1065. .remove = __devexit_p(rt2x00soc_remove),
  1066. .suspend = rt2x00soc_suspend,
  1067. .resume = rt2x00soc_resume,
  1068. };
  1069. #endif /* CONFIG_RT2800PCI_SOC */
  1070. #ifdef CONFIG_RT2800PCI_PCI
  1071. static struct pci_driver rt2800pci_driver = {
  1072. .name = KBUILD_MODNAME,
  1073. .id_table = rt2800pci_device_table,
  1074. .probe = rt2x00pci_probe,
  1075. .remove = __devexit_p(rt2x00pci_remove),
  1076. .suspend = rt2x00pci_suspend,
  1077. .resume = rt2x00pci_resume,
  1078. };
  1079. #endif /* CONFIG_RT2800PCI_PCI */
  1080. static int __init rt2800pci_init(void)
  1081. {
  1082. int ret = 0;
  1083. #ifdef CONFIG_RT2800PCI_SOC
  1084. ret = platform_driver_register(&rt2800soc_driver);
  1085. if (ret)
  1086. return ret;
  1087. #endif
  1088. #ifdef CONFIG_RT2800PCI_PCI
  1089. ret = pci_register_driver(&rt2800pci_driver);
  1090. if (ret) {
  1091. #ifdef CONFIG_RT2800PCI_SOC
  1092. platform_driver_unregister(&rt2800soc_driver);
  1093. #endif
  1094. return ret;
  1095. }
  1096. #endif
  1097. return ret;
  1098. }
  1099. static void __exit rt2800pci_exit(void)
  1100. {
  1101. #ifdef CONFIG_RT2800PCI_PCI
  1102. pci_unregister_driver(&rt2800pci_driver);
  1103. #endif
  1104. #ifdef CONFIG_RT2800PCI_SOC
  1105. platform_driver_unregister(&rt2800soc_driver);
  1106. #endif
  1107. }
  1108. module_init(rt2800pci_init);
  1109. module_exit(rt2800pci_exit);