tg3.c 357 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.97"
  63. #define DRV_MODULE_RELDATE "December 10, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57720)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  207. {}
  208. };
  209. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  210. static const struct {
  211. const char string[ETH_GSTRING_LEN];
  212. } ethtool_stats_keys[TG3_NUM_STATS] = {
  213. { "rx_octets" },
  214. { "rx_fragments" },
  215. { "rx_ucast_packets" },
  216. { "rx_mcast_packets" },
  217. { "rx_bcast_packets" },
  218. { "rx_fcs_errors" },
  219. { "rx_align_errors" },
  220. { "rx_xon_pause_rcvd" },
  221. { "rx_xoff_pause_rcvd" },
  222. { "rx_mac_ctrl_rcvd" },
  223. { "rx_xoff_entered" },
  224. { "rx_frame_too_long_errors" },
  225. { "rx_jabbers" },
  226. { "rx_undersize_packets" },
  227. { "rx_in_length_errors" },
  228. { "rx_out_length_errors" },
  229. { "rx_64_or_less_octet_packets" },
  230. { "rx_65_to_127_octet_packets" },
  231. { "rx_128_to_255_octet_packets" },
  232. { "rx_256_to_511_octet_packets" },
  233. { "rx_512_to_1023_octet_packets" },
  234. { "rx_1024_to_1522_octet_packets" },
  235. { "rx_1523_to_2047_octet_packets" },
  236. { "rx_2048_to_4095_octet_packets" },
  237. { "rx_4096_to_8191_octet_packets" },
  238. { "rx_8192_to_9022_octet_packets" },
  239. { "tx_octets" },
  240. { "tx_collisions" },
  241. { "tx_xon_sent" },
  242. { "tx_xoff_sent" },
  243. { "tx_flow_control" },
  244. { "tx_mac_errors" },
  245. { "tx_single_collisions" },
  246. { "tx_mult_collisions" },
  247. { "tx_deferred" },
  248. { "tx_excessive_collisions" },
  249. { "tx_late_collisions" },
  250. { "tx_collide_2times" },
  251. { "tx_collide_3times" },
  252. { "tx_collide_4times" },
  253. { "tx_collide_5times" },
  254. { "tx_collide_6times" },
  255. { "tx_collide_7times" },
  256. { "tx_collide_8times" },
  257. { "tx_collide_9times" },
  258. { "tx_collide_10times" },
  259. { "tx_collide_11times" },
  260. { "tx_collide_12times" },
  261. { "tx_collide_13times" },
  262. { "tx_collide_14times" },
  263. { "tx_collide_15times" },
  264. { "tx_ucast_packets" },
  265. { "tx_mcast_packets" },
  266. { "tx_bcast_packets" },
  267. { "tx_carrier_sense_errors" },
  268. { "tx_discards" },
  269. { "tx_errors" },
  270. { "dma_writeq_full" },
  271. { "dma_write_prioq_full" },
  272. { "rxbds_empty" },
  273. { "rx_discards" },
  274. { "rx_errors" },
  275. { "rx_threshold_hit" },
  276. { "dma_readq_full" },
  277. { "dma_read_prioq_full" },
  278. { "tx_comp_queue_full" },
  279. { "ring_set_send_prod_index" },
  280. { "ring_status_update" },
  281. { "nic_irqs" },
  282. { "nic_avoided_irqs" },
  283. { "nic_tx_threshold_hit" }
  284. };
  285. static const struct {
  286. const char string[ETH_GSTRING_LEN];
  287. } ethtool_test_keys[TG3_NUM_TEST] = {
  288. { "nvram test (online) " },
  289. { "link test (online) " },
  290. { "register test (offline)" },
  291. { "memory test (offline)" },
  292. { "loopback test (offline)" },
  293. { "interrupt test (offline)" },
  294. };
  295. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  296. {
  297. writel(val, tp->regs + off);
  298. }
  299. static u32 tg3_read32(struct tg3 *tp, u32 off)
  300. {
  301. return (readl(tp->regs + off));
  302. }
  303. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->aperegs + off);
  306. }
  307. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->aperegs + off));
  310. }
  311. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. unsigned long flags;
  314. spin_lock_irqsave(&tp->indirect_lock, flags);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  317. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  318. }
  319. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. writel(val, tp->regs + off);
  322. readl(tp->regs + off);
  323. }
  324. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  325. {
  326. unsigned long flags;
  327. u32 val;
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  330. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. return val;
  333. }
  334. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. unsigned long flags;
  337. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. /* In indirect mode when disabling interrupts, we also need
  352. * to clear the interrupt bit in the GRC local ctrl register.
  353. */
  354. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  355. (val == 0x1)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  357. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  358. }
  359. }
  360. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. /* usec_wait specifies the wait time in usec when writing to certain registers
  371. * where it is unsafe to read back the register without some delay.
  372. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  373. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  374. */
  375. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  376. {
  377. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  378. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  379. /* Non-posted methods */
  380. tp->write32(tp, off, val);
  381. else {
  382. /* Posted method */
  383. tg3_write32(tp, off, val);
  384. if (usec_wait)
  385. udelay(usec_wait);
  386. tp->read32(tp, off);
  387. }
  388. /* Wait again after the read for the posted method to guarantee that
  389. * the wait time is met.
  390. */
  391. if (usec_wait)
  392. udelay(usec_wait);
  393. }
  394. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. tp->write32_mbox(tp, off, val);
  397. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  398. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. tp->read32_mbox(tp, off);
  400. }
  401. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. void __iomem *mbox = tp->regs + off;
  404. writel(val, mbox);
  405. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  406. writel(val, mbox);
  407. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  408. readl(mbox);
  409. }
  410. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  411. {
  412. return (readl(tp->regs + off + GRCMBOX_BASE));
  413. }
  414. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. writel(val, tp->regs + off + GRCMBOX_BASE);
  417. }
  418. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  419. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  420. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  421. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  422. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  423. #define tw32(reg,val) tp->write32(tp, reg, val)
  424. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  425. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  426. #define tr32(reg) tp->read32(tp, reg)
  427. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  428. {
  429. unsigned long flags;
  430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  431. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  432. return;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  437. /* Always leave this as zero. */
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  439. } else {
  440. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. }
  445. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  446. }
  447. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  452. *val = 0;
  453. return;
  454. }
  455. spin_lock_irqsave(&tp->indirect_lock, flags);
  456. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  458. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  459. /* Always leave this as zero. */
  460. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  461. } else {
  462. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. *val = tr32(TG3PCI_MEM_WIN_DATA);
  464. /* Always leave this as zero. */
  465. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. }
  467. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  468. }
  469. static void tg3_ape_lock_init(struct tg3 *tp)
  470. {
  471. int i;
  472. /* Make sure the driver hasn't any stale locks. */
  473. for (i = 0; i < 8; i++)
  474. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  475. APE_LOCK_GRANT_DRIVER);
  476. }
  477. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  478. {
  479. int i, off;
  480. int ret = 0;
  481. u32 status;
  482. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  483. return 0;
  484. switch (locknum) {
  485. case TG3_APE_LOCK_GRC:
  486. case TG3_APE_LOCK_MEM:
  487. break;
  488. default:
  489. return -EINVAL;
  490. }
  491. off = 4 * locknum;
  492. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  493. /* Wait for up to 1 millisecond to acquire lock. */
  494. for (i = 0; i < 100; i++) {
  495. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  496. if (status == APE_LOCK_GRANT_DRIVER)
  497. break;
  498. udelay(10);
  499. }
  500. if (status != APE_LOCK_GRANT_DRIVER) {
  501. /* Revoke the lock request. */
  502. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  503. APE_LOCK_GRANT_DRIVER);
  504. ret = -EBUSY;
  505. }
  506. return ret;
  507. }
  508. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  509. {
  510. int off;
  511. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  512. return;
  513. switch (locknum) {
  514. case TG3_APE_LOCK_GRC:
  515. case TG3_APE_LOCK_MEM:
  516. break;
  517. default:
  518. return;
  519. }
  520. off = 4 * locknum;
  521. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  522. }
  523. static void tg3_disable_ints(struct tg3 *tp)
  524. {
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  528. }
  529. static inline void tg3_cond_int(struct tg3 *tp)
  530. {
  531. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  532. (tp->hw_status->status & SD_STATUS_UPDATED))
  533. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  534. else
  535. tw32(HOSTCC_MODE, tp->coalesce_mode |
  536. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  537. }
  538. static void tg3_enable_ints(struct tg3 *tp)
  539. {
  540. tp->irq_sync = 0;
  541. wmb();
  542. tw32(TG3PCI_MISC_HOST_CTRL,
  543. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  544. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  545. (tp->last_tag << 24));
  546. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  547. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  548. (tp->last_tag << 24));
  549. tg3_cond_int(tp);
  550. }
  551. static inline unsigned int tg3_has_work(struct tg3 *tp)
  552. {
  553. struct tg3_hw_status *sblk = tp->hw_status;
  554. unsigned int work_exists = 0;
  555. /* check for phy events */
  556. if (!(tp->tg3_flags &
  557. (TG3_FLAG_USE_LINKCHG_REG |
  558. TG3_FLAG_POLL_SERDES))) {
  559. if (sblk->status & SD_STATUS_LINK_CHG)
  560. work_exists = 1;
  561. }
  562. /* check for RX/TX work to do */
  563. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  564. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  565. work_exists = 1;
  566. return work_exists;
  567. }
  568. /* tg3_restart_ints
  569. * similar to tg3_enable_ints, but it accurately determines whether there
  570. * is new work pending and can return without flushing the PIO write
  571. * which reenables interrupts
  572. */
  573. static void tg3_restart_ints(struct tg3 *tp)
  574. {
  575. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  576. tp->last_tag << 24);
  577. mmiowb();
  578. /* When doing tagged status, this work check is unnecessary.
  579. * The last_tag we write above tells the chip which piece of
  580. * work we've completed.
  581. */
  582. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  583. tg3_has_work(tp))
  584. tw32(HOSTCC_MODE, tp->coalesce_mode |
  585. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  586. }
  587. static inline void tg3_netif_stop(struct tg3 *tp)
  588. {
  589. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  590. napi_disable(&tp->napi);
  591. netif_tx_disable(tp->dev);
  592. }
  593. static inline void tg3_netif_start(struct tg3 *tp)
  594. {
  595. netif_wake_queue(tp->dev);
  596. /* NOTE: unconditional netif_wake_queue is only appropriate
  597. * so long as all callers are assured to have free tx slots
  598. * (such as after tg3_init_hw)
  599. */
  600. napi_enable(&tp->napi);
  601. tp->hw_status->status |= SD_STATUS_UPDATED;
  602. tg3_enable_ints(tp);
  603. }
  604. static void tg3_switch_clocks(struct tg3 *tp)
  605. {
  606. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  607. u32 orig_clock_ctrl;
  608. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  609. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  610. return;
  611. orig_clock_ctrl = clock_ctrl;
  612. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  613. CLOCK_CTRL_CLKRUN_OENABLE |
  614. 0x1f);
  615. tp->pci_clock_ctrl = clock_ctrl;
  616. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  617. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  618. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  619. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  620. }
  621. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  622. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  623. clock_ctrl |
  624. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  625. 40);
  626. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  627. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  628. 40);
  629. }
  630. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  631. }
  632. #define PHY_BUSY_LOOPS 5000
  633. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  634. {
  635. u32 frame_val;
  636. unsigned int loops;
  637. int ret;
  638. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  639. tw32_f(MAC_MI_MODE,
  640. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  641. udelay(80);
  642. }
  643. *val = 0x0;
  644. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  645. MI_COM_PHY_ADDR_MASK);
  646. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  647. MI_COM_REG_ADDR_MASK);
  648. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  649. tw32_f(MAC_MI_COM, frame_val);
  650. loops = PHY_BUSY_LOOPS;
  651. while (loops != 0) {
  652. udelay(10);
  653. frame_val = tr32(MAC_MI_COM);
  654. if ((frame_val & MI_COM_BUSY) == 0) {
  655. udelay(5);
  656. frame_val = tr32(MAC_MI_COM);
  657. break;
  658. }
  659. loops -= 1;
  660. }
  661. ret = -EBUSY;
  662. if (loops != 0) {
  663. *val = frame_val & MI_COM_DATA_MASK;
  664. ret = 0;
  665. }
  666. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  667. tw32_f(MAC_MI_MODE, tp->mi_mode);
  668. udelay(80);
  669. }
  670. return ret;
  671. }
  672. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  678. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  679. return 0;
  680. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  681. tw32_f(MAC_MI_MODE,
  682. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  683. udelay(80);
  684. }
  685. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  686. MI_COM_PHY_ADDR_MASK);
  687. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  688. MI_COM_REG_ADDR_MASK);
  689. frame_val |= (val & MI_COM_DATA_MASK);
  690. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  691. tw32_f(MAC_MI_COM, frame_val);
  692. loops = PHY_BUSY_LOOPS;
  693. while (loops != 0) {
  694. udelay(10);
  695. frame_val = tr32(MAC_MI_COM);
  696. if ((frame_val & MI_COM_BUSY) == 0) {
  697. udelay(5);
  698. frame_val = tr32(MAC_MI_COM);
  699. break;
  700. }
  701. loops -= 1;
  702. }
  703. ret = -EBUSY;
  704. if (loops != 0)
  705. ret = 0;
  706. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  707. tw32_f(MAC_MI_MODE, tp->mi_mode);
  708. udelay(80);
  709. }
  710. return ret;
  711. }
  712. static int tg3_bmcr_reset(struct tg3 *tp)
  713. {
  714. u32 phy_control;
  715. int limit, err;
  716. /* OK, reset it, and poll the BMCR_RESET bit until it
  717. * clears or we time out.
  718. */
  719. phy_control = BMCR_RESET;
  720. err = tg3_writephy(tp, MII_BMCR, phy_control);
  721. if (err != 0)
  722. return -EBUSY;
  723. limit = 5000;
  724. while (limit--) {
  725. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. if ((phy_control & BMCR_RESET) == 0) {
  729. udelay(40);
  730. break;
  731. }
  732. udelay(10);
  733. }
  734. if (limit < 0)
  735. return -EBUSY;
  736. return 0;
  737. }
  738. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  739. {
  740. struct tg3 *tp = bp->priv;
  741. u32 val;
  742. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  743. return -EAGAIN;
  744. if (tg3_readphy(tp, reg, &val))
  745. return -EIO;
  746. return val;
  747. }
  748. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  749. {
  750. struct tg3 *tp = bp->priv;
  751. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  752. return -EAGAIN;
  753. if (tg3_writephy(tp, reg, val))
  754. return -EIO;
  755. return 0;
  756. }
  757. static int tg3_mdio_reset(struct mii_bus *bp)
  758. {
  759. return 0;
  760. }
  761. static void tg3_mdio_config_5785(struct tg3 *tp)
  762. {
  763. u32 val;
  764. struct phy_device *phydev;
  765. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  766. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  767. case TG3_PHY_ID_BCM50610:
  768. val = MAC_PHYCFG2_50610_LED_MODES;
  769. break;
  770. case TG3_PHY_ID_BCMAC131:
  771. val = MAC_PHYCFG2_AC131_LED_MODES;
  772. break;
  773. case TG3_PHY_ID_RTL8211C:
  774. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  775. break;
  776. case TG3_PHY_ID_RTL8201E:
  777. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  778. break;
  779. default:
  780. return;
  781. }
  782. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  783. tw32(MAC_PHYCFG2, val);
  784. val = tr32(MAC_PHYCFG1);
  785. val &= ~MAC_PHYCFG1_RGMII_INT;
  786. tw32(MAC_PHYCFG1, val);
  787. return;
  788. }
  789. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  790. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  791. MAC_PHYCFG2_FMODE_MASK_MASK |
  792. MAC_PHYCFG2_GMODE_MASK_MASK |
  793. MAC_PHYCFG2_ACT_MASK_MASK |
  794. MAC_PHYCFG2_QUAL_MASK_MASK |
  795. MAC_PHYCFG2_INBAND_ENABLE;
  796. tw32(MAC_PHYCFG2, val);
  797. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  798. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  799. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  800. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  801. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  802. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  803. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  804. }
  805. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  806. val = tr32(MAC_EXT_RGMII_MODE);
  807. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  808. MAC_RGMII_MODE_RX_QUALITY |
  809. MAC_RGMII_MODE_RX_ACTIVITY |
  810. MAC_RGMII_MODE_RX_ENG_DET |
  811. MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET);
  814. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  815. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  816. val |= MAC_RGMII_MODE_RX_INT_B |
  817. MAC_RGMII_MODE_RX_QUALITY |
  818. MAC_RGMII_MODE_RX_ACTIVITY |
  819. MAC_RGMII_MODE_RX_ENG_DET;
  820. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  821. val |= MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET;
  824. }
  825. tw32(MAC_EXT_RGMII_MODE, val);
  826. }
  827. static void tg3_mdio_start(struct tg3 *tp)
  828. {
  829. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  830. mutex_lock(&tp->mdio_bus->mdio_lock);
  831. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  832. mutex_unlock(&tp->mdio_bus->mdio_lock);
  833. }
  834. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  839. tg3_mdio_config_5785(tp);
  840. }
  841. static void tg3_mdio_stop(struct tg3 *tp)
  842. {
  843. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  844. mutex_lock(&tp->mdio_bus->mdio_lock);
  845. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  846. mutex_unlock(&tp->mdio_bus->mdio_lock);
  847. }
  848. }
  849. static int tg3_mdio_init(struct tg3 *tp)
  850. {
  851. int i;
  852. u32 reg;
  853. struct phy_device *phydev;
  854. tg3_mdio_start(tp);
  855. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  856. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  857. return 0;
  858. tp->mdio_bus = mdiobus_alloc();
  859. if (tp->mdio_bus == NULL)
  860. return -ENOMEM;
  861. tp->mdio_bus->name = "tg3 mdio bus";
  862. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  863. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  864. tp->mdio_bus->priv = tp;
  865. tp->mdio_bus->parent = &tp->pdev->dev;
  866. tp->mdio_bus->read = &tg3_mdio_read;
  867. tp->mdio_bus->write = &tg3_mdio_write;
  868. tp->mdio_bus->reset = &tg3_mdio_reset;
  869. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  870. tp->mdio_bus->irq = &tp->mdio_irq[0];
  871. for (i = 0; i < PHY_MAX_ADDR; i++)
  872. tp->mdio_bus->irq[i] = PHY_POLL;
  873. /* The bus registration will look for all the PHYs on the mdio bus.
  874. * Unfortunately, it does not ensure the PHY is powered up before
  875. * accessing the PHY ID registers. A chip reset is the
  876. * quickest way to bring the device back to an operational state..
  877. */
  878. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  879. tg3_bmcr_reset(tp);
  880. i = mdiobus_register(tp->mdio_bus);
  881. if (i) {
  882. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  883. tp->dev->name, i);
  884. mdiobus_free(tp->mdio_bus);
  885. return i;
  886. }
  887. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  888. if (!phydev || !phydev->drv) {
  889. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  890. mdiobus_unregister(tp->mdio_bus);
  891. mdiobus_free(tp->mdio_bus);
  892. return -ENODEV;
  893. }
  894. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  895. case TG3_PHY_ID_BCM57780:
  896. phydev->interface = PHY_INTERFACE_MODE_GMII;
  897. break;
  898. case TG3_PHY_ID_BCM50610:
  899. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  900. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  901. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  902. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  903. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  904. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  905. /* fallthru */
  906. case TG3_PHY_ID_RTL8211C:
  907. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  908. break;
  909. case TG3_PHY_ID_RTL8201E:
  910. case TG3_PHY_ID_BCMAC131:
  911. phydev->interface = PHY_INTERFACE_MODE_MII;
  912. break;
  913. }
  914. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  916. tg3_mdio_config_5785(tp);
  917. return 0;
  918. }
  919. static void tg3_mdio_fini(struct tg3 *tp)
  920. {
  921. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  922. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  923. mdiobus_unregister(tp->mdio_bus);
  924. mdiobus_free(tp->mdio_bus);
  925. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  926. }
  927. }
  928. /* tp->lock is held. */
  929. static inline void tg3_generate_fw_event(struct tg3 *tp)
  930. {
  931. u32 val;
  932. val = tr32(GRC_RX_CPU_EVENT);
  933. val |= GRC_RX_CPU_DRIVER_EVENT;
  934. tw32_f(GRC_RX_CPU_EVENT, val);
  935. tp->last_event_jiffies = jiffies;
  936. }
  937. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  938. /* tp->lock is held. */
  939. static void tg3_wait_for_event_ack(struct tg3 *tp)
  940. {
  941. int i;
  942. unsigned int delay_cnt;
  943. long time_remain;
  944. /* If enough time has passed, no wait is necessary. */
  945. time_remain = (long)(tp->last_event_jiffies + 1 +
  946. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  947. (long)jiffies;
  948. if (time_remain < 0)
  949. return;
  950. /* Check if we can shorten the wait time. */
  951. delay_cnt = jiffies_to_usecs(time_remain);
  952. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  953. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  954. delay_cnt = (delay_cnt >> 3) + 1;
  955. for (i = 0; i < delay_cnt; i++) {
  956. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  957. break;
  958. udelay(8);
  959. }
  960. }
  961. /* tp->lock is held. */
  962. static void tg3_ump_link_report(struct tg3 *tp)
  963. {
  964. u32 reg;
  965. u32 val;
  966. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  967. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  968. return;
  969. tg3_wait_for_event_ack(tp);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  971. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  972. val = 0;
  973. if (!tg3_readphy(tp, MII_BMCR, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_BMSR, &reg))
  976. val |= (reg & 0xffff);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  978. val = 0;
  979. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  980. val = reg << 16;
  981. if (!tg3_readphy(tp, MII_LPA, &reg))
  982. val |= (reg & 0xffff);
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  984. val = 0;
  985. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  986. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  987. val = reg << 16;
  988. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  989. val |= (reg & 0xffff);
  990. }
  991. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  992. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  993. val = reg << 16;
  994. else
  995. val = 0;
  996. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  997. tg3_generate_fw_event(tp);
  998. }
  999. static void tg3_link_report(struct tg3 *tp)
  1000. {
  1001. if (!netif_carrier_ok(tp->dev)) {
  1002. if (netif_msg_link(tp))
  1003. printk(KERN_INFO PFX "%s: Link is down.\n",
  1004. tp->dev->name);
  1005. tg3_ump_link_report(tp);
  1006. } else if (netif_msg_link(tp)) {
  1007. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1008. tp->dev->name,
  1009. (tp->link_config.active_speed == SPEED_1000 ?
  1010. 1000 :
  1011. (tp->link_config.active_speed == SPEED_100 ?
  1012. 100 : 10)),
  1013. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1014. "full" : "half"));
  1015. printk(KERN_INFO PFX
  1016. "%s: Flow control is %s for TX and %s for RX.\n",
  1017. tp->dev->name,
  1018. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1019. "on" : "off",
  1020. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1021. "on" : "off");
  1022. tg3_ump_link_report(tp);
  1023. }
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_PAUSE_CAP;
  1030. else if (flow_ctrl & FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_PAUSE_ASYM;
  1032. else if (flow_ctrl & FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1039. {
  1040. u16 miireg;
  1041. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1042. miireg = ADVERTISE_1000XPAUSE;
  1043. else if (flow_ctrl & FLOW_CTRL_TX)
  1044. miireg = ADVERTISE_1000XPSE_ASYM;
  1045. else if (flow_ctrl & FLOW_CTRL_RX)
  1046. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1047. else
  1048. miireg = 0;
  1049. return miireg;
  1050. }
  1051. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1052. {
  1053. u8 cap = 0;
  1054. if (lcladv & ADVERTISE_1000XPAUSE) {
  1055. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1056. if (rmtadv & LPA_1000XPAUSE)
  1057. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1058. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1059. cap = FLOW_CTRL_RX;
  1060. } else {
  1061. if (rmtadv & LPA_1000XPAUSE)
  1062. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1063. }
  1064. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1065. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1066. cap = FLOW_CTRL_TX;
  1067. }
  1068. return cap;
  1069. }
  1070. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1071. {
  1072. u8 autoneg;
  1073. u8 flowctrl = 0;
  1074. u32 old_rx_mode = tp->rx_mode;
  1075. u32 old_tx_mode = tp->tx_mode;
  1076. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1077. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1078. else
  1079. autoneg = tp->link_config.autoneg;
  1080. if (autoneg == AUTONEG_ENABLE &&
  1081. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1082. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1083. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1084. else
  1085. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1086. } else
  1087. flowctrl = tp->link_config.flowctrl;
  1088. tp->link_config.active_flowctrl = flowctrl;
  1089. if (flowctrl & FLOW_CTRL_RX)
  1090. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1091. else
  1092. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1093. if (old_rx_mode != tp->rx_mode)
  1094. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1095. if (flowctrl & FLOW_CTRL_TX)
  1096. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_tx_mode != tp->tx_mode)
  1100. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1101. }
  1102. static void tg3_adjust_link(struct net_device *dev)
  1103. {
  1104. u8 oldflowctrl, linkmesg = 0;
  1105. u32 mac_mode, lcl_adv, rmt_adv;
  1106. struct tg3 *tp = netdev_priv(dev);
  1107. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1108. spin_lock(&tp->lock);
  1109. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1110. MAC_MODE_HALF_DUPLEX);
  1111. oldflowctrl = tp->link_config.active_flowctrl;
  1112. if (phydev->link) {
  1113. lcl_adv = 0;
  1114. rmt_adv = 0;
  1115. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1116. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1117. else
  1118. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1119. if (phydev->duplex == DUPLEX_HALF)
  1120. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1121. else {
  1122. lcl_adv = tg3_advert_flowctrl_1000T(
  1123. tp->link_config.flowctrl);
  1124. if (phydev->pause)
  1125. rmt_adv = LPA_PAUSE_CAP;
  1126. if (phydev->asym_pause)
  1127. rmt_adv |= LPA_PAUSE_ASYM;
  1128. }
  1129. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1130. } else
  1131. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1132. if (mac_mode != tp->mac_mode) {
  1133. tp->mac_mode = mac_mode;
  1134. tw32_f(MAC_MODE, tp->mac_mode);
  1135. udelay(40);
  1136. }
  1137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1138. if (phydev->speed == SPEED_10)
  1139. tw32(MAC_MI_STAT,
  1140. MAC_MI_STAT_10MBPS_MODE |
  1141. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1142. else
  1143. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1144. }
  1145. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1146. tw32(MAC_TX_LENGTHS,
  1147. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1148. (6 << TX_LENGTHS_IPG_SHIFT) |
  1149. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1150. else
  1151. tw32(MAC_TX_LENGTHS,
  1152. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1153. (6 << TX_LENGTHS_IPG_SHIFT) |
  1154. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1155. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1156. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1157. phydev->speed != tp->link_config.active_speed ||
  1158. phydev->duplex != tp->link_config.active_duplex ||
  1159. oldflowctrl != tp->link_config.active_flowctrl)
  1160. linkmesg = 1;
  1161. tp->link_config.active_speed = phydev->speed;
  1162. tp->link_config.active_duplex = phydev->duplex;
  1163. spin_unlock(&tp->lock);
  1164. if (linkmesg)
  1165. tg3_link_report(tp);
  1166. }
  1167. static int tg3_phy_init(struct tg3 *tp)
  1168. {
  1169. struct phy_device *phydev;
  1170. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1171. return 0;
  1172. /* Bring the PHY back to a known state. */
  1173. tg3_bmcr_reset(tp);
  1174. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1175. /* Attach the MAC to the PHY. */
  1176. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1177. phydev->dev_flags, phydev->interface);
  1178. if (IS_ERR(phydev)) {
  1179. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1180. return PTR_ERR(phydev);
  1181. }
  1182. /* Mask with MAC supported features. */
  1183. switch (phydev->interface) {
  1184. case PHY_INTERFACE_MODE_GMII:
  1185. case PHY_INTERFACE_MODE_RGMII:
  1186. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1187. phydev->supported &= (PHY_GBIT_FEATURES |
  1188. SUPPORTED_Pause |
  1189. SUPPORTED_Asym_Pause);
  1190. break;
  1191. }
  1192. /* fallthru */
  1193. case PHY_INTERFACE_MODE_MII:
  1194. phydev->supported &= (PHY_BASIC_FEATURES |
  1195. SUPPORTED_Pause |
  1196. SUPPORTED_Asym_Pause);
  1197. break;
  1198. default:
  1199. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1200. return -EINVAL;
  1201. }
  1202. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1203. phydev->advertising = phydev->supported;
  1204. return 0;
  1205. }
  1206. static void tg3_phy_start(struct tg3 *tp)
  1207. {
  1208. struct phy_device *phydev;
  1209. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1210. return;
  1211. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1212. if (tp->link_config.phy_is_low_power) {
  1213. tp->link_config.phy_is_low_power = 0;
  1214. phydev->speed = tp->link_config.orig_speed;
  1215. phydev->duplex = tp->link_config.orig_duplex;
  1216. phydev->autoneg = tp->link_config.orig_autoneg;
  1217. phydev->advertising = tp->link_config.orig_advertising;
  1218. }
  1219. phy_start(phydev);
  1220. phy_start_aneg(phydev);
  1221. }
  1222. static void tg3_phy_stop(struct tg3 *tp)
  1223. {
  1224. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1225. return;
  1226. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1227. }
  1228. static void tg3_phy_fini(struct tg3 *tp)
  1229. {
  1230. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1231. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1232. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1233. }
  1234. }
  1235. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1236. {
  1237. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1238. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1239. }
  1240. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1241. {
  1242. u32 reg;
  1243. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  1245. return;
  1246. reg = MII_TG3_MISC_SHDW_WREN |
  1247. MII_TG3_MISC_SHDW_SCR5_SEL |
  1248. MII_TG3_MISC_SHDW_SCR5_LPED |
  1249. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1250. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1251. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1252. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1253. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1254. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1255. reg = MII_TG3_MISC_SHDW_WREN |
  1256. MII_TG3_MISC_SHDW_APD_SEL |
  1257. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1258. if (enable)
  1259. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1260. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1261. }
  1262. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1263. {
  1264. u32 phy;
  1265. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1266. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1267. return;
  1268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1269. u32 ephy;
  1270. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1271. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1272. ephy | MII_TG3_EPHY_SHADOW_EN);
  1273. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1274. if (enable)
  1275. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1276. else
  1277. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1278. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1279. }
  1280. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1281. }
  1282. } else {
  1283. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1284. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1285. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1286. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1287. if (enable)
  1288. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1289. else
  1290. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1291. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1292. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1293. }
  1294. }
  1295. }
  1296. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1297. {
  1298. u32 val;
  1299. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1300. return;
  1301. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1302. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1303. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1304. (val | (1 << 15) | (1 << 4)));
  1305. }
  1306. static void tg3_phy_apply_otp(struct tg3 *tp)
  1307. {
  1308. u32 otp, phy;
  1309. if (!tp->phy_otp)
  1310. return;
  1311. otp = tp->phy_otp;
  1312. /* Enable SM_DSP clock and tx 6dB coding. */
  1313. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1314. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1315. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1316. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1317. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1318. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1319. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1320. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1321. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1322. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1323. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1324. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1325. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1326. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1327. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1328. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1329. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1330. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1331. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1332. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1333. /* Turn off SM_DSP clock. */
  1334. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1335. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1336. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1337. }
  1338. static int tg3_wait_macro_done(struct tg3 *tp)
  1339. {
  1340. int limit = 100;
  1341. while (limit--) {
  1342. u32 tmp32;
  1343. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1344. if ((tmp32 & 0x1000) == 0)
  1345. break;
  1346. }
  1347. }
  1348. if (limit < 0)
  1349. return -EBUSY;
  1350. return 0;
  1351. }
  1352. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1353. {
  1354. static const u32 test_pat[4][6] = {
  1355. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1356. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1357. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1358. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1359. };
  1360. int chan;
  1361. for (chan = 0; chan < 4; chan++) {
  1362. int i;
  1363. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1364. (chan * 0x2000) | 0x0200);
  1365. tg3_writephy(tp, 0x16, 0x0002);
  1366. for (i = 0; i < 6; i++)
  1367. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1368. test_pat[chan][i]);
  1369. tg3_writephy(tp, 0x16, 0x0202);
  1370. if (tg3_wait_macro_done(tp)) {
  1371. *resetp = 1;
  1372. return -EBUSY;
  1373. }
  1374. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1375. (chan * 0x2000) | 0x0200);
  1376. tg3_writephy(tp, 0x16, 0x0082);
  1377. if (tg3_wait_macro_done(tp)) {
  1378. *resetp = 1;
  1379. return -EBUSY;
  1380. }
  1381. tg3_writephy(tp, 0x16, 0x0802);
  1382. if (tg3_wait_macro_done(tp)) {
  1383. *resetp = 1;
  1384. return -EBUSY;
  1385. }
  1386. for (i = 0; i < 6; i += 2) {
  1387. u32 low, high;
  1388. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1389. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1390. tg3_wait_macro_done(tp)) {
  1391. *resetp = 1;
  1392. return -EBUSY;
  1393. }
  1394. low &= 0x7fff;
  1395. high &= 0x000f;
  1396. if (low != test_pat[chan][i] ||
  1397. high != test_pat[chan][i+1]) {
  1398. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1400. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1401. return -EBUSY;
  1402. }
  1403. }
  1404. }
  1405. return 0;
  1406. }
  1407. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1408. {
  1409. int chan;
  1410. for (chan = 0; chan < 4; chan++) {
  1411. int i;
  1412. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1413. (chan * 0x2000) | 0x0200);
  1414. tg3_writephy(tp, 0x16, 0x0002);
  1415. for (i = 0; i < 6; i++)
  1416. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1417. tg3_writephy(tp, 0x16, 0x0202);
  1418. if (tg3_wait_macro_done(tp))
  1419. return -EBUSY;
  1420. }
  1421. return 0;
  1422. }
  1423. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1424. {
  1425. u32 reg32, phy9_orig;
  1426. int retries, do_phy_reset, err;
  1427. retries = 10;
  1428. do_phy_reset = 1;
  1429. do {
  1430. if (do_phy_reset) {
  1431. err = tg3_bmcr_reset(tp);
  1432. if (err)
  1433. return err;
  1434. do_phy_reset = 0;
  1435. }
  1436. /* Disable transmitter and interrupt. */
  1437. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1438. continue;
  1439. reg32 |= 0x3000;
  1440. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1441. /* Set full-duplex, 1000 mbps. */
  1442. tg3_writephy(tp, MII_BMCR,
  1443. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1444. /* Set to master mode. */
  1445. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1446. continue;
  1447. tg3_writephy(tp, MII_TG3_CTRL,
  1448. (MII_TG3_CTRL_AS_MASTER |
  1449. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1450. /* Enable SM_DSP_CLOCK and 6dB. */
  1451. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1452. /* Block the PHY control access. */
  1453. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1454. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1455. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1456. if (!err)
  1457. break;
  1458. } while (--retries);
  1459. err = tg3_phy_reset_chanpat(tp);
  1460. if (err)
  1461. return err;
  1462. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1463. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1465. tg3_writephy(tp, 0x16, 0x0000);
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1468. /* Set Extended packet length bit for jumbo frames */
  1469. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1470. }
  1471. else {
  1472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1473. }
  1474. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1475. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1476. reg32 &= ~0x3000;
  1477. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1478. } else if (!err)
  1479. err = -EBUSY;
  1480. return err;
  1481. }
  1482. /* This will reset the tigon3 PHY if there is no valid
  1483. * link unless the FORCE argument is non-zero.
  1484. */
  1485. static int tg3_phy_reset(struct tg3 *tp)
  1486. {
  1487. u32 cpmuctrl;
  1488. u32 phy_status;
  1489. int err;
  1490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1491. u32 val;
  1492. val = tr32(GRC_MISC_CFG);
  1493. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1494. udelay(40);
  1495. }
  1496. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1497. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1498. if (err != 0)
  1499. return -EBUSY;
  1500. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1501. netif_carrier_off(tp->dev);
  1502. tg3_link_report(tp);
  1503. }
  1504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1507. err = tg3_phy_reset_5703_4_5(tp);
  1508. if (err)
  1509. return err;
  1510. goto out;
  1511. }
  1512. cpmuctrl = 0;
  1513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1514. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1515. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1516. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1517. tw32(TG3_CPMU_CTRL,
  1518. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1519. }
  1520. err = tg3_bmcr_reset(tp);
  1521. if (err)
  1522. return err;
  1523. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1524. u32 phy;
  1525. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1526. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1527. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1528. }
  1529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1530. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1531. u32 val;
  1532. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1533. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1534. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1535. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1536. udelay(40);
  1537. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1538. }
  1539. }
  1540. tg3_phy_apply_otp(tp);
  1541. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1542. tg3_phy_toggle_apd(tp, true);
  1543. else
  1544. tg3_phy_toggle_apd(tp, false);
  1545. out:
  1546. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1547. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1548. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1549. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1552. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1553. }
  1554. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1555. tg3_writephy(tp, 0x1c, 0x8d68);
  1556. tg3_writephy(tp, 0x1c, 0x8d68);
  1557. }
  1558. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1559. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1560. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1566. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1567. }
  1568. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1569. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1570. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1571. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1572. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1573. tg3_writephy(tp, MII_TG3_TEST1,
  1574. MII_TG3_TEST1_TRIM_EN | 0x4);
  1575. } else
  1576. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1578. }
  1579. /* Set Extended packet length bit (bit 14) on all chips that */
  1580. /* support jumbo frames */
  1581. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1582. /* Cannot do read-modify-write on 5401 */
  1583. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1584. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1585. u32 phy_reg;
  1586. /* Set bit 14 with read-modify-write to preserve other bits */
  1587. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1588. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1589. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1590. }
  1591. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1592. * jumbo frames transmission.
  1593. */
  1594. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1595. u32 phy_reg;
  1596. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1597. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1598. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1599. }
  1600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1601. /* adjust output voltage */
  1602. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1603. }
  1604. tg3_phy_toggle_automdix(tp, 1);
  1605. tg3_phy_set_wirespeed(tp);
  1606. return 0;
  1607. }
  1608. static void tg3_frob_aux_power(struct tg3 *tp)
  1609. {
  1610. struct tg3 *tp_peer = tp;
  1611. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1612. return;
  1613. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1614. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1615. struct net_device *dev_peer;
  1616. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1617. /* remove_one() may have been run on the peer. */
  1618. if (!dev_peer)
  1619. tp_peer = tp;
  1620. else
  1621. tp_peer = netdev_priv(dev_peer);
  1622. }
  1623. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1624. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1625. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1626. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1629. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1630. (GRC_LCLCTRL_GPIO_OE0 |
  1631. GRC_LCLCTRL_GPIO_OE1 |
  1632. GRC_LCLCTRL_GPIO_OE2 |
  1633. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1634. GRC_LCLCTRL_GPIO_OUTPUT1),
  1635. 100);
  1636. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1637. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1638. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1639. GRC_LCLCTRL_GPIO_OE1 |
  1640. GRC_LCLCTRL_GPIO_OE2 |
  1641. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1642. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1643. tp->grc_local_ctrl;
  1644. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1645. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1646. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1647. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1648. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1649. } else {
  1650. u32 no_gpio2;
  1651. u32 grc_local_ctrl = 0;
  1652. if (tp_peer != tp &&
  1653. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1654. return;
  1655. /* Workaround to prevent overdrawing Amps. */
  1656. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1657. ASIC_REV_5714) {
  1658. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1659. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1660. grc_local_ctrl, 100);
  1661. }
  1662. /* On 5753 and variants, GPIO2 cannot be used. */
  1663. no_gpio2 = tp->nic_sram_data_cfg &
  1664. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1665. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1666. GRC_LCLCTRL_GPIO_OE1 |
  1667. GRC_LCLCTRL_GPIO_OE2 |
  1668. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1669. GRC_LCLCTRL_GPIO_OUTPUT2;
  1670. if (no_gpio2) {
  1671. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1672. GRC_LCLCTRL_GPIO_OUTPUT2);
  1673. }
  1674. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1675. grc_local_ctrl, 100);
  1676. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1678. grc_local_ctrl, 100);
  1679. if (!no_gpio2) {
  1680. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1681. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1682. grc_local_ctrl, 100);
  1683. }
  1684. }
  1685. } else {
  1686. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1687. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1688. if (tp_peer != tp &&
  1689. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1690. return;
  1691. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1692. (GRC_LCLCTRL_GPIO_OE1 |
  1693. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1694. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1695. GRC_LCLCTRL_GPIO_OE1, 100);
  1696. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1697. (GRC_LCLCTRL_GPIO_OE1 |
  1698. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1699. }
  1700. }
  1701. }
  1702. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1703. {
  1704. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1705. return 1;
  1706. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1707. if (speed != SPEED_10)
  1708. return 1;
  1709. } else if (speed == SPEED_10)
  1710. return 1;
  1711. return 0;
  1712. }
  1713. static int tg3_setup_phy(struct tg3 *, int);
  1714. #define RESET_KIND_SHUTDOWN 0
  1715. #define RESET_KIND_INIT 1
  1716. #define RESET_KIND_SUSPEND 2
  1717. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1718. static int tg3_halt_cpu(struct tg3 *, u32);
  1719. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1720. {
  1721. u32 val;
  1722. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1724. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1725. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1726. sg_dig_ctrl |=
  1727. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1728. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1729. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1730. }
  1731. return;
  1732. }
  1733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1734. tg3_bmcr_reset(tp);
  1735. val = tr32(GRC_MISC_CFG);
  1736. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1737. udelay(40);
  1738. return;
  1739. } else if (do_low_power) {
  1740. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1741. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1742. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1743. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1744. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1745. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1746. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1747. }
  1748. /* The PHY should not be powered down on some chips because
  1749. * of bugs.
  1750. */
  1751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1753. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1754. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1755. return;
  1756. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1757. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1758. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1759. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1760. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1761. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1762. }
  1763. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1764. }
  1765. /* tp->lock is held. */
  1766. static int tg3_nvram_lock(struct tg3 *tp)
  1767. {
  1768. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1769. int i;
  1770. if (tp->nvram_lock_cnt == 0) {
  1771. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1772. for (i = 0; i < 8000; i++) {
  1773. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1774. break;
  1775. udelay(20);
  1776. }
  1777. if (i == 8000) {
  1778. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1779. return -ENODEV;
  1780. }
  1781. }
  1782. tp->nvram_lock_cnt++;
  1783. }
  1784. return 0;
  1785. }
  1786. /* tp->lock is held. */
  1787. static void tg3_nvram_unlock(struct tg3 *tp)
  1788. {
  1789. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1790. if (tp->nvram_lock_cnt > 0)
  1791. tp->nvram_lock_cnt--;
  1792. if (tp->nvram_lock_cnt == 0)
  1793. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1794. }
  1795. }
  1796. /* tp->lock is held. */
  1797. static void tg3_enable_nvram_access(struct tg3 *tp)
  1798. {
  1799. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1800. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1801. u32 nvaccess = tr32(NVRAM_ACCESS);
  1802. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1803. }
  1804. }
  1805. /* tp->lock is held. */
  1806. static void tg3_disable_nvram_access(struct tg3 *tp)
  1807. {
  1808. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1809. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1810. u32 nvaccess = tr32(NVRAM_ACCESS);
  1811. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1812. }
  1813. }
  1814. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1815. u32 offset, u32 *val)
  1816. {
  1817. u32 tmp;
  1818. int i;
  1819. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1820. return -EINVAL;
  1821. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1822. EEPROM_ADDR_DEVID_MASK |
  1823. EEPROM_ADDR_READ);
  1824. tw32(GRC_EEPROM_ADDR,
  1825. tmp |
  1826. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1827. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1828. EEPROM_ADDR_ADDR_MASK) |
  1829. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1830. for (i = 0; i < 1000; i++) {
  1831. tmp = tr32(GRC_EEPROM_ADDR);
  1832. if (tmp & EEPROM_ADDR_COMPLETE)
  1833. break;
  1834. msleep(1);
  1835. }
  1836. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1837. return -EBUSY;
  1838. *val = tr32(GRC_EEPROM_DATA);
  1839. return 0;
  1840. }
  1841. #define NVRAM_CMD_TIMEOUT 10000
  1842. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1843. {
  1844. int i;
  1845. tw32(NVRAM_CMD, nvram_cmd);
  1846. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1847. udelay(10);
  1848. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1849. udelay(10);
  1850. break;
  1851. }
  1852. }
  1853. if (i == NVRAM_CMD_TIMEOUT)
  1854. return -EBUSY;
  1855. return 0;
  1856. }
  1857. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1858. {
  1859. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1860. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1861. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1862. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1863. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1864. addr = ((addr / tp->nvram_pagesize) <<
  1865. ATMEL_AT45DB0X1B_PAGE_POS) +
  1866. (addr % tp->nvram_pagesize);
  1867. return addr;
  1868. }
  1869. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1870. {
  1871. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1872. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1873. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1874. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1875. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1876. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1877. tp->nvram_pagesize) +
  1878. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1879. return addr;
  1880. }
  1881. /* NOTE: Data read in from NVRAM is byteswapped according to
  1882. * the byteswapping settings for all other register accesses.
  1883. * tg3 devices are BE devices, so on a BE machine, the data
  1884. * returned will be exactly as it is seen in NVRAM. On a LE
  1885. * machine, the 32-bit value will be byteswapped.
  1886. */
  1887. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1888. {
  1889. int ret;
  1890. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1891. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1892. offset = tg3_nvram_phys_addr(tp, offset);
  1893. if (offset > NVRAM_ADDR_MSK)
  1894. return -EINVAL;
  1895. ret = tg3_nvram_lock(tp);
  1896. if (ret)
  1897. return ret;
  1898. tg3_enable_nvram_access(tp);
  1899. tw32(NVRAM_ADDR, offset);
  1900. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1901. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1902. if (ret == 0)
  1903. *val = tr32(NVRAM_RDDATA);
  1904. tg3_disable_nvram_access(tp);
  1905. tg3_nvram_unlock(tp);
  1906. return ret;
  1907. }
  1908. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  1909. {
  1910. int err;
  1911. u32 tmp;
  1912. err = tg3_nvram_read(tp, offset, &tmp);
  1913. *val = swab32(tmp);
  1914. return err;
  1915. }
  1916. /* Ensures NVRAM data is in bytestream format. */
  1917. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1918. {
  1919. u32 v;
  1920. int res = tg3_nvram_read(tp, offset, &v);
  1921. if (!res)
  1922. *val = cpu_to_be32(v);
  1923. return res;
  1924. }
  1925. /* tp->lock is held. */
  1926. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1927. {
  1928. u32 addr_high, addr_low;
  1929. int i;
  1930. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1931. tp->dev->dev_addr[1]);
  1932. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1933. (tp->dev->dev_addr[3] << 16) |
  1934. (tp->dev->dev_addr[4] << 8) |
  1935. (tp->dev->dev_addr[5] << 0));
  1936. for (i = 0; i < 4; i++) {
  1937. if (i == 1 && skip_mac_1)
  1938. continue;
  1939. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1940. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1941. }
  1942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1944. for (i = 0; i < 12; i++) {
  1945. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1946. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1947. }
  1948. }
  1949. addr_high = (tp->dev->dev_addr[0] +
  1950. tp->dev->dev_addr[1] +
  1951. tp->dev->dev_addr[2] +
  1952. tp->dev->dev_addr[3] +
  1953. tp->dev->dev_addr[4] +
  1954. tp->dev->dev_addr[5]) &
  1955. TX_BACKOFF_SEED_MASK;
  1956. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1957. }
  1958. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1959. {
  1960. u32 misc_host_ctrl;
  1961. bool device_should_wake, do_low_power;
  1962. /* Make sure register accesses (indirect or otherwise)
  1963. * will function correctly.
  1964. */
  1965. pci_write_config_dword(tp->pdev,
  1966. TG3PCI_MISC_HOST_CTRL,
  1967. tp->misc_host_ctrl);
  1968. switch (state) {
  1969. case PCI_D0:
  1970. pci_enable_wake(tp->pdev, state, false);
  1971. pci_set_power_state(tp->pdev, PCI_D0);
  1972. /* Switch out of Vaux if it is a NIC */
  1973. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1974. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1975. return 0;
  1976. case PCI_D1:
  1977. case PCI_D2:
  1978. case PCI_D3hot:
  1979. break;
  1980. default:
  1981. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1982. tp->dev->name, state);
  1983. return -EINVAL;
  1984. }
  1985. /* Restore the CLKREQ setting. */
  1986. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1987. u16 lnkctl;
  1988. pci_read_config_word(tp->pdev,
  1989. tp->pcie_cap + PCI_EXP_LNKCTL,
  1990. &lnkctl);
  1991. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1992. pci_write_config_word(tp->pdev,
  1993. tp->pcie_cap + PCI_EXP_LNKCTL,
  1994. lnkctl);
  1995. }
  1996. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1997. tw32(TG3PCI_MISC_HOST_CTRL,
  1998. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1999. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2000. device_may_wakeup(&tp->pdev->dev) &&
  2001. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2002. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2003. do_low_power = false;
  2004. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2005. !tp->link_config.phy_is_low_power) {
  2006. struct phy_device *phydev;
  2007. u32 phyid, advertising;
  2008. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2009. tp->link_config.phy_is_low_power = 1;
  2010. tp->link_config.orig_speed = phydev->speed;
  2011. tp->link_config.orig_duplex = phydev->duplex;
  2012. tp->link_config.orig_autoneg = phydev->autoneg;
  2013. tp->link_config.orig_advertising = phydev->advertising;
  2014. advertising = ADVERTISED_TP |
  2015. ADVERTISED_Pause |
  2016. ADVERTISED_Autoneg |
  2017. ADVERTISED_10baseT_Half;
  2018. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2019. device_should_wake) {
  2020. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2021. advertising |=
  2022. ADVERTISED_100baseT_Half |
  2023. ADVERTISED_100baseT_Full |
  2024. ADVERTISED_10baseT_Full;
  2025. else
  2026. advertising |= ADVERTISED_10baseT_Full;
  2027. }
  2028. phydev->advertising = advertising;
  2029. phy_start_aneg(phydev);
  2030. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2031. if (phyid != TG3_PHY_ID_BCMAC131) {
  2032. phyid &= TG3_PHY_OUI_MASK;
  2033. if (phyid == TG3_PHY_OUI_1 ||
  2034. phyid == TG3_PHY_OUI_2 ||
  2035. phyid == TG3_PHY_OUI_3)
  2036. do_low_power = true;
  2037. }
  2038. }
  2039. } else {
  2040. do_low_power = true;
  2041. if (tp->link_config.phy_is_low_power == 0) {
  2042. tp->link_config.phy_is_low_power = 1;
  2043. tp->link_config.orig_speed = tp->link_config.speed;
  2044. tp->link_config.orig_duplex = tp->link_config.duplex;
  2045. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2046. }
  2047. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2048. tp->link_config.speed = SPEED_10;
  2049. tp->link_config.duplex = DUPLEX_HALF;
  2050. tp->link_config.autoneg = AUTONEG_ENABLE;
  2051. tg3_setup_phy(tp, 0);
  2052. }
  2053. }
  2054. __tg3_set_mac_addr(tp, 0);
  2055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2056. u32 val;
  2057. val = tr32(GRC_VCPU_EXT_CTRL);
  2058. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2059. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2060. int i;
  2061. u32 val;
  2062. for (i = 0; i < 200; i++) {
  2063. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2064. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2065. break;
  2066. msleep(1);
  2067. }
  2068. }
  2069. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2070. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2071. WOL_DRV_STATE_SHUTDOWN |
  2072. WOL_DRV_WOL |
  2073. WOL_SET_MAGIC_PKT);
  2074. if (device_should_wake) {
  2075. u32 mac_mode;
  2076. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2077. if (do_low_power) {
  2078. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2079. udelay(40);
  2080. }
  2081. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2082. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2083. else
  2084. mac_mode = MAC_MODE_PORT_MODE_MII;
  2085. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2086. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2087. ASIC_REV_5700) {
  2088. u32 speed = (tp->tg3_flags &
  2089. TG3_FLAG_WOL_SPEED_100MB) ?
  2090. SPEED_100 : SPEED_10;
  2091. if (tg3_5700_link_polarity(tp, speed))
  2092. mac_mode |= MAC_MODE_LINK_POLARITY;
  2093. else
  2094. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2095. }
  2096. } else {
  2097. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2098. }
  2099. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2100. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2101. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2102. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2103. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2104. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2105. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2106. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2107. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2108. mac_mode |= tp->mac_mode &
  2109. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2110. if (mac_mode & MAC_MODE_APE_TX_EN)
  2111. mac_mode |= MAC_MODE_TDE_ENABLE;
  2112. }
  2113. tw32_f(MAC_MODE, mac_mode);
  2114. udelay(100);
  2115. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2116. udelay(10);
  2117. }
  2118. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2119. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2121. u32 base_val;
  2122. base_val = tp->pci_clock_ctrl;
  2123. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2124. CLOCK_CTRL_TXCLK_DISABLE);
  2125. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2126. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2127. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2128. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2129. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2130. /* do nothing */
  2131. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2132. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2133. u32 newbits1, newbits2;
  2134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2136. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2137. CLOCK_CTRL_TXCLK_DISABLE |
  2138. CLOCK_CTRL_ALTCLK);
  2139. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2140. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2141. newbits1 = CLOCK_CTRL_625_CORE;
  2142. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2143. } else {
  2144. newbits1 = CLOCK_CTRL_ALTCLK;
  2145. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2146. }
  2147. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2148. 40);
  2149. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2150. 40);
  2151. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2152. u32 newbits3;
  2153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2155. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2156. CLOCK_CTRL_TXCLK_DISABLE |
  2157. CLOCK_CTRL_44MHZ_CORE);
  2158. } else {
  2159. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2160. }
  2161. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2162. tp->pci_clock_ctrl | newbits3, 40);
  2163. }
  2164. }
  2165. if (!(device_should_wake) &&
  2166. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2167. tg3_power_down_phy(tp, do_low_power);
  2168. tg3_frob_aux_power(tp);
  2169. /* Workaround for unstable PLL clock */
  2170. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2171. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2172. u32 val = tr32(0x7d00);
  2173. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2174. tw32(0x7d00, val);
  2175. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2176. int err;
  2177. err = tg3_nvram_lock(tp);
  2178. tg3_halt_cpu(tp, RX_CPU_BASE);
  2179. if (!err)
  2180. tg3_nvram_unlock(tp);
  2181. }
  2182. }
  2183. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2184. if (device_should_wake)
  2185. pci_enable_wake(tp->pdev, state, true);
  2186. /* Finally, set the new power state. */
  2187. pci_set_power_state(tp->pdev, state);
  2188. return 0;
  2189. }
  2190. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2191. {
  2192. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2193. case MII_TG3_AUX_STAT_10HALF:
  2194. *speed = SPEED_10;
  2195. *duplex = DUPLEX_HALF;
  2196. break;
  2197. case MII_TG3_AUX_STAT_10FULL:
  2198. *speed = SPEED_10;
  2199. *duplex = DUPLEX_FULL;
  2200. break;
  2201. case MII_TG3_AUX_STAT_100HALF:
  2202. *speed = SPEED_100;
  2203. *duplex = DUPLEX_HALF;
  2204. break;
  2205. case MII_TG3_AUX_STAT_100FULL:
  2206. *speed = SPEED_100;
  2207. *duplex = DUPLEX_FULL;
  2208. break;
  2209. case MII_TG3_AUX_STAT_1000HALF:
  2210. *speed = SPEED_1000;
  2211. *duplex = DUPLEX_HALF;
  2212. break;
  2213. case MII_TG3_AUX_STAT_1000FULL:
  2214. *speed = SPEED_1000;
  2215. *duplex = DUPLEX_FULL;
  2216. break;
  2217. default:
  2218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2219. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2220. SPEED_10;
  2221. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2222. DUPLEX_HALF;
  2223. break;
  2224. }
  2225. *speed = SPEED_INVALID;
  2226. *duplex = DUPLEX_INVALID;
  2227. break;
  2228. }
  2229. }
  2230. static void tg3_phy_copper_begin(struct tg3 *tp)
  2231. {
  2232. u32 new_adv;
  2233. int i;
  2234. if (tp->link_config.phy_is_low_power) {
  2235. /* Entering low power mode. Disable gigabit and
  2236. * 100baseT advertisements.
  2237. */
  2238. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2239. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2240. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2241. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2242. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2243. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2244. } else if (tp->link_config.speed == SPEED_INVALID) {
  2245. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2246. tp->link_config.advertising &=
  2247. ~(ADVERTISED_1000baseT_Half |
  2248. ADVERTISED_1000baseT_Full);
  2249. new_adv = ADVERTISE_CSMA;
  2250. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2251. new_adv |= ADVERTISE_10HALF;
  2252. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2253. new_adv |= ADVERTISE_10FULL;
  2254. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2255. new_adv |= ADVERTISE_100HALF;
  2256. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2257. new_adv |= ADVERTISE_100FULL;
  2258. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2259. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2260. if (tp->link_config.advertising &
  2261. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2262. new_adv = 0;
  2263. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2264. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2265. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2266. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2267. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2268. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2269. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2270. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2271. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2272. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2273. } else {
  2274. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2275. }
  2276. } else {
  2277. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2278. new_adv |= ADVERTISE_CSMA;
  2279. /* Asking for a specific link mode. */
  2280. if (tp->link_config.speed == SPEED_1000) {
  2281. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2282. if (tp->link_config.duplex == DUPLEX_FULL)
  2283. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2284. else
  2285. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2286. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2287. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2288. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2289. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2290. } else {
  2291. if (tp->link_config.speed == SPEED_100) {
  2292. if (tp->link_config.duplex == DUPLEX_FULL)
  2293. new_adv |= ADVERTISE_100FULL;
  2294. else
  2295. new_adv |= ADVERTISE_100HALF;
  2296. } else {
  2297. if (tp->link_config.duplex == DUPLEX_FULL)
  2298. new_adv |= ADVERTISE_10FULL;
  2299. else
  2300. new_adv |= ADVERTISE_10HALF;
  2301. }
  2302. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2303. new_adv = 0;
  2304. }
  2305. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2306. }
  2307. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2308. tp->link_config.speed != SPEED_INVALID) {
  2309. u32 bmcr, orig_bmcr;
  2310. tp->link_config.active_speed = tp->link_config.speed;
  2311. tp->link_config.active_duplex = tp->link_config.duplex;
  2312. bmcr = 0;
  2313. switch (tp->link_config.speed) {
  2314. default:
  2315. case SPEED_10:
  2316. break;
  2317. case SPEED_100:
  2318. bmcr |= BMCR_SPEED100;
  2319. break;
  2320. case SPEED_1000:
  2321. bmcr |= TG3_BMCR_SPEED1000;
  2322. break;
  2323. }
  2324. if (tp->link_config.duplex == DUPLEX_FULL)
  2325. bmcr |= BMCR_FULLDPLX;
  2326. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2327. (bmcr != orig_bmcr)) {
  2328. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2329. for (i = 0; i < 1500; i++) {
  2330. u32 tmp;
  2331. udelay(10);
  2332. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2333. tg3_readphy(tp, MII_BMSR, &tmp))
  2334. continue;
  2335. if (!(tmp & BMSR_LSTATUS)) {
  2336. udelay(40);
  2337. break;
  2338. }
  2339. }
  2340. tg3_writephy(tp, MII_BMCR, bmcr);
  2341. udelay(40);
  2342. }
  2343. } else {
  2344. tg3_writephy(tp, MII_BMCR,
  2345. BMCR_ANENABLE | BMCR_ANRESTART);
  2346. }
  2347. }
  2348. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2349. {
  2350. int err;
  2351. /* Turn off tap power management. */
  2352. /* Set Extended packet length bit */
  2353. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2354. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2355. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2356. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2357. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2358. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2359. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2360. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2361. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2362. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2363. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2364. udelay(40);
  2365. return err;
  2366. }
  2367. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2368. {
  2369. u32 adv_reg, all_mask = 0;
  2370. if (mask & ADVERTISED_10baseT_Half)
  2371. all_mask |= ADVERTISE_10HALF;
  2372. if (mask & ADVERTISED_10baseT_Full)
  2373. all_mask |= ADVERTISE_10FULL;
  2374. if (mask & ADVERTISED_100baseT_Half)
  2375. all_mask |= ADVERTISE_100HALF;
  2376. if (mask & ADVERTISED_100baseT_Full)
  2377. all_mask |= ADVERTISE_100FULL;
  2378. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2379. return 0;
  2380. if ((adv_reg & all_mask) != all_mask)
  2381. return 0;
  2382. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2383. u32 tg3_ctrl;
  2384. all_mask = 0;
  2385. if (mask & ADVERTISED_1000baseT_Half)
  2386. all_mask |= ADVERTISE_1000HALF;
  2387. if (mask & ADVERTISED_1000baseT_Full)
  2388. all_mask |= ADVERTISE_1000FULL;
  2389. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2390. return 0;
  2391. if ((tg3_ctrl & all_mask) != all_mask)
  2392. return 0;
  2393. }
  2394. return 1;
  2395. }
  2396. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2397. {
  2398. u32 curadv, reqadv;
  2399. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2400. return 1;
  2401. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2402. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2403. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2404. if (curadv != reqadv)
  2405. return 0;
  2406. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2407. tg3_readphy(tp, MII_LPA, rmtadv);
  2408. } else {
  2409. /* Reprogram the advertisement register, even if it
  2410. * does not affect the current link. If the link
  2411. * gets renegotiated in the future, we can save an
  2412. * additional renegotiation cycle by advertising
  2413. * it correctly in the first place.
  2414. */
  2415. if (curadv != reqadv) {
  2416. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2417. ADVERTISE_PAUSE_ASYM);
  2418. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2419. }
  2420. }
  2421. return 1;
  2422. }
  2423. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2424. {
  2425. int current_link_up;
  2426. u32 bmsr, dummy;
  2427. u32 lcl_adv, rmt_adv;
  2428. u16 current_speed;
  2429. u8 current_duplex;
  2430. int i, err;
  2431. tw32(MAC_EVENT, 0);
  2432. tw32_f(MAC_STATUS,
  2433. (MAC_STATUS_SYNC_CHANGED |
  2434. MAC_STATUS_CFG_CHANGED |
  2435. MAC_STATUS_MI_COMPLETION |
  2436. MAC_STATUS_LNKSTATE_CHANGED));
  2437. udelay(40);
  2438. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2439. tw32_f(MAC_MI_MODE,
  2440. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2441. udelay(80);
  2442. }
  2443. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2444. /* Some third-party PHYs need to be reset on link going
  2445. * down.
  2446. */
  2447. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2450. netif_carrier_ok(tp->dev)) {
  2451. tg3_readphy(tp, MII_BMSR, &bmsr);
  2452. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2453. !(bmsr & BMSR_LSTATUS))
  2454. force_reset = 1;
  2455. }
  2456. if (force_reset)
  2457. tg3_phy_reset(tp);
  2458. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2459. tg3_readphy(tp, MII_BMSR, &bmsr);
  2460. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2461. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2462. bmsr = 0;
  2463. if (!(bmsr & BMSR_LSTATUS)) {
  2464. err = tg3_init_5401phy_dsp(tp);
  2465. if (err)
  2466. return err;
  2467. tg3_readphy(tp, MII_BMSR, &bmsr);
  2468. for (i = 0; i < 1000; i++) {
  2469. udelay(10);
  2470. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2471. (bmsr & BMSR_LSTATUS)) {
  2472. udelay(40);
  2473. break;
  2474. }
  2475. }
  2476. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2477. !(bmsr & BMSR_LSTATUS) &&
  2478. tp->link_config.active_speed == SPEED_1000) {
  2479. err = tg3_phy_reset(tp);
  2480. if (!err)
  2481. err = tg3_init_5401phy_dsp(tp);
  2482. if (err)
  2483. return err;
  2484. }
  2485. }
  2486. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2487. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2488. /* 5701 {A0,B0} CRC bug workaround */
  2489. tg3_writephy(tp, 0x15, 0x0a75);
  2490. tg3_writephy(tp, 0x1c, 0x8c68);
  2491. tg3_writephy(tp, 0x1c, 0x8d68);
  2492. tg3_writephy(tp, 0x1c, 0x8c68);
  2493. }
  2494. /* Clear pending interrupts... */
  2495. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2496. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2497. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2498. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2499. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2500. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2503. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2504. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2505. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2506. else
  2507. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2508. }
  2509. current_link_up = 0;
  2510. current_speed = SPEED_INVALID;
  2511. current_duplex = DUPLEX_INVALID;
  2512. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2513. u32 val;
  2514. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2515. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2516. if (!(val & (1 << 10))) {
  2517. val |= (1 << 10);
  2518. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2519. goto relink;
  2520. }
  2521. }
  2522. bmsr = 0;
  2523. for (i = 0; i < 100; i++) {
  2524. tg3_readphy(tp, MII_BMSR, &bmsr);
  2525. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2526. (bmsr & BMSR_LSTATUS))
  2527. break;
  2528. udelay(40);
  2529. }
  2530. if (bmsr & BMSR_LSTATUS) {
  2531. u32 aux_stat, bmcr;
  2532. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2533. for (i = 0; i < 2000; i++) {
  2534. udelay(10);
  2535. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2536. aux_stat)
  2537. break;
  2538. }
  2539. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2540. &current_speed,
  2541. &current_duplex);
  2542. bmcr = 0;
  2543. for (i = 0; i < 200; i++) {
  2544. tg3_readphy(tp, MII_BMCR, &bmcr);
  2545. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2546. continue;
  2547. if (bmcr && bmcr != 0x7fff)
  2548. break;
  2549. udelay(10);
  2550. }
  2551. lcl_adv = 0;
  2552. rmt_adv = 0;
  2553. tp->link_config.active_speed = current_speed;
  2554. tp->link_config.active_duplex = current_duplex;
  2555. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2556. if ((bmcr & BMCR_ANENABLE) &&
  2557. tg3_copper_is_advertising_all(tp,
  2558. tp->link_config.advertising)) {
  2559. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2560. &rmt_adv))
  2561. current_link_up = 1;
  2562. }
  2563. } else {
  2564. if (!(bmcr & BMCR_ANENABLE) &&
  2565. tp->link_config.speed == current_speed &&
  2566. tp->link_config.duplex == current_duplex &&
  2567. tp->link_config.flowctrl ==
  2568. tp->link_config.active_flowctrl) {
  2569. current_link_up = 1;
  2570. }
  2571. }
  2572. if (current_link_up == 1 &&
  2573. tp->link_config.active_duplex == DUPLEX_FULL)
  2574. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2575. }
  2576. relink:
  2577. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2578. u32 tmp;
  2579. tg3_phy_copper_begin(tp);
  2580. tg3_readphy(tp, MII_BMSR, &tmp);
  2581. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2582. (tmp & BMSR_LSTATUS))
  2583. current_link_up = 1;
  2584. }
  2585. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2586. if (current_link_up == 1) {
  2587. if (tp->link_config.active_speed == SPEED_100 ||
  2588. tp->link_config.active_speed == SPEED_10)
  2589. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2590. else
  2591. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2592. } else
  2593. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2594. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2595. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2596. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2598. if (current_link_up == 1 &&
  2599. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2600. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2601. else
  2602. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2603. }
  2604. /* ??? Without this setting Netgear GA302T PHY does not
  2605. * ??? send/receive packets...
  2606. */
  2607. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2608. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2609. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2610. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2611. udelay(80);
  2612. }
  2613. tw32_f(MAC_MODE, tp->mac_mode);
  2614. udelay(40);
  2615. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2616. /* Polled via timer. */
  2617. tw32_f(MAC_EVENT, 0);
  2618. } else {
  2619. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2620. }
  2621. udelay(40);
  2622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2623. current_link_up == 1 &&
  2624. tp->link_config.active_speed == SPEED_1000 &&
  2625. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2626. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2627. udelay(120);
  2628. tw32_f(MAC_STATUS,
  2629. (MAC_STATUS_SYNC_CHANGED |
  2630. MAC_STATUS_CFG_CHANGED));
  2631. udelay(40);
  2632. tg3_write_mem(tp,
  2633. NIC_SRAM_FIRMWARE_MBOX,
  2634. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2635. }
  2636. /* Prevent send BD corruption. */
  2637. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2638. u16 oldlnkctl, newlnkctl;
  2639. pci_read_config_word(tp->pdev,
  2640. tp->pcie_cap + PCI_EXP_LNKCTL,
  2641. &oldlnkctl);
  2642. if (tp->link_config.active_speed == SPEED_100 ||
  2643. tp->link_config.active_speed == SPEED_10)
  2644. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2645. else
  2646. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2647. if (newlnkctl != oldlnkctl)
  2648. pci_write_config_word(tp->pdev,
  2649. tp->pcie_cap + PCI_EXP_LNKCTL,
  2650. newlnkctl);
  2651. }
  2652. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2653. if (current_link_up)
  2654. netif_carrier_on(tp->dev);
  2655. else
  2656. netif_carrier_off(tp->dev);
  2657. tg3_link_report(tp);
  2658. }
  2659. return 0;
  2660. }
  2661. struct tg3_fiber_aneginfo {
  2662. int state;
  2663. #define ANEG_STATE_UNKNOWN 0
  2664. #define ANEG_STATE_AN_ENABLE 1
  2665. #define ANEG_STATE_RESTART_INIT 2
  2666. #define ANEG_STATE_RESTART 3
  2667. #define ANEG_STATE_DISABLE_LINK_OK 4
  2668. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2669. #define ANEG_STATE_ABILITY_DETECT 6
  2670. #define ANEG_STATE_ACK_DETECT_INIT 7
  2671. #define ANEG_STATE_ACK_DETECT 8
  2672. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2673. #define ANEG_STATE_COMPLETE_ACK 10
  2674. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2675. #define ANEG_STATE_IDLE_DETECT 12
  2676. #define ANEG_STATE_LINK_OK 13
  2677. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2678. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2679. u32 flags;
  2680. #define MR_AN_ENABLE 0x00000001
  2681. #define MR_RESTART_AN 0x00000002
  2682. #define MR_AN_COMPLETE 0x00000004
  2683. #define MR_PAGE_RX 0x00000008
  2684. #define MR_NP_LOADED 0x00000010
  2685. #define MR_TOGGLE_TX 0x00000020
  2686. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2687. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2688. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2689. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2690. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2691. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2692. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2693. #define MR_TOGGLE_RX 0x00002000
  2694. #define MR_NP_RX 0x00004000
  2695. #define MR_LINK_OK 0x80000000
  2696. unsigned long link_time, cur_time;
  2697. u32 ability_match_cfg;
  2698. int ability_match_count;
  2699. char ability_match, idle_match, ack_match;
  2700. u32 txconfig, rxconfig;
  2701. #define ANEG_CFG_NP 0x00000080
  2702. #define ANEG_CFG_ACK 0x00000040
  2703. #define ANEG_CFG_RF2 0x00000020
  2704. #define ANEG_CFG_RF1 0x00000010
  2705. #define ANEG_CFG_PS2 0x00000001
  2706. #define ANEG_CFG_PS1 0x00008000
  2707. #define ANEG_CFG_HD 0x00004000
  2708. #define ANEG_CFG_FD 0x00002000
  2709. #define ANEG_CFG_INVAL 0x00001f06
  2710. };
  2711. #define ANEG_OK 0
  2712. #define ANEG_DONE 1
  2713. #define ANEG_TIMER_ENAB 2
  2714. #define ANEG_FAILED -1
  2715. #define ANEG_STATE_SETTLE_TIME 10000
  2716. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2717. struct tg3_fiber_aneginfo *ap)
  2718. {
  2719. u16 flowctrl;
  2720. unsigned long delta;
  2721. u32 rx_cfg_reg;
  2722. int ret;
  2723. if (ap->state == ANEG_STATE_UNKNOWN) {
  2724. ap->rxconfig = 0;
  2725. ap->link_time = 0;
  2726. ap->cur_time = 0;
  2727. ap->ability_match_cfg = 0;
  2728. ap->ability_match_count = 0;
  2729. ap->ability_match = 0;
  2730. ap->idle_match = 0;
  2731. ap->ack_match = 0;
  2732. }
  2733. ap->cur_time++;
  2734. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2735. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2736. if (rx_cfg_reg != ap->ability_match_cfg) {
  2737. ap->ability_match_cfg = rx_cfg_reg;
  2738. ap->ability_match = 0;
  2739. ap->ability_match_count = 0;
  2740. } else {
  2741. if (++ap->ability_match_count > 1) {
  2742. ap->ability_match = 1;
  2743. ap->ability_match_cfg = rx_cfg_reg;
  2744. }
  2745. }
  2746. if (rx_cfg_reg & ANEG_CFG_ACK)
  2747. ap->ack_match = 1;
  2748. else
  2749. ap->ack_match = 0;
  2750. ap->idle_match = 0;
  2751. } else {
  2752. ap->idle_match = 1;
  2753. ap->ability_match_cfg = 0;
  2754. ap->ability_match_count = 0;
  2755. ap->ability_match = 0;
  2756. ap->ack_match = 0;
  2757. rx_cfg_reg = 0;
  2758. }
  2759. ap->rxconfig = rx_cfg_reg;
  2760. ret = ANEG_OK;
  2761. switch(ap->state) {
  2762. case ANEG_STATE_UNKNOWN:
  2763. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2764. ap->state = ANEG_STATE_AN_ENABLE;
  2765. /* fallthru */
  2766. case ANEG_STATE_AN_ENABLE:
  2767. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2768. if (ap->flags & MR_AN_ENABLE) {
  2769. ap->link_time = 0;
  2770. ap->cur_time = 0;
  2771. ap->ability_match_cfg = 0;
  2772. ap->ability_match_count = 0;
  2773. ap->ability_match = 0;
  2774. ap->idle_match = 0;
  2775. ap->ack_match = 0;
  2776. ap->state = ANEG_STATE_RESTART_INIT;
  2777. } else {
  2778. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2779. }
  2780. break;
  2781. case ANEG_STATE_RESTART_INIT:
  2782. ap->link_time = ap->cur_time;
  2783. ap->flags &= ~(MR_NP_LOADED);
  2784. ap->txconfig = 0;
  2785. tw32(MAC_TX_AUTO_NEG, 0);
  2786. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2787. tw32_f(MAC_MODE, tp->mac_mode);
  2788. udelay(40);
  2789. ret = ANEG_TIMER_ENAB;
  2790. ap->state = ANEG_STATE_RESTART;
  2791. /* fallthru */
  2792. case ANEG_STATE_RESTART:
  2793. delta = ap->cur_time - ap->link_time;
  2794. if (delta > ANEG_STATE_SETTLE_TIME) {
  2795. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2796. } else {
  2797. ret = ANEG_TIMER_ENAB;
  2798. }
  2799. break;
  2800. case ANEG_STATE_DISABLE_LINK_OK:
  2801. ret = ANEG_DONE;
  2802. break;
  2803. case ANEG_STATE_ABILITY_DETECT_INIT:
  2804. ap->flags &= ~(MR_TOGGLE_TX);
  2805. ap->txconfig = ANEG_CFG_FD;
  2806. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2807. if (flowctrl & ADVERTISE_1000XPAUSE)
  2808. ap->txconfig |= ANEG_CFG_PS1;
  2809. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2810. ap->txconfig |= ANEG_CFG_PS2;
  2811. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2812. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2813. tw32_f(MAC_MODE, tp->mac_mode);
  2814. udelay(40);
  2815. ap->state = ANEG_STATE_ABILITY_DETECT;
  2816. break;
  2817. case ANEG_STATE_ABILITY_DETECT:
  2818. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2819. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2820. }
  2821. break;
  2822. case ANEG_STATE_ACK_DETECT_INIT:
  2823. ap->txconfig |= ANEG_CFG_ACK;
  2824. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2825. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2826. tw32_f(MAC_MODE, tp->mac_mode);
  2827. udelay(40);
  2828. ap->state = ANEG_STATE_ACK_DETECT;
  2829. /* fallthru */
  2830. case ANEG_STATE_ACK_DETECT:
  2831. if (ap->ack_match != 0) {
  2832. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2833. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2834. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2835. } else {
  2836. ap->state = ANEG_STATE_AN_ENABLE;
  2837. }
  2838. } else if (ap->ability_match != 0 &&
  2839. ap->rxconfig == 0) {
  2840. ap->state = ANEG_STATE_AN_ENABLE;
  2841. }
  2842. break;
  2843. case ANEG_STATE_COMPLETE_ACK_INIT:
  2844. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2845. ret = ANEG_FAILED;
  2846. break;
  2847. }
  2848. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2849. MR_LP_ADV_HALF_DUPLEX |
  2850. MR_LP_ADV_SYM_PAUSE |
  2851. MR_LP_ADV_ASYM_PAUSE |
  2852. MR_LP_ADV_REMOTE_FAULT1 |
  2853. MR_LP_ADV_REMOTE_FAULT2 |
  2854. MR_LP_ADV_NEXT_PAGE |
  2855. MR_TOGGLE_RX |
  2856. MR_NP_RX);
  2857. if (ap->rxconfig & ANEG_CFG_FD)
  2858. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2859. if (ap->rxconfig & ANEG_CFG_HD)
  2860. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2861. if (ap->rxconfig & ANEG_CFG_PS1)
  2862. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2863. if (ap->rxconfig & ANEG_CFG_PS2)
  2864. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2865. if (ap->rxconfig & ANEG_CFG_RF1)
  2866. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2867. if (ap->rxconfig & ANEG_CFG_RF2)
  2868. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2869. if (ap->rxconfig & ANEG_CFG_NP)
  2870. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2871. ap->link_time = ap->cur_time;
  2872. ap->flags ^= (MR_TOGGLE_TX);
  2873. if (ap->rxconfig & 0x0008)
  2874. ap->flags |= MR_TOGGLE_RX;
  2875. if (ap->rxconfig & ANEG_CFG_NP)
  2876. ap->flags |= MR_NP_RX;
  2877. ap->flags |= MR_PAGE_RX;
  2878. ap->state = ANEG_STATE_COMPLETE_ACK;
  2879. ret = ANEG_TIMER_ENAB;
  2880. break;
  2881. case ANEG_STATE_COMPLETE_ACK:
  2882. if (ap->ability_match != 0 &&
  2883. ap->rxconfig == 0) {
  2884. ap->state = ANEG_STATE_AN_ENABLE;
  2885. break;
  2886. }
  2887. delta = ap->cur_time - ap->link_time;
  2888. if (delta > ANEG_STATE_SETTLE_TIME) {
  2889. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2890. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2891. } else {
  2892. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2893. !(ap->flags & MR_NP_RX)) {
  2894. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2895. } else {
  2896. ret = ANEG_FAILED;
  2897. }
  2898. }
  2899. }
  2900. break;
  2901. case ANEG_STATE_IDLE_DETECT_INIT:
  2902. ap->link_time = ap->cur_time;
  2903. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2904. tw32_f(MAC_MODE, tp->mac_mode);
  2905. udelay(40);
  2906. ap->state = ANEG_STATE_IDLE_DETECT;
  2907. ret = ANEG_TIMER_ENAB;
  2908. break;
  2909. case ANEG_STATE_IDLE_DETECT:
  2910. if (ap->ability_match != 0 &&
  2911. ap->rxconfig == 0) {
  2912. ap->state = ANEG_STATE_AN_ENABLE;
  2913. break;
  2914. }
  2915. delta = ap->cur_time - ap->link_time;
  2916. if (delta > ANEG_STATE_SETTLE_TIME) {
  2917. /* XXX another gem from the Broadcom driver :( */
  2918. ap->state = ANEG_STATE_LINK_OK;
  2919. }
  2920. break;
  2921. case ANEG_STATE_LINK_OK:
  2922. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2923. ret = ANEG_DONE;
  2924. break;
  2925. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2926. /* ??? unimplemented */
  2927. break;
  2928. case ANEG_STATE_NEXT_PAGE_WAIT:
  2929. /* ??? unimplemented */
  2930. break;
  2931. default:
  2932. ret = ANEG_FAILED;
  2933. break;
  2934. }
  2935. return ret;
  2936. }
  2937. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2938. {
  2939. int res = 0;
  2940. struct tg3_fiber_aneginfo aninfo;
  2941. int status = ANEG_FAILED;
  2942. unsigned int tick;
  2943. u32 tmp;
  2944. tw32_f(MAC_TX_AUTO_NEG, 0);
  2945. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2946. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2947. udelay(40);
  2948. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2949. udelay(40);
  2950. memset(&aninfo, 0, sizeof(aninfo));
  2951. aninfo.flags |= MR_AN_ENABLE;
  2952. aninfo.state = ANEG_STATE_UNKNOWN;
  2953. aninfo.cur_time = 0;
  2954. tick = 0;
  2955. while (++tick < 195000) {
  2956. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2957. if (status == ANEG_DONE || status == ANEG_FAILED)
  2958. break;
  2959. udelay(1);
  2960. }
  2961. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2962. tw32_f(MAC_MODE, tp->mac_mode);
  2963. udelay(40);
  2964. *txflags = aninfo.txconfig;
  2965. *rxflags = aninfo.flags;
  2966. if (status == ANEG_DONE &&
  2967. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2968. MR_LP_ADV_FULL_DUPLEX)))
  2969. res = 1;
  2970. return res;
  2971. }
  2972. static void tg3_init_bcm8002(struct tg3 *tp)
  2973. {
  2974. u32 mac_status = tr32(MAC_STATUS);
  2975. int i;
  2976. /* Reset when initting first time or we have a link. */
  2977. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2978. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2979. return;
  2980. /* Set PLL lock range. */
  2981. tg3_writephy(tp, 0x16, 0x8007);
  2982. /* SW reset */
  2983. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2984. /* Wait for reset to complete. */
  2985. /* XXX schedule_timeout() ... */
  2986. for (i = 0; i < 500; i++)
  2987. udelay(10);
  2988. /* Config mode; select PMA/Ch 1 regs. */
  2989. tg3_writephy(tp, 0x10, 0x8411);
  2990. /* Enable auto-lock and comdet, select txclk for tx. */
  2991. tg3_writephy(tp, 0x11, 0x0a10);
  2992. tg3_writephy(tp, 0x18, 0x00a0);
  2993. tg3_writephy(tp, 0x16, 0x41ff);
  2994. /* Assert and deassert POR. */
  2995. tg3_writephy(tp, 0x13, 0x0400);
  2996. udelay(40);
  2997. tg3_writephy(tp, 0x13, 0x0000);
  2998. tg3_writephy(tp, 0x11, 0x0a50);
  2999. udelay(40);
  3000. tg3_writephy(tp, 0x11, 0x0a10);
  3001. /* Wait for signal to stabilize */
  3002. /* XXX schedule_timeout() ... */
  3003. for (i = 0; i < 15000; i++)
  3004. udelay(10);
  3005. /* Deselect the channel register so we can read the PHYID
  3006. * later.
  3007. */
  3008. tg3_writephy(tp, 0x10, 0x8011);
  3009. }
  3010. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3011. {
  3012. u16 flowctrl;
  3013. u32 sg_dig_ctrl, sg_dig_status;
  3014. u32 serdes_cfg, expected_sg_dig_ctrl;
  3015. int workaround, port_a;
  3016. int current_link_up;
  3017. serdes_cfg = 0;
  3018. expected_sg_dig_ctrl = 0;
  3019. workaround = 0;
  3020. port_a = 1;
  3021. current_link_up = 0;
  3022. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3023. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3024. workaround = 1;
  3025. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3026. port_a = 0;
  3027. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3028. /* preserve bits 20-23 for voltage regulator */
  3029. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3030. }
  3031. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3032. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3033. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3034. if (workaround) {
  3035. u32 val = serdes_cfg;
  3036. if (port_a)
  3037. val |= 0xc010000;
  3038. else
  3039. val |= 0x4010000;
  3040. tw32_f(MAC_SERDES_CFG, val);
  3041. }
  3042. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3043. }
  3044. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3045. tg3_setup_flow_control(tp, 0, 0);
  3046. current_link_up = 1;
  3047. }
  3048. goto out;
  3049. }
  3050. /* Want auto-negotiation. */
  3051. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3052. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3053. if (flowctrl & ADVERTISE_1000XPAUSE)
  3054. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3055. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3056. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3057. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3058. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3059. tp->serdes_counter &&
  3060. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3061. MAC_STATUS_RCVD_CFG)) ==
  3062. MAC_STATUS_PCS_SYNCED)) {
  3063. tp->serdes_counter--;
  3064. current_link_up = 1;
  3065. goto out;
  3066. }
  3067. restart_autoneg:
  3068. if (workaround)
  3069. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3070. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3071. udelay(5);
  3072. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3073. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3074. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3075. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3076. MAC_STATUS_SIGNAL_DET)) {
  3077. sg_dig_status = tr32(SG_DIG_STATUS);
  3078. mac_status = tr32(MAC_STATUS);
  3079. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3080. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3081. u32 local_adv = 0, remote_adv = 0;
  3082. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3083. local_adv |= ADVERTISE_1000XPAUSE;
  3084. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3085. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3086. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3087. remote_adv |= LPA_1000XPAUSE;
  3088. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3089. remote_adv |= LPA_1000XPAUSE_ASYM;
  3090. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3091. current_link_up = 1;
  3092. tp->serdes_counter = 0;
  3093. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3094. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3095. if (tp->serdes_counter)
  3096. tp->serdes_counter--;
  3097. else {
  3098. if (workaround) {
  3099. u32 val = serdes_cfg;
  3100. if (port_a)
  3101. val |= 0xc010000;
  3102. else
  3103. val |= 0x4010000;
  3104. tw32_f(MAC_SERDES_CFG, val);
  3105. }
  3106. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3107. udelay(40);
  3108. /* Link parallel detection - link is up */
  3109. /* only if we have PCS_SYNC and not */
  3110. /* receiving config code words */
  3111. mac_status = tr32(MAC_STATUS);
  3112. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3113. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3114. tg3_setup_flow_control(tp, 0, 0);
  3115. current_link_up = 1;
  3116. tp->tg3_flags2 |=
  3117. TG3_FLG2_PARALLEL_DETECT;
  3118. tp->serdes_counter =
  3119. SERDES_PARALLEL_DET_TIMEOUT;
  3120. } else
  3121. goto restart_autoneg;
  3122. }
  3123. }
  3124. } else {
  3125. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3126. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3127. }
  3128. out:
  3129. return current_link_up;
  3130. }
  3131. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3132. {
  3133. int current_link_up = 0;
  3134. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3135. goto out;
  3136. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3137. u32 txflags, rxflags;
  3138. int i;
  3139. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3140. u32 local_adv = 0, remote_adv = 0;
  3141. if (txflags & ANEG_CFG_PS1)
  3142. local_adv |= ADVERTISE_1000XPAUSE;
  3143. if (txflags & ANEG_CFG_PS2)
  3144. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3145. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3146. remote_adv |= LPA_1000XPAUSE;
  3147. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3148. remote_adv |= LPA_1000XPAUSE_ASYM;
  3149. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3150. current_link_up = 1;
  3151. }
  3152. for (i = 0; i < 30; i++) {
  3153. udelay(20);
  3154. tw32_f(MAC_STATUS,
  3155. (MAC_STATUS_SYNC_CHANGED |
  3156. MAC_STATUS_CFG_CHANGED));
  3157. udelay(40);
  3158. if ((tr32(MAC_STATUS) &
  3159. (MAC_STATUS_SYNC_CHANGED |
  3160. MAC_STATUS_CFG_CHANGED)) == 0)
  3161. break;
  3162. }
  3163. mac_status = tr32(MAC_STATUS);
  3164. if (current_link_up == 0 &&
  3165. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3166. !(mac_status & MAC_STATUS_RCVD_CFG))
  3167. current_link_up = 1;
  3168. } else {
  3169. tg3_setup_flow_control(tp, 0, 0);
  3170. /* Forcing 1000FD link up. */
  3171. current_link_up = 1;
  3172. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3173. udelay(40);
  3174. tw32_f(MAC_MODE, tp->mac_mode);
  3175. udelay(40);
  3176. }
  3177. out:
  3178. return current_link_up;
  3179. }
  3180. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3181. {
  3182. u32 orig_pause_cfg;
  3183. u16 orig_active_speed;
  3184. u8 orig_active_duplex;
  3185. u32 mac_status;
  3186. int current_link_up;
  3187. int i;
  3188. orig_pause_cfg = tp->link_config.active_flowctrl;
  3189. orig_active_speed = tp->link_config.active_speed;
  3190. orig_active_duplex = tp->link_config.active_duplex;
  3191. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3192. netif_carrier_ok(tp->dev) &&
  3193. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3194. mac_status = tr32(MAC_STATUS);
  3195. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3196. MAC_STATUS_SIGNAL_DET |
  3197. MAC_STATUS_CFG_CHANGED |
  3198. MAC_STATUS_RCVD_CFG);
  3199. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3200. MAC_STATUS_SIGNAL_DET)) {
  3201. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3202. MAC_STATUS_CFG_CHANGED));
  3203. return 0;
  3204. }
  3205. }
  3206. tw32_f(MAC_TX_AUTO_NEG, 0);
  3207. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3208. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3209. tw32_f(MAC_MODE, tp->mac_mode);
  3210. udelay(40);
  3211. if (tp->phy_id == PHY_ID_BCM8002)
  3212. tg3_init_bcm8002(tp);
  3213. /* Enable link change event even when serdes polling. */
  3214. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3215. udelay(40);
  3216. current_link_up = 0;
  3217. mac_status = tr32(MAC_STATUS);
  3218. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3219. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3220. else
  3221. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3222. tp->hw_status->status =
  3223. (SD_STATUS_UPDATED |
  3224. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3225. for (i = 0; i < 100; i++) {
  3226. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3227. MAC_STATUS_CFG_CHANGED));
  3228. udelay(5);
  3229. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3230. MAC_STATUS_CFG_CHANGED |
  3231. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3232. break;
  3233. }
  3234. mac_status = tr32(MAC_STATUS);
  3235. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3236. current_link_up = 0;
  3237. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3238. tp->serdes_counter == 0) {
  3239. tw32_f(MAC_MODE, (tp->mac_mode |
  3240. MAC_MODE_SEND_CONFIGS));
  3241. udelay(1);
  3242. tw32_f(MAC_MODE, tp->mac_mode);
  3243. }
  3244. }
  3245. if (current_link_up == 1) {
  3246. tp->link_config.active_speed = SPEED_1000;
  3247. tp->link_config.active_duplex = DUPLEX_FULL;
  3248. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3249. LED_CTRL_LNKLED_OVERRIDE |
  3250. LED_CTRL_1000MBPS_ON));
  3251. } else {
  3252. tp->link_config.active_speed = SPEED_INVALID;
  3253. tp->link_config.active_duplex = DUPLEX_INVALID;
  3254. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3255. LED_CTRL_LNKLED_OVERRIDE |
  3256. LED_CTRL_TRAFFIC_OVERRIDE));
  3257. }
  3258. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3259. if (current_link_up)
  3260. netif_carrier_on(tp->dev);
  3261. else
  3262. netif_carrier_off(tp->dev);
  3263. tg3_link_report(tp);
  3264. } else {
  3265. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3266. if (orig_pause_cfg != now_pause_cfg ||
  3267. orig_active_speed != tp->link_config.active_speed ||
  3268. orig_active_duplex != tp->link_config.active_duplex)
  3269. tg3_link_report(tp);
  3270. }
  3271. return 0;
  3272. }
  3273. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3274. {
  3275. int current_link_up, err = 0;
  3276. u32 bmsr, bmcr;
  3277. u16 current_speed;
  3278. u8 current_duplex;
  3279. u32 local_adv, remote_adv;
  3280. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3281. tw32_f(MAC_MODE, tp->mac_mode);
  3282. udelay(40);
  3283. tw32(MAC_EVENT, 0);
  3284. tw32_f(MAC_STATUS,
  3285. (MAC_STATUS_SYNC_CHANGED |
  3286. MAC_STATUS_CFG_CHANGED |
  3287. MAC_STATUS_MI_COMPLETION |
  3288. MAC_STATUS_LNKSTATE_CHANGED));
  3289. udelay(40);
  3290. if (force_reset)
  3291. tg3_phy_reset(tp);
  3292. current_link_up = 0;
  3293. current_speed = SPEED_INVALID;
  3294. current_duplex = DUPLEX_INVALID;
  3295. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3296. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3298. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3299. bmsr |= BMSR_LSTATUS;
  3300. else
  3301. bmsr &= ~BMSR_LSTATUS;
  3302. }
  3303. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3304. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3305. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3306. /* do nothing, just check for link up at the end */
  3307. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3308. u32 adv, new_adv;
  3309. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3310. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3311. ADVERTISE_1000XPAUSE |
  3312. ADVERTISE_1000XPSE_ASYM |
  3313. ADVERTISE_SLCT);
  3314. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3315. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3316. new_adv |= ADVERTISE_1000XHALF;
  3317. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3318. new_adv |= ADVERTISE_1000XFULL;
  3319. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3320. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3321. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3322. tg3_writephy(tp, MII_BMCR, bmcr);
  3323. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3324. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3325. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3326. return err;
  3327. }
  3328. } else {
  3329. u32 new_bmcr;
  3330. bmcr &= ~BMCR_SPEED1000;
  3331. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3332. if (tp->link_config.duplex == DUPLEX_FULL)
  3333. new_bmcr |= BMCR_FULLDPLX;
  3334. if (new_bmcr != bmcr) {
  3335. /* BMCR_SPEED1000 is a reserved bit that needs
  3336. * to be set on write.
  3337. */
  3338. new_bmcr |= BMCR_SPEED1000;
  3339. /* Force a linkdown */
  3340. if (netif_carrier_ok(tp->dev)) {
  3341. u32 adv;
  3342. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3343. adv &= ~(ADVERTISE_1000XFULL |
  3344. ADVERTISE_1000XHALF |
  3345. ADVERTISE_SLCT);
  3346. tg3_writephy(tp, MII_ADVERTISE, adv);
  3347. tg3_writephy(tp, MII_BMCR, bmcr |
  3348. BMCR_ANRESTART |
  3349. BMCR_ANENABLE);
  3350. udelay(10);
  3351. netif_carrier_off(tp->dev);
  3352. }
  3353. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3354. bmcr = new_bmcr;
  3355. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3356. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3357. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3358. ASIC_REV_5714) {
  3359. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3360. bmsr |= BMSR_LSTATUS;
  3361. else
  3362. bmsr &= ~BMSR_LSTATUS;
  3363. }
  3364. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3365. }
  3366. }
  3367. if (bmsr & BMSR_LSTATUS) {
  3368. current_speed = SPEED_1000;
  3369. current_link_up = 1;
  3370. if (bmcr & BMCR_FULLDPLX)
  3371. current_duplex = DUPLEX_FULL;
  3372. else
  3373. current_duplex = DUPLEX_HALF;
  3374. local_adv = 0;
  3375. remote_adv = 0;
  3376. if (bmcr & BMCR_ANENABLE) {
  3377. u32 common;
  3378. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3379. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3380. common = local_adv & remote_adv;
  3381. if (common & (ADVERTISE_1000XHALF |
  3382. ADVERTISE_1000XFULL)) {
  3383. if (common & ADVERTISE_1000XFULL)
  3384. current_duplex = DUPLEX_FULL;
  3385. else
  3386. current_duplex = DUPLEX_HALF;
  3387. }
  3388. else
  3389. current_link_up = 0;
  3390. }
  3391. }
  3392. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3393. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3394. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3395. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3396. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3397. tw32_f(MAC_MODE, tp->mac_mode);
  3398. udelay(40);
  3399. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3400. tp->link_config.active_speed = current_speed;
  3401. tp->link_config.active_duplex = current_duplex;
  3402. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3403. if (current_link_up)
  3404. netif_carrier_on(tp->dev);
  3405. else {
  3406. netif_carrier_off(tp->dev);
  3407. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3408. }
  3409. tg3_link_report(tp);
  3410. }
  3411. return err;
  3412. }
  3413. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3414. {
  3415. if (tp->serdes_counter) {
  3416. /* Give autoneg time to complete. */
  3417. tp->serdes_counter--;
  3418. return;
  3419. }
  3420. if (!netif_carrier_ok(tp->dev) &&
  3421. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3422. u32 bmcr;
  3423. tg3_readphy(tp, MII_BMCR, &bmcr);
  3424. if (bmcr & BMCR_ANENABLE) {
  3425. u32 phy1, phy2;
  3426. /* Select shadow register 0x1f */
  3427. tg3_writephy(tp, 0x1c, 0x7c00);
  3428. tg3_readphy(tp, 0x1c, &phy1);
  3429. /* Select expansion interrupt status register */
  3430. tg3_writephy(tp, 0x17, 0x0f01);
  3431. tg3_readphy(tp, 0x15, &phy2);
  3432. tg3_readphy(tp, 0x15, &phy2);
  3433. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3434. /* We have signal detect and not receiving
  3435. * config code words, link is up by parallel
  3436. * detection.
  3437. */
  3438. bmcr &= ~BMCR_ANENABLE;
  3439. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3440. tg3_writephy(tp, MII_BMCR, bmcr);
  3441. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3442. }
  3443. }
  3444. }
  3445. else if (netif_carrier_ok(tp->dev) &&
  3446. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3447. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3448. u32 phy2;
  3449. /* Select expansion interrupt status register */
  3450. tg3_writephy(tp, 0x17, 0x0f01);
  3451. tg3_readphy(tp, 0x15, &phy2);
  3452. if (phy2 & 0x20) {
  3453. u32 bmcr;
  3454. /* Config code words received, turn on autoneg. */
  3455. tg3_readphy(tp, MII_BMCR, &bmcr);
  3456. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3457. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3458. }
  3459. }
  3460. }
  3461. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3462. {
  3463. int err;
  3464. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3465. err = tg3_setup_fiber_phy(tp, force_reset);
  3466. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3467. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3468. } else {
  3469. err = tg3_setup_copper_phy(tp, force_reset);
  3470. }
  3471. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3472. u32 val, scale;
  3473. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3474. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3475. scale = 65;
  3476. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3477. scale = 6;
  3478. else
  3479. scale = 12;
  3480. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3481. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3482. tw32(GRC_MISC_CFG, val);
  3483. }
  3484. if (tp->link_config.active_speed == SPEED_1000 &&
  3485. tp->link_config.active_duplex == DUPLEX_HALF)
  3486. tw32(MAC_TX_LENGTHS,
  3487. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3488. (6 << TX_LENGTHS_IPG_SHIFT) |
  3489. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3490. else
  3491. tw32(MAC_TX_LENGTHS,
  3492. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3493. (6 << TX_LENGTHS_IPG_SHIFT) |
  3494. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3495. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3496. if (netif_carrier_ok(tp->dev)) {
  3497. tw32(HOSTCC_STAT_COAL_TICKS,
  3498. tp->coal.stats_block_coalesce_usecs);
  3499. } else {
  3500. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3501. }
  3502. }
  3503. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3504. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3505. if (!netif_carrier_ok(tp->dev))
  3506. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3507. tp->pwrmgmt_thresh;
  3508. else
  3509. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3510. tw32(PCIE_PWR_MGMT_THRESH, val);
  3511. }
  3512. return err;
  3513. }
  3514. /* This is called whenever we suspect that the system chipset is re-
  3515. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3516. * is bogus tx completions. We try to recover by setting the
  3517. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3518. * in the workqueue.
  3519. */
  3520. static void tg3_tx_recover(struct tg3 *tp)
  3521. {
  3522. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3523. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3524. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3525. "mapped I/O cycles to the network device, attempting to "
  3526. "recover. Please report the problem to the driver maintainer "
  3527. "and include system chipset information.\n", tp->dev->name);
  3528. spin_lock(&tp->lock);
  3529. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3530. spin_unlock(&tp->lock);
  3531. }
  3532. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3533. {
  3534. smp_mb();
  3535. return (tp->tx_pending -
  3536. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3537. }
  3538. /* Tigon3 never reports partial packet sends. So we do not
  3539. * need special logic to handle SKBs that have not had all
  3540. * of their frags sent yet, like SunGEM does.
  3541. */
  3542. static void tg3_tx(struct tg3 *tp)
  3543. {
  3544. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3545. u32 sw_idx = tp->tx_cons;
  3546. while (sw_idx != hw_idx) {
  3547. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3548. struct sk_buff *skb = ri->skb;
  3549. int i, tx_bug = 0;
  3550. if (unlikely(skb == NULL)) {
  3551. tg3_tx_recover(tp);
  3552. return;
  3553. }
  3554. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3555. ri->skb = NULL;
  3556. sw_idx = NEXT_TX(sw_idx);
  3557. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3558. ri = &tp->tx_buffers[sw_idx];
  3559. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3560. tx_bug = 1;
  3561. sw_idx = NEXT_TX(sw_idx);
  3562. }
  3563. dev_kfree_skb(skb);
  3564. if (unlikely(tx_bug)) {
  3565. tg3_tx_recover(tp);
  3566. return;
  3567. }
  3568. }
  3569. tp->tx_cons = sw_idx;
  3570. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3571. * before checking for netif_queue_stopped(). Without the
  3572. * memory barrier, there is a small possibility that tg3_start_xmit()
  3573. * will miss it and cause the queue to be stopped forever.
  3574. */
  3575. smp_mb();
  3576. if (unlikely(netif_queue_stopped(tp->dev) &&
  3577. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3578. netif_tx_lock(tp->dev);
  3579. if (netif_queue_stopped(tp->dev) &&
  3580. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3581. netif_wake_queue(tp->dev);
  3582. netif_tx_unlock(tp->dev);
  3583. }
  3584. }
  3585. /* Returns size of skb allocated or < 0 on error.
  3586. *
  3587. * We only need to fill in the address because the other members
  3588. * of the RX descriptor are invariant, see tg3_init_rings.
  3589. *
  3590. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3591. * posting buffers we only dirty the first cache line of the RX
  3592. * descriptor (containing the address). Whereas for the RX status
  3593. * buffers the cpu only reads the last cacheline of the RX descriptor
  3594. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3595. */
  3596. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3597. int src_idx, u32 dest_idx_unmasked)
  3598. {
  3599. struct tg3_rx_buffer_desc *desc;
  3600. struct ring_info *map, *src_map;
  3601. struct sk_buff *skb;
  3602. dma_addr_t mapping;
  3603. int skb_size, dest_idx;
  3604. src_map = NULL;
  3605. switch (opaque_key) {
  3606. case RXD_OPAQUE_RING_STD:
  3607. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3608. desc = &tp->rx_std[dest_idx];
  3609. map = &tp->rx_std_buffers[dest_idx];
  3610. if (src_idx >= 0)
  3611. src_map = &tp->rx_std_buffers[src_idx];
  3612. skb_size = tp->rx_pkt_buf_sz;
  3613. break;
  3614. case RXD_OPAQUE_RING_JUMBO:
  3615. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3616. desc = &tp->rx_jumbo[dest_idx];
  3617. map = &tp->rx_jumbo_buffers[dest_idx];
  3618. if (src_idx >= 0)
  3619. src_map = &tp->rx_jumbo_buffers[src_idx];
  3620. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3621. break;
  3622. default:
  3623. return -EINVAL;
  3624. }
  3625. /* Do not overwrite any of the map or rp information
  3626. * until we are sure we can commit to a new buffer.
  3627. *
  3628. * Callers depend upon this behavior and assume that
  3629. * we leave everything unchanged if we fail.
  3630. */
  3631. skb = netdev_alloc_skb(tp->dev, skb_size);
  3632. if (skb == NULL)
  3633. return -ENOMEM;
  3634. skb_reserve(skb, tp->rx_offset);
  3635. mapping = pci_map_single(tp->pdev, skb->data,
  3636. skb_size - tp->rx_offset,
  3637. PCI_DMA_FROMDEVICE);
  3638. map->skb = skb;
  3639. pci_unmap_addr_set(map, mapping, mapping);
  3640. if (src_map != NULL)
  3641. src_map->skb = NULL;
  3642. desc->addr_hi = ((u64)mapping >> 32);
  3643. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3644. return skb_size;
  3645. }
  3646. /* We only need to move over in the address because the other
  3647. * members of the RX descriptor are invariant. See notes above
  3648. * tg3_alloc_rx_skb for full details.
  3649. */
  3650. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3651. int src_idx, u32 dest_idx_unmasked)
  3652. {
  3653. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3654. struct ring_info *src_map, *dest_map;
  3655. int dest_idx;
  3656. switch (opaque_key) {
  3657. case RXD_OPAQUE_RING_STD:
  3658. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3659. dest_desc = &tp->rx_std[dest_idx];
  3660. dest_map = &tp->rx_std_buffers[dest_idx];
  3661. src_desc = &tp->rx_std[src_idx];
  3662. src_map = &tp->rx_std_buffers[src_idx];
  3663. break;
  3664. case RXD_OPAQUE_RING_JUMBO:
  3665. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3666. dest_desc = &tp->rx_jumbo[dest_idx];
  3667. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3668. src_desc = &tp->rx_jumbo[src_idx];
  3669. src_map = &tp->rx_jumbo_buffers[src_idx];
  3670. break;
  3671. default:
  3672. return;
  3673. }
  3674. dest_map->skb = src_map->skb;
  3675. pci_unmap_addr_set(dest_map, mapping,
  3676. pci_unmap_addr(src_map, mapping));
  3677. dest_desc->addr_hi = src_desc->addr_hi;
  3678. dest_desc->addr_lo = src_desc->addr_lo;
  3679. src_map->skb = NULL;
  3680. }
  3681. #if TG3_VLAN_TAG_USED
  3682. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3683. {
  3684. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3685. }
  3686. #endif
  3687. /* The RX ring scheme is composed of multiple rings which post fresh
  3688. * buffers to the chip, and one special ring the chip uses to report
  3689. * status back to the host.
  3690. *
  3691. * The special ring reports the status of received packets to the
  3692. * host. The chip does not write into the original descriptor the
  3693. * RX buffer was obtained from. The chip simply takes the original
  3694. * descriptor as provided by the host, updates the status and length
  3695. * field, then writes this into the next status ring entry.
  3696. *
  3697. * Each ring the host uses to post buffers to the chip is described
  3698. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3699. * it is first placed into the on-chip ram. When the packet's length
  3700. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3701. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3702. * which is within the range of the new packet's length is chosen.
  3703. *
  3704. * The "separate ring for rx status" scheme may sound queer, but it makes
  3705. * sense from a cache coherency perspective. If only the host writes
  3706. * to the buffer post rings, and only the chip writes to the rx status
  3707. * rings, then cache lines never move beyond shared-modified state.
  3708. * If both the host and chip were to write into the same ring, cache line
  3709. * eviction could occur since both entities want it in an exclusive state.
  3710. */
  3711. static int tg3_rx(struct tg3 *tp, int budget)
  3712. {
  3713. u32 work_mask, rx_std_posted = 0;
  3714. u32 sw_idx = tp->rx_rcb_ptr;
  3715. u16 hw_idx;
  3716. int received;
  3717. hw_idx = tp->hw_status->idx[0].rx_producer;
  3718. /*
  3719. * We need to order the read of hw_idx and the read of
  3720. * the opaque cookie.
  3721. */
  3722. rmb();
  3723. work_mask = 0;
  3724. received = 0;
  3725. while (sw_idx != hw_idx && budget > 0) {
  3726. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3727. unsigned int len;
  3728. struct sk_buff *skb;
  3729. dma_addr_t dma_addr;
  3730. u32 opaque_key, desc_idx, *post_ptr;
  3731. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3732. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3733. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3734. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3735. mapping);
  3736. skb = tp->rx_std_buffers[desc_idx].skb;
  3737. post_ptr = &tp->rx_std_ptr;
  3738. rx_std_posted++;
  3739. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3740. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3741. mapping);
  3742. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3743. post_ptr = &tp->rx_jumbo_ptr;
  3744. }
  3745. else {
  3746. goto next_pkt_nopost;
  3747. }
  3748. work_mask |= opaque_key;
  3749. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3750. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3751. drop_it:
  3752. tg3_recycle_rx(tp, opaque_key,
  3753. desc_idx, *post_ptr);
  3754. drop_it_no_recycle:
  3755. /* Other statistics kept track of by card. */
  3756. tp->net_stats.rx_dropped++;
  3757. goto next_pkt;
  3758. }
  3759. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3760. ETH_FCS_LEN;
  3761. if (len > RX_COPY_THRESHOLD
  3762. && tp->rx_offset == NET_IP_ALIGN
  3763. /* rx_offset will likely not equal NET_IP_ALIGN
  3764. * if this is a 5701 card running in PCI-X mode
  3765. * [see tg3_get_invariants()]
  3766. */
  3767. ) {
  3768. int skb_size;
  3769. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3770. desc_idx, *post_ptr);
  3771. if (skb_size < 0)
  3772. goto drop_it;
  3773. pci_unmap_single(tp->pdev, dma_addr,
  3774. skb_size - tp->rx_offset,
  3775. PCI_DMA_FROMDEVICE);
  3776. skb_put(skb, len);
  3777. } else {
  3778. struct sk_buff *copy_skb;
  3779. tg3_recycle_rx(tp, opaque_key,
  3780. desc_idx, *post_ptr);
  3781. copy_skb = netdev_alloc_skb(tp->dev,
  3782. len + TG3_RAW_IP_ALIGN);
  3783. if (copy_skb == NULL)
  3784. goto drop_it_no_recycle;
  3785. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3786. skb_put(copy_skb, len);
  3787. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3788. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3789. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3790. /* We'll reuse the original ring buffer. */
  3791. skb = copy_skb;
  3792. }
  3793. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3794. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3795. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3796. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3797. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3798. else
  3799. skb->ip_summed = CHECKSUM_NONE;
  3800. skb->protocol = eth_type_trans(skb, tp->dev);
  3801. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3802. skb->protocol != htons(ETH_P_8021Q)) {
  3803. dev_kfree_skb(skb);
  3804. goto next_pkt;
  3805. }
  3806. #if TG3_VLAN_TAG_USED
  3807. if (tp->vlgrp != NULL &&
  3808. desc->type_flags & RXD_FLAG_VLAN) {
  3809. tg3_vlan_rx(tp, skb,
  3810. desc->err_vlan & RXD_VLAN_MASK);
  3811. } else
  3812. #endif
  3813. netif_receive_skb(skb);
  3814. received++;
  3815. budget--;
  3816. next_pkt:
  3817. (*post_ptr)++;
  3818. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3819. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3820. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3821. TG3_64BIT_REG_LOW, idx);
  3822. work_mask &= ~RXD_OPAQUE_RING_STD;
  3823. rx_std_posted = 0;
  3824. }
  3825. next_pkt_nopost:
  3826. sw_idx++;
  3827. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3828. /* Refresh hw_idx to see if there is new work */
  3829. if (sw_idx == hw_idx) {
  3830. hw_idx = tp->hw_status->idx[0].rx_producer;
  3831. rmb();
  3832. }
  3833. }
  3834. /* ACK the status ring. */
  3835. tp->rx_rcb_ptr = sw_idx;
  3836. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3837. /* Refill RX ring(s). */
  3838. if (work_mask & RXD_OPAQUE_RING_STD) {
  3839. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3840. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3841. sw_idx);
  3842. }
  3843. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3844. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3845. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3846. sw_idx);
  3847. }
  3848. mmiowb();
  3849. return received;
  3850. }
  3851. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3852. {
  3853. struct tg3_hw_status *sblk = tp->hw_status;
  3854. /* handle link change and other phy events */
  3855. if (!(tp->tg3_flags &
  3856. (TG3_FLAG_USE_LINKCHG_REG |
  3857. TG3_FLAG_POLL_SERDES))) {
  3858. if (sblk->status & SD_STATUS_LINK_CHG) {
  3859. sblk->status = SD_STATUS_UPDATED |
  3860. (sblk->status & ~SD_STATUS_LINK_CHG);
  3861. spin_lock(&tp->lock);
  3862. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3863. tw32_f(MAC_STATUS,
  3864. (MAC_STATUS_SYNC_CHANGED |
  3865. MAC_STATUS_CFG_CHANGED |
  3866. MAC_STATUS_MI_COMPLETION |
  3867. MAC_STATUS_LNKSTATE_CHANGED));
  3868. udelay(40);
  3869. } else
  3870. tg3_setup_phy(tp, 0);
  3871. spin_unlock(&tp->lock);
  3872. }
  3873. }
  3874. /* run TX completion thread */
  3875. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3876. tg3_tx(tp);
  3877. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3878. return work_done;
  3879. }
  3880. /* run RX thread, within the bounds set by NAPI.
  3881. * All RX "locking" is done by ensuring outside
  3882. * code synchronizes with tg3->napi.poll()
  3883. */
  3884. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3885. work_done += tg3_rx(tp, budget - work_done);
  3886. return work_done;
  3887. }
  3888. static int tg3_poll(struct napi_struct *napi, int budget)
  3889. {
  3890. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3891. int work_done = 0;
  3892. struct tg3_hw_status *sblk = tp->hw_status;
  3893. while (1) {
  3894. work_done = tg3_poll_work(tp, work_done, budget);
  3895. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3896. goto tx_recovery;
  3897. if (unlikely(work_done >= budget))
  3898. break;
  3899. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3900. /* tp->last_tag is used in tg3_restart_ints() below
  3901. * to tell the hw how much work has been processed,
  3902. * so we must read it before checking for more work.
  3903. */
  3904. tp->last_tag = sblk->status_tag;
  3905. rmb();
  3906. } else
  3907. sblk->status &= ~SD_STATUS_UPDATED;
  3908. if (likely(!tg3_has_work(tp))) {
  3909. napi_complete(napi);
  3910. tg3_restart_ints(tp);
  3911. break;
  3912. }
  3913. }
  3914. return work_done;
  3915. tx_recovery:
  3916. /* work_done is guaranteed to be less than budget. */
  3917. napi_complete(napi);
  3918. schedule_work(&tp->reset_task);
  3919. return work_done;
  3920. }
  3921. static void tg3_irq_quiesce(struct tg3 *tp)
  3922. {
  3923. BUG_ON(tp->irq_sync);
  3924. tp->irq_sync = 1;
  3925. smp_mb();
  3926. synchronize_irq(tp->pdev->irq);
  3927. }
  3928. static inline int tg3_irq_sync(struct tg3 *tp)
  3929. {
  3930. return tp->irq_sync;
  3931. }
  3932. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3933. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3934. * with as well. Most of the time, this is not necessary except when
  3935. * shutting down the device.
  3936. */
  3937. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3938. {
  3939. spin_lock_bh(&tp->lock);
  3940. if (irq_sync)
  3941. tg3_irq_quiesce(tp);
  3942. }
  3943. static inline void tg3_full_unlock(struct tg3 *tp)
  3944. {
  3945. spin_unlock_bh(&tp->lock);
  3946. }
  3947. /* One-shot MSI handler - Chip automatically disables interrupt
  3948. * after sending MSI so driver doesn't have to do it.
  3949. */
  3950. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3951. {
  3952. struct net_device *dev = dev_id;
  3953. struct tg3 *tp = netdev_priv(dev);
  3954. prefetch(tp->hw_status);
  3955. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3956. if (likely(!tg3_irq_sync(tp)))
  3957. napi_schedule(&tp->napi);
  3958. return IRQ_HANDLED;
  3959. }
  3960. /* MSI ISR - No need to check for interrupt sharing and no need to
  3961. * flush status block and interrupt mailbox. PCI ordering rules
  3962. * guarantee that MSI will arrive after the status block.
  3963. */
  3964. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3965. {
  3966. struct net_device *dev = dev_id;
  3967. struct tg3 *tp = netdev_priv(dev);
  3968. prefetch(tp->hw_status);
  3969. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3970. /*
  3971. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3972. * chip-internal interrupt pending events.
  3973. * Writing non-zero to intr-mbox-0 additional tells the
  3974. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3975. * event coalescing.
  3976. */
  3977. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3978. if (likely(!tg3_irq_sync(tp)))
  3979. napi_schedule(&tp->napi);
  3980. return IRQ_RETVAL(1);
  3981. }
  3982. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3983. {
  3984. struct net_device *dev = dev_id;
  3985. struct tg3 *tp = netdev_priv(dev);
  3986. struct tg3_hw_status *sblk = tp->hw_status;
  3987. unsigned int handled = 1;
  3988. /* In INTx mode, it is possible for the interrupt to arrive at
  3989. * the CPU before the status block posted prior to the interrupt.
  3990. * Reading the PCI State register will confirm whether the
  3991. * interrupt is ours and will flush the status block.
  3992. */
  3993. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3994. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3995. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3996. handled = 0;
  3997. goto out;
  3998. }
  3999. }
  4000. /*
  4001. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4002. * chip-internal interrupt pending events.
  4003. * Writing non-zero to intr-mbox-0 additional tells the
  4004. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4005. * event coalescing.
  4006. *
  4007. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4008. * spurious interrupts. The flush impacts performance but
  4009. * excessive spurious interrupts can be worse in some cases.
  4010. */
  4011. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4012. if (tg3_irq_sync(tp))
  4013. goto out;
  4014. sblk->status &= ~SD_STATUS_UPDATED;
  4015. if (likely(tg3_has_work(tp))) {
  4016. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4017. napi_schedule(&tp->napi);
  4018. } else {
  4019. /* No work, shared interrupt perhaps? re-enable
  4020. * interrupts, and flush that PCI write
  4021. */
  4022. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4023. 0x00000000);
  4024. }
  4025. out:
  4026. return IRQ_RETVAL(handled);
  4027. }
  4028. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4029. {
  4030. struct net_device *dev = dev_id;
  4031. struct tg3 *tp = netdev_priv(dev);
  4032. struct tg3_hw_status *sblk = tp->hw_status;
  4033. unsigned int handled = 1;
  4034. /* In INTx mode, it is possible for the interrupt to arrive at
  4035. * the CPU before the status block posted prior to the interrupt.
  4036. * Reading the PCI State register will confirm whether the
  4037. * interrupt is ours and will flush the status block.
  4038. */
  4039. if (unlikely(sblk->status_tag == tp->last_tag)) {
  4040. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4041. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4042. handled = 0;
  4043. goto out;
  4044. }
  4045. }
  4046. /*
  4047. * writing any value to intr-mbox-0 clears PCI INTA# and
  4048. * chip-internal interrupt pending events.
  4049. * writing non-zero to intr-mbox-0 additional tells the
  4050. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4051. * event coalescing.
  4052. *
  4053. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4054. * spurious interrupts. The flush impacts performance but
  4055. * excessive spurious interrupts can be worse in some cases.
  4056. */
  4057. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4058. if (tg3_irq_sync(tp))
  4059. goto out;
  4060. if (napi_schedule_prep(&tp->napi)) {
  4061. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4062. /* Update last_tag to mark that this status has been
  4063. * seen. Because interrupt may be shared, we may be
  4064. * racing with tg3_poll(), so only update last_tag
  4065. * if tg3_poll() is not scheduled.
  4066. */
  4067. tp->last_tag = sblk->status_tag;
  4068. __napi_schedule(&tp->napi);
  4069. }
  4070. out:
  4071. return IRQ_RETVAL(handled);
  4072. }
  4073. /* ISR for interrupt test */
  4074. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4075. {
  4076. struct net_device *dev = dev_id;
  4077. struct tg3 *tp = netdev_priv(dev);
  4078. struct tg3_hw_status *sblk = tp->hw_status;
  4079. if ((sblk->status & SD_STATUS_UPDATED) ||
  4080. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4081. tg3_disable_ints(tp);
  4082. return IRQ_RETVAL(1);
  4083. }
  4084. return IRQ_RETVAL(0);
  4085. }
  4086. static int tg3_init_hw(struct tg3 *, int);
  4087. static int tg3_halt(struct tg3 *, int, int);
  4088. /* Restart hardware after configuration changes, self-test, etc.
  4089. * Invoked with tp->lock held.
  4090. */
  4091. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4092. __releases(tp->lock)
  4093. __acquires(tp->lock)
  4094. {
  4095. int err;
  4096. err = tg3_init_hw(tp, reset_phy);
  4097. if (err) {
  4098. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4099. "aborting.\n", tp->dev->name);
  4100. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4101. tg3_full_unlock(tp);
  4102. del_timer_sync(&tp->timer);
  4103. tp->irq_sync = 0;
  4104. napi_enable(&tp->napi);
  4105. dev_close(tp->dev);
  4106. tg3_full_lock(tp, 0);
  4107. }
  4108. return err;
  4109. }
  4110. #ifdef CONFIG_NET_POLL_CONTROLLER
  4111. static void tg3_poll_controller(struct net_device *dev)
  4112. {
  4113. struct tg3 *tp = netdev_priv(dev);
  4114. tg3_interrupt(tp->pdev->irq, dev);
  4115. }
  4116. #endif
  4117. static void tg3_reset_task(struct work_struct *work)
  4118. {
  4119. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4120. int err;
  4121. unsigned int restart_timer;
  4122. tg3_full_lock(tp, 0);
  4123. if (!netif_running(tp->dev)) {
  4124. tg3_full_unlock(tp);
  4125. return;
  4126. }
  4127. tg3_full_unlock(tp);
  4128. tg3_phy_stop(tp);
  4129. tg3_netif_stop(tp);
  4130. tg3_full_lock(tp, 1);
  4131. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4132. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4133. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4134. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4135. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4136. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4137. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4138. }
  4139. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4140. err = tg3_init_hw(tp, 1);
  4141. if (err)
  4142. goto out;
  4143. tg3_netif_start(tp);
  4144. if (restart_timer)
  4145. mod_timer(&tp->timer, jiffies + 1);
  4146. out:
  4147. tg3_full_unlock(tp);
  4148. if (!err)
  4149. tg3_phy_start(tp);
  4150. }
  4151. static void tg3_dump_short_state(struct tg3 *tp)
  4152. {
  4153. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4154. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4155. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4156. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4157. }
  4158. static void tg3_tx_timeout(struct net_device *dev)
  4159. {
  4160. struct tg3 *tp = netdev_priv(dev);
  4161. if (netif_msg_tx_err(tp)) {
  4162. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4163. dev->name);
  4164. tg3_dump_short_state(tp);
  4165. }
  4166. schedule_work(&tp->reset_task);
  4167. }
  4168. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4169. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4170. {
  4171. u32 base = (u32) mapping & 0xffffffff;
  4172. return ((base > 0xffffdcc0) &&
  4173. (base + len + 8 < base));
  4174. }
  4175. /* Test for DMA addresses > 40-bit */
  4176. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4177. int len)
  4178. {
  4179. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4180. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4181. return (((u64) mapping + len) > DMA_40BIT_MASK);
  4182. return 0;
  4183. #else
  4184. return 0;
  4185. #endif
  4186. }
  4187. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4188. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4189. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4190. u32 last_plus_one, u32 *start,
  4191. u32 base_flags, u32 mss)
  4192. {
  4193. struct sk_buff *new_skb;
  4194. dma_addr_t new_addr = 0;
  4195. u32 entry = *start;
  4196. int i, ret = 0;
  4197. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4198. new_skb = skb_copy(skb, GFP_ATOMIC);
  4199. else {
  4200. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4201. new_skb = skb_copy_expand(skb,
  4202. skb_headroom(skb) + more_headroom,
  4203. skb_tailroom(skb), GFP_ATOMIC);
  4204. }
  4205. if (!new_skb) {
  4206. ret = -1;
  4207. } else {
  4208. /* New SKB is guaranteed to be linear. */
  4209. entry = *start;
  4210. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4211. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4212. /* Make sure new skb does not cross any 4G boundaries.
  4213. * Drop the packet if it does.
  4214. */
  4215. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4216. if (!ret)
  4217. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4218. DMA_TO_DEVICE);
  4219. ret = -1;
  4220. dev_kfree_skb(new_skb);
  4221. new_skb = NULL;
  4222. } else {
  4223. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4224. base_flags, 1 | (mss << 1));
  4225. *start = NEXT_TX(entry);
  4226. }
  4227. }
  4228. /* Now clean up the sw ring entries. */
  4229. i = 0;
  4230. while (entry != last_plus_one) {
  4231. if (i == 0) {
  4232. tp->tx_buffers[entry].skb = new_skb;
  4233. } else {
  4234. tp->tx_buffers[entry].skb = NULL;
  4235. }
  4236. entry = NEXT_TX(entry);
  4237. i++;
  4238. }
  4239. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4240. dev_kfree_skb(skb);
  4241. return ret;
  4242. }
  4243. static void tg3_set_txd(struct tg3 *tp, int entry,
  4244. dma_addr_t mapping, int len, u32 flags,
  4245. u32 mss_and_is_end)
  4246. {
  4247. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4248. int is_end = (mss_and_is_end & 0x1);
  4249. u32 mss = (mss_and_is_end >> 1);
  4250. u32 vlan_tag = 0;
  4251. if (is_end)
  4252. flags |= TXD_FLAG_END;
  4253. if (flags & TXD_FLAG_VLAN) {
  4254. vlan_tag = flags >> 16;
  4255. flags &= 0xffff;
  4256. }
  4257. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4258. txd->addr_hi = ((u64) mapping >> 32);
  4259. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4260. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4261. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4262. }
  4263. /* hard_start_xmit for devices that don't have any bugs and
  4264. * support TG3_FLG2_HW_TSO_2 only.
  4265. */
  4266. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4267. {
  4268. struct tg3 *tp = netdev_priv(dev);
  4269. u32 len, entry, base_flags, mss;
  4270. struct skb_shared_info *sp;
  4271. dma_addr_t mapping;
  4272. len = skb_headlen(skb);
  4273. /* We are running in BH disabled context with netif_tx_lock
  4274. * and TX reclaim runs via tp->napi.poll inside of a software
  4275. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4276. * no IRQ context deadlocks to worry about either. Rejoice!
  4277. */
  4278. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4279. if (!netif_queue_stopped(dev)) {
  4280. netif_stop_queue(dev);
  4281. /* This is a hard error, log it. */
  4282. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4283. "queue awake!\n", dev->name);
  4284. }
  4285. return NETDEV_TX_BUSY;
  4286. }
  4287. entry = tp->tx_prod;
  4288. base_flags = 0;
  4289. mss = 0;
  4290. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4291. int tcp_opt_len, ip_tcp_len;
  4292. if (skb_header_cloned(skb) &&
  4293. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4294. dev_kfree_skb(skb);
  4295. goto out_unlock;
  4296. }
  4297. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4298. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4299. else {
  4300. struct iphdr *iph = ip_hdr(skb);
  4301. tcp_opt_len = tcp_optlen(skb);
  4302. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4303. iph->check = 0;
  4304. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4305. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4306. }
  4307. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4308. TXD_FLAG_CPU_POST_DMA);
  4309. tcp_hdr(skb)->check = 0;
  4310. }
  4311. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4312. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4313. #if TG3_VLAN_TAG_USED
  4314. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4315. base_flags |= (TXD_FLAG_VLAN |
  4316. (vlan_tx_tag_get(skb) << 16));
  4317. #endif
  4318. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4319. dev_kfree_skb(skb);
  4320. goto out_unlock;
  4321. }
  4322. sp = skb_shinfo(skb);
  4323. mapping = sp->dma_maps[0];
  4324. tp->tx_buffers[entry].skb = skb;
  4325. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4326. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4327. entry = NEXT_TX(entry);
  4328. /* Now loop through additional data fragments, and queue them. */
  4329. if (skb_shinfo(skb)->nr_frags > 0) {
  4330. unsigned int i, last;
  4331. last = skb_shinfo(skb)->nr_frags - 1;
  4332. for (i = 0; i <= last; i++) {
  4333. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4334. len = frag->size;
  4335. mapping = sp->dma_maps[i + 1];
  4336. tp->tx_buffers[entry].skb = NULL;
  4337. tg3_set_txd(tp, entry, mapping, len,
  4338. base_flags, (i == last) | (mss << 1));
  4339. entry = NEXT_TX(entry);
  4340. }
  4341. }
  4342. /* Packets are ready, update Tx producer idx local and on card. */
  4343. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4344. tp->tx_prod = entry;
  4345. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4346. netif_stop_queue(dev);
  4347. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4348. netif_wake_queue(tp->dev);
  4349. }
  4350. out_unlock:
  4351. mmiowb();
  4352. dev->trans_start = jiffies;
  4353. return NETDEV_TX_OK;
  4354. }
  4355. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4356. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4357. * TSO header is greater than 80 bytes.
  4358. */
  4359. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4360. {
  4361. struct sk_buff *segs, *nskb;
  4362. /* Estimate the number of fragments in the worst case */
  4363. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4364. netif_stop_queue(tp->dev);
  4365. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4366. return NETDEV_TX_BUSY;
  4367. netif_wake_queue(tp->dev);
  4368. }
  4369. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4370. if (IS_ERR(segs))
  4371. goto tg3_tso_bug_end;
  4372. do {
  4373. nskb = segs;
  4374. segs = segs->next;
  4375. nskb->next = NULL;
  4376. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4377. } while (segs);
  4378. tg3_tso_bug_end:
  4379. dev_kfree_skb(skb);
  4380. return NETDEV_TX_OK;
  4381. }
  4382. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4383. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4384. */
  4385. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4386. {
  4387. struct tg3 *tp = netdev_priv(dev);
  4388. u32 len, entry, base_flags, mss;
  4389. struct skb_shared_info *sp;
  4390. int would_hit_hwbug;
  4391. dma_addr_t mapping;
  4392. len = skb_headlen(skb);
  4393. /* We are running in BH disabled context with netif_tx_lock
  4394. * and TX reclaim runs via tp->napi.poll inside of a software
  4395. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4396. * no IRQ context deadlocks to worry about either. Rejoice!
  4397. */
  4398. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4399. if (!netif_queue_stopped(dev)) {
  4400. netif_stop_queue(dev);
  4401. /* This is a hard error, log it. */
  4402. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4403. "queue awake!\n", dev->name);
  4404. }
  4405. return NETDEV_TX_BUSY;
  4406. }
  4407. entry = tp->tx_prod;
  4408. base_flags = 0;
  4409. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4410. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4411. mss = 0;
  4412. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4413. struct iphdr *iph;
  4414. int tcp_opt_len, ip_tcp_len, hdr_len;
  4415. if (skb_header_cloned(skb) &&
  4416. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4417. dev_kfree_skb(skb);
  4418. goto out_unlock;
  4419. }
  4420. tcp_opt_len = tcp_optlen(skb);
  4421. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4422. hdr_len = ip_tcp_len + tcp_opt_len;
  4423. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4424. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4425. return (tg3_tso_bug(tp, skb));
  4426. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4427. TXD_FLAG_CPU_POST_DMA);
  4428. iph = ip_hdr(skb);
  4429. iph->check = 0;
  4430. iph->tot_len = htons(mss + hdr_len);
  4431. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4432. tcp_hdr(skb)->check = 0;
  4433. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4434. } else
  4435. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4436. iph->daddr, 0,
  4437. IPPROTO_TCP,
  4438. 0);
  4439. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4440. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4441. if (tcp_opt_len || iph->ihl > 5) {
  4442. int tsflags;
  4443. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4444. mss |= (tsflags << 11);
  4445. }
  4446. } else {
  4447. if (tcp_opt_len || iph->ihl > 5) {
  4448. int tsflags;
  4449. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4450. base_flags |= tsflags << 12;
  4451. }
  4452. }
  4453. }
  4454. #if TG3_VLAN_TAG_USED
  4455. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4456. base_flags |= (TXD_FLAG_VLAN |
  4457. (vlan_tx_tag_get(skb) << 16));
  4458. #endif
  4459. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4460. dev_kfree_skb(skb);
  4461. goto out_unlock;
  4462. }
  4463. sp = skb_shinfo(skb);
  4464. mapping = sp->dma_maps[0];
  4465. tp->tx_buffers[entry].skb = skb;
  4466. would_hit_hwbug = 0;
  4467. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4468. would_hit_hwbug = 1;
  4469. else if (tg3_4g_overflow_test(mapping, len))
  4470. would_hit_hwbug = 1;
  4471. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4472. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4473. entry = NEXT_TX(entry);
  4474. /* Now loop through additional data fragments, and queue them. */
  4475. if (skb_shinfo(skb)->nr_frags > 0) {
  4476. unsigned int i, last;
  4477. last = skb_shinfo(skb)->nr_frags - 1;
  4478. for (i = 0; i <= last; i++) {
  4479. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4480. len = frag->size;
  4481. mapping = sp->dma_maps[i + 1];
  4482. tp->tx_buffers[entry].skb = NULL;
  4483. if (tg3_4g_overflow_test(mapping, len))
  4484. would_hit_hwbug = 1;
  4485. if (tg3_40bit_overflow_test(tp, mapping, len))
  4486. would_hit_hwbug = 1;
  4487. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4488. tg3_set_txd(tp, entry, mapping, len,
  4489. base_flags, (i == last)|(mss << 1));
  4490. else
  4491. tg3_set_txd(tp, entry, mapping, len,
  4492. base_flags, (i == last));
  4493. entry = NEXT_TX(entry);
  4494. }
  4495. }
  4496. if (would_hit_hwbug) {
  4497. u32 last_plus_one = entry;
  4498. u32 start;
  4499. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4500. start &= (TG3_TX_RING_SIZE - 1);
  4501. /* If the workaround fails due to memory/mapping
  4502. * failure, silently drop this packet.
  4503. */
  4504. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4505. &start, base_flags, mss))
  4506. goto out_unlock;
  4507. entry = start;
  4508. }
  4509. /* Packets are ready, update Tx producer idx local and on card. */
  4510. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4511. tp->tx_prod = entry;
  4512. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4513. netif_stop_queue(dev);
  4514. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4515. netif_wake_queue(tp->dev);
  4516. }
  4517. out_unlock:
  4518. mmiowb();
  4519. dev->trans_start = jiffies;
  4520. return NETDEV_TX_OK;
  4521. }
  4522. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4523. int new_mtu)
  4524. {
  4525. dev->mtu = new_mtu;
  4526. if (new_mtu > ETH_DATA_LEN) {
  4527. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4528. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4529. ethtool_op_set_tso(dev, 0);
  4530. }
  4531. else
  4532. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4533. } else {
  4534. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4535. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4536. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4537. }
  4538. }
  4539. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4540. {
  4541. struct tg3 *tp = netdev_priv(dev);
  4542. int err;
  4543. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4544. return -EINVAL;
  4545. if (!netif_running(dev)) {
  4546. /* We'll just catch it later when the
  4547. * device is up'd.
  4548. */
  4549. tg3_set_mtu(dev, tp, new_mtu);
  4550. return 0;
  4551. }
  4552. tg3_phy_stop(tp);
  4553. tg3_netif_stop(tp);
  4554. tg3_full_lock(tp, 1);
  4555. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4556. tg3_set_mtu(dev, tp, new_mtu);
  4557. err = tg3_restart_hw(tp, 0);
  4558. if (!err)
  4559. tg3_netif_start(tp);
  4560. tg3_full_unlock(tp);
  4561. if (!err)
  4562. tg3_phy_start(tp);
  4563. return err;
  4564. }
  4565. /* Free up pending packets in all rx/tx rings.
  4566. *
  4567. * The chip has been shut down and the driver detached from
  4568. * the networking, so no interrupts or new tx packets will
  4569. * end up in the driver. tp->{tx,}lock is not held and we are not
  4570. * in an interrupt context and thus may sleep.
  4571. */
  4572. static void tg3_free_rings(struct tg3 *tp)
  4573. {
  4574. struct ring_info *rxp;
  4575. int i;
  4576. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4577. rxp = &tp->rx_std_buffers[i];
  4578. if (rxp->skb == NULL)
  4579. continue;
  4580. pci_unmap_single(tp->pdev,
  4581. pci_unmap_addr(rxp, mapping),
  4582. tp->rx_pkt_buf_sz - tp->rx_offset,
  4583. PCI_DMA_FROMDEVICE);
  4584. dev_kfree_skb_any(rxp->skb);
  4585. rxp->skb = NULL;
  4586. }
  4587. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4588. rxp = &tp->rx_jumbo_buffers[i];
  4589. if (rxp->skb == NULL)
  4590. continue;
  4591. pci_unmap_single(tp->pdev,
  4592. pci_unmap_addr(rxp, mapping),
  4593. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4594. PCI_DMA_FROMDEVICE);
  4595. dev_kfree_skb_any(rxp->skb);
  4596. rxp->skb = NULL;
  4597. }
  4598. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4599. struct tx_ring_info *txp;
  4600. struct sk_buff *skb;
  4601. txp = &tp->tx_buffers[i];
  4602. skb = txp->skb;
  4603. if (skb == NULL) {
  4604. i++;
  4605. continue;
  4606. }
  4607. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4608. txp->skb = NULL;
  4609. i += skb_shinfo(skb)->nr_frags + 1;
  4610. dev_kfree_skb_any(skb);
  4611. }
  4612. }
  4613. /* Initialize tx/rx rings for packet processing.
  4614. *
  4615. * The chip has been shut down and the driver detached from
  4616. * the networking, so no interrupts or new tx packets will
  4617. * end up in the driver. tp->{tx,}lock are held and thus
  4618. * we may not sleep.
  4619. */
  4620. static int tg3_init_rings(struct tg3 *tp)
  4621. {
  4622. u32 i;
  4623. /* Free up all the SKBs. */
  4624. tg3_free_rings(tp);
  4625. /* Zero out all descriptors. */
  4626. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4627. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4628. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4629. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4630. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4631. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4632. (tp->dev->mtu > ETH_DATA_LEN))
  4633. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4634. /* Initialize invariants of the rings, we only set this
  4635. * stuff once. This works because the card does not
  4636. * write into the rx buffer posting rings.
  4637. */
  4638. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4639. struct tg3_rx_buffer_desc *rxd;
  4640. rxd = &tp->rx_std[i];
  4641. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4642. << RXD_LEN_SHIFT;
  4643. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4644. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4645. (i << RXD_OPAQUE_INDEX_SHIFT));
  4646. }
  4647. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4648. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4649. struct tg3_rx_buffer_desc *rxd;
  4650. rxd = &tp->rx_jumbo[i];
  4651. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4652. << RXD_LEN_SHIFT;
  4653. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4654. RXD_FLAG_JUMBO;
  4655. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4656. (i << RXD_OPAQUE_INDEX_SHIFT));
  4657. }
  4658. }
  4659. /* Now allocate fresh SKBs for each rx ring. */
  4660. for (i = 0; i < tp->rx_pending; i++) {
  4661. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4662. printk(KERN_WARNING PFX
  4663. "%s: Using a smaller RX standard ring, "
  4664. "only %d out of %d buffers were allocated "
  4665. "successfully.\n",
  4666. tp->dev->name, i, tp->rx_pending);
  4667. if (i == 0)
  4668. return -ENOMEM;
  4669. tp->rx_pending = i;
  4670. break;
  4671. }
  4672. }
  4673. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4674. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4675. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4676. -1, i) < 0) {
  4677. printk(KERN_WARNING PFX
  4678. "%s: Using a smaller RX jumbo ring, "
  4679. "only %d out of %d buffers were "
  4680. "allocated successfully.\n",
  4681. tp->dev->name, i, tp->rx_jumbo_pending);
  4682. if (i == 0) {
  4683. tg3_free_rings(tp);
  4684. return -ENOMEM;
  4685. }
  4686. tp->rx_jumbo_pending = i;
  4687. break;
  4688. }
  4689. }
  4690. }
  4691. return 0;
  4692. }
  4693. /*
  4694. * Must not be invoked with interrupt sources disabled and
  4695. * the hardware shutdown down.
  4696. */
  4697. static void tg3_free_consistent(struct tg3 *tp)
  4698. {
  4699. kfree(tp->rx_std_buffers);
  4700. tp->rx_std_buffers = NULL;
  4701. if (tp->rx_std) {
  4702. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4703. tp->rx_std, tp->rx_std_mapping);
  4704. tp->rx_std = NULL;
  4705. }
  4706. if (tp->rx_jumbo) {
  4707. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4708. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4709. tp->rx_jumbo = NULL;
  4710. }
  4711. if (tp->rx_rcb) {
  4712. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4713. tp->rx_rcb, tp->rx_rcb_mapping);
  4714. tp->rx_rcb = NULL;
  4715. }
  4716. if (tp->tx_ring) {
  4717. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4718. tp->tx_ring, tp->tx_desc_mapping);
  4719. tp->tx_ring = NULL;
  4720. }
  4721. if (tp->hw_status) {
  4722. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4723. tp->hw_status, tp->status_mapping);
  4724. tp->hw_status = NULL;
  4725. }
  4726. if (tp->hw_stats) {
  4727. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4728. tp->hw_stats, tp->stats_mapping);
  4729. tp->hw_stats = NULL;
  4730. }
  4731. }
  4732. /*
  4733. * Must not be invoked with interrupt sources disabled and
  4734. * the hardware shutdown down. Can sleep.
  4735. */
  4736. static int tg3_alloc_consistent(struct tg3 *tp)
  4737. {
  4738. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4739. (TG3_RX_RING_SIZE +
  4740. TG3_RX_JUMBO_RING_SIZE)) +
  4741. (sizeof(struct tx_ring_info) *
  4742. TG3_TX_RING_SIZE),
  4743. GFP_KERNEL);
  4744. if (!tp->rx_std_buffers)
  4745. return -ENOMEM;
  4746. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4747. tp->tx_buffers = (struct tx_ring_info *)
  4748. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4749. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4750. &tp->rx_std_mapping);
  4751. if (!tp->rx_std)
  4752. goto err_out;
  4753. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4754. &tp->rx_jumbo_mapping);
  4755. if (!tp->rx_jumbo)
  4756. goto err_out;
  4757. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4758. &tp->rx_rcb_mapping);
  4759. if (!tp->rx_rcb)
  4760. goto err_out;
  4761. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4762. &tp->tx_desc_mapping);
  4763. if (!tp->tx_ring)
  4764. goto err_out;
  4765. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4766. TG3_HW_STATUS_SIZE,
  4767. &tp->status_mapping);
  4768. if (!tp->hw_status)
  4769. goto err_out;
  4770. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4771. sizeof(struct tg3_hw_stats),
  4772. &tp->stats_mapping);
  4773. if (!tp->hw_stats)
  4774. goto err_out;
  4775. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4776. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4777. return 0;
  4778. err_out:
  4779. tg3_free_consistent(tp);
  4780. return -ENOMEM;
  4781. }
  4782. #define MAX_WAIT_CNT 1000
  4783. /* To stop a block, clear the enable bit and poll till it
  4784. * clears. tp->lock is held.
  4785. */
  4786. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4787. {
  4788. unsigned int i;
  4789. u32 val;
  4790. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4791. switch (ofs) {
  4792. case RCVLSC_MODE:
  4793. case DMAC_MODE:
  4794. case MBFREE_MODE:
  4795. case BUFMGR_MODE:
  4796. case MEMARB_MODE:
  4797. /* We can't enable/disable these bits of the
  4798. * 5705/5750, just say success.
  4799. */
  4800. return 0;
  4801. default:
  4802. break;
  4803. }
  4804. }
  4805. val = tr32(ofs);
  4806. val &= ~enable_bit;
  4807. tw32_f(ofs, val);
  4808. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4809. udelay(100);
  4810. val = tr32(ofs);
  4811. if ((val & enable_bit) == 0)
  4812. break;
  4813. }
  4814. if (i == MAX_WAIT_CNT && !silent) {
  4815. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4816. "ofs=%lx enable_bit=%x\n",
  4817. ofs, enable_bit);
  4818. return -ENODEV;
  4819. }
  4820. return 0;
  4821. }
  4822. /* tp->lock is held. */
  4823. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4824. {
  4825. int i, err;
  4826. tg3_disable_ints(tp);
  4827. tp->rx_mode &= ~RX_MODE_ENABLE;
  4828. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4829. udelay(10);
  4830. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4831. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4832. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4833. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4834. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4835. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4836. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4837. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4838. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4839. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4840. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4841. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4842. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4843. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4844. tw32_f(MAC_MODE, tp->mac_mode);
  4845. udelay(40);
  4846. tp->tx_mode &= ~TX_MODE_ENABLE;
  4847. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4848. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4849. udelay(100);
  4850. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4851. break;
  4852. }
  4853. if (i >= MAX_WAIT_CNT) {
  4854. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4855. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4856. tp->dev->name, tr32(MAC_TX_MODE));
  4857. err |= -ENODEV;
  4858. }
  4859. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4860. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4861. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4862. tw32(FTQ_RESET, 0xffffffff);
  4863. tw32(FTQ_RESET, 0x00000000);
  4864. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4865. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4866. if (tp->hw_status)
  4867. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4868. if (tp->hw_stats)
  4869. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4870. return err;
  4871. }
  4872. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4873. {
  4874. int i;
  4875. u32 apedata;
  4876. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4877. if (apedata != APE_SEG_SIG_MAGIC)
  4878. return;
  4879. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4880. if (!(apedata & APE_FW_STATUS_READY))
  4881. return;
  4882. /* Wait for up to 1 millisecond for APE to service previous event. */
  4883. for (i = 0; i < 10; i++) {
  4884. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4885. return;
  4886. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4887. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4888. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4889. event | APE_EVENT_STATUS_EVENT_PENDING);
  4890. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4891. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4892. break;
  4893. udelay(100);
  4894. }
  4895. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4896. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4897. }
  4898. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4899. {
  4900. u32 event;
  4901. u32 apedata;
  4902. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4903. return;
  4904. switch (kind) {
  4905. case RESET_KIND_INIT:
  4906. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4907. APE_HOST_SEG_SIG_MAGIC);
  4908. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4909. APE_HOST_SEG_LEN_MAGIC);
  4910. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4911. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4912. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4913. APE_HOST_DRIVER_ID_MAGIC);
  4914. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4915. APE_HOST_BEHAV_NO_PHYLOCK);
  4916. event = APE_EVENT_STATUS_STATE_START;
  4917. break;
  4918. case RESET_KIND_SHUTDOWN:
  4919. /* With the interface we are currently using,
  4920. * APE does not track driver state. Wiping
  4921. * out the HOST SEGMENT SIGNATURE forces
  4922. * the APE to assume OS absent status.
  4923. */
  4924. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4925. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4926. break;
  4927. case RESET_KIND_SUSPEND:
  4928. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4929. break;
  4930. default:
  4931. return;
  4932. }
  4933. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4934. tg3_ape_send_event(tp, event);
  4935. }
  4936. /* tp->lock is held. */
  4937. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4938. {
  4939. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4940. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4941. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4942. switch (kind) {
  4943. case RESET_KIND_INIT:
  4944. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4945. DRV_STATE_START);
  4946. break;
  4947. case RESET_KIND_SHUTDOWN:
  4948. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4949. DRV_STATE_UNLOAD);
  4950. break;
  4951. case RESET_KIND_SUSPEND:
  4952. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4953. DRV_STATE_SUSPEND);
  4954. break;
  4955. default:
  4956. break;
  4957. }
  4958. }
  4959. if (kind == RESET_KIND_INIT ||
  4960. kind == RESET_KIND_SUSPEND)
  4961. tg3_ape_driver_state_change(tp, kind);
  4962. }
  4963. /* tp->lock is held. */
  4964. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4965. {
  4966. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4967. switch (kind) {
  4968. case RESET_KIND_INIT:
  4969. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4970. DRV_STATE_START_DONE);
  4971. break;
  4972. case RESET_KIND_SHUTDOWN:
  4973. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4974. DRV_STATE_UNLOAD_DONE);
  4975. break;
  4976. default:
  4977. break;
  4978. }
  4979. }
  4980. if (kind == RESET_KIND_SHUTDOWN)
  4981. tg3_ape_driver_state_change(tp, kind);
  4982. }
  4983. /* tp->lock is held. */
  4984. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4985. {
  4986. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4987. switch (kind) {
  4988. case RESET_KIND_INIT:
  4989. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4990. DRV_STATE_START);
  4991. break;
  4992. case RESET_KIND_SHUTDOWN:
  4993. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4994. DRV_STATE_UNLOAD);
  4995. break;
  4996. case RESET_KIND_SUSPEND:
  4997. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4998. DRV_STATE_SUSPEND);
  4999. break;
  5000. default:
  5001. break;
  5002. }
  5003. }
  5004. }
  5005. static int tg3_poll_fw(struct tg3 *tp)
  5006. {
  5007. int i;
  5008. u32 val;
  5009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5010. /* Wait up to 20ms for init done. */
  5011. for (i = 0; i < 200; i++) {
  5012. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5013. return 0;
  5014. udelay(100);
  5015. }
  5016. return -ENODEV;
  5017. }
  5018. /* Wait for firmware initialization to complete. */
  5019. for (i = 0; i < 100000; i++) {
  5020. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5021. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5022. break;
  5023. udelay(10);
  5024. }
  5025. /* Chip might not be fitted with firmware. Some Sun onboard
  5026. * parts are configured like that. So don't signal the timeout
  5027. * of the above loop as an error, but do report the lack of
  5028. * running firmware once.
  5029. */
  5030. if (i >= 100000 &&
  5031. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5032. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5033. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5034. tp->dev->name);
  5035. }
  5036. return 0;
  5037. }
  5038. /* Save PCI command register before chip reset */
  5039. static void tg3_save_pci_state(struct tg3 *tp)
  5040. {
  5041. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5042. }
  5043. /* Restore PCI state after chip reset */
  5044. static void tg3_restore_pci_state(struct tg3 *tp)
  5045. {
  5046. u32 val;
  5047. /* Re-enable indirect register accesses. */
  5048. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5049. tp->misc_host_ctrl);
  5050. /* Set MAX PCI retry to zero. */
  5051. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5052. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5053. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5054. val |= PCISTATE_RETRY_SAME_DMA;
  5055. /* Allow reads and writes to the APE register and memory space. */
  5056. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5057. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5058. PCISTATE_ALLOW_APE_SHMEM_WR;
  5059. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5060. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5061. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5062. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5063. pcie_set_readrq(tp->pdev, 4096);
  5064. else {
  5065. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5066. tp->pci_cacheline_sz);
  5067. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5068. tp->pci_lat_timer);
  5069. }
  5070. }
  5071. /* Make sure PCI-X relaxed ordering bit is clear. */
  5072. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5073. u16 pcix_cmd;
  5074. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5075. &pcix_cmd);
  5076. pcix_cmd &= ~PCI_X_CMD_ERO;
  5077. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5078. pcix_cmd);
  5079. }
  5080. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5081. /* Chip reset on 5780 will reset MSI enable bit,
  5082. * so need to restore it.
  5083. */
  5084. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5085. u16 ctrl;
  5086. pci_read_config_word(tp->pdev,
  5087. tp->msi_cap + PCI_MSI_FLAGS,
  5088. &ctrl);
  5089. pci_write_config_word(tp->pdev,
  5090. tp->msi_cap + PCI_MSI_FLAGS,
  5091. ctrl | PCI_MSI_FLAGS_ENABLE);
  5092. val = tr32(MSGINT_MODE);
  5093. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5094. }
  5095. }
  5096. }
  5097. static void tg3_stop_fw(struct tg3 *);
  5098. /* tp->lock is held. */
  5099. static int tg3_chip_reset(struct tg3 *tp)
  5100. {
  5101. u32 val;
  5102. void (*write_op)(struct tg3 *, u32, u32);
  5103. int err;
  5104. tg3_nvram_lock(tp);
  5105. tg3_mdio_stop(tp);
  5106. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5107. /* No matching tg3_nvram_unlock() after this because
  5108. * chip reset below will undo the nvram lock.
  5109. */
  5110. tp->nvram_lock_cnt = 0;
  5111. /* GRC_MISC_CFG core clock reset will clear the memory
  5112. * enable bit in PCI register 4 and the MSI enable bit
  5113. * on some chips, so we save relevant registers here.
  5114. */
  5115. tg3_save_pci_state(tp);
  5116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5117. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5118. tw32(GRC_FASTBOOT_PC, 0);
  5119. /*
  5120. * We must avoid the readl() that normally takes place.
  5121. * It locks machines, causes machine checks, and other
  5122. * fun things. So, temporarily disable the 5701
  5123. * hardware workaround, while we do the reset.
  5124. */
  5125. write_op = tp->write32;
  5126. if (write_op == tg3_write_flush_reg32)
  5127. tp->write32 = tg3_write32;
  5128. /* Prevent the irq handler from reading or writing PCI registers
  5129. * during chip reset when the memory enable bit in the PCI command
  5130. * register may be cleared. The chip does not generate interrupt
  5131. * at this time, but the irq handler may still be called due to irq
  5132. * sharing or irqpoll.
  5133. */
  5134. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5135. if (tp->hw_status) {
  5136. tp->hw_status->status = 0;
  5137. tp->hw_status->status_tag = 0;
  5138. }
  5139. tp->last_tag = 0;
  5140. smp_mb();
  5141. synchronize_irq(tp->pdev->irq);
  5142. /* do the reset */
  5143. val = GRC_MISC_CFG_CORECLK_RESET;
  5144. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5145. if (tr32(0x7e2c) == 0x60) {
  5146. tw32(0x7e2c, 0x20);
  5147. }
  5148. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5149. tw32(GRC_MISC_CFG, (1 << 29));
  5150. val |= (1 << 29);
  5151. }
  5152. }
  5153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5154. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5155. tw32(GRC_VCPU_EXT_CTRL,
  5156. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5157. }
  5158. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5159. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5160. tw32(GRC_MISC_CFG, val);
  5161. /* restore 5701 hardware bug workaround write method */
  5162. tp->write32 = write_op;
  5163. /* Unfortunately, we have to delay before the PCI read back.
  5164. * Some 575X chips even will not respond to a PCI cfg access
  5165. * when the reset command is given to the chip.
  5166. *
  5167. * How do these hardware designers expect things to work
  5168. * properly if the PCI write is posted for a long period
  5169. * of time? It is always necessary to have some method by
  5170. * which a register read back can occur to push the write
  5171. * out which does the reset.
  5172. *
  5173. * For most tg3 variants the trick below was working.
  5174. * Ho hum...
  5175. */
  5176. udelay(120);
  5177. /* Flush PCI posted writes. The normal MMIO registers
  5178. * are inaccessible at this time so this is the only
  5179. * way to make this reliably (actually, this is no longer
  5180. * the case, see above). I tried to use indirect
  5181. * register read/write but this upset some 5701 variants.
  5182. */
  5183. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5184. udelay(120);
  5185. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5186. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5187. int i;
  5188. u32 cfg_val;
  5189. /* Wait for link training to complete. */
  5190. for (i = 0; i < 5000; i++)
  5191. udelay(100);
  5192. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5193. pci_write_config_dword(tp->pdev, 0xc4,
  5194. cfg_val | (1 << 15));
  5195. }
  5196. /* Set PCIE max payload size to 128 bytes and
  5197. * clear the "no snoop" and "relaxed ordering" bits.
  5198. */
  5199. pci_write_config_word(tp->pdev,
  5200. tp->pcie_cap + PCI_EXP_DEVCTL,
  5201. 0);
  5202. pcie_set_readrq(tp->pdev, 4096);
  5203. /* Clear error status */
  5204. pci_write_config_word(tp->pdev,
  5205. tp->pcie_cap + PCI_EXP_DEVSTA,
  5206. PCI_EXP_DEVSTA_CED |
  5207. PCI_EXP_DEVSTA_NFED |
  5208. PCI_EXP_DEVSTA_FED |
  5209. PCI_EXP_DEVSTA_URD);
  5210. }
  5211. tg3_restore_pci_state(tp);
  5212. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5213. val = 0;
  5214. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5215. val = tr32(MEMARB_MODE);
  5216. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5217. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5218. tg3_stop_fw(tp);
  5219. tw32(0x5000, 0x400);
  5220. }
  5221. tw32(GRC_MODE, tp->grc_mode);
  5222. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5223. val = tr32(0xc4);
  5224. tw32(0xc4, val | (1 << 15));
  5225. }
  5226. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5228. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5229. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5230. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5231. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5232. }
  5233. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5234. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5235. tw32_f(MAC_MODE, tp->mac_mode);
  5236. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5237. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5238. tw32_f(MAC_MODE, tp->mac_mode);
  5239. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5240. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5241. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5242. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5243. tw32_f(MAC_MODE, tp->mac_mode);
  5244. } else
  5245. tw32_f(MAC_MODE, 0);
  5246. udelay(40);
  5247. tg3_mdio_start(tp);
  5248. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5249. err = tg3_poll_fw(tp);
  5250. if (err)
  5251. return err;
  5252. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5253. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5254. val = tr32(0x7c00);
  5255. tw32(0x7c00, val | (1 << 25));
  5256. }
  5257. /* Reprobe ASF enable state. */
  5258. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5259. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5260. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5261. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5262. u32 nic_cfg;
  5263. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5264. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5265. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5266. tp->last_event_jiffies = jiffies;
  5267. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5268. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5269. }
  5270. }
  5271. return 0;
  5272. }
  5273. /* tp->lock is held. */
  5274. static void tg3_stop_fw(struct tg3 *tp)
  5275. {
  5276. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5277. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5278. /* Wait for RX cpu to ACK the previous event. */
  5279. tg3_wait_for_event_ack(tp);
  5280. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5281. tg3_generate_fw_event(tp);
  5282. /* Wait for RX cpu to ACK this event. */
  5283. tg3_wait_for_event_ack(tp);
  5284. }
  5285. }
  5286. /* tp->lock is held. */
  5287. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5288. {
  5289. int err;
  5290. tg3_stop_fw(tp);
  5291. tg3_write_sig_pre_reset(tp, kind);
  5292. tg3_abort_hw(tp, silent);
  5293. err = tg3_chip_reset(tp);
  5294. tg3_write_sig_legacy(tp, kind);
  5295. tg3_write_sig_post_reset(tp, kind);
  5296. if (err)
  5297. return err;
  5298. return 0;
  5299. }
  5300. #define RX_CPU_SCRATCH_BASE 0x30000
  5301. #define RX_CPU_SCRATCH_SIZE 0x04000
  5302. #define TX_CPU_SCRATCH_BASE 0x34000
  5303. #define TX_CPU_SCRATCH_SIZE 0x04000
  5304. /* tp->lock is held. */
  5305. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5306. {
  5307. int i;
  5308. BUG_ON(offset == TX_CPU_BASE &&
  5309. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5311. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5312. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5313. return 0;
  5314. }
  5315. if (offset == RX_CPU_BASE) {
  5316. for (i = 0; i < 10000; i++) {
  5317. tw32(offset + CPU_STATE, 0xffffffff);
  5318. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5319. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5320. break;
  5321. }
  5322. tw32(offset + CPU_STATE, 0xffffffff);
  5323. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5324. udelay(10);
  5325. } else {
  5326. for (i = 0; i < 10000; i++) {
  5327. tw32(offset + CPU_STATE, 0xffffffff);
  5328. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5329. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5330. break;
  5331. }
  5332. }
  5333. if (i >= 10000) {
  5334. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5335. "and %s CPU\n",
  5336. tp->dev->name,
  5337. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5338. return -ENODEV;
  5339. }
  5340. /* Clear firmware's nvram arbitration. */
  5341. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5342. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5343. return 0;
  5344. }
  5345. struct fw_info {
  5346. unsigned int fw_base;
  5347. unsigned int fw_len;
  5348. const __be32 *fw_data;
  5349. };
  5350. /* tp->lock is held. */
  5351. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5352. int cpu_scratch_size, struct fw_info *info)
  5353. {
  5354. int err, lock_err, i;
  5355. void (*write_op)(struct tg3 *, u32, u32);
  5356. if (cpu_base == TX_CPU_BASE &&
  5357. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5358. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5359. "TX cpu firmware on %s which is 5705.\n",
  5360. tp->dev->name);
  5361. return -EINVAL;
  5362. }
  5363. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5364. write_op = tg3_write_mem;
  5365. else
  5366. write_op = tg3_write_indirect_reg32;
  5367. /* It is possible that bootcode is still loading at this point.
  5368. * Get the nvram lock first before halting the cpu.
  5369. */
  5370. lock_err = tg3_nvram_lock(tp);
  5371. err = tg3_halt_cpu(tp, cpu_base);
  5372. if (!lock_err)
  5373. tg3_nvram_unlock(tp);
  5374. if (err)
  5375. goto out;
  5376. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5377. write_op(tp, cpu_scratch_base + i, 0);
  5378. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5379. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5380. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5381. write_op(tp, (cpu_scratch_base +
  5382. (info->fw_base & 0xffff) +
  5383. (i * sizeof(u32))),
  5384. be32_to_cpu(info->fw_data[i]));
  5385. err = 0;
  5386. out:
  5387. return err;
  5388. }
  5389. /* tp->lock is held. */
  5390. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5391. {
  5392. struct fw_info info;
  5393. const __be32 *fw_data;
  5394. int err, i;
  5395. fw_data = (void *)tp->fw->data;
  5396. /* Firmware blob starts with version numbers, followed by
  5397. start address and length. We are setting complete length.
  5398. length = end_address_of_bss - start_address_of_text.
  5399. Remainder is the blob to be loaded contiguously
  5400. from start address. */
  5401. info.fw_base = be32_to_cpu(fw_data[1]);
  5402. info.fw_len = tp->fw->size - 12;
  5403. info.fw_data = &fw_data[3];
  5404. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5405. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5406. &info);
  5407. if (err)
  5408. return err;
  5409. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5410. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5411. &info);
  5412. if (err)
  5413. return err;
  5414. /* Now startup only the RX cpu. */
  5415. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5416. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5417. for (i = 0; i < 5; i++) {
  5418. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5419. break;
  5420. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5421. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5422. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5423. udelay(1000);
  5424. }
  5425. if (i >= 5) {
  5426. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5427. "to set RX CPU PC, is %08x should be %08x\n",
  5428. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5429. info.fw_base);
  5430. return -ENODEV;
  5431. }
  5432. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5433. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5434. return 0;
  5435. }
  5436. /* 5705 needs a special version of the TSO firmware. */
  5437. /* tp->lock is held. */
  5438. static int tg3_load_tso_firmware(struct tg3 *tp)
  5439. {
  5440. struct fw_info info;
  5441. const __be32 *fw_data;
  5442. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5443. int err, i;
  5444. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5445. return 0;
  5446. fw_data = (void *)tp->fw->data;
  5447. /* Firmware blob starts with version numbers, followed by
  5448. start address and length. We are setting complete length.
  5449. length = end_address_of_bss - start_address_of_text.
  5450. Remainder is the blob to be loaded contiguously
  5451. from start address. */
  5452. info.fw_base = be32_to_cpu(fw_data[1]);
  5453. cpu_scratch_size = tp->fw_len;
  5454. info.fw_len = tp->fw->size - 12;
  5455. info.fw_data = &fw_data[3];
  5456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5457. cpu_base = RX_CPU_BASE;
  5458. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5459. } else {
  5460. cpu_base = TX_CPU_BASE;
  5461. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5462. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5463. }
  5464. err = tg3_load_firmware_cpu(tp, cpu_base,
  5465. cpu_scratch_base, cpu_scratch_size,
  5466. &info);
  5467. if (err)
  5468. return err;
  5469. /* Now startup the cpu. */
  5470. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5471. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5472. for (i = 0; i < 5; i++) {
  5473. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5474. break;
  5475. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5476. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5477. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5478. udelay(1000);
  5479. }
  5480. if (i >= 5) {
  5481. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5482. "to set CPU PC, is %08x should be %08x\n",
  5483. tp->dev->name, tr32(cpu_base + CPU_PC),
  5484. info.fw_base);
  5485. return -ENODEV;
  5486. }
  5487. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5488. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5489. return 0;
  5490. }
  5491. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5492. {
  5493. struct tg3 *tp = netdev_priv(dev);
  5494. struct sockaddr *addr = p;
  5495. int err = 0, skip_mac_1 = 0;
  5496. if (!is_valid_ether_addr(addr->sa_data))
  5497. return -EINVAL;
  5498. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5499. if (!netif_running(dev))
  5500. return 0;
  5501. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5502. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5503. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5504. addr0_low = tr32(MAC_ADDR_0_LOW);
  5505. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5506. addr1_low = tr32(MAC_ADDR_1_LOW);
  5507. /* Skip MAC addr 1 if ASF is using it. */
  5508. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5509. !(addr1_high == 0 && addr1_low == 0))
  5510. skip_mac_1 = 1;
  5511. }
  5512. spin_lock_bh(&tp->lock);
  5513. __tg3_set_mac_addr(tp, skip_mac_1);
  5514. spin_unlock_bh(&tp->lock);
  5515. return err;
  5516. }
  5517. /* tp->lock is held. */
  5518. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5519. dma_addr_t mapping, u32 maxlen_flags,
  5520. u32 nic_addr)
  5521. {
  5522. tg3_write_mem(tp,
  5523. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5524. ((u64) mapping >> 32));
  5525. tg3_write_mem(tp,
  5526. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5527. ((u64) mapping & 0xffffffff));
  5528. tg3_write_mem(tp,
  5529. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5530. maxlen_flags);
  5531. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5532. tg3_write_mem(tp,
  5533. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5534. nic_addr);
  5535. }
  5536. static void __tg3_set_rx_mode(struct net_device *);
  5537. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5538. {
  5539. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5540. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5541. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5542. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5543. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5544. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5545. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5546. }
  5547. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5548. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5549. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5550. u32 val = ec->stats_block_coalesce_usecs;
  5551. if (!netif_carrier_ok(tp->dev))
  5552. val = 0;
  5553. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5554. }
  5555. }
  5556. /* tp->lock is held. */
  5557. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5558. {
  5559. u32 val, rdmac_mode;
  5560. int i, err, limit;
  5561. tg3_disable_ints(tp);
  5562. tg3_stop_fw(tp);
  5563. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5564. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5565. tg3_abort_hw(tp, 1);
  5566. }
  5567. if (reset_phy &&
  5568. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5569. tg3_phy_reset(tp);
  5570. err = tg3_chip_reset(tp);
  5571. if (err)
  5572. return err;
  5573. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5574. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5575. val = tr32(TG3_CPMU_CTRL);
  5576. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5577. tw32(TG3_CPMU_CTRL, val);
  5578. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5579. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5580. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5581. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5582. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5583. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5584. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5585. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5586. val = tr32(TG3_CPMU_HST_ACC);
  5587. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5588. val |= CPMU_HST_ACC_MACCLK_6_25;
  5589. tw32(TG3_CPMU_HST_ACC, val);
  5590. }
  5591. /* This works around an issue with Athlon chipsets on
  5592. * B3 tigon3 silicon. This bit has no effect on any
  5593. * other revision. But do not set this on PCI Express
  5594. * chips and don't even touch the clocks if the CPMU is present.
  5595. */
  5596. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5597. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5598. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5599. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5600. }
  5601. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5602. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5603. val = tr32(TG3PCI_PCISTATE);
  5604. val |= PCISTATE_RETRY_SAME_DMA;
  5605. tw32(TG3PCI_PCISTATE, val);
  5606. }
  5607. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5608. /* Allow reads and writes to the
  5609. * APE register and memory space.
  5610. */
  5611. val = tr32(TG3PCI_PCISTATE);
  5612. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5613. PCISTATE_ALLOW_APE_SHMEM_WR;
  5614. tw32(TG3PCI_PCISTATE, val);
  5615. }
  5616. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5617. /* Enable some hw fixes. */
  5618. val = tr32(TG3PCI_MSI_DATA);
  5619. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5620. tw32(TG3PCI_MSI_DATA, val);
  5621. }
  5622. /* Descriptor ring init may make accesses to the
  5623. * NIC SRAM area to setup the TX descriptors, so we
  5624. * can only do this after the hardware has been
  5625. * successfully reset.
  5626. */
  5627. err = tg3_init_rings(tp);
  5628. if (err)
  5629. return err;
  5630. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5631. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5632. /* This value is determined during the probe time DMA
  5633. * engine test, tg3_test_dma.
  5634. */
  5635. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5636. }
  5637. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5638. GRC_MODE_4X_NIC_SEND_RINGS |
  5639. GRC_MODE_NO_TX_PHDR_CSUM |
  5640. GRC_MODE_NO_RX_PHDR_CSUM);
  5641. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5642. /* Pseudo-header checksum is done by hardware logic and not
  5643. * the offload processers, so make the chip do the pseudo-
  5644. * header checksums on receive. For transmit it is more
  5645. * convenient to do the pseudo-header checksum in software
  5646. * as Linux does that on transmit for us in all cases.
  5647. */
  5648. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5649. tw32(GRC_MODE,
  5650. tp->grc_mode |
  5651. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5652. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5653. val = tr32(GRC_MISC_CFG);
  5654. val &= ~0xff;
  5655. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5656. tw32(GRC_MISC_CFG, val);
  5657. /* Initialize MBUF/DESC pool. */
  5658. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5659. /* Do nothing. */
  5660. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5661. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5663. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5664. else
  5665. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5666. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5667. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5668. }
  5669. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5670. int fw_len;
  5671. fw_len = tp->fw_len;
  5672. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5673. tw32(BUFMGR_MB_POOL_ADDR,
  5674. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5675. tw32(BUFMGR_MB_POOL_SIZE,
  5676. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5677. }
  5678. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5679. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5680. tp->bufmgr_config.mbuf_read_dma_low_water);
  5681. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5682. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5683. tw32(BUFMGR_MB_HIGH_WATER,
  5684. tp->bufmgr_config.mbuf_high_water);
  5685. } else {
  5686. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5687. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5688. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5689. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5690. tw32(BUFMGR_MB_HIGH_WATER,
  5691. tp->bufmgr_config.mbuf_high_water_jumbo);
  5692. }
  5693. tw32(BUFMGR_DMA_LOW_WATER,
  5694. tp->bufmgr_config.dma_low_water);
  5695. tw32(BUFMGR_DMA_HIGH_WATER,
  5696. tp->bufmgr_config.dma_high_water);
  5697. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5698. for (i = 0; i < 2000; i++) {
  5699. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5700. break;
  5701. udelay(10);
  5702. }
  5703. if (i >= 2000) {
  5704. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5705. tp->dev->name);
  5706. return -ENODEV;
  5707. }
  5708. /* Setup replenish threshold. */
  5709. val = tp->rx_pending / 8;
  5710. if (val == 0)
  5711. val = 1;
  5712. else if (val > tp->rx_std_max_post)
  5713. val = tp->rx_std_max_post;
  5714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5715. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5716. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5717. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5718. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5719. }
  5720. tw32(RCVBDI_STD_THRESH, val);
  5721. /* Initialize TG3_BDINFO's at:
  5722. * RCVDBDI_STD_BD: standard eth size rx ring
  5723. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5724. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5725. *
  5726. * like so:
  5727. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5728. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5729. * ring attribute flags
  5730. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5731. *
  5732. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5733. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5734. *
  5735. * The size of each ring is fixed in the firmware, but the location is
  5736. * configurable.
  5737. */
  5738. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5739. ((u64) tp->rx_std_mapping >> 32));
  5740. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5741. ((u64) tp->rx_std_mapping & 0xffffffff));
  5742. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5743. NIC_SRAM_RX_BUFFER_DESC);
  5744. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5745. * configs on 5705.
  5746. */
  5747. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5748. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5749. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5750. } else {
  5751. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5752. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5753. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5754. BDINFO_FLAGS_DISABLED);
  5755. /* Setup replenish threshold. */
  5756. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5757. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5758. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5759. ((u64) tp->rx_jumbo_mapping >> 32));
  5760. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5761. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5762. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5763. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5764. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5765. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5766. } else {
  5767. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5768. BDINFO_FLAGS_DISABLED);
  5769. }
  5770. }
  5771. /* There is only one send ring on 5705/5750, no need to explicitly
  5772. * disable the others.
  5773. */
  5774. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5775. /* Clear out send RCB ring in SRAM. */
  5776. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5777. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5778. BDINFO_FLAGS_DISABLED);
  5779. }
  5780. tp->tx_prod = 0;
  5781. tp->tx_cons = 0;
  5782. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5783. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5784. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5785. tp->tx_desc_mapping,
  5786. (TG3_TX_RING_SIZE <<
  5787. BDINFO_FLAGS_MAXLEN_SHIFT),
  5788. NIC_SRAM_TX_BUFFER_DESC);
  5789. /* There is only one receive return ring on 5705/5750, no need
  5790. * to explicitly disable the others.
  5791. */
  5792. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5793. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5794. i += TG3_BDINFO_SIZE) {
  5795. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5796. BDINFO_FLAGS_DISABLED);
  5797. }
  5798. }
  5799. tp->rx_rcb_ptr = 0;
  5800. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5801. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5802. tp->rx_rcb_mapping,
  5803. (TG3_RX_RCB_RING_SIZE(tp) <<
  5804. BDINFO_FLAGS_MAXLEN_SHIFT),
  5805. 0);
  5806. tp->rx_std_ptr = tp->rx_pending;
  5807. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5808. tp->rx_std_ptr);
  5809. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5810. tp->rx_jumbo_pending : 0;
  5811. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5812. tp->rx_jumbo_ptr);
  5813. /* Initialize MAC address and backoff seed. */
  5814. __tg3_set_mac_addr(tp, 0);
  5815. /* MTU + ethernet header + FCS + optional VLAN tag */
  5816. tw32(MAC_RX_MTU_SIZE,
  5817. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5818. /* The slot time is changed by tg3_setup_phy if we
  5819. * run at gigabit with half duplex.
  5820. */
  5821. tw32(MAC_TX_LENGTHS,
  5822. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5823. (6 << TX_LENGTHS_IPG_SHIFT) |
  5824. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5825. /* Receive rules. */
  5826. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5827. tw32(RCVLPC_CONFIG, 0x0181);
  5828. /* Calculate RDMAC_MODE setting early, we need it to determine
  5829. * the RCVLPC_STATE_ENABLE mask.
  5830. */
  5831. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5832. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5833. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5834. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5835. RDMAC_MODE_LNGREAD_ENAB);
  5836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5839. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5840. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5841. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5842. /* If statement applies to 5705 and 5750 PCI devices only */
  5843. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5844. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5845. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5846. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5848. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5849. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5850. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5851. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5852. }
  5853. }
  5854. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5855. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5856. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5857. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5860. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5861. /* Receive/send statistics. */
  5862. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5863. val = tr32(RCVLPC_STATS_ENABLE);
  5864. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5865. tw32(RCVLPC_STATS_ENABLE, val);
  5866. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5867. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5868. val = tr32(RCVLPC_STATS_ENABLE);
  5869. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5870. tw32(RCVLPC_STATS_ENABLE, val);
  5871. } else {
  5872. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5873. }
  5874. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5875. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5876. tw32(SNDDATAI_STATSCTRL,
  5877. (SNDDATAI_SCTRL_ENABLE |
  5878. SNDDATAI_SCTRL_FASTUPD));
  5879. /* Setup host coalescing engine. */
  5880. tw32(HOSTCC_MODE, 0);
  5881. for (i = 0; i < 2000; i++) {
  5882. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5883. break;
  5884. udelay(10);
  5885. }
  5886. __tg3_set_coalesce(tp, &tp->coal);
  5887. /* set status block DMA address */
  5888. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5889. ((u64) tp->status_mapping >> 32));
  5890. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5891. ((u64) tp->status_mapping & 0xffffffff));
  5892. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5893. /* Status/statistics block address. See tg3_timer,
  5894. * the tg3_periodic_fetch_stats call there, and
  5895. * tg3_get_stats to see how this works for 5705/5750 chips.
  5896. */
  5897. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5898. ((u64) tp->stats_mapping >> 32));
  5899. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5900. ((u64) tp->stats_mapping & 0xffffffff));
  5901. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5902. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5903. }
  5904. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5905. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5906. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5907. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5908. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5909. /* Clear statistics/status block in chip, and status block in ram. */
  5910. for (i = NIC_SRAM_STATS_BLK;
  5911. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5912. i += sizeof(u32)) {
  5913. tg3_write_mem(tp, i, 0);
  5914. udelay(40);
  5915. }
  5916. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5917. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5918. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5919. /* reset to prevent losing 1st rx packet intermittently */
  5920. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5921. udelay(10);
  5922. }
  5923. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5924. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5925. else
  5926. tp->mac_mode = 0;
  5927. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5928. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5929. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5930. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5931. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5932. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5933. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5934. udelay(40);
  5935. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5936. * If TG3_FLG2_IS_NIC is zero, we should read the
  5937. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5938. * whether used as inputs or outputs, are set by boot code after
  5939. * reset.
  5940. */
  5941. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5942. u32 gpio_mask;
  5943. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5944. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5945. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5947. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5948. GRC_LCLCTRL_GPIO_OUTPUT3;
  5949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5950. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5951. tp->grc_local_ctrl &= ~gpio_mask;
  5952. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5953. /* GPIO1 must be driven high for eeprom write protect */
  5954. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5955. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5956. GRC_LCLCTRL_GPIO_OUTPUT1);
  5957. }
  5958. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5959. udelay(100);
  5960. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5961. tp->last_tag = 0;
  5962. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5963. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5964. udelay(40);
  5965. }
  5966. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5967. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5968. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5969. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5970. WDMAC_MODE_LNGREAD_ENAB);
  5971. /* If statement applies to 5705 and 5750 PCI devices only */
  5972. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5973. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5975. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5976. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5977. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5978. /* nothing */
  5979. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5980. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5981. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5982. val |= WDMAC_MODE_RX_ACCEL;
  5983. }
  5984. }
  5985. /* Enable host coalescing bug fix */
  5986. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  5987. val |= WDMAC_MODE_STATUS_TAG_FIX;
  5988. tw32_f(WDMAC_MODE, val);
  5989. udelay(40);
  5990. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5991. u16 pcix_cmd;
  5992. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5993. &pcix_cmd);
  5994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5995. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5996. pcix_cmd |= PCI_X_CMD_READ_2K;
  5997. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5998. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5999. pcix_cmd |= PCI_X_CMD_READ_2K;
  6000. }
  6001. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6002. pcix_cmd);
  6003. }
  6004. tw32_f(RDMAC_MODE, rdmac_mode);
  6005. udelay(40);
  6006. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6007. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6008. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6010. tw32(SNDDATAC_MODE,
  6011. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6012. else
  6013. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6014. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6015. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6016. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6017. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6018. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6019. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6020. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6021. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6022. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6023. err = tg3_load_5701_a0_firmware_fix(tp);
  6024. if (err)
  6025. return err;
  6026. }
  6027. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6028. err = tg3_load_tso_firmware(tp);
  6029. if (err)
  6030. return err;
  6031. }
  6032. tp->tx_mode = TX_MODE_ENABLE;
  6033. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6034. udelay(100);
  6035. tp->rx_mode = RX_MODE_ENABLE;
  6036. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6037. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6038. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6039. udelay(10);
  6040. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6041. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6042. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6043. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6044. udelay(10);
  6045. }
  6046. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6047. udelay(10);
  6048. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6049. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6050. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6051. /* Set drive transmission level to 1.2V */
  6052. /* only if the signal pre-emphasis bit is not set */
  6053. val = tr32(MAC_SERDES_CFG);
  6054. val &= 0xfffff000;
  6055. val |= 0x880;
  6056. tw32(MAC_SERDES_CFG, val);
  6057. }
  6058. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6059. tw32(MAC_SERDES_CFG, 0x616000);
  6060. }
  6061. /* Prevent chip from dropping frames when flow control
  6062. * is enabled.
  6063. */
  6064. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6066. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6067. /* Use hardware link auto-negotiation */
  6068. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6069. }
  6070. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6071. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6072. u32 tmp;
  6073. tmp = tr32(SERDES_RX_CTRL);
  6074. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6075. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6076. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6077. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6078. }
  6079. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6080. if (tp->link_config.phy_is_low_power) {
  6081. tp->link_config.phy_is_low_power = 0;
  6082. tp->link_config.speed = tp->link_config.orig_speed;
  6083. tp->link_config.duplex = tp->link_config.orig_duplex;
  6084. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6085. }
  6086. err = tg3_setup_phy(tp, 0);
  6087. if (err)
  6088. return err;
  6089. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6090. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6091. u32 tmp;
  6092. /* Clear CRC stats. */
  6093. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6094. tg3_writephy(tp, MII_TG3_TEST1,
  6095. tmp | MII_TG3_TEST1_CRC_EN);
  6096. tg3_readphy(tp, 0x14, &tmp);
  6097. }
  6098. }
  6099. }
  6100. __tg3_set_rx_mode(tp->dev);
  6101. /* Initialize receive rules. */
  6102. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6103. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6104. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6105. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6106. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6107. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6108. limit = 8;
  6109. else
  6110. limit = 16;
  6111. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6112. limit -= 4;
  6113. switch (limit) {
  6114. case 16:
  6115. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6116. case 15:
  6117. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6118. case 14:
  6119. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6120. case 13:
  6121. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6122. case 12:
  6123. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6124. case 11:
  6125. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6126. case 10:
  6127. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6128. case 9:
  6129. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6130. case 8:
  6131. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6132. case 7:
  6133. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6134. case 6:
  6135. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6136. case 5:
  6137. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6138. case 4:
  6139. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6140. case 3:
  6141. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6142. case 2:
  6143. case 1:
  6144. default:
  6145. break;
  6146. }
  6147. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6148. /* Write our heartbeat update interval to APE. */
  6149. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6150. APE_HOST_HEARTBEAT_INT_DISABLE);
  6151. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6152. return 0;
  6153. }
  6154. /* Called at device open time to get the chip ready for
  6155. * packet processing. Invoked with tp->lock held.
  6156. */
  6157. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6158. {
  6159. tg3_switch_clocks(tp);
  6160. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6161. return tg3_reset_hw(tp, reset_phy);
  6162. }
  6163. #define TG3_STAT_ADD32(PSTAT, REG) \
  6164. do { u32 __val = tr32(REG); \
  6165. (PSTAT)->low += __val; \
  6166. if ((PSTAT)->low < __val) \
  6167. (PSTAT)->high += 1; \
  6168. } while (0)
  6169. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6170. {
  6171. struct tg3_hw_stats *sp = tp->hw_stats;
  6172. if (!netif_carrier_ok(tp->dev))
  6173. return;
  6174. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6175. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6176. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6177. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6178. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6179. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6180. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6181. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6182. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6183. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6184. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6185. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6186. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6187. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6188. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6189. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6190. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6191. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6192. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6193. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6194. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6195. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6196. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6197. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6198. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6199. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6200. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6201. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6202. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6203. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6204. }
  6205. static void tg3_timer(unsigned long __opaque)
  6206. {
  6207. struct tg3 *tp = (struct tg3 *) __opaque;
  6208. if (tp->irq_sync)
  6209. goto restart_timer;
  6210. spin_lock(&tp->lock);
  6211. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6212. /* All of this garbage is because when using non-tagged
  6213. * IRQ status the mailbox/status_block protocol the chip
  6214. * uses with the cpu is race prone.
  6215. */
  6216. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6217. tw32(GRC_LOCAL_CTRL,
  6218. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6219. } else {
  6220. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6221. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6222. }
  6223. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6224. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6225. spin_unlock(&tp->lock);
  6226. schedule_work(&tp->reset_task);
  6227. return;
  6228. }
  6229. }
  6230. /* This part only runs once per second. */
  6231. if (!--tp->timer_counter) {
  6232. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6233. tg3_periodic_fetch_stats(tp);
  6234. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6235. u32 mac_stat;
  6236. int phy_event;
  6237. mac_stat = tr32(MAC_STATUS);
  6238. phy_event = 0;
  6239. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6240. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6241. phy_event = 1;
  6242. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6243. phy_event = 1;
  6244. if (phy_event)
  6245. tg3_setup_phy(tp, 0);
  6246. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6247. u32 mac_stat = tr32(MAC_STATUS);
  6248. int need_setup = 0;
  6249. if (netif_carrier_ok(tp->dev) &&
  6250. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6251. need_setup = 1;
  6252. }
  6253. if (! netif_carrier_ok(tp->dev) &&
  6254. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6255. MAC_STATUS_SIGNAL_DET))) {
  6256. need_setup = 1;
  6257. }
  6258. if (need_setup) {
  6259. if (!tp->serdes_counter) {
  6260. tw32_f(MAC_MODE,
  6261. (tp->mac_mode &
  6262. ~MAC_MODE_PORT_MODE_MASK));
  6263. udelay(40);
  6264. tw32_f(MAC_MODE, tp->mac_mode);
  6265. udelay(40);
  6266. }
  6267. tg3_setup_phy(tp, 0);
  6268. }
  6269. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6270. tg3_serdes_parallel_detect(tp);
  6271. tp->timer_counter = tp->timer_multiplier;
  6272. }
  6273. /* Heartbeat is only sent once every 2 seconds.
  6274. *
  6275. * The heartbeat is to tell the ASF firmware that the host
  6276. * driver is still alive. In the event that the OS crashes,
  6277. * ASF needs to reset the hardware to free up the FIFO space
  6278. * that may be filled with rx packets destined for the host.
  6279. * If the FIFO is full, ASF will no longer function properly.
  6280. *
  6281. * Unintended resets have been reported on real time kernels
  6282. * where the timer doesn't run on time. Netpoll will also have
  6283. * same problem.
  6284. *
  6285. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6286. * to check the ring condition when the heartbeat is expiring
  6287. * before doing the reset. This will prevent most unintended
  6288. * resets.
  6289. */
  6290. if (!--tp->asf_counter) {
  6291. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6292. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6293. tg3_wait_for_event_ack(tp);
  6294. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6295. FWCMD_NICDRV_ALIVE3);
  6296. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6297. /* 5 seconds timeout */
  6298. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6299. tg3_generate_fw_event(tp);
  6300. }
  6301. tp->asf_counter = tp->asf_multiplier;
  6302. }
  6303. spin_unlock(&tp->lock);
  6304. restart_timer:
  6305. tp->timer.expires = jiffies + tp->timer_offset;
  6306. add_timer(&tp->timer);
  6307. }
  6308. static int tg3_request_irq(struct tg3 *tp)
  6309. {
  6310. irq_handler_t fn;
  6311. unsigned long flags;
  6312. struct net_device *dev = tp->dev;
  6313. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6314. fn = tg3_msi;
  6315. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6316. fn = tg3_msi_1shot;
  6317. flags = IRQF_SAMPLE_RANDOM;
  6318. } else {
  6319. fn = tg3_interrupt;
  6320. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6321. fn = tg3_interrupt_tagged;
  6322. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6323. }
  6324. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6325. }
  6326. static int tg3_test_interrupt(struct tg3 *tp)
  6327. {
  6328. struct net_device *dev = tp->dev;
  6329. int err, i, intr_ok = 0;
  6330. if (!netif_running(dev))
  6331. return -ENODEV;
  6332. tg3_disable_ints(tp);
  6333. free_irq(tp->pdev->irq, dev);
  6334. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6335. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6336. if (err)
  6337. return err;
  6338. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6339. tg3_enable_ints(tp);
  6340. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6341. HOSTCC_MODE_NOW);
  6342. for (i = 0; i < 5; i++) {
  6343. u32 int_mbox, misc_host_ctrl;
  6344. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6345. TG3_64BIT_REG_LOW);
  6346. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6347. if ((int_mbox != 0) ||
  6348. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6349. intr_ok = 1;
  6350. break;
  6351. }
  6352. msleep(10);
  6353. }
  6354. tg3_disable_ints(tp);
  6355. free_irq(tp->pdev->irq, dev);
  6356. err = tg3_request_irq(tp);
  6357. if (err)
  6358. return err;
  6359. if (intr_ok)
  6360. return 0;
  6361. return -EIO;
  6362. }
  6363. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6364. * successfully restored
  6365. */
  6366. static int tg3_test_msi(struct tg3 *tp)
  6367. {
  6368. struct net_device *dev = tp->dev;
  6369. int err;
  6370. u16 pci_cmd;
  6371. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6372. return 0;
  6373. /* Turn off SERR reporting in case MSI terminates with Master
  6374. * Abort.
  6375. */
  6376. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6377. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6378. pci_cmd & ~PCI_COMMAND_SERR);
  6379. err = tg3_test_interrupt(tp);
  6380. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6381. if (!err)
  6382. return 0;
  6383. /* other failures */
  6384. if (err != -EIO)
  6385. return err;
  6386. /* MSI test failed, go back to INTx mode */
  6387. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6388. "switching to INTx mode. Please report this failure to "
  6389. "the PCI maintainer and include system chipset information.\n",
  6390. tp->dev->name);
  6391. free_irq(tp->pdev->irq, dev);
  6392. pci_disable_msi(tp->pdev);
  6393. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6394. err = tg3_request_irq(tp);
  6395. if (err)
  6396. return err;
  6397. /* Need to reset the chip because the MSI cycle may have terminated
  6398. * with Master Abort.
  6399. */
  6400. tg3_full_lock(tp, 1);
  6401. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6402. err = tg3_init_hw(tp, 1);
  6403. tg3_full_unlock(tp);
  6404. if (err)
  6405. free_irq(tp->pdev->irq, dev);
  6406. return err;
  6407. }
  6408. static int tg3_request_firmware(struct tg3 *tp)
  6409. {
  6410. const __be32 *fw_data;
  6411. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6412. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6413. tp->dev->name, tp->fw_needed);
  6414. return -ENOENT;
  6415. }
  6416. fw_data = (void *)tp->fw->data;
  6417. /* Firmware blob starts with version numbers, followed by
  6418. * start address and _full_ length including BSS sections
  6419. * (which must be longer than the actual data, of course
  6420. */
  6421. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6422. if (tp->fw_len < (tp->fw->size - 12)) {
  6423. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6424. tp->dev->name, tp->fw_len, tp->fw_needed);
  6425. release_firmware(tp->fw);
  6426. tp->fw = NULL;
  6427. return -EINVAL;
  6428. }
  6429. /* We no longer need firmware; we have it. */
  6430. tp->fw_needed = NULL;
  6431. return 0;
  6432. }
  6433. static int tg3_open(struct net_device *dev)
  6434. {
  6435. struct tg3 *tp = netdev_priv(dev);
  6436. int err;
  6437. if (tp->fw_needed) {
  6438. err = tg3_request_firmware(tp);
  6439. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6440. if (err)
  6441. return err;
  6442. } else if (err) {
  6443. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6444. tp->dev->name);
  6445. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6446. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6447. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6448. tp->dev->name);
  6449. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6450. }
  6451. }
  6452. netif_carrier_off(tp->dev);
  6453. err = tg3_set_power_state(tp, PCI_D0);
  6454. if (err)
  6455. return err;
  6456. tg3_full_lock(tp, 0);
  6457. tg3_disable_ints(tp);
  6458. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6459. tg3_full_unlock(tp);
  6460. /* The placement of this call is tied
  6461. * to the setup and use of Host TX descriptors.
  6462. */
  6463. err = tg3_alloc_consistent(tp);
  6464. if (err)
  6465. return err;
  6466. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6467. /* All MSI supporting chips should support tagged
  6468. * status. Assert that this is the case.
  6469. */
  6470. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6471. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6472. "Not using MSI.\n", tp->dev->name);
  6473. } else if (pci_enable_msi(tp->pdev) == 0) {
  6474. u32 msi_mode;
  6475. msi_mode = tr32(MSGINT_MODE);
  6476. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6477. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6478. }
  6479. }
  6480. err = tg3_request_irq(tp);
  6481. if (err) {
  6482. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6483. pci_disable_msi(tp->pdev);
  6484. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6485. }
  6486. tg3_free_consistent(tp);
  6487. return err;
  6488. }
  6489. napi_enable(&tp->napi);
  6490. tg3_full_lock(tp, 0);
  6491. err = tg3_init_hw(tp, 1);
  6492. if (err) {
  6493. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6494. tg3_free_rings(tp);
  6495. } else {
  6496. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6497. tp->timer_offset = HZ;
  6498. else
  6499. tp->timer_offset = HZ / 10;
  6500. BUG_ON(tp->timer_offset > HZ);
  6501. tp->timer_counter = tp->timer_multiplier =
  6502. (HZ / tp->timer_offset);
  6503. tp->asf_counter = tp->asf_multiplier =
  6504. ((HZ / tp->timer_offset) * 2);
  6505. init_timer(&tp->timer);
  6506. tp->timer.expires = jiffies + tp->timer_offset;
  6507. tp->timer.data = (unsigned long) tp;
  6508. tp->timer.function = tg3_timer;
  6509. }
  6510. tg3_full_unlock(tp);
  6511. if (err) {
  6512. napi_disable(&tp->napi);
  6513. free_irq(tp->pdev->irq, dev);
  6514. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6515. pci_disable_msi(tp->pdev);
  6516. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6517. }
  6518. tg3_free_consistent(tp);
  6519. return err;
  6520. }
  6521. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6522. err = tg3_test_msi(tp);
  6523. if (err) {
  6524. tg3_full_lock(tp, 0);
  6525. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6526. pci_disable_msi(tp->pdev);
  6527. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6528. }
  6529. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6530. tg3_free_rings(tp);
  6531. tg3_free_consistent(tp);
  6532. tg3_full_unlock(tp);
  6533. napi_disable(&tp->napi);
  6534. return err;
  6535. }
  6536. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6537. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6538. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6539. tw32(PCIE_TRANSACTION_CFG,
  6540. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6541. }
  6542. }
  6543. }
  6544. tg3_phy_start(tp);
  6545. tg3_full_lock(tp, 0);
  6546. add_timer(&tp->timer);
  6547. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6548. tg3_enable_ints(tp);
  6549. tg3_full_unlock(tp);
  6550. netif_start_queue(dev);
  6551. return 0;
  6552. }
  6553. #if 0
  6554. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6555. {
  6556. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6557. u16 val16;
  6558. int i;
  6559. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6560. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6561. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6562. val16, val32);
  6563. /* MAC block */
  6564. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6565. tr32(MAC_MODE), tr32(MAC_STATUS));
  6566. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6567. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6568. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6569. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6570. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6571. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6572. /* Send data initiator control block */
  6573. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6574. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6575. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6576. tr32(SNDDATAI_STATSCTRL));
  6577. /* Send data completion control block */
  6578. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6579. /* Send BD ring selector block */
  6580. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6581. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6582. /* Send BD initiator control block */
  6583. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6584. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6585. /* Send BD completion control block */
  6586. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6587. /* Receive list placement control block */
  6588. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6589. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6590. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6591. tr32(RCVLPC_STATSCTRL));
  6592. /* Receive data and receive BD initiator control block */
  6593. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6594. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6595. /* Receive data completion control block */
  6596. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6597. tr32(RCVDCC_MODE));
  6598. /* Receive BD initiator control block */
  6599. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6600. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6601. /* Receive BD completion control block */
  6602. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6603. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6604. /* Receive list selector control block */
  6605. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6606. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6607. /* Mbuf cluster free block */
  6608. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6609. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6610. /* Host coalescing control block */
  6611. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6612. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6613. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6614. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6615. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6616. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6617. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6618. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6619. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6620. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6621. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6622. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6623. /* Memory arbiter control block */
  6624. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6625. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6626. /* Buffer manager control block */
  6627. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6628. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6629. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6630. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6631. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6632. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6633. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6634. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6635. /* Read DMA control block */
  6636. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6637. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6638. /* Write DMA control block */
  6639. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6640. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6641. /* DMA completion block */
  6642. printk("DEBUG: DMAC_MODE[%08x]\n",
  6643. tr32(DMAC_MODE));
  6644. /* GRC block */
  6645. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6646. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6647. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6648. tr32(GRC_LOCAL_CTRL));
  6649. /* TG3_BDINFOs */
  6650. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6651. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6652. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6653. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6654. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6655. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6656. tr32(RCVDBDI_STD_BD + 0x0),
  6657. tr32(RCVDBDI_STD_BD + 0x4),
  6658. tr32(RCVDBDI_STD_BD + 0x8),
  6659. tr32(RCVDBDI_STD_BD + 0xc));
  6660. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6661. tr32(RCVDBDI_MINI_BD + 0x0),
  6662. tr32(RCVDBDI_MINI_BD + 0x4),
  6663. tr32(RCVDBDI_MINI_BD + 0x8),
  6664. tr32(RCVDBDI_MINI_BD + 0xc));
  6665. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6666. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6667. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6668. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6669. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6670. val32, val32_2, val32_3, val32_4);
  6671. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6672. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6673. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6674. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6675. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6676. val32, val32_2, val32_3, val32_4);
  6677. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6678. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6679. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6680. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6681. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6682. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6683. val32, val32_2, val32_3, val32_4, val32_5);
  6684. /* SW status block */
  6685. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6686. tp->hw_status->status,
  6687. tp->hw_status->status_tag,
  6688. tp->hw_status->rx_jumbo_consumer,
  6689. tp->hw_status->rx_consumer,
  6690. tp->hw_status->rx_mini_consumer,
  6691. tp->hw_status->idx[0].rx_producer,
  6692. tp->hw_status->idx[0].tx_consumer);
  6693. /* SW statistics block */
  6694. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6695. ((u32 *)tp->hw_stats)[0],
  6696. ((u32 *)tp->hw_stats)[1],
  6697. ((u32 *)tp->hw_stats)[2],
  6698. ((u32 *)tp->hw_stats)[3]);
  6699. /* Mailboxes */
  6700. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6701. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6702. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6703. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6704. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6705. /* NIC side send descriptors. */
  6706. for (i = 0; i < 6; i++) {
  6707. unsigned long txd;
  6708. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6709. + (i * sizeof(struct tg3_tx_buffer_desc));
  6710. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6711. i,
  6712. readl(txd + 0x0), readl(txd + 0x4),
  6713. readl(txd + 0x8), readl(txd + 0xc));
  6714. }
  6715. /* NIC side RX descriptors. */
  6716. for (i = 0; i < 6; i++) {
  6717. unsigned long rxd;
  6718. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6719. + (i * sizeof(struct tg3_rx_buffer_desc));
  6720. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6721. i,
  6722. readl(rxd + 0x0), readl(rxd + 0x4),
  6723. readl(rxd + 0x8), readl(rxd + 0xc));
  6724. rxd += (4 * sizeof(u32));
  6725. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6726. i,
  6727. readl(rxd + 0x0), readl(rxd + 0x4),
  6728. readl(rxd + 0x8), readl(rxd + 0xc));
  6729. }
  6730. for (i = 0; i < 6; i++) {
  6731. unsigned long rxd;
  6732. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6733. + (i * sizeof(struct tg3_rx_buffer_desc));
  6734. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6735. i,
  6736. readl(rxd + 0x0), readl(rxd + 0x4),
  6737. readl(rxd + 0x8), readl(rxd + 0xc));
  6738. rxd += (4 * sizeof(u32));
  6739. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6740. i,
  6741. readl(rxd + 0x0), readl(rxd + 0x4),
  6742. readl(rxd + 0x8), readl(rxd + 0xc));
  6743. }
  6744. }
  6745. #endif
  6746. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6747. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6748. static int tg3_close(struct net_device *dev)
  6749. {
  6750. struct tg3 *tp = netdev_priv(dev);
  6751. napi_disable(&tp->napi);
  6752. cancel_work_sync(&tp->reset_task);
  6753. netif_stop_queue(dev);
  6754. del_timer_sync(&tp->timer);
  6755. tg3_full_lock(tp, 1);
  6756. #if 0
  6757. tg3_dump_state(tp);
  6758. #endif
  6759. tg3_disable_ints(tp);
  6760. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6761. tg3_free_rings(tp);
  6762. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6763. tg3_full_unlock(tp);
  6764. free_irq(tp->pdev->irq, dev);
  6765. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6766. pci_disable_msi(tp->pdev);
  6767. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6768. }
  6769. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6770. sizeof(tp->net_stats_prev));
  6771. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6772. sizeof(tp->estats_prev));
  6773. tg3_free_consistent(tp);
  6774. tg3_set_power_state(tp, PCI_D3hot);
  6775. netif_carrier_off(tp->dev);
  6776. return 0;
  6777. }
  6778. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6779. {
  6780. unsigned long ret;
  6781. #if (BITS_PER_LONG == 32)
  6782. ret = val->low;
  6783. #else
  6784. ret = ((u64)val->high << 32) | ((u64)val->low);
  6785. #endif
  6786. return ret;
  6787. }
  6788. static inline u64 get_estat64(tg3_stat64_t *val)
  6789. {
  6790. return ((u64)val->high << 32) | ((u64)val->low);
  6791. }
  6792. static unsigned long calc_crc_errors(struct tg3 *tp)
  6793. {
  6794. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6795. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6796. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6798. u32 val;
  6799. spin_lock_bh(&tp->lock);
  6800. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6801. tg3_writephy(tp, MII_TG3_TEST1,
  6802. val | MII_TG3_TEST1_CRC_EN);
  6803. tg3_readphy(tp, 0x14, &val);
  6804. } else
  6805. val = 0;
  6806. spin_unlock_bh(&tp->lock);
  6807. tp->phy_crc_errors += val;
  6808. return tp->phy_crc_errors;
  6809. }
  6810. return get_stat64(&hw_stats->rx_fcs_errors);
  6811. }
  6812. #define ESTAT_ADD(member) \
  6813. estats->member = old_estats->member + \
  6814. get_estat64(&hw_stats->member)
  6815. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6816. {
  6817. struct tg3_ethtool_stats *estats = &tp->estats;
  6818. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6819. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6820. if (!hw_stats)
  6821. return old_estats;
  6822. ESTAT_ADD(rx_octets);
  6823. ESTAT_ADD(rx_fragments);
  6824. ESTAT_ADD(rx_ucast_packets);
  6825. ESTAT_ADD(rx_mcast_packets);
  6826. ESTAT_ADD(rx_bcast_packets);
  6827. ESTAT_ADD(rx_fcs_errors);
  6828. ESTAT_ADD(rx_align_errors);
  6829. ESTAT_ADD(rx_xon_pause_rcvd);
  6830. ESTAT_ADD(rx_xoff_pause_rcvd);
  6831. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6832. ESTAT_ADD(rx_xoff_entered);
  6833. ESTAT_ADD(rx_frame_too_long_errors);
  6834. ESTAT_ADD(rx_jabbers);
  6835. ESTAT_ADD(rx_undersize_packets);
  6836. ESTAT_ADD(rx_in_length_errors);
  6837. ESTAT_ADD(rx_out_length_errors);
  6838. ESTAT_ADD(rx_64_or_less_octet_packets);
  6839. ESTAT_ADD(rx_65_to_127_octet_packets);
  6840. ESTAT_ADD(rx_128_to_255_octet_packets);
  6841. ESTAT_ADD(rx_256_to_511_octet_packets);
  6842. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6843. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6844. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6845. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6846. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6847. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6848. ESTAT_ADD(tx_octets);
  6849. ESTAT_ADD(tx_collisions);
  6850. ESTAT_ADD(tx_xon_sent);
  6851. ESTAT_ADD(tx_xoff_sent);
  6852. ESTAT_ADD(tx_flow_control);
  6853. ESTAT_ADD(tx_mac_errors);
  6854. ESTAT_ADD(tx_single_collisions);
  6855. ESTAT_ADD(tx_mult_collisions);
  6856. ESTAT_ADD(tx_deferred);
  6857. ESTAT_ADD(tx_excessive_collisions);
  6858. ESTAT_ADD(tx_late_collisions);
  6859. ESTAT_ADD(tx_collide_2times);
  6860. ESTAT_ADD(tx_collide_3times);
  6861. ESTAT_ADD(tx_collide_4times);
  6862. ESTAT_ADD(tx_collide_5times);
  6863. ESTAT_ADD(tx_collide_6times);
  6864. ESTAT_ADD(tx_collide_7times);
  6865. ESTAT_ADD(tx_collide_8times);
  6866. ESTAT_ADD(tx_collide_9times);
  6867. ESTAT_ADD(tx_collide_10times);
  6868. ESTAT_ADD(tx_collide_11times);
  6869. ESTAT_ADD(tx_collide_12times);
  6870. ESTAT_ADD(tx_collide_13times);
  6871. ESTAT_ADD(tx_collide_14times);
  6872. ESTAT_ADD(tx_collide_15times);
  6873. ESTAT_ADD(tx_ucast_packets);
  6874. ESTAT_ADD(tx_mcast_packets);
  6875. ESTAT_ADD(tx_bcast_packets);
  6876. ESTAT_ADD(tx_carrier_sense_errors);
  6877. ESTAT_ADD(tx_discards);
  6878. ESTAT_ADD(tx_errors);
  6879. ESTAT_ADD(dma_writeq_full);
  6880. ESTAT_ADD(dma_write_prioq_full);
  6881. ESTAT_ADD(rxbds_empty);
  6882. ESTAT_ADD(rx_discards);
  6883. ESTAT_ADD(rx_errors);
  6884. ESTAT_ADD(rx_threshold_hit);
  6885. ESTAT_ADD(dma_readq_full);
  6886. ESTAT_ADD(dma_read_prioq_full);
  6887. ESTAT_ADD(tx_comp_queue_full);
  6888. ESTAT_ADD(ring_set_send_prod_index);
  6889. ESTAT_ADD(ring_status_update);
  6890. ESTAT_ADD(nic_irqs);
  6891. ESTAT_ADD(nic_avoided_irqs);
  6892. ESTAT_ADD(nic_tx_threshold_hit);
  6893. return estats;
  6894. }
  6895. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6896. {
  6897. struct tg3 *tp = netdev_priv(dev);
  6898. struct net_device_stats *stats = &tp->net_stats;
  6899. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6900. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6901. if (!hw_stats)
  6902. return old_stats;
  6903. stats->rx_packets = old_stats->rx_packets +
  6904. get_stat64(&hw_stats->rx_ucast_packets) +
  6905. get_stat64(&hw_stats->rx_mcast_packets) +
  6906. get_stat64(&hw_stats->rx_bcast_packets);
  6907. stats->tx_packets = old_stats->tx_packets +
  6908. get_stat64(&hw_stats->tx_ucast_packets) +
  6909. get_stat64(&hw_stats->tx_mcast_packets) +
  6910. get_stat64(&hw_stats->tx_bcast_packets);
  6911. stats->rx_bytes = old_stats->rx_bytes +
  6912. get_stat64(&hw_stats->rx_octets);
  6913. stats->tx_bytes = old_stats->tx_bytes +
  6914. get_stat64(&hw_stats->tx_octets);
  6915. stats->rx_errors = old_stats->rx_errors +
  6916. get_stat64(&hw_stats->rx_errors);
  6917. stats->tx_errors = old_stats->tx_errors +
  6918. get_stat64(&hw_stats->tx_errors) +
  6919. get_stat64(&hw_stats->tx_mac_errors) +
  6920. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6921. get_stat64(&hw_stats->tx_discards);
  6922. stats->multicast = old_stats->multicast +
  6923. get_stat64(&hw_stats->rx_mcast_packets);
  6924. stats->collisions = old_stats->collisions +
  6925. get_stat64(&hw_stats->tx_collisions);
  6926. stats->rx_length_errors = old_stats->rx_length_errors +
  6927. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6928. get_stat64(&hw_stats->rx_undersize_packets);
  6929. stats->rx_over_errors = old_stats->rx_over_errors +
  6930. get_stat64(&hw_stats->rxbds_empty);
  6931. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6932. get_stat64(&hw_stats->rx_align_errors);
  6933. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6934. get_stat64(&hw_stats->tx_discards);
  6935. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6936. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6937. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6938. calc_crc_errors(tp);
  6939. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6940. get_stat64(&hw_stats->rx_discards);
  6941. return stats;
  6942. }
  6943. static inline u32 calc_crc(unsigned char *buf, int len)
  6944. {
  6945. u32 reg;
  6946. u32 tmp;
  6947. int j, k;
  6948. reg = 0xffffffff;
  6949. for (j = 0; j < len; j++) {
  6950. reg ^= buf[j];
  6951. for (k = 0; k < 8; k++) {
  6952. tmp = reg & 0x01;
  6953. reg >>= 1;
  6954. if (tmp) {
  6955. reg ^= 0xedb88320;
  6956. }
  6957. }
  6958. }
  6959. return ~reg;
  6960. }
  6961. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6962. {
  6963. /* accept or reject all multicast frames */
  6964. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6965. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6966. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6967. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6968. }
  6969. static void __tg3_set_rx_mode(struct net_device *dev)
  6970. {
  6971. struct tg3 *tp = netdev_priv(dev);
  6972. u32 rx_mode;
  6973. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6974. RX_MODE_KEEP_VLAN_TAG);
  6975. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6976. * flag clear.
  6977. */
  6978. #if TG3_VLAN_TAG_USED
  6979. if (!tp->vlgrp &&
  6980. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6981. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6982. #else
  6983. /* By definition, VLAN is disabled always in this
  6984. * case.
  6985. */
  6986. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6987. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6988. #endif
  6989. if (dev->flags & IFF_PROMISC) {
  6990. /* Promiscuous mode. */
  6991. rx_mode |= RX_MODE_PROMISC;
  6992. } else if (dev->flags & IFF_ALLMULTI) {
  6993. /* Accept all multicast. */
  6994. tg3_set_multi (tp, 1);
  6995. } else if (dev->mc_count < 1) {
  6996. /* Reject all multicast. */
  6997. tg3_set_multi (tp, 0);
  6998. } else {
  6999. /* Accept one or more multicast(s). */
  7000. struct dev_mc_list *mclist;
  7001. unsigned int i;
  7002. u32 mc_filter[4] = { 0, };
  7003. u32 regidx;
  7004. u32 bit;
  7005. u32 crc;
  7006. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7007. i++, mclist = mclist->next) {
  7008. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7009. bit = ~crc & 0x7f;
  7010. regidx = (bit & 0x60) >> 5;
  7011. bit &= 0x1f;
  7012. mc_filter[regidx] |= (1 << bit);
  7013. }
  7014. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7015. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7016. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7017. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7018. }
  7019. if (rx_mode != tp->rx_mode) {
  7020. tp->rx_mode = rx_mode;
  7021. tw32_f(MAC_RX_MODE, rx_mode);
  7022. udelay(10);
  7023. }
  7024. }
  7025. static void tg3_set_rx_mode(struct net_device *dev)
  7026. {
  7027. struct tg3 *tp = netdev_priv(dev);
  7028. if (!netif_running(dev))
  7029. return;
  7030. tg3_full_lock(tp, 0);
  7031. __tg3_set_rx_mode(dev);
  7032. tg3_full_unlock(tp);
  7033. }
  7034. #define TG3_REGDUMP_LEN (32 * 1024)
  7035. static int tg3_get_regs_len(struct net_device *dev)
  7036. {
  7037. return TG3_REGDUMP_LEN;
  7038. }
  7039. static void tg3_get_regs(struct net_device *dev,
  7040. struct ethtool_regs *regs, void *_p)
  7041. {
  7042. u32 *p = _p;
  7043. struct tg3 *tp = netdev_priv(dev);
  7044. u8 *orig_p = _p;
  7045. int i;
  7046. regs->version = 0;
  7047. memset(p, 0, TG3_REGDUMP_LEN);
  7048. if (tp->link_config.phy_is_low_power)
  7049. return;
  7050. tg3_full_lock(tp, 0);
  7051. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7052. #define GET_REG32_LOOP(base,len) \
  7053. do { p = (u32 *)(orig_p + (base)); \
  7054. for (i = 0; i < len; i += 4) \
  7055. __GET_REG32((base) + i); \
  7056. } while (0)
  7057. #define GET_REG32_1(reg) \
  7058. do { p = (u32 *)(orig_p + (reg)); \
  7059. __GET_REG32((reg)); \
  7060. } while (0)
  7061. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7062. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7063. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7064. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7065. GET_REG32_1(SNDDATAC_MODE);
  7066. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7067. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7068. GET_REG32_1(SNDBDC_MODE);
  7069. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7070. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7071. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7072. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7073. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7074. GET_REG32_1(RCVDCC_MODE);
  7075. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7076. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7077. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7078. GET_REG32_1(MBFREE_MODE);
  7079. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7080. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7081. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7082. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7083. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7084. GET_REG32_1(RX_CPU_MODE);
  7085. GET_REG32_1(RX_CPU_STATE);
  7086. GET_REG32_1(RX_CPU_PGMCTR);
  7087. GET_REG32_1(RX_CPU_HWBKPT);
  7088. GET_REG32_1(TX_CPU_MODE);
  7089. GET_REG32_1(TX_CPU_STATE);
  7090. GET_REG32_1(TX_CPU_PGMCTR);
  7091. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7092. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7093. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7094. GET_REG32_1(DMAC_MODE);
  7095. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7096. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7097. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7098. #undef __GET_REG32
  7099. #undef GET_REG32_LOOP
  7100. #undef GET_REG32_1
  7101. tg3_full_unlock(tp);
  7102. }
  7103. static int tg3_get_eeprom_len(struct net_device *dev)
  7104. {
  7105. struct tg3 *tp = netdev_priv(dev);
  7106. return tp->nvram_size;
  7107. }
  7108. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7109. {
  7110. struct tg3 *tp = netdev_priv(dev);
  7111. int ret;
  7112. u8 *pd;
  7113. u32 i, offset, len, b_offset, b_count;
  7114. __be32 val;
  7115. if (tp->link_config.phy_is_low_power)
  7116. return -EAGAIN;
  7117. offset = eeprom->offset;
  7118. len = eeprom->len;
  7119. eeprom->len = 0;
  7120. eeprom->magic = TG3_EEPROM_MAGIC;
  7121. if (offset & 3) {
  7122. /* adjustments to start on required 4 byte boundary */
  7123. b_offset = offset & 3;
  7124. b_count = 4 - b_offset;
  7125. if (b_count > len) {
  7126. /* i.e. offset=1 len=2 */
  7127. b_count = len;
  7128. }
  7129. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7130. if (ret)
  7131. return ret;
  7132. memcpy(data, ((char*)&val) + b_offset, b_count);
  7133. len -= b_count;
  7134. offset += b_count;
  7135. eeprom->len += b_count;
  7136. }
  7137. /* read bytes upto the last 4 byte boundary */
  7138. pd = &data[eeprom->len];
  7139. for (i = 0; i < (len - (len & 3)); i += 4) {
  7140. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7141. if (ret) {
  7142. eeprom->len += i;
  7143. return ret;
  7144. }
  7145. memcpy(pd + i, &val, 4);
  7146. }
  7147. eeprom->len += i;
  7148. if (len & 3) {
  7149. /* read last bytes not ending on 4 byte boundary */
  7150. pd = &data[eeprom->len];
  7151. b_count = len & 3;
  7152. b_offset = offset + len - b_count;
  7153. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7154. if (ret)
  7155. return ret;
  7156. memcpy(pd, &val, b_count);
  7157. eeprom->len += b_count;
  7158. }
  7159. return 0;
  7160. }
  7161. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7162. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7163. {
  7164. struct tg3 *tp = netdev_priv(dev);
  7165. int ret;
  7166. u32 offset, len, b_offset, odd_len;
  7167. u8 *buf;
  7168. __be32 start, end;
  7169. if (tp->link_config.phy_is_low_power)
  7170. return -EAGAIN;
  7171. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7172. return -EINVAL;
  7173. offset = eeprom->offset;
  7174. len = eeprom->len;
  7175. if ((b_offset = (offset & 3))) {
  7176. /* adjustments to start on required 4 byte boundary */
  7177. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7178. if (ret)
  7179. return ret;
  7180. len += b_offset;
  7181. offset &= ~3;
  7182. if (len < 4)
  7183. len = 4;
  7184. }
  7185. odd_len = 0;
  7186. if (len & 3) {
  7187. /* adjustments to end on required 4 byte boundary */
  7188. odd_len = 1;
  7189. len = (len + 3) & ~3;
  7190. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7191. if (ret)
  7192. return ret;
  7193. }
  7194. buf = data;
  7195. if (b_offset || odd_len) {
  7196. buf = kmalloc(len, GFP_KERNEL);
  7197. if (!buf)
  7198. return -ENOMEM;
  7199. if (b_offset)
  7200. memcpy(buf, &start, 4);
  7201. if (odd_len)
  7202. memcpy(buf+len-4, &end, 4);
  7203. memcpy(buf + b_offset, data, eeprom->len);
  7204. }
  7205. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7206. if (buf != data)
  7207. kfree(buf);
  7208. return ret;
  7209. }
  7210. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7211. {
  7212. struct tg3 *tp = netdev_priv(dev);
  7213. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7214. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7215. return -EAGAIN;
  7216. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7217. }
  7218. cmd->supported = (SUPPORTED_Autoneg);
  7219. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7220. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7221. SUPPORTED_1000baseT_Full);
  7222. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7223. cmd->supported |= (SUPPORTED_100baseT_Half |
  7224. SUPPORTED_100baseT_Full |
  7225. SUPPORTED_10baseT_Half |
  7226. SUPPORTED_10baseT_Full |
  7227. SUPPORTED_TP);
  7228. cmd->port = PORT_TP;
  7229. } else {
  7230. cmd->supported |= SUPPORTED_FIBRE;
  7231. cmd->port = PORT_FIBRE;
  7232. }
  7233. cmd->advertising = tp->link_config.advertising;
  7234. if (netif_running(dev)) {
  7235. cmd->speed = tp->link_config.active_speed;
  7236. cmd->duplex = tp->link_config.active_duplex;
  7237. }
  7238. cmd->phy_address = PHY_ADDR;
  7239. cmd->transceiver = XCVR_INTERNAL;
  7240. cmd->autoneg = tp->link_config.autoneg;
  7241. cmd->maxtxpkt = 0;
  7242. cmd->maxrxpkt = 0;
  7243. return 0;
  7244. }
  7245. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7246. {
  7247. struct tg3 *tp = netdev_priv(dev);
  7248. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7249. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7250. return -EAGAIN;
  7251. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7252. }
  7253. if (cmd->autoneg != AUTONEG_ENABLE &&
  7254. cmd->autoneg != AUTONEG_DISABLE)
  7255. return -EINVAL;
  7256. if (cmd->autoneg == AUTONEG_DISABLE &&
  7257. cmd->duplex != DUPLEX_FULL &&
  7258. cmd->duplex != DUPLEX_HALF)
  7259. return -EINVAL;
  7260. if (cmd->autoneg == AUTONEG_ENABLE) {
  7261. u32 mask = ADVERTISED_Autoneg |
  7262. ADVERTISED_Pause |
  7263. ADVERTISED_Asym_Pause;
  7264. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7265. mask |= ADVERTISED_1000baseT_Half |
  7266. ADVERTISED_1000baseT_Full;
  7267. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7268. mask |= ADVERTISED_100baseT_Half |
  7269. ADVERTISED_100baseT_Full |
  7270. ADVERTISED_10baseT_Half |
  7271. ADVERTISED_10baseT_Full |
  7272. ADVERTISED_TP;
  7273. else
  7274. mask |= ADVERTISED_FIBRE;
  7275. if (cmd->advertising & ~mask)
  7276. return -EINVAL;
  7277. mask &= (ADVERTISED_1000baseT_Half |
  7278. ADVERTISED_1000baseT_Full |
  7279. ADVERTISED_100baseT_Half |
  7280. ADVERTISED_100baseT_Full |
  7281. ADVERTISED_10baseT_Half |
  7282. ADVERTISED_10baseT_Full);
  7283. cmd->advertising &= mask;
  7284. } else {
  7285. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7286. if (cmd->speed != SPEED_1000)
  7287. return -EINVAL;
  7288. if (cmd->duplex != DUPLEX_FULL)
  7289. return -EINVAL;
  7290. } else {
  7291. if (cmd->speed != SPEED_100 &&
  7292. cmd->speed != SPEED_10)
  7293. return -EINVAL;
  7294. }
  7295. }
  7296. tg3_full_lock(tp, 0);
  7297. tp->link_config.autoneg = cmd->autoneg;
  7298. if (cmd->autoneg == AUTONEG_ENABLE) {
  7299. tp->link_config.advertising = (cmd->advertising |
  7300. ADVERTISED_Autoneg);
  7301. tp->link_config.speed = SPEED_INVALID;
  7302. tp->link_config.duplex = DUPLEX_INVALID;
  7303. } else {
  7304. tp->link_config.advertising = 0;
  7305. tp->link_config.speed = cmd->speed;
  7306. tp->link_config.duplex = cmd->duplex;
  7307. }
  7308. tp->link_config.orig_speed = tp->link_config.speed;
  7309. tp->link_config.orig_duplex = tp->link_config.duplex;
  7310. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7311. if (netif_running(dev))
  7312. tg3_setup_phy(tp, 1);
  7313. tg3_full_unlock(tp);
  7314. return 0;
  7315. }
  7316. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7317. {
  7318. struct tg3 *tp = netdev_priv(dev);
  7319. strcpy(info->driver, DRV_MODULE_NAME);
  7320. strcpy(info->version, DRV_MODULE_VERSION);
  7321. strcpy(info->fw_version, tp->fw_ver);
  7322. strcpy(info->bus_info, pci_name(tp->pdev));
  7323. }
  7324. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7325. {
  7326. struct tg3 *tp = netdev_priv(dev);
  7327. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7328. device_can_wakeup(&tp->pdev->dev))
  7329. wol->supported = WAKE_MAGIC;
  7330. else
  7331. wol->supported = 0;
  7332. wol->wolopts = 0;
  7333. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7334. device_can_wakeup(&tp->pdev->dev))
  7335. wol->wolopts = WAKE_MAGIC;
  7336. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7337. }
  7338. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7339. {
  7340. struct tg3 *tp = netdev_priv(dev);
  7341. struct device *dp = &tp->pdev->dev;
  7342. if (wol->wolopts & ~WAKE_MAGIC)
  7343. return -EINVAL;
  7344. if ((wol->wolopts & WAKE_MAGIC) &&
  7345. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7346. return -EINVAL;
  7347. spin_lock_bh(&tp->lock);
  7348. if (wol->wolopts & WAKE_MAGIC) {
  7349. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7350. device_set_wakeup_enable(dp, true);
  7351. } else {
  7352. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7353. device_set_wakeup_enable(dp, false);
  7354. }
  7355. spin_unlock_bh(&tp->lock);
  7356. return 0;
  7357. }
  7358. static u32 tg3_get_msglevel(struct net_device *dev)
  7359. {
  7360. struct tg3 *tp = netdev_priv(dev);
  7361. return tp->msg_enable;
  7362. }
  7363. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7364. {
  7365. struct tg3 *tp = netdev_priv(dev);
  7366. tp->msg_enable = value;
  7367. }
  7368. static int tg3_set_tso(struct net_device *dev, u32 value)
  7369. {
  7370. struct tg3 *tp = netdev_priv(dev);
  7371. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7372. if (value)
  7373. return -EINVAL;
  7374. return 0;
  7375. }
  7376. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7377. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7378. if (value) {
  7379. dev->features |= NETIF_F_TSO6;
  7380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7381. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7382. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7385. dev->features |= NETIF_F_TSO_ECN;
  7386. } else
  7387. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7388. }
  7389. return ethtool_op_set_tso(dev, value);
  7390. }
  7391. static int tg3_nway_reset(struct net_device *dev)
  7392. {
  7393. struct tg3 *tp = netdev_priv(dev);
  7394. int r;
  7395. if (!netif_running(dev))
  7396. return -EAGAIN;
  7397. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7398. return -EINVAL;
  7399. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7400. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7401. return -EAGAIN;
  7402. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7403. } else {
  7404. u32 bmcr;
  7405. spin_lock_bh(&tp->lock);
  7406. r = -EINVAL;
  7407. tg3_readphy(tp, MII_BMCR, &bmcr);
  7408. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7409. ((bmcr & BMCR_ANENABLE) ||
  7410. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7411. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7412. BMCR_ANENABLE);
  7413. r = 0;
  7414. }
  7415. spin_unlock_bh(&tp->lock);
  7416. }
  7417. return r;
  7418. }
  7419. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7420. {
  7421. struct tg3 *tp = netdev_priv(dev);
  7422. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7423. ering->rx_mini_max_pending = 0;
  7424. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7425. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7426. else
  7427. ering->rx_jumbo_max_pending = 0;
  7428. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7429. ering->rx_pending = tp->rx_pending;
  7430. ering->rx_mini_pending = 0;
  7431. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7432. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7433. else
  7434. ering->rx_jumbo_pending = 0;
  7435. ering->tx_pending = tp->tx_pending;
  7436. }
  7437. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7438. {
  7439. struct tg3 *tp = netdev_priv(dev);
  7440. int irq_sync = 0, err = 0;
  7441. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7442. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7443. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7444. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7445. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7446. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7447. return -EINVAL;
  7448. if (netif_running(dev)) {
  7449. tg3_phy_stop(tp);
  7450. tg3_netif_stop(tp);
  7451. irq_sync = 1;
  7452. }
  7453. tg3_full_lock(tp, irq_sync);
  7454. tp->rx_pending = ering->rx_pending;
  7455. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7456. tp->rx_pending > 63)
  7457. tp->rx_pending = 63;
  7458. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7459. tp->tx_pending = ering->tx_pending;
  7460. if (netif_running(dev)) {
  7461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7462. err = tg3_restart_hw(tp, 1);
  7463. if (!err)
  7464. tg3_netif_start(tp);
  7465. }
  7466. tg3_full_unlock(tp);
  7467. if (irq_sync && !err)
  7468. tg3_phy_start(tp);
  7469. return err;
  7470. }
  7471. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7472. {
  7473. struct tg3 *tp = netdev_priv(dev);
  7474. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7475. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7476. epause->rx_pause = 1;
  7477. else
  7478. epause->rx_pause = 0;
  7479. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7480. epause->tx_pause = 1;
  7481. else
  7482. epause->tx_pause = 0;
  7483. }
  7484. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7485. {
  7486. struct tg3 *tp = netdev_priv(dev);
  7487. int err = 0;
  7488. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7489. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7490. return -EAGAIN;
  7491. if (epause->autoneg) {
  7492. u32 newadv;
  7493. struct phy_device *phydev;
  7494. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7495. if (epause->rx_pause) {
  7496. if (epause->tx_pause)
  7497. newadv = ADVERTISED_Pause;
  7498. else
  7499. newadv = ADVERTISED_Pause |
  7500. ADVERTISED_Asym_Pause;
  7501. } else if (epause->tx_pause) {
  7502. newadv = ADVERTISED_Asym_Pause;
  7503. } else
  7504. newadv = 0;
  7505. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7506. u32 oldadv = phydev->advertising &
  7507. (ADVERTISED_Pause |
  7508. ADVERTISED_Asym_Pause);
  7509. if (oldadv != newadv) {
  7510. phydev->advertising &=
  7511. ~(ADVERTISED_Pause |
  7512. ADVERTISED_Asym_Pause);
  7513. phydev->advertising |= newadv;
  7514. err = phy_start_aneg(phydev);
  7515. }
  7516. } else {
  7517. tp->link_config.advertising &=
  7518. ~(ADVERTISED_Pause |
  7519. ADVERTISED_Asym_Pause);
  7520. tp->link_config.advertising |= newadv;
  7521. }
  7522. } else {
  7523. if (epause->rx_pause)
  7524. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7525. else
  7526. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7527. if (epause->tx_pause)
  7528. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7529. else
  7530. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7531. if (netif_running(dev))
  7532. tg3_setup_flow_control(tp, 0, 0);
  7533. }
  7534. } else {
  7535. int irq_sync = 0;
  7536. if (netif_running(dev)) {
  7537. tg3_netif_stop(tp);
  7538. irq_sync = 1;
  7539. }
  7540. tg3_full_lock(tp, irq_sync);
  7541. if (epause->autoneg)
  7542. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7543. else
  7544. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7545. if (epause->rx_pause)
  7546. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7547. else
  7548. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7549. if (epause->tx_pause)
  7550. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7551. else
  7552. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7553. if (netif_running(dev)) {
  7554. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7555. err = tg3_restart_hw(tp, 1);
  7556. if (!err)
  7557. tg3_netif_start(tp);
  7558. }
  7559. tg3_full_unlock(tp);
  7560. }
  7561. return err;
  7562. }
  7563. static u32 tg3_get_rx_csum(struct net_device *dev)
  7564. {
  7565. struct tg3 *tp = netdev_priv(dev);
  7566. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7567. }
  7568. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7569. {
  7570. struct tg3 *tp = netdev_priv(dev);
  7571. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7572. if (data != 0)
  7573. return -EINVAL;
  7574. return 0;
  7575. }
  7576. spin_lock_bh(&tp->lock);
  7577. if (data)
  7578. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7579. else
  7580. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7581. spin_unlock_bh(&tp->lock);
  7582. return 0;
  7583. }
  7584. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7585. {
  7586. struct tg3 *tp = netdev_priv(dev);
  7587. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7588. if (data != 0)
  7589. return -EINVAL;
  7590. return 0;
  7591. }
  7592. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7593. ethtool_op_set_tx_ipv6_csum(dev, data);
  7594. else
  7595. ethtool_op_set_tx_csum(dev, data);
  7596. return 0;
  7597. }
  7598. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7599. {
  7600. switch (sset) {
  7601. case ETH_SS_TEST:
  7602. return TG3_NUM_TEST;
  7603. case ETH_SS_STATS:
  7604. return TG3_NUM_STATS;
  7605. default:
  7606. return -EOPNOTSUPP;
  7607. }
  7608. }
  7609. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7610. {
  7611. switch (stringset) {
  7612. case ETH_SS_STATS:
  7613. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7614. break;
  7615. case ETH_SS_TEST:
  7616. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7617. break;
  7618. default:
  7619. WARN_ON(1); /* we need a WARN() */
  7620. break;
  7621. }
  7622. }
  7623. static int tg3_phys_id(struct net_device *dev, u32 data)
  7624. {
  7625. struct tg3 *tp = netdev_priv(dev);
  7626. int i;
  7627. if (!netif_running(tp->dev))
  7628. return -EAGAIN;
  7629. if (data == 0)
  7630. data = UINT_MAX / 2;
  7631. for (i = 0; i < (data * 2); i++) {
  7632. if ((i % 2) == 0)
  7633. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7634. LED_CTRL_1000MBPS_ON |
  7635. LED_CTRL_100MBPS_ON |
  7636. LED_CTRL_10MBPS_ON |
  7637. LED_CTRL_TRAFFIC_OVERRIDE |
  7638. LED_CTRL_TRAFFIC_BLINK |
  7639. LED_CTRL_TRAFFIC_LED);
  7640. else
  7641. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7642. LED_CTRL_TRAFFIC_OVERRIDE);
  7643. if (msleep_interruptible(500))
  7644. break;
  7645. }
  7646. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7647. return 0;
  7648. }
  7649. static void tg3_get_ethtool_stats (struct net_device *dev,
  7650. struct ethtool_stats *estats, u64 *tmp_stats)
  7651. {
  7652. struct tg3 *tp = netdev_priv(dev);
  7653. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7654. }
  7655. #define NVRAM_TEST_SIZE 0x100
  7656. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7657. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7658. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7659. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7660. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7661. static int tg3_test_nvram(struct tg3 *tp)
  7662. {
  7663. u32 csum, magic;
  7664. __be32 *buf;
  7665. int i, j, k, err = 0, size;
  7666. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7667. return -EIO;
  7668. if (magic == TG3_EEPROM_MAGIC)
  7669. size = NVRAM_TEST_SIZE;
  7670. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7671. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7672. TG3_EEPROM_SB_FORMAT_1) {
  7673. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7674. case TG3_EEPROM_SB_REVISION_0:
  7675. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7676. break;
  7677. case TG3_EEPROM_SB_REVISION_2:
  7678. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7679. break;
  7680. case TG3_EEPROM_SB_REVISION_3:
  7681. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7682. break;
  7683. default:
  7684. return 0;
  7685. }
  7686. } else
  7687. return 0;
  7688. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7689. size = NVRAM_SELFBOOT_HW_SIZE;
  7690. else
  7691. return -EIO;
  7692. buf = kmalloc(size, GFP_KERNEL);
  7693. if (buf == NULL)
  7694. return -ENOMEM;
  7695. err = -EIO;
  7696. for (i = 0, j = 0; i < size; i += 4, j++) {
  7697. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7698. if (err)
  7699. break;
  7700. }
  7701. if (i < size)
  7702. goto out;
  7703. /* Selfboot format */
  7704. magic = be32_to_cpu(buf[0]);
  7705. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7706. TG3_EEPROM_MAGIC_FW) {
  7707. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7708. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7709. TG3_EEPROM_SB_REVISION_2) {
  7710. /* For rev 2, the csum doesn't include the MBA. */
  7711. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7712. csum8 += buf8[i];
  7713. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7714. csum8 += buf8[i];
  7715. } else {
  7716. for (i = 0; i < size; i++)
  7717. csum8 += buf8[i];
  7718. }
  7719. if (csum8 == 0) {
  7720. err = 0;
  7721. goto out;
  7722. }
  7723. err = -EIO;
  7724. goto out;
  7725. }
  7726. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7727. TG3_EEPROM_MAGIC_HW) {
  7728. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7729. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7730. u8 *buf8 = (u8 *) buf;
  7731. /* Separate the parity bits and the data bytes. */
  7732. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7733. if ((i == 0) || (i == 8)) {
  7734. int l;
  7735. u8 msk;
  7736. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7737. parity[k++] = buf8[i] & msk;
  7738. i++;
  7739. }
  7740. else if (i == 16) {
  7741. int l;
  7742. u8 msk;
  7743. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7744. parity[k++] = buf8[i] & msk;
  7745. i++;
  7746. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7747. parity[k++] = buf8[i] & msk;
  7748. i++;
  7749. }
  7750. data[j++] = buf8[i];
  7751. }
  7752. err = -EIO;
  7753. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7754. u8 hw8 = hweight8(data[i]);
  7755. if ((hw8 & 0x1) && parity[i])
  7756. goto out;
  7757. else if (!(hw8 & 0x1) && !parity[i])
  7758. goto out;
  7759. }
  7760. err = 0;
  7761. goto out;
  7762. }
  7763. /* Bootstrap checksum at offset 0x10 */
  7764. csum = calc_crc((unsigned char *) buf, 0x10);
  7765. if (csum != be32_to_cpu(buf[0x10/4]))
  7766. goto out;
  7767. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7768. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7769. if (csum != be32_to_cpu(buf[0xfc/4]))
  7770. goto out;
  7771. err = 0;
  7772. out:
  7773. kfree(buf);
  7774. return err;
  7775. }
  7776. #define TG3_SERDES_TIMEOUT_SEC 2
  7777. #define TG3_COPPER_TIMEOUT_SEC 6
  7778. static int tg3_test_link(struct tg3 *tp)
  7779. {
  7780. int i, max;
  7781. if (!netif_running(tp->dev))
  7782. return -ENODEV;
  7783. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7784. max = TG3_SERDES_TIMEOUT_SEC;
  7785. else
  7786. max = TG3_COPPER_TIMEOUT_SEC;
  7787. for (i = 0; i < max; i++) {
  7788. if (netif_carrier_ok(tp->dev))
  7789. return 0;
  7790. if (msleep_interruptible(1000))
  7791. break;
  7792. }
  7793. return -EIO;
  7794. }
  7795. /* Only test the commonly used registers */
  7796. static int tg3_test_registers(struct tg3 *tp)
  7797. {
  7798. int i, is_5705, is_5750;
  7799. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7800. static struct {
  7801. u16 offset;
  7802. u16 flags;
  7803. #define TG3_FL_5705 0x1
  7804. #define TG3_FL_NOT_5705 0x2
  7805. #define TG3_FL_NOT_5788 0x4
  7806. #define TG3_FL_NOT_5750 0x8
  7807. u32 read_mask;
  7808. u32 write_mask;
  7809. } reg_tbl[] = {
  7810. /* MAC Control Registers */
  7811. { MAC_MODE, TG3_FL_NOT_5705,
  7812. 0x00000000, 0x00ef6f8c },
  7813. { MAC_MODE, TG3_FL_5705,
  7814. 0x00000000, 0x01ef6b8c },
  7815. { MAC_STATUS, TG3_FL_NOT_5705,
  7816. 0x03800107, 0x00000000 },
  7817. { MAC_STATUS, TG3_FL_5705,
  7818. 0x03800100, 0x00000000 },
  7819. { MAC_ADDR_0_HIGH, 0x0000,
  7820. 0x00000000, 0x0000ffff },
  7821. { MAC_ADDR_0_LOW, 0x0000,
  7822. 0x00000000, 0xffffffff },
  7823. { MAC_RX_MTU_SIZE, 0x0000,
  7824. 0x00000000, 0x0000ffff },
  7825. { MAC_TX_MODE, 0x0000,
  7826. 0x00000000, 0x00000070 },
  7827. { MAC_TX_LENGTHS, 0x0000,
  7828. 0x00000000, 0x00003fff },
  7829. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7830. 0x00000000, 0x000007fc },
  7831. { MAC_RX_MODE, TG3_FL_5705,
  7832. 0x00000000, 0x000007dc },
  7833. { MAC_HASH_REG_0, 0x0000,
  7834. 0x00000000, 0xffffffff },
  7835. { MAC_HASH_REG_1, 0x0000,
  7836. 0x00000000, 0xffffffff },
  7837. { MAC_HASH_REG_2, 0x0000,
  7838. 0x00000000, 0xffffffff },
  7839. { MAC_HASH_REG_3, 0x0000,
  7840. 0x00000000, 0xffffffff },
  7841. /* Receive Data and Receive BD Initiator Control Registers. */
  7842. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7843. 0x00000000, 0xffffffff },
  7844. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7845. 0x00000000, 0xffffffff },
  7846. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7847. 0x00000000, 0x00000003 },
  7848. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7849. 0x00000000, 0xffffffff },
  7850. { RCVDBDI_STD_BD+0, 0x0000,
  7851. 0x00000000, 0xffffffff },
  7852. { RCVDBDI_STD_BD+4, 0x0000,
  7853. 0x00000000, 0xffffffff },
  7854. { RCVDBDI_STD_BD+8, 0x0000,
  7855. 0x00000000, 0xffff0002 },
  7856. { RCVDBDI_STD_BD+0xc, 0x0000,
  7857. 0x00000000, 0xffffffff },
  7858. /* Receive BD Initiator Control Registers. */
  7859. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7860. 0x00000000, 0xffffffff },
  7861. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7862. 0x00000000, 0x000003ff },
  7863. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7864. 0x00000000, 0xffffffff },
  7865. /* Host Coalescing Control Registers. */
  7866. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7867. 0x00000000, 0x00000004 },
  7868. { HOSTCC_MODE, TG3_FL_5705,
  7869. 0x00000000, 0x000000f6 },
  7870. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7871. 0x00000000, 0xffffffff },
  7872. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7873. 0x00000000, 0x000003ff },
  7874. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7875. 0x00000000, 0xffffffff },
  7876. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7877. 0x00000000, 0x000003ff },
  7878. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7879. 0x00000000, 0xffffffff },
  7880. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7881. 0x00000000, 0x000000ff },
  7882. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7883. 0x00000000, 0xffffffff },
  7884. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7885. 0x00000000, 0x000000ff },
  7886. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7887. 0x00000000, 0xffffffff },
  7888. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7889. 0x00000000, 0xffffffff },
  7890. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7891. 0x00000000, 0xffffffff },
  7892. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7893. 0x00000000, 0x000000ff },
  7894. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7895. 0x00000000, 0xffffffff },
  7896. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7897. 0x00000000, 0x000000ff },
  7898. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7899. 0x00000000, 0xffffffff },
  7900. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7901. 0x00000000, 0xffffffff },
  7902. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7903. 0x00000000, 0xffffffff },
  7904. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7905. 0x00000000, 0xffffffff },
  7906. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7907. 0x00000000, 0xffffffff },
  7908. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7909. 0xffffffff, 0x00000000 },
  7910. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7911. 0xffffffff, 0x00000000 },
  7912. /* Buffer Manager Control Registers. */
  7913. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7914. 0x00000000, 0x007fff80 },
  7915. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7916. 0x00000000, 0x007fffff },
  7917. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7918. 0x00000000, 0x0000003f },
  7919. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7920. 0x00000000, 0x000001ff },
  7921. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7922. 0x00000000, 0x000001ff },
  7923. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7924. 0xffffffff, 0x00000000 },
  7925. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7926. 0xffffffff, 0x00000000 },
  7927. /* Mailbox Registers */
  7928. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7929. 0x00000000, 0x000001ff },
  7930. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7931. 0x00000000, 0x000001ff },
  7932. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7933. 0x00000000, 0x000007ff },
  7934. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7935. 0x00000000, 0x000001ff },
  7936. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7937. };
  7938. is_5705 = is_5750 = 0;
  7939. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7940. is_5705 = 1;
  7941. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7942. is_5750 = 1;
  7943. }
  7944. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7945. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7946. continue;
  7947. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7948. continue;
  7949. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7950. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7951. continue;
  7952. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7953. continue;
  7954. offset = (u32) reg_tbl[i].offset;
  7955. read_mask = reg_tbl[i].read_mask;
  7956. write_mask = reg_tbl[i].write_mask;
  7957. /* Save the original register content */
  7958. save_val = tr32(offset);
  7959. /* Determine the read-only value. */
  7960. read_val = save_val & read_mask;
  7961. /* Write zero to the register, then make sure the read-only bits
  7962. * are not changed and the read/write bits are all zeros.
  7963. */
  7964. tw32(offset, 0);
  7965. val = tr32(offset);
  7966. /* Test the read-only and read/write bits. */
  7967. if (((val & read_mask) != read_val) || (val & write_mask))
  7968. goto out;
  7969. /* Write ones to all the bits defined by RdMask and WrMask, then
  7970. * make sure the read-only bits are not changed and the
  7971. * read/write bits are all ones.
  7972. */
  7973. tw32(offset, read_mask | write_mask);
  7974. val = tr32(offset);
  7975. /* Test the read-only bits. */
  7976. if ((val & read_mask) != read_val)
  7977. goto out;
  7978. /* Test the read/write bits. */
  7979. if ((val & write_mask) != write_mask)
  7980. goto out;
  7981. tw32(offset, save_val);
  7982. }
  7983. return 0;
  7984. out:
  7985. if (netif_msg_hw(tp))
  7986. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7987. offset);
  7988. tw32(offset, save_val);
  7989. return -EIO;
  7990. }
  7991. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7992. {
  7993. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7994. int i;
  7995. u32 j;
  7996. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7997. for (j = 0; j < len; j += 4) {
  7998. u32 val;
  7999. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8000. tg3_read_mem(tp, offset + j, &val);
  8001. if (val != test_pattern[i])
  8002. return -EIO;
  8003. }
  8004. }
  8005. return 0;
  8006. }
  8007. static int tg3_test_memory(struct tg3 *tp)
  8008. {
  8009. static struct mem_entry {
  8010. u32 offset;
  8011. u32 len;
  8012. } mem_tbl_570x[] = {
  8013. { 0x00000000, 0x00b50},
  8014. { 0x00002000, 0x1c000},
  8015. { 0xffffffff, 0x00000}
  8016. }, mem_tbl_5705[] = {
  8017. { 0x00000100, 0x0000c},
  8018. { 0x00000200, 0x00008},
  8019. { 0x00004000, 0x00800},
  8020. { 0x00006000, 0x01000},
  8021. { 0x00008000, 0x02000},
  8022. { 0x00010000, 0x0e000},
  8023. { 0xffffffff, 0x00000}
  8024. }, mem_tbl_5755[] = {
  8025. { 0x00000200, 0x00008},
  8026. { 0x00004000, 0x00800},
  8027. { 0x00006000, 0x00800},
  8028. { 0x00008000, 0x02000},
  8029. { 0x00010000, 0x0c000},
  8030. { 0xffffffff, 0x00000}
  8031. }, mem_tbl_5906[] = {
  8032. { 0x00000200, 0x00008},
  8033. { 0x00004000, 0x00400},
  8034. { 0x00006000, 0x00400},
  8035. { 0x00008000, 0x01000},
  8036. { 0x00010000, 0x01000},
  8037. { 0xffffffff, 0x00000}
  8038. };
  8039. struct mem_entry *mem_tbl;
  8040. int err = 0;
  8041. int i;
  8042. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8043. mem_tbl = mem_tbl_5755;
  8044. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8045. mem_tbl = mem_tbl_5906;
  8046. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8047. mem_tbl = mem_tbl_5705;
  8048. else
  8049. mem_tbl = mem_tbl_570x;
  8050. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8051. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8052. mem_tbl[i].len)) != 0)
  8053. break;
  8054. }
  8055. return err;
  8056. }
  8057. #define TG3_MAC_LOOPBACK 0
  8058. #define TG3_PHY_LOOPBACK 1
  8059. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8060. {
  8061. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8062. u32 desc_idx;
  8063. struct sk_buff *skb, *rx_skb;
  8064. u8 *tx_data;
  8065. dma_addr_t map;
  8066. int num_pkts, tx_len, rx_len, i, err;
  8067. struct tg3_rx_buffer_desc *desc;
  8068. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8069. /* HW errata - mac loopback fails in some cases on 5780.
  8070. * Normal traffic and PHY loopback are not affected by
  8071. * errata.
  8072. */
  8073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8074. return 0;
  8075. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8076. MAC_MODE_PORT_INT_LPBACK;
  8077. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8078. mac_mode |= MAC_MODE_LINK_POLARITY;
  8079. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8080. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8081. else
  8082. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8083. tw32(MAC_MODE, mac_mode);
  8084. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8085. u32 val;
  8086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8087. u32 phytest;
  8088. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8089. u32 phy;
  8090. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8091. phytest | MII_TG3_EPHY_SHADOW_EN);
  8092. if (!tg3_readphy(tp, 0x1b, &phy))
  8093. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8094. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8095. }
  8096. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8097. } else
  8098. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8099. tg3_phy_toggle_automdix(tp, 0);
  8100. tg3_writephy(tp, MII_BMCR, val);
  8101. udelay(40);
  8102. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8104. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8105. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8106. } else
  8107. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8108. /* reset to prevent losing 1st rx packet intermittently */
  8109. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8110. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8111. udelay(10);
  8112. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8113. }
  8114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8115. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8116. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8117. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8118. mac_mode |= MAC_MODE_LINK_POLARITY;
  8119. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8120. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8121. }
  8122. tw32(MAC_MODE, mac_mode);
  8123. }
  8124. else
  8125. return -EINVAL;
  8126. err = -EIO;
  8127. tx_len = 1514;
  8128. skb = netdev_alloc_skb(tp->dev, tx_len);
  8129. if (!skb)
  8130. return -ENOMEM;
  8131. tx_data = skb_put(skb, tx_len);
  8132. memcpy(tx_data, tp->dev->dev_addr, 6);
  8133. memset(tx_data + 6, 0x0, 8);
  8134. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8135. for (i = 14; i < tx_len; i++)
  8136. tx_data[i] = (u8) (i & 0xff);
  8137. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8138. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8139. HOSTCC_MODE_NOW);
  8140. udelay(10);
  8141. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8142. num_pkts = 0;
  8143. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8144. tp->tx_prod++;
  8145. num_pkts++;
  8146. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8147. tp->tx_prod);
  8148. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8149. udelay(10);
  8150. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8151. for (i = 0; i < 25; i++) {
  8152. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8153. HOSTCC_MODE_NOW);
  8154. udelay(10);
  8155. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8156. rx_idx = tp->hw_status->idx[0].rx_producer;
  8157. if ((tx_idx == tp->tx_prod) &&
  8158. (rx_idx == (rx_start_idx + num_pkts)))
  8159. break;
  8160. }
  8161. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8162. dev_kfree_skb(skb);
  8163. if (tx_idx != tp->tx_prod)
  8164. goto out;
  8165. if (rx_idx != rx_start_idx + num_pkts)
  8166. goto out;
  8167. desc = &tp->rx_rcb[rx_start_idx];
  8168. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8169. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8170. if (opaque_key != RXD_OPAQUE_RING_STD)
  8171. goto out;
  8172. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8173. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8174. goto out;
  8175. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8176. if (rx_len != tx_len)
  8177. goto out;
  8178. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8179. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8180. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8181. for (i = 14; i < tx_len; i++) {
  8182. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8183. goto out;
  8184. }
  8185. err = 0;
  8186. /* tg3_free_rings will unmap and free the rx_skb */
  8187. out:
  8188. return err;
  8189. }
  8190. #define TG3_MAC_LOOPBACK_FAILED 1
  8191. #define TG3_PHY_LOOPBACK_FAILED 2
  8192. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8193. TG3_PHY_LOOPBACK_FAILED)
  8194. static int tg3_test_loopback(struct tg3 *tp)
  8195. {
  8196. int err = 0;
  8197. u32 cpmuctrl = 0;
  8198. if (!netif_running(tp->dev))
  8199. return TG3_LOOPBACK_FAILED;
  8200. err = tg3_reset_hw(tp, 1);
  8201. if (err)
  8202. return TG3_LOOPBACK_FAILED;
  8203. /* Turn off gphy autopowerdown. */
  8204. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8205. tg3_phy_toggle_apd(tp, false);
  8206. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8207. int i;
  8208. u32 status;
  8209. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8210. /* Wait for up to 40 microseconds to acquire lock. */
  8211. for (i = 0; i < 4; i++) {
  8212. status = tr32(TG3_CPMU_MUTEX_GNT);
  8213. if (status == CPMU_MUTEX_GNT_DRIVER)
  8214. break;
  8215. udelay(10);
  8216. }
  8217. if (status != CPMU_MUTEX_GNT_DRIVER)
  8218. return TG3_LOOPBACK_FAILED;
  8219. /* Turn off link-based power management. */
  8220. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8221. tw32(TG3_CPMU_CTRL,
  8222. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8223. CPMU_CTRL_LINK_AWARE_MODE));
  8224. }
  8225. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8226. err |= TG3_MAC_LOOPBACK_FAILED;
  8227. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8228. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8229. /* Release the mutex */
  8230. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8231. }
  8232. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8233. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8234. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8235. err |= TG3_PHY_LOOPBACK_FAILED;
  8236. }
  8237. /* Re-enable gphy autopowerdown. */
  8238. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8239. tg3_phy_toggle_apd(tp, true);
  8240. return err;
  8241. }
  8242. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8243. u64 *data)
  8244. {
  8245. struct tg3 *tp = netdev_priv(dev);
  8246. if (tp->link_config.phy_is_low_power)
  8247. tg3_set_power_state(tp, PCI_D0);
  8248. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8249. if (tg3_test_nvram(tp) != 0) {
  8250. etest->flags |= ETH_TEST_FL_FAILED;
  8251. data[0] = 1;
  8252. }
  8253. if (tg3_test_link(tp) != 0) {
  8254. etest->flags |= ETH_TEST_FL_FAILED;
  8255. data[1] = 1;
  8256. }
  8257. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8258. int err, err2 = 0, irq_sync = 0;
  8259. if (netif_running(dev)) {
  8260. tg3_phy_stop(tp);
  8261. tg3_netif_stop(tp);
  8262. irq_sync = 1;
  8263. }
  8264. tg3_full_lock(tp, irq_sync);
  8265. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8266. err = tg3_nvram_lock(tp);
  8267. tg3_halt_cpu(tp, RX_CPU_BASE);
  8268. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8269. tg3_halt_cpu(tp, TX_CPU_BASE);
  8270. if (!err)
  8271. tg3_nvram_unlock(tp);
  8272. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8273. tg3_phy_reset(tp);
  8274. if (tg3_test_registers(tp) != 0) {
  8275. etest->flags |= ETH_TEST_FL_FAILED;
  8276. data[2] = 1;
  8277. }
  8278. if (tg3_test_memory(tp) != 0) {
  8279. etest->flags |= ETH_TEST_FL_FAILED;
  8280. data[3] = 1;
  8281. }
  8282. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8283. etest->flags |= ETH_TEST_FL_FAILED;
  8284. tg3_full_unlock(tp);
  8285. if (tg3_test_interrupt(tp) != 0) {
  8286. etest->flags |= ETH_TEST_FL_FAILED;
  8287. data[5] = 1;
  8288. }
  8289. tg3_full_lock(tp, 0);
  8290. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8291. if (netif_running(dev)) {
  8292. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8293. err2 = tg3_restart_hw(tp, 1);
  8294. if (!err2)
  8295. tg3_netif_start(tp);
  8296. }
  8297. tg3_full_unlock(tp);
  8298. if (irq_sync && !err2)
  8299. tg3_phy_start(tp);
  8300. }
  8301. if (tp->link_config.phy_is_low_power)
  8302. tg3_set_power_state(tp, PCI_D3hot);
  8303. }
  8304. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8305. {
  8306. struct mii_ioctl_data *data = if_mii(ifr);
  8307. struct tg3 *tp = netdev_priv(dev);
  8308. int err;
  8309. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8310. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8311. return -EAGAIN;
  8312. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8313. }
  8314. switch(cmd) {
  8315. case SIOCGMIIPHY:
  8316. data->phy_id = PHY_ADDR;
  8317. /* fallthru */
  8318. case SIOCGMIIREG: {
  8319. u32 mii_regval;
  8320. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8321. break; /* We have no PHY */
  8322. if (tp->link_config.phy_is_low_power)
  8323. return -EAGAIN;
  8324. spin_lock_bh(&tp->lock);
  8325. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8326. spin_unlock_bh(&tp->lock);
  8327. data->val_out = mii_regval;
  8328. return err;
  8329. }
  8330. case SIOCSMIIREG:
  8331. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8332. break; /* We have no PHY */
  8333. if (!capable(CAP_NET_ADMIN))
  8334. return -EPERM;
  8335. if (tp->link_config.phy_is_low_power)
  8336. return -EAGAIN;
  8337. spin_lock_bh(&tp->lock);
  8338. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8339. spin_unlock_bh(&tp->lock);
  8340. return err;
  8341. default:
  8342. /* do nothing */
  8343. break;
  8344. }
  8345. return -EOPNOTSUPP;
  8346. }
  8347. #if TG3_VLAN_TAG_USED
  8348. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8349. {
  8350. struct tg3 *tp = netdev_priv(dev);
  8351. if (!netif_running(dev)) {
  8352. tp->vlgrp = grp;
  8353. return;
  8354. }
  8355. tg3_netif_stop(tp);
  8356. tg3_full_lock(tp, 0);
  8357. tp->vlgrp = grp;
  8358. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8359. __tg3_set_rx_mode(dev);
  8360. tg3_netif_start(tp);
  8361. tg3_full_unlock(tp);
  8362. }
  8363. #endif
  8364. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8365. {
  8366. struct tg3 *tp = netdev_priv(dev);
  8367. memcpy(ec, &tp->coal, sizeof(*ec));
  8368. return 0;
  8369. }
  8370. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8371. {
  8372. struct tg3 *tp = netdev_priv(dev);
  8373. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8374. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8375. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8376. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8377. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8378. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8379. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8380. }
  8381. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8382. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8383. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8384. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8385. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8386. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8387. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8388. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8389. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8390. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8391. return -EINVAL;
  8392. /* No rx interrupts will be generated if both are zero */
  8393. if ((ec->rx_coalesce_usecs == 0) &&
  8394. (ec->rx_max_coalesced_frames == 0))
  8395. return -EINVAL;
  8396. /* No tx interrupts will be generated if both are zero */
  8397. if ((ec->tx_coalesce_usecs == 0) &&
  8398. (ec->tx_max_coalesced_frames == 0))
  8399. return -EINVAL;
  8400. /* Only copy relevant parameters, ignore all others. */
  8401. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8402. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8403. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8404. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8405. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8406. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8407. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8408. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8409. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8410. if (netif_running(dev)) {
  8411. tg3_full_lock(tp, 0);
  8412. __tg3_set_coalesce(tp, &tp->coal);
  8413. tg3_full_unlock(tp);
  8414. }
  8415. return 0;
  8416. }
  8417. static const struct ethtool_ops tg3_ethtool_ops = {
  8418. .get_settings = tg3_get_settings,
  8419. .set_settings = tg3_set_settings,
  8420. .get_drvinfo = tg3_get_drvinfo,
  8421. .get_regs_len = tg3_get_regs_len,
  8422. .get_regs = tg3_get_regs,
  8423. .get_wol = tg3_get_wol,
  8424. .set_wol = tg3_set_wol,
  8425. .get_msglevel = tg3_get_msglevel,
  8426. .set_msglevel = tg3_set_msglevel,
  8427. .nway_reset = tg3_nway_reset,
  8428. .get_link = ethtool_op_get_link,
  8429. .get_eeprom_len = tg3_get_eeprom_len,
  8430. .get_eeprom = tg3_get_eeprom,
  8431. .set_eeprom = tg3_set_eeprom,
  8432. .get_ringparam = tg3_get_ringparam,
  8433. .set_ringparam = tg3_set_ringparam,
  8434. .get_pauseparam = tg3_get_pauseparam,
  8435. .set_pauseparam = tg3_set_pauseparam,
  8436. .get_rx_csum = tg3_get_rx_csum,
  8437. .set_rx_csum = tg3_set_rx_csum,
  8438. .set_tx_csum = tg3_set_tx_csum,
  8439. .set_sg = ethtool_op_set_sg,
  8440. .set_tso = tg3_set_tso,
  8441. .self_test = tg3_self_test,
  8442. .get_strings = tg3_get_strings,
  8443. .phys_id = tg3_phys_id,
  8444. .get_ethtool_stats = tg3_get_ethtool_stats,
  8445. .get_coalesce = tg3_get_coalesce,
  8446. .set_coalesce = tg3_set_coalesce,
  8447. .get_sset_count = tg3_get_sset_count,
  8448. };
  8449. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8450. {
  8451. u32 cursize, val, magic;
  8452. tp->nvram_size = EEPROM_CHIP_SIZE;
  8453. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8454. return;
  8455. if ((magic != TG3_EEPROM_MAGIC) &&
  8456. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8457. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8458. return;
  8459. /*
  8460. * Size the chip by reading offsets at increasing powers of two.
  8461. * When we encounter our validation signature, we know the addressing
  8462. * has wrapped around, and thus have our chip size.
  8463. */
  8464. cursize = 0x10;
  8465. while (cursize < tp->nvram_size) {
  8466. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8467. return;
  8468. if (val == magic)
  8469. break;
  8470. cursize <<= 1;
  8471. }
  8472. tp->nvram_size = cursize;
  8473. }
  8474. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8475. {
  8476. u32 val;
  8477. if (tg3_nvram_read(tp, 0, &val) != 0)
  8478. return;
  8479. /* Selfboot format */
  8480. if (val != TG3_EEPROM_MAGIC) {
  8481. tg3_get_eeprom_size(tp);
  8482. return;
  8483. }
  8484. if (tg3_nvram_read_swab(tp, 0xf0, &val) == 0) {
  8485. if (val != 0) {
  8486. tp->nvram_size = (val >> 16) * 1024;
  8487. return;
  8488. }
  8489. }
  8490. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8491. }
  8492. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8493. {
  8494. u32 nvcfg1;
  8495. nvcfg1 = tr32(NVRAM_CFG1);
  8496. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8497. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8498. }
  8499. else {
  8500. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8501. tw32(NVRAM_CFG1, nvcfg1);
  8502. }
  8503. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8504. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8505. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8506. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8507. tp->nvram_jedecnum = JEDEC_ATMEL;
  8508. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8509. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8510. break;
  8511. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8512. tp->nvram_jedecnum = JEDEC_ATMEL;
  8513. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8514. break;
  8515. case FLASH_VENDOR_ATMEL_EEPROM:
  8516. tp->nvram_jedecnum = JEDEC_ATMEL;
  8517. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8518. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8519. break;
  8520. case FLASH_VENDOR_ST:
  8521. tp->nvram_jedecnum = JEDEC_ST;
  8522. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8523. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8524. break;
  8525. case FLASH_VENDOR_SAIFUN:
  8526. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8527. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8528. break;
  8529. case FLASH_VENDOR_SST_SMALL:
  8530. case FLASH_VENDOR_SST_LARGE:
  8531. tp->nvram_jedecnum = JEDEC_SST;
  8532. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8533. break;
  8534. }
  8535. }
  8536. else {
  8537. tp->nvram_jedecnum = JEDEC_ATMEL;
  8538. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8539. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8540. }
  8541. }
  8542. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8543. {
  8544. u32 nvcfg1;
  8545. nvcfg1 = tr32(NVRAM_CFG1);
  8546. /* NVRAM protection for TPM */
  8547. if (nvcfg1 & (1 << 27))
  8548. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8549. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8550. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8551. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8552. tp->nvram_jedecnum = JEDEC_ATMEL;
  8553. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8554. break;
  8555. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8556. tp->nvram_jedecnum = JEDEC_ATMEL;
  8557. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8558. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8559. break;
  8560. case FLASH_5752VENDOR_ST_M45PE10:
  8561. case FLASH_5752VENDOR_ST_M45PE20:
  8562. case FLASH_5752VENDOR_ST_M45PE40:
  8563. tp->nvram_jedecnum = JEDEC_ST;
  8564. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8565. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8566. break;
  8567. }
  8568. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8569. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8570. case FLASH_5752PAGE_SIZE_256:
  8571. tp->nvram_pagesize = 256;
  8572. break;
  8573. case FLASH_5752PAGE_SIZE_512:
  8574. tp->nvram_pagesize = 512;
  8575. break;
  8576. case FLASH_5752PAGE_SIZE_1K:
  8577. tp->nvram_pagesize = 1024;
  8578. break;
  8579. case FLASH_5752PAGE_SIZE_2K:
  8580. tp->nvram_pagesize = 2048;
  8581. break;
  8582. case FLASH_5752PAGE_SIZE_4K:
  8583. tp->nvram_pagesize = 4096;
  8584. break;
  8585. case FLASH_5752PAGE_SIZE_264:
  8586. tp->nvram_pagesize = 264;
  8587. break;
  8588. }
  8589. }
  8590. else {
  8591. /* For eeprom, set pagesize to maximum eeprom size */
  8592. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8593. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8594. tw32(NVRAM_CFG1, nvcfg1);
  8595. }
  8596. }
  8597. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8598. {
  8599. u32 nvcfg1, protect = 0;
  8600. nvcfg1 = tr32(NVRAM_CFG1);
  8601. /* NVRAM protection for TPM */
  8602. if (nvcfg1 & (1 << 27)) {
  8603. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8604. protect = 1;
  8605. }
  8606. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8607. switch (nvcfg1) {
  8608. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8609. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8610. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8611. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8612. tp->nvram_jedecnum = JEDEC_ATMEL;
  8613. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8614. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8615. tp->nvram_pagesize = 264;
  8616. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8617. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8618. tp->nvram_size = (protect ? 0x3e200 :
  8619. TG3_NVRAM_SIZE_512KB);
  8620. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8621. tp->nvram_size = (protect ? 0x1f200 :
  8622. TG3_NVRAM_SIZE_256KB);
  8623. else
  8624. tp->nvram_size = (protect ? 0x1f200 :
  8625. TG3_NVRAM_SIZE_128KB);
  8626. break;
  8627. case FLASH_5752VENDOR_ST_M45PE10:
  8628. case FLASH_5752VENDOR_ST_M45PE20:
  8629. case FLASH_5752VENDOR_ST_M45PE40:
  8630. tp->nvram_jedecnum = JEDEC_ST;
  8631. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8632. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8633. tp->nvram_pagesize = 256;
  8634. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8635. tp->nvram_size = (protect ?
  8636. TG3_NVRAM_SIZE_64KB :
  8637. TG3_NVRAM_SIZE_128KB);
  8638. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8639. tp->nvram_size = (protect ?
  8640. TG3_NVRAM_SIZE_64KB :
  8641. TG3_NVRAM_SIZE_256KB);
  8642. else
  8643. tp->nvram_size = (protect ?
  8644. TG3_NVRAM_SIZE_128KB :
  8645. TG3_NVRAM_SIZE_512KB);
  8646. break;
  8647. }
  8648. }
  8649. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8650. {
  8651. u32 nvcfg1;
  8652. nvcfg1 = tr32(NVRAM_CFG1);
  8653. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8654. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8655. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8656. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8657. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8658. tp->nvram_jedecnum = JEDEC_ATMEL;
  8659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8660. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8661. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8662. tw32(NVRAM_CFG1, nvcfg1);
  8663. break;
  8664. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8665. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8666. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8667. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8668. tp->nvram_jedecnum = JEDEC_ATMEL;
  8669. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8670. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8671. tp->nvram_pagesize = 264;
  8672. break;
  8673. case FLASH_5752VENDOR_ST_M45PE10:
  8674. case FLASH_5752VENDOR_ST_M45PE20:
  8675. case FLASH_5752VENDOR_ST_M45PE40:
  8676. tp->nvram_jedecnum = JEDEC_ST;
  8677. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8678. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8679. tp->nvram_pagesize = 256;
  8680. break;
  8681. }
  8682. }
  8683. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8684. {
  8685. u32 nvcfg1, protect = 0;
  8686. nvcfg1 = tr32(NVRAM_CFG1);
  8687. /* NVRAM protection for TPM */
  8688. if (nvcfg1 & (1 << 27)) {
  8689. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8690. protect = 1;
  8691. }
  8692. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8693. switch (nvcfg1) {
  8694. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8695. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8696. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8697. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8698. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8699. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8700. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8701. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8702. tp->nvram_jedecnum = JEDEC_ATMEL;
  8703. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8704. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8705. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8706. tp->nvram_pagesize = 256;
  8707. break;
  8708. case FLASH_5761VENDOR_ST_A_M45PE20:
  8709. case FLASH_5761VENDOR_ST_A_M45PE40:
  8710. case FLASH_5761VENDOR_ST_A_M45PE80:
  8711. case FLASH_5761VENDOR_ST_A_M45PE16:
  8712. case FLASH_5761VENDOR_ST_M_M45PE20:
  8713. case FLASH_5761VENDOR_ST_M_M45PE40:
  8714. case FLASH_5761VENDOR_ST_M_M45PE80:
  8715. case FLASH_5761VENDOR_ST_M_M45PE16:
  8716. tp->nvram_jedecnum = JEDEC_ST;
  8717. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8718. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8719. tp->nvram_pagesize = 256;
  8720. break;
  8721. }
  8722. if (protect) {
  8723. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8724. } else {
  8725. switch (nvcfg1) {
  8726. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8727. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8728. case FLASH_5761VENDOR_ST_A_M45PE16:
  8729. case FLASH_5761VENDOR_ST_M_M45PE16:
  8730. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8731. break;
  8732. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8733. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8734. case FLASH_5761VENDOR_ST_A_M45PE80:
  8735. case FLASH_5761VENDOR_ST_M_M45PE80:
  8736. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8737. break;
  8738. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8739. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8740. case FLASH_5761VENDOR_ST_A_M45PE40:
  8741. case FLASH_5761VENDOR_ST_M_M45PE40:
  8742. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8743. break;
  8744. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8745. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8746. case FLASH_5761VENDOR_ST_A_M45PE20:
  8747. case FLASH_5761VENDOR_ST_M_M45PE20:
  8748. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8749. break;
  8750. }
  8751. }
  8752. }
  8753. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8754. {
  8755. tp->nvram_jedecnum = JEDEC_ATMEL;
  8756. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8757. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8758. }
  8759. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8760. {
  8761. u32 nvcfg1;
  8762. nvcfg1 = tr32(NVRAM_CFG1);
  8763. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8764. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8765. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8766. tp->nvram_jedecnum = JEDEC_ATMEL;
  8767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8768. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8769. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8770. tw32(NVRAM_CFG1, nvcfg1);
  8771. return;
  8772. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8773. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8774. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8775. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8776. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8777. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8778. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8779. tp->nvram_jedecnum = JEDEC_ATMEL;
  8780. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8781. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8782. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8783. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8784. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8785. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8786. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8787. break;
  8788. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8789. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8790. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8791. break;
  8792. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8793. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8794. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8795. break;
  8796. }
  8797. break;
  8798. case FLASH_5752VENDOR_ST_M45PE10:
  8799. case FLASH_5752VENDOR_ST_M45PE20:
  8800. case FLASH_5752VENDOR_ST_M45PE40:
  8801. tp->nvram_jedecnum = JEDEC_ST;
  8802. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8803. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8804. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8805. case FLASH_5752VENDOR_ST_M45PE10:
  8806. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8807. break;
  8808. case FLASH_5752VENDOR_ST_M45PE20:
  8809. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8810. break;
  8811. case FLASH_5752VENDOR_ST_M45PE40:
  8812. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8813. break;
  8814. }
  8815. break;
  8816. default:
  8817. return;
  8818. }
  8819. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8820. case FLASH_5752PAGE_SIZE_256:
  8821. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8822. tp->nvram_pagesize = 256;
  8823. break;
  8824. case FLASH_5752PAGE_SIZE_512:
  8825. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8826. tp->nvram_pagesize = 512;
  8827. break;
  8828. case FLASH_5752PAGE_SIZE_1K:
  8829. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8830. tp->nvram_pagesize = 1024;
  8831. break;
  8832. case FLASH_5752PAGE_SIZE_2K:
  8833. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8834. tp->nvram_pagesize = 2048;
  8835. break;
  8836. case FLASH_5752PAGE_SIZE_4K:
  8837. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8838. tp->nvram_pagesize = 4096;
  8839. break;
  8840. case FLASH_5752PAGE_SIZE_264:
  8841. tp->nvram_pagesize = 264;
  8842. break;
  8843. case FLASH_5752PAGE_SIZE_528:
  8844. tp->nvram_pagesize = 528;
  8845. break;
  8846. }
  8847. }
  8848. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8849. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8850. {
  8851. tw32_f(GRC_EEPROM_ADDR,
  8852. (EEPROM_ADDR_FSM_RESET |
  8853. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8854. EEPROM_ADDR_CLKPERD_SHIFT)));
  8855. msleep(1);
  8856. /* Enable seeprom accesses. */
  8857. tw32_f(GRC_LOCAL_CTRL,
  8858. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8859. udelay(100);
  8860. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8861. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8862. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8863. if (tg3_nvram_lock(tp)) {
  8864. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8865. "tg3_nvram_init failed.\n", tp->dev->name);
  8866. return;
  8867. }
  8868. tg3_enable_nvram_access(tp);
  8869. tp->nvram_size = 0;
  8870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8871. tg3_get_5752_nvram_info(tp);
  8872. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8873. tg3_get_5755_nvram_info(tp);
  8874. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8875. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8877. tg3_get_5787_nvram_info(tp);
  8878. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8879. tg3_get_5761_nvram_info(tp);
  8880. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8881. tg3_get_5906_nvram_info(tp);
  8882. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8883. tg3_get_57780_nvram_info(tp);
  8884. else
  8885. tg3_get_nvram_info(tp);
  8886. if (tp->nvram_size == 0)
  8887. tg3_get_nvram_size(tp);
  8888. tg3_disable_nvram_access(tp);
  8889. tg3_nvram_unlock(tp);
  8890. } else {
  8891. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8892. tg3_get_eeprom_size(tp);
  8893. }
  8894. }
  8895. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8896. u32 offset, u32 len, u8 *buf)
  8897. {
  8898. int i, j, rc = 0;
  8899. u32 val;
  8900. for (i = 0; i < len; i += 4) {
  8901. u32 addr;
  8902. __be32 data;
  8903. addr = offset + i;
  8904. memcpy(&data, buf + i, 4);
  8905. tw32(GRC_EEPROM_DATA, be32_to_cpu(data));
  8906. val = tr32(GRC_EEPROM_ADDR);
  8907. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8908. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8909. EEPROM_ADDR_READ);
  8910. tw32(GRC_EEPROM_ADDR, val |
  8911. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8912. (addr & EEPROM_ADDR_ADDR_MASK) |
  8913. EEPROM_ADDR_START |
  8914. EEPROM_ADDR_WRITE);
  8915. for (j = 0; j < 1000; j++) {
  8916. val = tr32(GRC_EEPROM_ADDR);
  8917. if (val & EEPROM_ADDR_COMPLETE)
  8918. break;
  8919. msleep(1);
  8920. }
  8921. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8922. rc = -EBUSY;
  8923. break;
  8924. }
  8925. }
  8926. return rc;
  8927. }
  8928. /* offset and length are dword aligned */
  8929. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8930. u8 *buf)
  8931. {
  8932. int ret = 0;
  8933. u32 pagesize = tp->nvram_pagesize;
  8934. u32 pagemask = pagesize - 1;
  8935. u32 nvram_cmd;
  8936. u8 *tmp;
  8937. tmp = kmalloc(pagesize, GFP_KERNEL);
  8938. if (tmp == NULL)
  8939. return -ENOMEM;
  8940. while (len) {
  8941. int j;
  8942. u32 phy_addr, page_off, size;
  8943. phy_addr = offset & ~pagemask;
  8944. for (j = 0; j < pagesize; j += 4) {
  8945. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  8946. (__be32 *) (tmp + j));
  8947. if (ret)
  8948. break;
  8949. }
  8950. if (ret)
  8951. break;
  8952. page_off = offset & pagemask;
  8953. size = pagesize;
  8954. if (len < size)
  8955. size = len;
  8956. len -= size;
  8957. memcpy(tmp + page_off, buf, size);
  8958. offset = offset + (pagesize - page_off);
  8959. tg3_enable_nvram_access(tp);
  8960. /*
  8961. * Before we can erase the flash page, we need
  8962. * to issue a special "write enable" command.
  8963. */
  8964. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8965. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8966. break;
  8967. /* Erase the target page */
  8968. tw32(NVRAM_ADDR, phy_addr);
  8969. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8970. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8971. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8972. break;
  8973. /* Issue another write enable to start the write. */
  8974. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8975. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8976. break;
  8977. for (j = 0; j < pagesize; j += 4) {
  8978. __be32 data;
  8979. data = *((__be32 *) (tmp + j));
  8980. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8981. tw32(NVRAM_ADDR, phy_addr + j);
  8982. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8983. NVRAM_CMD_WR;
  8984. if (j == 0)
  8985. nvram_cmd |= NVRAM_CMD_FIRST;
  8986. else if (j == (pagesize - 4))
  8987. nvram_cmd |= NVRAM_CMD_LAST;
  8988. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8989. break;
  8990. }
  8991. if (ret)
  8992. break;
  8993. }
  8994. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8995. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8996. kfree(tmp);
  8997. return ret;
  8998. }
  8999. /* offset and length are dword aligned */
  9000. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9001. u8 *buf)
  9002. {
  9003. int i, ret = 0;
  9004. for (i = 0; i < len; i += 4, offset += 4) {
  9005. u32 page_off, phy_addr, nvram_cmd;
  9006. __be32 data;
  9007. memcpy(&data, buf + i, 4);
  9008. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9009. page_off = offset % tp->nvram_pagesize;
  9010. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9011. tw32(NVRAM_ADDR, phy_addr);
  9012. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9013. if ((page_off == 0) || (i == 0))
  9014. nvram_cmd |= NVRAM_CMD_FIRST;
  9015. if (page_off == (tp->nvram_pagesize - 4))
  9016. nvram_cmd |= NVRAM_CMD_LAST;
  9017. if (i == (len - 4))
  9018. nvram_cmd |= NVRAM_CMD_LAST;
  9019. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9020. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9021. (tp->nvram_jedecnum == JEDEC_ST) &&
  9022. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9023. if ((ret = tg3_nvram_exec_cmd(tp,
  9024. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9025. NVRAM_CMD_DONE)))
  9026. break;
  9027. }
  9028. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9029. /* We always do complete word writes to eeprom. */
  9030. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9031. }
  9032. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9033. break;
  9034. }
  9035. return ret;
  9036. }
  9037. /* offset and length are dword aligned */
  9038. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9039. {
  9040. int ret;
  9041. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9042. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9043. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9044. udelay(40);
  9045. }
  9046. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9047. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9048. }
  9049. else {
  9050. u32 grc_mode;
  9051. ret = tg3_nvram_lock(tp);
  9052. if (ret)
  9053. return ret;
  9054. tg3_enable_nvram_access(tp);
  9055. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9056. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9057. tw32(NVRAM_WRITE1, 0x406);
  9058. grc_mode = tr32(GRC_MODE);
  9059. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9060. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9061. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9062. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9063. buf);
  9064. }
  9065. else {
  9066. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9067. buf);
  9068. }
  9069. grc_mode = tr32(GRC_MODE);
  9070. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9071. tg3_disable_nvram_access(tp);
  9072. tg3_nvram_unlock(tp);
  9073. }
  9074. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9075. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9076. udelay(40);
  9077. }
  9078. return ret;
  9079. }
  9080. struct subsys_tbl_ent {
  9081. u16 subsys_vendor, subsys_devid;
  9082. u32 phy_id;
  9083. };
  9084. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9085. /* Broadcom boards. */
  9086. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9087. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9088. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9089. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9090. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9091. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9092. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9093. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9094. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9095. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9096. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9097. /* 3com boards. */
  9098. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9099. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9100. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9101. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9102. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9103. /* DELL boards. */
  9104. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9105. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9106. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9107. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9108. /* Compaq boards. */
  9109. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9110. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9111. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9112. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9113. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9114. /* IBM boards. */
  9115. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9116. };
  9117. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9118. {
  9119. int i;
  9120. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9121. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9122. tp->pdev->subsystem_vendor) &&
  9123. (subsys_id_to_phy_id[i].subsys_devid ==
  9124. tp->pdev->subsystem_device))
  9125. return &subsys_id_to_phy_id[i];
  9126. }
  9127. return NULL;
  9128. }
  9129. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9130. {
  9131. u32 val;
  9132. u16 pmcsr;
  9133. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9134. * so need make sure we're in D0.
  9135. */
  9136. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9137. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9138. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9139. msleep(1);
  9140. /* Make sure register accesses (indirect or otherwise)
  9141. * will function correctly.
  9142. */
  9143. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9144. tp->misc_host_ctrl);
  9145. /* The memory arbiter has to be enabled in order for SRAM accesses
  9146. * to succeed. Normally on powerup the tg3 chip firmware will make
  9147. * sure it is enabled, but other entities such as system netboot
  9148. * code might disable it.
  9149. */
  9150. val = tr32(MEMARB_MODE);
  9151. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9152. tp->phy_id = PHY_ID_INVALID;
  9153. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9154. /* Assume an onboard device and WOL capable by default. */
  9155. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9157. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9158. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9159. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9160. }
  9161. val = tr32(VCPU_CFGSHDW);
  9162. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9163. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9164. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9165. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9166. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9167. goto done;
  9168. }
  9169. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9170. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9171. u32 nic_cfg, led_cfg;
  9172. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9173. int eeprom_phy_serdes = 0;
  9174. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9175. tp->nic_sram_data_cfg = nic_cfg;
  9176. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9177. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9178. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9179. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9180. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9181. (ver > 0) && (ver < 0x100))
  9182. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9183. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9184. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9185. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9186. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9187. eeprom_phy_serdes = 1;
  9188. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9189. if (nic_phy_id != 0) {
  9190. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9191. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9192. eeprom_phy_id = (id1 >> 16) << 10;
  9193. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9194. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9195. } else
  9196. eeprom_phy_id = 0;
  9197. tp->phy_id = eeprom_phy_id;
  9198. if (eeprom_phy_serdes) {
  9199. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9200. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9201. else
  9202. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9203. }
  9204. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9205. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9206. SHASTA_EXT_LED_MODE_MASK);
  9207. else
  9208. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9209. switch (led_cfg) {
  9210. default:
  9211. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9212. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9213. break;
  9214. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9215. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9216. break;
  9217. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9218. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9219. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9220. * read on some older 5700/5701 bootcode.
  9221. */
  9222. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9223. ASIC_REV_5700 ||
  9224. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9225. ASIC_REV_5701)
  9226. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9227. break;
  9228. case SHASTA_EXT_LED_SHARED:
  9229. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9230. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9231. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9232. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9233. LED_CTRL_MODE_PHY_2);
  9234. break;
  9235. case SHASTA_EXT_LED_MAC:
  9236. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9237. break;
  9238. case SHASTA_EXT_LED_COMBO:
  9239. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9240. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9241. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9242. LED_CTRL_MODE_PHY_2);
  9243. break;
  9244. }
  9245. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9247. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9248. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9249. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9250. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9251. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9252. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9253. if ((tp->pdev->subsystem_vendor ==
  9254. PCI_VENDOR_ID_ARIMA) &&
  9255. (tp->pdev->subsystem_device == 0x205a ||
  9256. tp->pdev->subsystem_device == 0x2063))
  9257. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9258. } else {
  9259. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9260. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9261. }
  9262. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9263. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9264. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9265. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9266. }
  9267. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9268. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9269. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9270. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9271. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9272. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9273. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9274. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9275. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9276. if (cfg2 & (1 << 17))
  9277. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9278. /* serdes signal pre-emphasis in register 0x590 set by */
  9279. /* bootcode if bit 18 is set */
  9280. if (cfg2 & (1 << 18))
  9281. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9282. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9283. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9284. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9285. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9286. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9287. u32 cfg3;
  9288. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9289. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9290. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9291. }
  9292. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9293. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9294. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9295. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9296. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9297. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9298. }
  9299. done:
  9300. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9301. device_set_wakeup_enable(&tp->pdev->dev,
  9302. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9303. }
  9304. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9305. {
  9306. int i;
  9307. u32 val;
  9308. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9309. tw32(OTP_CTRL, cmd);
  9310. /* Wait for up to 1 ms for command to execute. */
  9311. for (i = 0; i < 100; i++) {
  9312. val = tr32(OTP_STATUS);
  9313. if (val & OTP_STATUS_CMD_DONE)
  9314. break;
  9315. udelay(10);
  9316. }
  9317. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9318. }
  9319. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9320. * configuration is a 32-bit value that straddles the alignment boundary.
  9321. * We do two 32-bit reads and then shift and merge the results.
  9322. */
  9323. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9324. {
  9325. u32 bhalf_otp, thalf_otp;
  9326. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9327. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9328. return 0;
  9329. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9330. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9331. return 0;
  9332. thalf_otp = tr32(OTP_READ_DATA);
  9333. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9334. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9335. return 0;
  9336. bhalf_otp = tr32(OTP_READ_DATA);
  9337. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9338. }
  9339. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9340. {
  9341. u32 hw_phy_id_1, hw_phy_id_2;
  9342. u32 hw_phy_id, hw_phy_id_masked;
  9343. int err;
  9344. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9345. return tg3_phy_init(tp);
  9346. /* Reading the PHY ID register can conflict with ASF
  9347. * firwmare access to the PHY hardware.
  9348. */
  9349. err = 0;
  9350. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9351. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9352. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9353. } else {
  9354. /* Now read the physical PHY_ID from the chip and verify
  9355. * that it is sane. If it doesn't look good, we fall back
  9356. * to either the hard-coded table based PHY_ID and failing
  9357. * that the value found in the eeprom area.
  9358. */
  9359. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9360. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9361. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9362. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9363. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9364. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9365. }
  9366. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9367. tp->phy_id = hw_phy_id;
  9368. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9369. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9370. else
  9371. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9372. } else {
  9373. if (tp->phy_id != PHY_ID_INVALID) {
  9374. /* Do nothing, phy ID already set up in
  9375. * tg3_get_eeprom_hw_cfg().
  9376. */
  9377. } else {
  9378. struct subsys_tbl_ent *p;
  9379. /* No eeprom signature? Try the hardcoded
  9380. * subsys device table.
  9381. */
  9382. p = lookup_by_subsys(tp);
  9383. if (!p)
  9384. return -ENODEV;
  9385. tp->phy_id = p->phy_id;
  9386. if (!tp->phy_id ||
  9387. tp->phy_id == PHY_ID_BCM8002)
  9388. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9389. }
  9390. }
  9391. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9392. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9393. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9394. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9395. tg3_readphy(tp, MII_BMSR, &bmsr);
  9396. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9397. (bmsr & BMSR_LSTATUS))
  9398. goto skip_phy_reset;
  9399. err = tg3_phy_reset(tp);
  9400. if (err)
  9401. return err;
  9402. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9403. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9404. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9405. tg3_ctrl = 0;
  9406. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9407. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9408. MII_TG3_CTRL_ADV_1000_FULL);
  9409. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9410. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9411. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9412. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9413. }
  9414. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9415. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9416. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9417. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9418. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9419. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9420. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9421. tg3_writephy(tp, MII_BMCR,
  9422. BMCR_ANENABLE | BMCR_ANRESTART);
  9423. }
  9424. tg3_phy_set_wirespeed(tp);
  9425. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9426. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9427. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9428. }
  9429. skip_phy_reset:
  9430. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9431. err = tg3_init_5401phy_dsp(tp);
  9432. if (err)
  9433. return err;
  9434. }
  9435. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9436. err = tg3_init_5401phy_dsp(tp);
  9437. }
  9438. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9439. tp->link_config.advertising =
  9440. (ADVERTISED_1000baseT_Half |
  9441. ADVERTISED_1000baseT_Full |
  9442. ADVERTISED_Autoneg |
  9443. ADVERTISED_FIBRE);
  9444. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9445. tp->link_config.advertising &=
  9446. ~(ADVERTISED_1000baseT_Half |
  9447. ADVERTISED_1000baseT_Full);
  9448. return err;
  9449. }
  9450. static void __devinit tg3_read_partno(struct tg3 *tp)
  9451. {
  9452. unsigned char vpd_data[256];
  9453. unsigned int i;
  9454. u32 magic;
  9455. if (tg3_nvram_read(tp, 0x0, &magic))
  9456. goto out_not_found;
  9457. if (magic == TG3_EEPROM_MAGIC) {
  9458. for (i = 0; i < 256; i += 4) {
  9459. u32 tmp;
  9460. if (tg3_nvram_read_swab(tp, 0x100 + i, &tmp))
  9461. goto out_not_found;
  9462. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9463. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9464. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9465. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9466. }
  9467. } else {
  9468. int vpd_cap;
  9469. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9470. for (i = 0; i < 256; i += 4) {
  9471. u32 tmp, j = 0;
  9472. __le32 v;
  9473. u16 tmp16;
  9474. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9475. i);
  9476. while (j++ < 100) {
  9477. pci_read_config_word(tp->pdev, vpd_cap +
  9478. PCI_VPD_ADDR, &tmp16);
  9479. if (tmp16 & 0x8000)
  9480. break;
  9481. msleep(1);
  9482. }
  9483. if (!(tmp16 & 0x8000))
  9484. goto out_not_found;
  9485. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9486. &tmp);
  9487. v = cpu_to_le32(tmp);
  9488. memcpy(&vpd_data[i], &v, 4);
  9489. }
  9490. }
  9491. /* Now parse and find the part number. */
  9492. for (i = 0; i < 254; ) {
  9493. unsigned char val = vpd_data[i];
  9494. unsigned int block_end;
  9495. if (val == 0x82 || val == 0x91) {
  9496. i = (i + 3 +
  9497. (vpd_data[i + 1] +
  9498. (vpd_data[i + 2] << 8)));
  9499. continue;
  9500. }
  9501. if (val != 0x90)
  9502. goto out_not_found;
  9503. block_end = (i + 3 +
  9504. (vpd_data[i + 1] +
  9505. (vpd_data[i + 2] << 8)));
  9506. i += 3;
  9507. if (block_end > 256)
  9508. goto out_not_found;
  9509. while (i < (block_end - 2)) {
  9510. if (vpd_data[i + 0] == 'P' &&
  9511. vpd_data[i + 1] == 'N') {
  9512. int partno_len = vpd_data[i + 2];
  9513. i += 3;
  9514. if (partno_len > 24 || (partno_len + i) > 256)
  9515. goto out_not_found;
  9516. memcpy(tp->board_part_number,
  9517. &vpd_data[i], partno_len);
  9518. /* Success. */
  9519. return;
  9520. }
  9521. i += 3 + vpd_data[i + 2];
  9522. }
  9523. /* Part number not found. */
  9524. goto out_not_found;
  9525. }
  9526. out_not_found:
  9527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9528. strcpy(tp->board_part_number, "BCM95906");
  9529. else
  9530. strcpy(tp->board_part_number, "none");
  9531. }
  9532. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9533. {
  9534. u32 val;
  9535. if (tg3_nvram_read(tp, offset, &val) ||
  9536. (val & 0xfc000000) != 0x0c000000 ||
  9537. tg3_nvram_read(tp, offset + 4, &val) ||
  9538. val != 0)
  9539. return 0;
  9540. return 1;
  9541. }
  9542. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9543. {
  9544. u32 offset, major, minor, build;
  9545. tp->fw_ver[0] = 's';
  9546. tp->fw_ver[1] = 'b';
  9547. tp->fw_ver[2] = '\0';
  9548. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9549. return;
  9550. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9551. case TG3_EEPROM_SB_REVISION_0:
  9552. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9553. break;
  9554. case TG3_EEPROM_SB_REVISION_2:
  9555. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9556. break;
  9557. case TG3_EEPROM_SB_REVISION_3:
  9558. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9559. break;
  9560. default:
  9561. return;
  9562. }
  9563. if (tg3_nvram_read(tp, offset, &val))
  9564. return;
  9565. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9566. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9567. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9568. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9569. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9570. if (minor > 99 || build > 26)
  9571. return;
  9572. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9573. if (build > 0) {
  9574. tp->fw_ver[8] = 'a' + build - 1;
  9575. tp->fw_ver[9] = '\0';
  9576. }
  9577. }
  9578. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9579. {
  9580. u32 val, offset, start;
  9581. u32 ver_offset;
  9582. int i, bcnt;
  9583. if (tg3_nvram_read(tp, 0, &val))
  9584. return;
  9585. if (val != TG3_EEPROM_MAGIC) {
  9586. if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9587. tg3_read_sb_ver(tp, val);
  9588. return;
  9589. }
  9590. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9591. tg3_nvram_read(tp, 0x4, &start))
  9592. return;
  9593. offset = tg3_nvram_logical_addr(tp, offset);
  9594. if (!tg3_fw_img_is_valid(tp, offset) ||
  9595. tg3_nvram_read(tp, offset + 8, &ver_offset))
  9596. return;
  9597. offset = offset + ver_offset - start;
  9598. for (i = 0; i < 16; i += 4) {
  9599. __be32 v;
  9600. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9601. return;
  9602. memcpy(tp->fw_ver + i, &v, 4);
  9603. }
  9604. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9605. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9606. return;
  9607. for (offset = TG3_NVM_DIR_START;
  9608. offset < TG3_NVM_DIR_END;
  9609. offset += TG3_NVM_DIRENT_SIZE) {
  9610. if (tg3_nvram_read(tp, offset, &val))
  9611. return;
  9612. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9613. break;
  9614. }
  9615. if (offset == TG3_NVM_DIR_END)
  9616. return;
  9617. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9618. start = 0x08000000;
  9619. else if (tg3_nvram_read(tp, offset - 4, &start))
  9620. return;
  9621. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9622. !tg3_fw_img_is_valid(tp, offset) ||
  9623. tg3_nvram_read(tp, offset + 8, &val))
  9624. return;
  9625. offset += val - start;
  9626. bcnt = strlen(tp->fw_ver);
  9627. tp->fw_ver[bcnt++] = ',';
  9628. tp->fw_ver[bcnt++] = ' ';
  9629. for (i = 0; i < 4; i++) {
  9630. __be32 v;
  9631. if (tg3_nvram_read_be32(tp, offset, &v))
  9632. return;
  9633. offset += sizeof(v);
  9634. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9635. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9636. break;
  9637. }
  9638. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9639. bcnt += sizeof(v);
  9640. }
  9641. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9642. }
  9643. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9644. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9645. {
  9646. static struct pci_device_id write_reorder_chipsets[] = {
  9647. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9648. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9649. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9650. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9651. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9652. PCI_DEVICE_ID_VIA_8385_0) },
  9653. { },
  9654. };
  9655. u32 misc_ctrl_reg;
  9656. u32 pci_state_reg, grc_misc_cfg;
  9657. u32 val;
  9658. u16 pci_cmd;
  9659. int err;
  9660. /* Force memory write invalidate off. If we leave it on,
  9661. * then on 5700_BX chips we have to enable a workaround.
  9662. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9663. * to match the cacheline size. The Broadcom driver have this
  9664. * workaround but turns MWI off all the times so never uses
  9665. * it. This seems to suggest that the workaround is insufficient.
  9666. */
  9667. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9668. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9669. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9670. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9671. * has the register indirect write enable bit set before
  9672. * we try to access any of the MMIO registers. It is also
  9673. * critical that the PCI-X hw workaround situation is decided
  9674. * before that as well.
  9675. */
  9676. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9677. &misc_ctrl_reg);
  9678. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9679. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9681. u32 prod_id_asic_rev;
  9682. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9683. &prod_id_asic_rev);
  9684. tp->pci_chip_rev_id = prod_id_asic_rev;
  9685. }
  9686. /* Wrong chip ID in 5752 A0. This code can be removed later
  9687. * as A0 is not in production.
  9688. */
  9689. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9690. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9691. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9692. * we need to disable memory and use config. cycles
  9693. * only to access all registers. The 5702/03 chips
  9694. * can mistakenly decode the special cycles from the
  9695. * ICH chipsets as memory write cycles, causing corruption
  9696. * of register and memory space. Only certain ICH bridges
  9697. * will drive special cycles with non-zero data during the
  9698. * address phase which can fall within the 5703's address
  9699. * range. This is not an ICH bug as the PCI spec allows
  9700. * non-zero address during special cycles. However, only
  9701. * these ICH bridges are known to drive non-zero addresses
  9702. * during special cycles.
  9703. *
  9704. * Since special cycles do not cross PCI bridges, we only
  9705. * enable this workaround if the 5703 is on the secondary
  9706. * bus of these ICH bridges.
  9707. */
  9708. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9709. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9710. static struct tg3_dev_id {
  9711. u32 vendor;
  9712. u32 device;
  9713. u32 rev;
  9714. } ich_chipsets[] = {
  9715. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9716. PCI_ANY_ID },
  9717. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9718. PCI_ANY_ID },
  9719. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9720. 0xa },
  9721. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9722. PCI_ANY_ID },
  9723. { },
  9724. };
  9725. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9726. struct pci_dev *bridge = NULL;
  9727. while (pci_id->vendor != 0) {
  9728. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9729. bridge);
  9730. if (!bridge) {
  9731. pci_id++;
  9732. continue;
  9733. }
  9734. if (pci_id->rev != PCI_ANY_ID) {
  9735. if (bridge->revision > pci_id->rev)
  9736. continue;
  9737. }
  9738. if (bridge->subordinate &&
  9739. (bridge->subordinate->number ==
  9740. tp->pdev->bus->number)) {
  9741. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9742. pci_dev_put(bridge);
  9743. break;
  9744. }
  9745. }
  9746. }
  9747. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9748. static struct tg3_dev_id {
  9749. u32 vendor;
  9750. u32 device;
  9751. } bridge_chipsets[] = {
  9752. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9753. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9754. { },
  9755. };
  9756. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9757. struct pci_dev *bridge = NULL;
  9758. while (pci_id->vendor != 0) {
  9759. bridge = pci_get_device(pci_id->vendor,
  9760. pci_id->device,
  9761. bridge);
  9762. if (!bridge) {
  9763. pci_id++;
  9764. continue;
  9765. }
  9766. if (bridge->subordinate &&
  9767. (bridge->subordinate->number <=
  9768. tp->pdev->bus->number) &&
  9769. (bridge->subordinate->subordinate >=
  9770. tp->pdev->bus->number)) {
  9771. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9772. pci_dev_put(bridge);
  9773. break;
  9774. }
  9775. }
  9776. }
  9777. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9778. * DMA addresses > 40-bit. This bridge may have other additional
  9779. * 57xx devices behind it in some 4-port NIC designs for example.
  9780. * Any tg3 device found behind the bridge will also need the 40-bit
  9781. * DMA workaround.
  9782. */
  9783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9785. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9786. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9787. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9788. }
  9789. else {
  9790. struct pci_dev *bridge = NULL;
  9791. do {
  9792. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9793. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9794. bridge);
  9795. if (bridge && bridge->subordinate &&
  9796. (bridge->subordinate->number <=
  9797. tp->pdev->bus->number) &&
  9798. (bridge->subordinate->subordinate >=
  9799. tp->pdev->bus->number)) {
  9800. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9801. pci_dev_put(bridge);
  9802. break;
  9803. }
  9804. } while (bridge);
  9805. }
  9806. /* Initialize misc host control in PCI block. */
  9807. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9808. MISC_HOST_CTRL_CHIPREV);
  9809. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9810. tp->misc_host_ctrl);
  9811. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9812. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9813. tp->pdev_peer = tg3_find_peer(tp);
  9814. /* Intentionally exclude ASIC_REV_5906 */
  9815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9821. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9825. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9826. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9827. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9828. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9829. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9830. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9831. /* 5700 B0 chips do not support checksumming correctly due
  9832. * to hardware bugs.
  9833. */
  9834. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9835. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9836. else {
  9837. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9838. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  9839. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9840. tp->dev->features |= NETIF_F_IPV6_CSUM;
  9841. }
  9842. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9843. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9844. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9845. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9846. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9847. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9848. tp->pdev_peer == tp->pdev))
  9849. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9850. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9852. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9853. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9854. } else {
  9855. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9856. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9857. ASIC_REV_5750 &&
  9858. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9859. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9860. }
  9861. }
  9862. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9863. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9864. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9865. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9866. &pci_state_reg);
  9867. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9868. if (tp->pcie_cap != 0) {
  9869. u16 lnkctl;
  9870. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9871. pcie_set_readrq(tp->pdev, 4096);
  9872. pci_read_config_word(tp->pdev,
  9873. tp->pcie_cap + PCI_EXP_LNKCTL,
  9874. &lnkctl);
  9875. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  9876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9877. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9881. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  9882. }
  9883. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  9884. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9885. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9886. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9887. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9888. if (!tp->pcix_cap) {
  9889. printk(KERN_ERR PFX "Cannot find PCI-X "
  9890. "capability, aborting.\n");
  9891. return -EIO;
  9892. }
  9893. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  9894. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9895. }
  9896. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9897. * reordering to the mailbox registers done by the host
  9898. * controller can cause major troubles. We read back from
  9899. * every mailbox register write to force the writes to be
  9900. * posted to the chip in order.
  9901. */
  9902. if (pci_dev_present(write_reorder_chipsets) &&
  9903. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9904. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9905. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  9906. &tp->pci_cacheline_sz);
  9907. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  9908. &tp->pci_lat_timer);
  9909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9910. tp->pci_lat_timer < 64) {
  9911. tp->pci_lat_timer = 64;
  9912. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  9913. tp->pci_lat_timer);
  9914. }
  9915. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9916. /* 5700 BX chips need to have their TX producer index
  9917. * mailboxes written twice to workaround a bug.
  9918. */
  9919. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9920. /* If we are in PCI-X mode, enable register write workaround.
  9921. *
  9922. * The workaround is to use indirect register accesses
  9923. * for all chip writes not to mailbox registers.
  9924. */
  9925. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9926. u32 pm_reg;
  9927. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9928. /* The chip can have it's power management PCI config
  9929. * space registers clobbered due to this bug.
  9930. * So explicitly force the chip into D0 here.
  9931. */
  9932. pci_read_config_dword(tp->pdev,
  9933. tp->pm_cap + PCI_PM_CTRL,
  9934. &pm_reg);
  9935. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9936. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9937. pci_write_config_dword(tp->pdev,
  9938. tp->pm_cap + PCI_PM_CTRL,
  9939. pm_reg);
  9940. /* Also, force SERR#/PERR# in PCI command. */
  9941. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9942. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9943. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9944. }
  9945. }
  9946. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9947. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9948. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9949. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9950. /* Chip-specific fixup from Broadcom driver */
  9951. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9952. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9953. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9954. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9955. }
  9956. /* Default fast path register access methods */
  9957. tp->read32 = tg3_read32;
  9958. tp->write32 = tg3_write32;
  9959. tp->read32_mbox = tg3_read32;
  9960. tp->write32_mbox = tg3_write32;
  9961. tp->write32_tx_mbox = tg3_write32;
  9962. tp->write32_rx_mbox = tg3_write32;
  9963. /* Various workaround register access methods */
  9964. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9965. tp->write32 = tg3_write_indirect_reg32;
  9966. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9967. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9968. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9969. /*
  9970. * Back to back register writes can cause problems on these
  9971. * chips, the workaround is to read back all reg writes
  9972. * except those to mailbox regs.
  9973. *
  9974. * See tg3_write_indirect_reg32().
  9975. */
  9976. tp->write32 = tg3_write_flush_reg32;
  9977. }
  9978. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9979. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9980. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9981. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9982. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9983. }
  9984. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9985. tp->read32 = tg3_read_indirect_reg32;
  9986. tp->write32 = tg3_write_indirect_reg32;
  9987. tp->read32_mbox = tg3_read_indirect_mbox;
  9988. tp->write32_mbox = tg3_write_indirect_mbox;
  9989. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9990. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9991. iounmap(tp->regs);
  9992. tp->regs = NULL;
  9993. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9994. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9995. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9996. }
  9997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9998. tp->read32_mbox = tg3_read32_mbox_5906;
  9999. tp->write32_mbox = tg3_write32_mbox_5906;
  10000. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10001. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10002. }
  10003. if (tp->write32 == tg3_write_indirect_reg32 ||
  10004. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10005. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10007. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10008. /* Get eeprom hw config before calling tg3_set_power_state().
  10009. * In particular, the TG3_FLG2_IS_NIC flag must be
  10010. * determined before calling tg3_set_power_state() so that
  10011. * we know whether or not to switch out of Vaux power.
  10012. * When the flag is set, it means that GPIO1 is used for eeprom
  10013. * write protect and also implies that it is a LOM where GPIOs
  10014. * are not used to switch power.
  10015. */
  10016. tg3_get_eeprom_hw_cfg(tp);
  10017. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10018. /* Allow reads and writes to the
  10019. * APE register and memory space.
  10020. */
  10021. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10022. PCISTATE_ALLOW_APE_SHMEM_WR;
  10023. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10024. pci_state_reg);
  10025. }
  10026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10030. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10031. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10032. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10033. * It is also used as eeprom write protect on LOMs.
  10034. */
  10035. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10036. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10037. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10038. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10039. GRC_LCLCTRL_GPIO_OUTPUT1);
  10040. /* Unused GPIO3 must be driven as output on 5752 because there
  10041. * are no pull-up resistors on unused GPIO pins.
  10042. */
  10043. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10044. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10047. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10048. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10049. /* Turn off the debug UART. */
  10050. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10051. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10052. /* Keep VMain power. */
  10053. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10054. GRC_LCLCTRL_GPIO_OUTPUT0;
  10055. }
  10056. /* Force the chip into D0. */
  10057. err = tg3_set_power_state(tp, PCI_D0);
  10058. if (err) {
  10059. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10060. pci_name(tp->pdev));
  10061. return err;
  10062. }
  10063. /* Derive initial jumbo mode from MTU assigned in
  10064. * ether_setup() via the alloc_etherdev() call
  10065. */
  10066. if (tp->dev->mtu > ETH_DATA_LEN &&
  10067. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10068. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10069. /* Determine WakeOnLan speed to use. */
  10070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10071. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10072. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10073. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10074. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10075. } else {
  10076. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10077. }
  10078. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10079. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10080. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10081. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10082. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10083. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10084. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10085. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10086. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10087. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10088. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10089. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10090. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10091. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10092. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10093. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10094. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10097. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10099. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10100. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10101. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10102. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10103. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10104. } else
  10105. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10106. }
  10107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10108. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10109. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10110. if (tp->phy_otp == 0)
  10111. tp->phy_otp = TG3_OTP_DEFAULT;
  10112. }
  10113. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10114. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10115. else
  10116. tp->mi_mode = MAC_MI_MODE_BASE;
  10117. tp->coalesce_mode = 0;
  10118. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10119. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10120. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10123. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10124. err = tg3_mdio_init(tp);
  10125. if (err)
  10126. return err;
  10127. /* Initialize data/descriptor byte/word swapping. */
  10128. val = tr32(GRC_MODE);
  10129. val &= GRC_MODE_HOST_STACKUP;
  10130. tw32(GRC_MODE, val | tp->grc_mode);
  10131. tg3_switch_clocks(tp);
  10132. /* Clear this out for sanity. */
  10133. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10134. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10135. &pci_state_reg);
  10136. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10137. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10138. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10139. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10140. chiprevid == CHIPREV_ID_5701_B0 ||
  10141. chiprevid == CHIPREV_ID_5701_B2 ||
  10142. chiprevid == CHIPREV_ID_5701_B5) {
  10143. void __iomem *sram_base;
  10144. /* Write some dummy words into the SRAM status block
  10145. * area, see if it reads back correctly. If the return
  10146. * value is bad, force enable the PCIX workaround.
  10147. */
  10148. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10149. writel(0x00000000, sram_base);
  10150. writel(0x00000000, sram_base + 4);
  10151. writel(0xffffffff, sram_base + 4);
  10152. if (readl(sram_base) != 0x00000000)
  10153. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10154. }
  10155. }
  10156. udelay(50);
  10157. tg3_nvram_init(tp);
  10158. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10159. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10161. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10162. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10163. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10164. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10165. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10166. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10167. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10168. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10169. HOSTCC_MODE_CLRTICK_TXBD);
  10170. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10171. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10172. tp->misc_host_ctrl);
  10173. }
  10174. /* Preserve the APE MAC_MODE bits */
  10175. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10176. tp->mac_mode = tr32(MAC_MODE) |
  10177. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10178. else
  10179. tp->mac_mode = TG3_DEF_MAC_MODE;
  10180. /* these are limited to 10/100 only */
  10181. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10182. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10183. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10184. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10185. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10186. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10187. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10188. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10189. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10190. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10191. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10192. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10193. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10194. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10195. err = tg3_phy_probe(tp);
  10196. if (err) {
  10197. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10198. pci_name(tp->pdev), err);
  10199. /* ... but do not return immediately ... */
  10200. tg3_mdio_fini(tp);
  10201. }
  10202. tg3_read_partno(tp);
  10203. tg3_read_fw_ver(tp);
  10204. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10205. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10206. } else {
  10207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10208. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10209. else
  10210. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10211. }
  10212. /* 5700 {AX,BX} chips have a broken status block link
  10213. * change bit implementation, so we must use the
  10214. * status register in those cases.
  10215. */
  10216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10217. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10218. else
  10219. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10220. /* The led_ctrl is set during tg3_phy_probe, here we might
  10221. * have to force the link status polling mechanism based
  10222. * upon subsystem IDs.
  10223. */
  10224. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10226. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10227. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10228. TG3_FLAG_USE_LINKCHG_REG);
  10229. }
  10230. /* For all SERDES we poll the MAC status register. */
  10231. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10232. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10233. else
  10234. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10235. tp->rx_offset = NET_IP_ALIGN;
  10236. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10237. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10238. tp->rx_offset = 0;
  10239. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10240. /* Increment the rx prod index on the rx std ring by at most
  10241. * 8 for these chips to workaround hw errata.
  10242. */
  10243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10246. tp->rx_std_max_post = 8;
  10247. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10248. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10249. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10250. return err;
  10251. }
  10252. #ifdef CONFIG_SPARC
  10253. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10254. {
  10255. struct net_device *dev = tp->dev;
  10256. struct pci_dev *pdev = tp->pdev;
  10257. struct device_node *dp = pci_device_to_OF_node(pdev);
  10258. const unsigned char *addr;
  10259. int len;
  10260. addr = of_get_property(dp, "local-mac-address", &len);
  10261. if (addr && len == 6) {
  10262. memcpy(dev->dev_addr, addr, 6);
  10263. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10264. return 0;
  10265. }
  10266. return -ENODEV;
  10267. }
  10268. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10269. {
  10270. struct net_device *dev = tp->dev;
  10271. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10272. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10273. return 0;
  10274. }
  10275. #endif
  10276. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10277. {
  10278. struct net_device *dev = tp->dev;
  10279. u32 hi, lo, mac_offset;
  10280. int addr_ok = 0;
  10281. #ifdef CONFIG_SPARC
  10282. if (!tg3_get_macaddr_sparc(tp))
  10283. return 0;
  10284. #endif
  10285. mac_offset = 0x7c;
  10286. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10287. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10288. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10289. mac_offset = 0xcc;
  10290. if (tg3_nvram_lock(tp))
  10291. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10292. else
  10293. tg3_nvram_unlock(tp);
  10294. }
  10295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10296. mac_offset = 0x10;
  10297. /* First try to get it from MAC address mailbox. */
  10298. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10299. if ((hi >> 16) == 0x484b) {
  10300. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10301. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10302. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10303. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10304. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10305. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10306. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10307. /* Some old bootcode may report a 0 MAC address in SRAM */
  10308. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10309. }
  10310. if (!addr_ok) {
  10311. /* Next, try NVRAM. */
  10312. if (!tg3_nvram_read_swab(tp, mac_offset + 0, &hi) &&
  10313. !tg3_nvram_read_swab(tp, mac_offset + 4, &lo)) {
  10314. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10315. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10316. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10317. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10318. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10319. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10320. }
  10321. /* Finally just fetch it out of the MAC control regs. */
  10322. else {
  10323. hi = tr32(MAC_ADDR_0_HIGH);
  10324. lo = tr32(MAC_ADDR_0_LOW);
  10325. dev->dev_addr[5] = lo & 0xff;
  10326. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10327. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10328. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10329. dev->dev_addr[1] = hi & 0xff;
  10330. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10331. }
  10332. }
  10333. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10334. #ifdef CONFIG_SPARC
  10335. if (!tg3_get_default_macaddr_sparc(tp))
  10336. return 0;
  10337. #endif
  10338. return -EINVAL;
  10339. }
  10340. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10341. return 0;
  10342. }
  10343. #define BOUNDARY_SINGLE_CACHELINE 1
  10344. #define BOUNDARY_MULTI_CACHELINE 2
  10345. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10346. {
  10347. int cacheline_size;
  10348. u8 byte;
  10349. int goal;
  10350. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10351. if (byte == 0)
  10352. cacheline_size = 1024;
  10353. else
  10354. cacheline_size = (int) byte * 4;
  10355. /* On 5703 and later chips, the boundary bits have no
  10356. * effect.
  10357. */
  10358. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10359. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10360. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10361. goto out;
  10362. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10363. goal = BOUNDARY_MULTI_CACHELINE;
  10364. #else
  10365. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10366. goal = BOUNDARY_SINGLE_CACHELINE;
  10367. #else
  10368. goal = 0;
  10369. #endif
  10370. #endif
  10371. if (!goal)
  10372. goto out;
  10373. /* PCI controllers on most RISC systems tend to disconnect
  10374. * when a device tries to burst across a cache-line boundary.
  10375. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10376. *
  10377. * Unfortunately, for PCI-E there are only limited
  10378. * write-side controls for this, and thus for reads
  10379. * we will still get the disconnects. We'll also waste
  10380. * these PCI cycles for both read and write for chips
  10381. * other than 5700 and 5701 which do not implement the
  10382. * boundary bits.
  10383. */
  10384. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10385. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10386. switch (cacheline_size) {
  10387. case 16:
  10388. case 32:
  10389. case 64:
  10390. case 128:
  10391. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10392. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10393. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10394. } else {
  10395. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10396. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10397. }
  10398. break;
  10399. case 256:
  10400. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10401. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10402. break;
  10403. default:
  10404. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10405. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10406. break;
  10407. }
  10408. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10409. switch (cacheline_size) {
  10410. case 16:
  10411. case 32:
  10412. case 64:
  10413. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10414. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10415. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10416. break;
  10417. }
  10418. /* fallthrough */
  10419. case 128:
  10420. default:
  10421. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10422. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10423. break;
  10424. }
  10425. } else {
  10426. switch (cacheline_size) {
  10427. case 16:
  10428. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10429. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10430. DMA_RWCTRL_WRITE_BNDRY_16);
  10431. break;
  10432. }
  10433. /* fallthrough */
  10434. case 32:
  10435. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10436. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10437. DMA_RWCTRL_WRITE_BNDRY_32);
  10438. break;
  10439. }
  10440. /* fallthrough */
  10441. case 64:
  10442. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10443. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10444. DMA_RWCTRL_WRITE_BNDRY_64);
  10445. break;
  10446. }
  10447. /* fallthrough */
  10448. case 128:
  10449. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10450. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10451. DMA_RWCTRL_WRITE_BNDRY_128);
  10452. break;
  10453. }
  10454. /* fallthrough */
  10455. case 256:
  10456. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10457. DMA_RWCTRL_WRITE_BNDRY_256);
  10458. break;
  10459. case 512:
  10460. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10461. DMA_RWCTRL_WRITE_BNDRY_512);
  10462. break;
  10463. case 1024:
  10464. default:
  10465. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10466. DMA_RWCTRL_WRITE_BNDRY_1024);
  10467. break;
  10468. }
  10469. }
  10470. out:
  10471. return val;
  10472. }
  10473. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10474. {
  10475. struct tg3_internal_buffer_desc test_desc;
  10476. u32 sram_dma_descs;
  10477. int i, ret;
  10478. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10479. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10480. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10481. tw32(RDMAC_STATUS, 0);
  10482. tw32(WDMAC_STATUS, 0);
  10483. tw32(BUFMGR_MODE, 0);
  10484. tw32(FTQ_RESET, 0);
  10485. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10486. test_desc.addr_lo = buf_dma & 0xffffffff;
  10487. test_desc.nic_mbuf = 0x00002100;
  10488. test_desc.len = size;
  10489. /*
  10490. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10491. * the *second* time the tg3 driver was getting loaded after an
  10492. * initial scan.
  10493. *
  10494. * Broadcom tells me:
  10495. * ...the DMA engine is connected to the GRC block and a DMA
  10496. * reset may affect the GRC block in some unpredictable way...
  10497. * The behavior of resets to individual blocks has not been tested.
  10498. *
  10499. * Broadcom noted the GRC reset will also reset all sub-components.
  10500. */
  10501. if (to_device) {
  10502. test_desc.cqid_sqid = (13 << 8) | 2;
  10503. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10504. udelay(40);
  10505. } else {
  10506. test_desc.cqid_sqid = (16 << 8) | 7;
  10507. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10508. udelay(40);
  10509. }
  10510. test_desc.flags = 0x00000005;
  10511. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10512. u32 val;
  10513. val = *(((u32 *)&test_desc) + i);
  10514. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10515. sram_dma_descs + (i * sizeof(u32)));
  10516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10517. }
  10518. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10519. if (to_device) {
  10520. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10521. } else {
  10522. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10523. }
  10524. ret = -ENODEV;
  10525. for (i = 0; i < 40; i++) {
  10526. u32 val;
  10527. if (to_device)
  10528. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10529. else
  10530. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10531. if ((val & 0xffff) == sram_dma_descs) {
  10532. ret = 0;
  10533. break;
  10534. }
  10535. udelay(100);
  10536. }
  10537. return ret;
  10538. }
  10539. #define TEST_BUFFER_SIZE 0x2000
  10540. static int __devinit tg3_test_dma(struct tg3 *tp)
  10541. {
  10542. dma_addr_t buf_dma;
  10543. u32 *buf, saved_dma_rwctrl;
  10544. int ret;
  10545. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10546. if (!buf) {
  10547. ret = -ENOMEM;
  10548. goto out_nofree;
  10549. }
  10550. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10551. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10552. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10553. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10554. /* DMA read watermark not used on PCIE */
  10555. tp->dma_rwctrl |= 0x00180000;
  10556. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10559. tp->dma_rwctrl |= 0x003f0000;
  10560. else
  10561. tp->dma_rwctrl |= 0x003f000f;
  10562. } else {
  10563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10565. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10566. u32 read_water = 0x7;
  10567. /* If the 5704 is behind the EPB bridge, we can
  10568. * do the less restrictive ONE_DMA workaround for
  10569. * better performance.
  10570. */
  10571. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10573. tp->dma_rwctrl |= 0x8000;
  10574. else if (ccval == 0x6 || ccval == 0x7)
  10575. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10577. read_water = 4;
  10578. /* Set bit 23 to enable PCIX hw bug fix */
  10579. tp->dma_rwctrl |=
  10580. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10581. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10582. (1 << 23);
  10583. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10584. /* 5780 always in PCIX mode */
  10585. tp->dma_rwctrl |= 0x00144000;
  10586. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10587. /* 5714 always in PCIX mode */
  10588. tp->dma_rwctrl |= 0x00148000;
  10589. } else {
  10590. tp->dma_rwctrl |= 0x001b000f;
  10591. }
  10592. }
  10593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10595. tp->dma_rwctrl &= 0xfffffff0;
  10596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10598. /* Remove this if it causes problems for some boards. */
  10599. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10600. /* On 5700/5701 chips, we need to set this bit.
  10601. * Otherwise the chip will issue cacheline transactions
  10602. * to streamable DMA memory with not all the byte
  10603. * enables turned on. This is an error on several
  10604. * RISC PCI controllers, in particular sparc64.
  10605. *
  10606. * On 5703/5704 chips, this bit has been reassigned
  10607. * a different meaning. In particular, it is used
  10608. * on those chips to enable a PCI-X workaround.
  10609. */
  10610. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10611. }
  10612. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10613. #if 0
  10614. /* Unneeded, already done by tg3_get_invariants. */
  10615. tg3_switch_clocks(tp);
  10616. #endif
  10617. ret = 0;
  10618. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10619. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10620. goto out;
  10621. /* It is best to perform DMA test with maximum write burst size
  10622. * to expose the 5700/5701 write DMA bug.
  10623. */
  10624. saved_dma_rwctrl = tp->dma_rwctrl;
  10625. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10626. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10627. while (1) {
  10628. u32 *p = buf, i;
  10629. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10630. p[i] = i;
  10631. /* Send the buffer to the chip. */
  10632. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10633. if (ret) {
  10634. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10635. break;
  10636. }
  10637. #if 0
  10638. /* validate data reached card RAM correctly. */
  10639. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10640. u32 val;
  10641. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10642. if (le32_to_cpu(val) != p[i]) {
  10643. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10644. /* ret = -ENODEV here? */
  10645. }
  10646. p[i] = 0;
  10647. }
  10648. #endif
  10649. /* Now read it back. */
  10650. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10651. if (ret) {
  10652. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10653. break;
  10654. }
  10655. /* Verify it. */
  10656. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10657. if (p[i] == i)
  10658. continue;
  10659. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10660. DMA_RWCTRL_WRITE_BNDRY_16) {
  10661. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10662. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10663. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10664. break;
  10665. } else {
  10666. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10667. ret = -ENODEV;
  10668. goto out;
  10669. }
  10670. }
  10671. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10672. /* Success. */
  10673. ret = 0;
  10674. break;
  10675. }
  10676. }
  10677. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10678. DMA_RWCTRL_WRITE_BNDRY_16) {
  10679. static struct pci_device_id dma_wait_state_chipsets[] = {
  10680. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10681. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10682. { },
  10683. };
  10684. /* DMA test passed without adjusting DMA boundary,
  10685. * now look for chipsets that are known to expose the
  10686. * DMA bug without failing the test.
  10687. */
  10688. if (pci_dev_present(dma_wait_state_chipsets)) {
  10689. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10690. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10691. }
  10692. else
  10693. /* Safe to use the calculated DMA boundary. */
  10694. tp->dma_rwctrl = saved_dma_rwctrl;
  10695. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10696. }
  10697. out:
  10698. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10699. out_nofree:
  10700. return ret;
  10701. }
  10702. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10703. {
  10704. tp->link_config.advertising =
  10705. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10706. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10707. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10708. ADVERTISED_Autoneg | ADVERTISED_MII);
  10709. tp->link_config.speed = SPEED_INVALID;
  10710. tp->link_config.duplex = DUPLEX_INVALID;
  10711. tp->link_config.autoneg = AUTONEG_ENABLE;
  10712. tp->link_config.active_speed = SPEED_INVALID;
  10713. tp->link_config.active_duplex = DUPLEX_INVALID;
  10714. tp->link_config.phy_is_low_power = 0;
  10715. tp->link_config.orig_speed = SPEED_INVALID;
  10716. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10717. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10718. }
  10719. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10720. {
  10721. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10722. tp->bufmgr_config.mbuf_read_dma_low_water =
  10723. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10724. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10725. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10726. tp->bufmgr_config.mbuf_high_water =
  10727. DEFAULT_MB_HIGH_WATER_5705;
  10728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10729. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10730. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10731. tp->bufmgr_config.mbuf_high_water =
  10732. DEFAULT_MB_HIGH_WATER_5906;
  10733. }
  10734. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10735. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10736. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10737. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10738. tp->bufmgr_config.mbuf_high_water_jumbo =
  10739. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10740. } else {
  10741. tp->bufmgr_config.mbuf_read_dma_low_water =
  10742. DEFAULT_MB_RDMA_LOW_WATER;
  10743. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10744. DEFAULT_MB_MACRX_LOW_WATER;
  10745. tp->bufmgr_config.mbuf_high_water =
  10746. DEFAULT_MB_HIGH_WATER;
  10747. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10748. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10749. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10750. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10751. tp->bufmgr_config.mbuf_high_water_jumbo =
  10752. DEFAULT_MB_HIGH_WATER_JUMBO;
  10753. }
  10754. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10755. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10756. }
  10757. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10758. {
  10759. switch (tp->phy_id & PHY_ID_MASK) {
  10760. case PHY_ID_BCM5400: return "5400";
  10761. case PHY_ID_BCM5401: return "5401";
  10762. case PHY_ID_BCM5411: return "5411";
  10763. case PHY_ID_BCM5701: return "5701";
  10764. case PHY_ID_BCM5703: return "5703";
  10765. case PHY_ID_BCM5704: return "5704";
  10766. case PHY_ID_BCM5705: return "5705";
  10767. case PHY_ID_BCM5750: return "5750";
  10768. case PHY_ID_BCM5752: return "5752";
  10769. case PHY_ID_BCM5714: return "5714";
  10770. case PHY_ID_BCM5780: return "5780";
  10771. case PHY_ID_BCM5755: return "5755";
  10772. case PHY_ID_BCM5787: return "5787";
  10773. case PHY_ID_BCM5784: return "5784";
  10774. case PHY_ID_BCM5756: return "5722/5756";
  10775. case PHY_ID_BCM5906: return "5906";
  10776. case PHY_ID_BCM5761: return "5761";
  10777. case PHY_ID_BCM8002: return "8002/serdes";
  10778. case 0: return "serdes";
  10779. default: return "unknown";
  10780. }
  10781. }
  10782. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10783. {
  10784. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10785. strcpy(str, "PCI Express");
  10786. return str;
  10787. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10788. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10789. strcpy(str, "PCIX:");
  10790. if ((clock_ctrl == 7) ||
  10791. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10792. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10793. strcat(str, "133MHz");
  10794. else if (clock_ctrl == 0)
  10795. strcat(str, "33MHz");
  10796. else if (clock_ctrl == 2)
  10797. strcat(str, "50MHz");
  10798. else if (clock_ctrl == 4)
  10799. strcat(str, "66MHz");
  10800. else if (clock_ctrl == 6)
  10801. strcat(str, "100MHz");
  10802. } else {
  10803. strcpy(str, "PCI:");
  10804. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10805. strcat(str, "66MHz");
  10806. else
  10807. strcat(str, "33MHz");
  10808. }
  10809. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10810. strcat(str, ":32-bit");
  10811. else
  10812. strcat(str, ":64-bit");
  10813. return str;
  10814. }
  10815. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10816. {
  10817. struct pci_dev *peer;
  10818. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10819. for (func = 0; func < 8; func++) {
  10820. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10821. if (peer && peer != tp->pdev)
  10822. break;
  10823. pci_dev_put(peer);
  10824. }
  10825. /* 5704 can be configured in single-port mode, set peer to
  10826. * tp->pdev in that case.
  10827. */
  10828. if (!peer) {
  10829. peer = tp->pdev;
  10830. return peer;
  10831. }
  10832. /*
  10833. * We don't need to keep the refcount elevated; there's no way
  10834. * to remove one half of this device without removing the other
  10835. */
  10836. pci_dev_put(peer);
  10837. return peer;
  10838. }
  10839. static void __devinit tg3_init_coal(struct tg3 *tp)
  10840. {
  10841. struct ethtool_coalesce *ec = &tp->coal;
  10842. memset(ec, 0, sizeof(*ec));
  10843. ec->cmd = ETHTOOL_GCOALESCE;
  10844. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10845. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10846. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10847. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10848. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10849. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10850. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10851. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10852. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10853. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10854. HOSTCC_MODE_CLRTICK_TXBD)) {
  10855. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10856. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10857. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10858. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10859. }
  10860. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10861. ec->rx_coalesce_usecs_irq = 0;
  10862. ec->tx_coalesce_usecs_irq = 0;
  10863. ec->stats_block_coalesce_usecs = 0;
  10864. }
  10865. }
  10866. static const struct net_device_ops tg3_netdev_ops = {
  10867. .ndo_open = tg3_open,
  10868. .ndo_stop = tg3_close,
  10869. .ndo_start_xmit = tg3_start_xmit,
  10870. .ndo_get_stats = tg3_get_stats,
  10871. .ndo_validate_addr = eth_validate_addr,
  10872. .ndo_set_multicast_list = tg3_set_rx_mode,
  10873. .ndo_set_mac_address = tg3_set_mac_addr,
  10874. .ndo_do_ioctl = tg3_ioctl,
  10875. .ndo_tx_timeout = tg3_tx_timeout,
  10876. .ndo_change_mtu = tg3_change_mtu,
  10877. #if TG3_VLAN_TAG_USED
  10878. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  10879. #endif
  10880. #ifdef CONFIG_NET_POLL_CONTROLLER
  10881. .ndo_poll_controller = tg3_poll_controller,
  10882. #endif
  10883. };
  10884. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  10885. .ndo_open = tg3_open,
  10886. .ndo_stop = tg3_close,
  10887. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  10888. .ndo_get_stats = tg3_get_stats,
  10889. .ndo_validate_addr = eth_validate_addr,
  10890. .ndo_set_multicast_list = tg3_set_rx_mode,
  10891. .ndo_set_mac_address = tg3_set_mac_addr,
  10892. .ndo_do_ioctl = tg3_ioctl,
  10893. .ndo_tx_timeout = tg3_tx_timeout,
  10894. .ndo_change_mtu = tg3_change_mtu,
  10895. #if TG3_VLAN_TAG_USED
  10896. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  10897. #endif
  10898. #ifdef CONFIG_NET_POLL_CONTROLLER
  10899. .ndo_poll_controller = tg3_poll_controller,
  10900. #endif
  10901. };
  10902. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10903. const struct pci_device_id *ent)
  10904. {
  10905. static int tg3_version_printed = 0;
  10906. struct net_device *dev;
  10907. struct tg3 *tp;
  10908. int err, pm_cap;
  10909. char str[40];
  10910. u64 dma_mask, persist_dma_mask;
  10911. if (tg3_version_printed++ == 0)
  10912. printk(KERN_INFO "%s", version);
  10913. err = pci_enable_device(pdev);
  10914. if (err) {
  10915. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10916. "aborting.\n");
  10917. return err;
  10918. }
  10919. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10920. if (err) {
  10921. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10922. "aborting.\n");
  10923. goto err_out_disable_pdev;
  10924. }
  10925. pci_set_master(pdev);
  10926. /* Find power-management capability. */
  10927. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10928. if (pm_cap == 0) {
  10929. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10930. "aborting.\n");
  10931. err = -EIO;
  10932. goto err_out_free_res;
  10933. }
  10934. dev = alloc_etherdev(sizeof(*tp));
  10935. if (!dev) {
  10936. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10937. err = -ENOMEM;
  10938. goto err_out_free_res;
  10939. }
  10940. SET_NETDEV_DEV(dev, &pdev->dev);
  10941. #if TG3_VLAN_TAG_USED
  10942. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10943. #endif
  10944. tp = netdev_priv(dev);
  10945. tp->pdev = pdev;
  10946. tp->dev = dev;
  10947. tp->pm_cap = pm_cap;
  10948. tp->rx_mode = TG3_DEF_RX_MODE;
  10949. tp->tx_mode = TG3_DEF_TX_MODE;
  10950. if (tg3_debug > 0)
  10951. tp->msg_enable = tg3_debug;
  10952. else
  10953. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10954. /* The word/byte swap controls here control register access byte
  10955. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10956. * setting below.
  10957. */
  10958. tp->misc_host_ctrl =
  10959. MISC_HOST_CTRL_MASK_PCI_INT |
  10960. MISC_HOST_CTRL_WORD_SWAP |
  10961. MISC_HOST_CTRL_INDIR_ACCESS |
  10962. MISC_HOST_CTRL_PCISTATE_RW;
  10963. /* The NONFRM (non-frame) byte/word swap controls take effect
  10964. * on descriptor entries, anything which isn't packet data.
  10965. *
  10966. * The StrongARM chips on the board (one for tx, one for rx)
  10967. * are running in big-endian mode.
  10968. */
  10969. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10970. GRC_MODE_WSWAP_NONFRM_DATA);
  10971. #ifdef __BIG_ENDIAN
  10972. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10973. #endif
  10974. spin_lock_init(&tp->lock);
  10975. spin_lock_init(&tp->indirect_lock);
  10976. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10977. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  10978. if (!tp->regs) {
  10979. printk(KERN_ERR PFX "Cannot map device registers, "
  10980. "aborting.\n");
  10981. err = -ENOMEM;
  10982. goto err_out_free_dev;
  10983. }
  10984. tg3_init_link_config(tp);
  10985. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10986. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10987. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10988. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10989. dev->ethtool_ops = &tg3_ethtool_ops;
  10990. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10991. dev->irq = pdev->irq;
  10992. err = tg3_get_invariants(tp);
  10993. if (err) {
  10994. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10995. "aborting.\n");
  10996. goto err_out_iounmap;
  10997. }
  10998. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11000. dev->netdev_ops = &tg3_netdev_ops;
  11001. else
  11002. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11003. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11004. * device behind the EPB cannot support DMA addresses > 40-bit.
  11005. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11006. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11007. * do DMA address check in tg3_start_xmit().
  11008. */
  11009. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11010. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11011. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11012. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11013. #ifdef CONFIG_HIGHMEM
  11014. dma_mask = DMA_64BIT_MASK;
  11015. #endif
  11016. } else
  11017. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11018. /* Configure DMA attributes. */
  11019. if (dma_mask > DMA_32BIT_MASK) {
  11020. err = pci_set_dma_mask(pdev, dma_mask);
  11021. if (!err) {
  11022. dev->features |= NETIF_F_HIGHDMA;
  11023. err = pci_set_consistent_dma_mask(pdev,
  11024. persist_dma_mask);
  11025. if (err < 0) {
  11026. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11027. "DMA for consistent allocations\n");
  11028. goto err_out_iounmap;
  11029. }
  11030. }
  11031. }
  11032. if (err || dma_mask == DMA_32BIT_MASK) {
  11033. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11034. if (err) {
  11035. printk(KERN_ERR PFX "No usable DMA configuration, "
  11036. "aborting.\n");
  11037. goto err_out_iounmap;
  11038. }
  11039. }
  11040. tg3_init_bufmgr_config(tp);
  11041. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11042. tp->fw_needed = FIRMWARE_TG3;
  11043. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11044. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11045. }
  11046. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11048. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11050. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11051. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11052. } else {
  11053. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11055. tp->fw_needed = FIRMWARE_TG3TSO5;
  11056. else
  11057. tp->fw_needed = FIRMWARE_TG3TSO;
  11058. }
  11059. /* TSO is on by default on chips that support hardware TSO.
  11060. * Firmware TSO on older chips gives lower performance, so it
  11061. * is off by default, but can be enabled using ethtool.
  11062. */
  11063. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11064. if (dev->features & NETIF_F_IP_CSUM)
  11065. dev->features |= NETIF_F_TSO;
  11066. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11067. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11068. dev->features |= NETIF_F_TSO6;
  11069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11070. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11071. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11074. dev->features |= NETIF_F_TSO_ECN;
  11075. }
  11076. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11077. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11078. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11079. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11080. tp->rx_pending = 63;
  11081. }
  11082. err = tg3_get_device_address(tp);
  11083. if (err) {
  11084. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11085. "aborting.\n");
  11086. goto err_out_fw;
  11087. }
  11088. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11089. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11090. if (!tp->aperegs) {
  11091. printk(KERN_ERR PFX "Cannot map APE registers, "
  11092. "aborting.\n");
  11093. err = -ENOMEM;
  11094. goto err_out_fw;
  11095. }
  11096. tg3_ape_lock_init(tp);
  11097. }
  11098. /*
  11099. * Reset chip in case UNDI or EFI driver did not shutdown
  11100. * DMA self test will enable WDMAC and we'll see (spurious)
  11101. * pending DMA on the PCI bus at that point.
  11102. */
  11103. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11104. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11105. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11106. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11107. }
  11108. err = tg3_test_dma(tp);
  11109. if (err) {
  11110. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11111. goto err_out_apeunmap;
  11112. }
  11113. /* flow control autonegotiation is default behavior */
  11114. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11115. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11116. tg3_init_coal(tp);
  11117. pci_set_drvdata(pdev, dev);
  11118. err = register_netdev(dev);
  11119. if (err) {
  11120. printk(KERN_ERR PFX "Cannot register net device, "
  11121. "aborting.\n");
  11122. goto err_out_apeunmap;
  11123. }
  11124. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11125. dev->name,
  11126. tp->board_part_number,
  11127. tp->pci_chip_rev_id,
  11128. tg3_bus_string(tp, str),
  11129. dev->dev_addr);
  11130. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11131. printk(KERN_INFO
  11132. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11133. tp->dev->name,
  11134. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11135. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11136. else
  11137. printk(KERN_INFO
  11138. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11139. tp->dev->name, tg3_phy_string(tp),
  11140. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11141. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11142. "10/100/1000Base-T")),
  11143. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11144. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11145. dev->name,
  11146. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11147. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11148. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11149. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11150. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11151. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11152. dev->name, tp->dma_rwctrl,
  11153. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11154. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11155. return 0;
  11156. err_out_apeunmap:
  11157. if (tp->aperegs) {
  11158. iounmap(tp->aperegs);
  11159. tp->aperegs = NULL;
  11160. }
  11161. err_out_fw:
  11162. if (tp->fw)
  11163. release_firmware(tp->fw);
  11164. err_out_iounmap:
  11165. if (tp->regs) {
  11166. iounmap(tp->regs);
  11167. tp->regs = NULL;
  11168. }
  11169. err_out_free_dev:
  11170. free_netdev(dev);
  11171. err_out_free_res:
  11172. pci_release_regions(pdev);
  11173. err_out_disable_pdev:
  11174. pci_disable_device(pdev);
  11175. pci_set_drvdata(pdev, NULL);
  11176. return err;
  11177. }
  11178. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11179. {
  11180. struct net_device *dev = pci_get_drvdata(pdev);
  11181. if (dev) {
  11182. struct tg3 *tp = netdev_priv(dev);
  11183. if (tp->fw)
  11184. release_firmware(tp->fw);
  11185. flush_scheduled_work();
  11186. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11187. tg3_phy_fini(tp);
  11188. tg3_mdio_fini(tp);
  11189. }
  11190. unregister_netdev(dev);
  11191. if (tp->aperegs) {
  11192. iounmap(tp->aperegs);
  11193. tp->aperegs = NULL;
  11194. }
  11195. if (tp->regs) {
  11196. iounmap(tp->regs);
  11197. tp->regs = NULL;
  11198. }
  11199. free_netdev(dev);
  11200. pci_release_regions(pdev);
  11201. pci_disable_device(pdev);
  11202. pci_set_drvdata(pdev, NULL);
  11203. }
  11204. }
  11205. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11206. {
  11207. struct net_device *dev = pci_get_drvdata(pdev);
  11208. struct tg3 *tp = netdev_priv(dev);
  11209. pci_power_t target_state;
  11210. int err;
  11211. /* PCI register 4 needs to be saved whether netif_running() or not.
  11212. * MSI address and data need to be saved if using MSI and
  11213. * netif_running().
  11214. */
  11215. pci_save_state(pdev);
  11216. if (!netif_running(dev))
  11217. return 0;
  11218. flush_scheduled_work();
  11219. tg3_phy_stop(tp);
  11220. tg3_netif_stop(tp);
  11221. del_timer_sync(&tp->timer);
  11222. tg3_full_lock(tp, 1);
  11223. tg3_disable_ints(tp);
  11224. tg3_full_unlock(tp);
  11225. netif_device_detach(dev);
  11226. tg3_full_lock(tp, 0);
  11227. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11228. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11229. tg3_full_unlock(tp);
  11230. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11231. err = tg3_set_power_state(tp, target_state);
  11232. if (err) {
  11233. int err2;
  11234. tg3_full_lock(tp, 0);
  11235. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11236. err2 = tg3_restart_hw(tp, 1);
  11237. if (err2)
  11238. goto out;
  11239. tp->timer.expires = jiffies + tp->timer_offset;
  11240. add_timer(&tp->timer);
  11241. netif_device_attach(dev);
  11242. tg3_netif_start(tp);
  11243. out:
  11244. tg3_full_unlock(tp);
  11245. if (!err2)
  11246. tg3_phy_start(tp);
  11247. }
  11248. return err;
  11249. }
  11250. static int tg3_resume(struct pci_dev *pdev)
  11251. {
  11252. struct net_device *dev = pci_get_drvdata(pdev);
  11253. struct tg3 *tp = netdev_priv(dev);
  11254. int err;
  11255. pci_restore_state(tp->pdev);
  11256. if (!netif_running(dev))
  11257. return 0;
  11258. err = tg3_set_power_state(tp, PCI_D0);
  11259. if (err)
  11260. return err;
  11261. netif_device_attach(dev);
  11262. tg3_full_lock(tp, 0);
  11263. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11264. err = tg3_restart_hw(tp, 1);
  11265. if (err)
  11266. goto out;
  11267. tp->timer.expires = jiffies + tp->timer_offset;
  11268. add_timer(&tp->timer);
  11269. tg3_netif_start(tp);
  11270. out:
  11271. tg3_full_unlock(tp);
  11272. if (!err)
  11273. tg3_phy_start(tp);
  11274. return err;
  11275. }
  11276. static struct pci_driver tg3_driver = {
  11277. .name = DRV_MODULE_NAME,
  11278. .id_table = tg3_pci_tbl,
  11279. .probe = tg3_init_one,
  11280. .remove = __devexit_p(tg3_remove_one),
  11281. .suspend = tg3_suspend,
  11282. .resume = tg3_resume
  11283. };
  11284. static int __init tg3_init(void)
  11285. {
  11286. return pci_register_driver(&tg3_driver);
  11287. }
  11288. static void __exit tg3_cleanup(void)
  11289. {
  11290. pci_unregister_driver(&tg3_driver);
  11291. }
  11292. module_init(tg3_init);
  11293. module_exit(tg3_cleanup);