8250_pci.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  138. rc = 1;
  139. break;
  140. }
  141. return rc;
  142. }
  143. /*
  144. * HP's Diva chip puts the 4th/5th serial port further out, and
  145. * some serial ports are supposed to be hidden on certain models.
  146. */
  147. static int
  148. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  149. struct uart_port *port, int idx)
  150. {
  151. unsigned int offset = board->first_offset;
  152. unsigned int bar = FL_GET_BASE(board->flags);
  153. switch (priv->dev->subsystem_device) {
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. if (idx == 3)
  156. idx++;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  159. if (idx > 0)
  160. idx++;
  161. if (idx > 2)
  162. idx++;
  163. break;
  164. }
  165. if (idx > 2)
  166. offset = 0x18;
  167. offset += idx * board->uart_offset;
  168. return setup_port(priv, port, bar, offset, board->reg_shift);
  169. }
  170. /*
  171. * Added for EKF Intel i960 serial boards
  172. */
  173. static int pci_inteli960ni_init(struct pci_dev *dev)
  174. {
  175. unsigned long oldval;
  176. if (!(dev->subsystem_device & 0x1000))
  177. return -ENODEV;
  178. /* is firmware started? */
  179. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  180. if (oldval == 0x00001000L) { /* RESET value */
  181. printk(KERN_DEBUG "Local i960 firmware missing");
  182. return -ENODEV;
  183. }
  184. return 0;
  185. }
  186. /*
  187. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  188. * that the card interrupt be explicitly enabled or disabled. This
  189. * seems to be mainly needed on card using the PLX which also use I/O
  190. * mapped memory.
  191. */
  192. static int pci_plx9050_init(struct pci_dev *dev)
  193. {
  194. u8 irq_config;
  195. void __iomem *p;
  196. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  197. moan_device("no memory in bar 0", dev);
  198. return 0;
  199. }
  200. irq_config = 0x41;
  201. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  202. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) {
  203. irq_config = 0x43;
  204. }
  205. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  206. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  207. /*
  208. * As the megawolf cards have the int pins active
  209. * high, and have 2 UART chips, both ints must be
  210. * enabled on the 9050. Also, the UARTS are set in
  211. * 16450 mode by default, so we have to enable the
  212. * 16C950 'enhanced' mode so that we can use the
  213. * deep FIFOs
  214. */
  215. irq_config = 0x5b;
  216. }
  217. /*
  218. * enable/disable interrupts
  219. */
  220. p = ioremap(pci_resource_start(dev, 0), 0x80);
  221. if (p == NULL)
  222. return -ENOMEM;
  223. writel(irq_config, p + 0x4c);
  224. /*
  225. * Read the register back to ensure that it took effect.
  226. */
  227. readl(p + 0x4c);
  228. iounmap(p);
  229. return 0;
  230. }
  231. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  232. {
  233. u8 __iomem *p;
  234. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  235. return;
  236. /*
  237. * disable interrupts
  238. */
  239. p = ioremap(pci_resource_start(dev, 0), 0x80);
  240. if (p != NULL) {
  241. writel(0, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. }
  248. }
  249. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  250. static int
  251. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  252. struct uart_port *port, int idx)
  253. {
  254. unsigned int bar, offset = board->first_offset;
  255. bar = 0;
  256. if (idx < 4) {
  257. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  258. offset += idx * board->uart_offset;
  259. } else if (idx < 8) {
  260. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  261. offset += idx * board->uart_offset + 0xC00;
  262. } else /* we have only 8 ports on PMC-OCTALPRO */
  263. return 1;
  264. return setup_port(priv, port, bar, offset, board->reg_shift);
  265. }
  266. /*
  267. * This does initialization for PMC OCTALPRO cards:
  268. * maps the device memory, resets the UARTs (needed, bc
  269. * if the module is removed and inserted again, the card
  270. * is in the sleep mode) and enables global interrupt.
  271. */
  272. /* global control register offset for SBS PMC-OctalPro */
  273. #define OCT_REG_CR_OFF 0x500
  274. static int sbs_init(struct pci_dev *dev)
  275. {
  276. u8 __iomem *p;
  277. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  278. if (p == NULL)
  279. return -ENOMEM;
  280. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  281. writeb(0x10,p + OCT_REG_CR_OFF);
  282. udelay(50);
  283. writeb(0x0,p + OCT_REG_CR_OFF);
  284. /* Set bit-2 (INTENABLE) of Control Register */
  285. writeb(0x4, p + OCT_REG_CR_OFF);
  286. iounmap(p);
  287. return 0;
  288. }
  289. /*
  290. * Disables the global interrupt of PMC-OctalPro
  291. */
  292. static void __devexit sbs_exit(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p != NULL) {
  297. writeb(0, p + OCT_REG_CR_OFF);
  298. }
  299. iounmap(p);
  300. }
  301. /*
  302. * SIIG serial cards have an PCI interface chip which also controls
  303. * the UART clocking frequency. Each UART can be clocked independently
  304. * (except cards equiped with 4 UARTs) and initial clocking settings
  305. * are stored in the EEPROM chip. It can cause problems because this
  306. * version of serial driver doesn't support differently clocked UART's
  307. * on single PCI card. To prevent this, initialization functions set
  308. * high frequency clocking for all UART's on given card. It is safe (I
  309. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  310. * with other OSes (like M$ DOS).
  311. *
  312. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  313. *
  314. * There is two family of SIIG serial cards with different PCI
  315. * interface chip and different configuration methods:
  316. * - 10x cards have control registers in IO and/or memory space;
  317. * - 20x cards have control registers in standard PCI configuration space.
  318. *
  319. * Note: all 10x cards have PCI device ids 0x10..
  320. * all 20x cards have PCI device ids 0x20..
  321. *
  322. * There are also Quartet Serial cards which use Oxford Semiconductor
  323. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  324. *
  325. * Note: some SIIG cards are probed by the parport_serial object.
  326. */
  327. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  328. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  329. static int pci_siig10x_init(struct pci_dev *dev)
  330. {
  331. u16 data;
  332. void __iomem *p;
  333. switch (dev->device & 0xfff8) {
  334. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  335. data = 0xffdf;
  336. break;
  337. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  338. data = 0xf7ff;
  339. break;
  340. default: /* 1S1P, 4S */
  341. data = 0xfffb;
  342. break;
  343. }
  344. p = ioremap(pci_resource_start(dev, 0), 0x80);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. writew(readw(p + 0x28) & data, p + 0x28);
  348. readw(p + 0x28);
  349. iounmap(p);
  350. return 0;
  351. }
  352. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  353. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  354. static int pci_siig20x_init(struct pci_dev *dev)
  355. {
  356. u8 data;
  357. /* Change clock frequency for the first UART. */
  358. pci_read_config_byte(dev, 0x6f, &data);
  359. pci_write_config_byte(dev, 0x6f, data & 0xef);
  360. /* If this card has 2 UART, we have to do the same with second UART. */
  361. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  362. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  363. pci_read_config_byte(dev, 0x73, &data);
  364. pci_write_config_byte(dev, 0x73, data & 0xef);
  365. }
  366. return 0;
  367. }
  368. static int pci_siig_init(struct pci_dev *dev)
  369. {
  370. unsigned int type = dev->device & 0xff00;
  371. if (type == 0x1000)
  372. return pci_siig10x_init(dev);
  373. else if (type == 0x2000)
  374. return pci_siig20x_init(dev);
  375. moan_device("Unknown SIIG card", dev);
  376. return -ENODEV;
  377. }
  378. static int pci_siig_setup(struct serial_private *priv,
  379. struct pciserial_board *board,
  380. struct uart_port *port, int idx)
  381. {
  382. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  383. if (idx > 3) {
  384. bar = 4;
  385. offset = (idx - 4) * 8;
  386. }
  387. return setup_port(priv, port, bar, offset, 0);
  388. }
  389. /*
  390. * Timedia has an explosion of boards, and to avoid the PCI table from
  391. * growing *huge*, we use this function to collapse some 70 entries
  392. * in the PCI table into one, for sanity's and compactness's sake.
  393. */
  394. static const unsigned short timedia_single_port[] = {
  395. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  396. };
  397. static const unsigned short timedia_dual_port[] = {
  398. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  399. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  400. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  401. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  402. 0xD079, 0
  403. };
  404. static const unsigned short timedia_quad_port[] = {
  405. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  406. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  407. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  408. 0xB157, 0
  409. };
  410. static const unsigned short timedia_eight_port[] = {
  411. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  412. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  413. };
  414. static const struct timedia_struct {
  415. int num;
  416. const unsigned short *ids;
  417. } timedia_data[] = {
  418. { 1, timedia_single_port },
  419. { 2, timedia_dual_port },
  420. { 4, timedia_quad_port },
  421. { 8, timedia_eight_port }
  422. };
  423. static int pci_timedia_init(struct pci_dev *dev)
  424. {
  425. const unsigned short *ids;
  426. int i, j;
  427. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  428. ids = timedia_data[i].ids;
  429. for (j = 0; ids[j]; j++)
  430. if (dev->subsystem_device == ids[j])
  431. return timedia_data[i].num;
  432. }
  433. return 0;
  434. }
  435. /*
  436. * Timedia/SUNIX uses a mixture of BARs and offsets
  437. * Ugh, this is ugly as all hell --- TYT
  438. */
  439. static int
  440. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  441. struct uart_port *port, int idx)
  442. {
  443. unsigned int bar = 0, offset = board->first_offset;
  444. switch (idx) {
  445. case 0:
  446. bar = 0;
  447. break;
  448. case 1:
  449. offset = board->uart_offset;
  450. bar = 0;
  451. break;
  452. case 2:
  453. bar = 1;
  454. break;
  455. case 3:
  456. offset = board->uart_offset;
  457. /* FALLTHROUGH */
  458. case 4: /* BAR 2 */
  459. case 5: /* BAR 3 */
  460. case 6: /* BAR 4 */
  461. case 7: /* BAR 5 */
  462. bar = idx - 2;
  463. }
  464. return setup_port(priv, port, bar, offset, board->reg_shift);
  465. }
  466. /*
  467. * Some Titan cards are also a little weird
  468. */
  469. static int
  470. titan_400l_800l_setup(struct serial_private *priv,
  471. struct pciserial_board *board,
  472. struct uart_port *port, int idx)
  473. {
  474. unsigned int bar, offset = board->first_offset;
  475. switch (idx) {
  476. case 0:
  477. bar = 1;
  478. break;
  479. case 1:
  480. bar = 2;
  481. break;
  482. default:
  483. bar = 4;
  484. offset = (idx - 2) * board->uart_offset;
  485. }
  486. return setup_port(priv, port, bar, offset, board->reg_shift);
  487. }
  488. static int pci_xircom_init(struct pci_dev *dev)
  489. {
  490. msleep(100);
  491. return 0;
  492. }
  493. static int pci_netmos_init(struct pci_dev *dev)
  494. {
  495. /* subdevice 0x00PS means <P> parallel, <S> serial */
  496. unsigned int num_serial = dev->subsystem_device & 0xf;
  497. if (num_serial == 0)
  498. return -ENODEV;
  499. return num_serial;
  500. }
  501. static int
  502. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  503. struct uart_port *port, int idx)
  504. {
  505. unsigned int bar, offset = board->first_offset, maxnr;
  506. bar = FL_GET_BASE(board->flags);
  507. if (board->flags & FL_BASE_BARS)
  508. bar += idx;
  509. else
  510. offset += idx * board->uart_offset;
  511. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  512. (board->reg_shift + 3);
  513. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  514. return 1;
  515. return setup_port(priv, port, bar, offset, board->reg_shift);
  516. }
  517. /* This should be in linux/pci_ids.h */
  518. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  519. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  520. #define PCI_DEVICE_ID_OCTPRO 0x0001
  521. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  522. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  523. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  524. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  525. /*
  526. * Master list of serial port init/setup/exit quirks.
  527. * This does not describe the general nature of the port.
  528. * (ie, baud base, number and location of ports, etc)
  529. *
  530. * This list is ordered alphabetically by vendor then device.
  531. * Specific entries must come before more generic entries.
  532. */
  533. static struct pci_serial_quirk pci_serial_quirks[] = {
  534. /*
  535. * AFAVLAB cards - these may be called via parport_serial
  536. * It is not clear whether this applies to all products.
  537. */
  538. {
  539. .vendor = PCI_VENDOR_ID_AFAVLAB,
  540. .device = PCI_ANY_ID,
  541. .subvendor = PCI_ANY_ID,
  542. .subdevice = PCI_ANY_ID,
  543. .setup = afavlab_setup,
  544. },
  545. /*
  546. * HP Diva
  547. */
  548. {
  549. .vendor = PCI_VENDOR_ID_HP,
  550. .device = PCI_DEVICE_ID_HP_DIVA,
  551. .subvendor = PCI_ANY_ID,
  552. .subdevice = PCI_ANY_ID,
  553. .init = pci_hp_diva_init,
  554. .setup = pci_hp_diva_setup,
  555. },
  556. /*
  557. * Intel
  558. */
  559. {
  560. .vendor = PCI_VENDOR_ID_INTEL,
  561. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  562. .subvendor = 0xe4bf,
  563. .subdevice = PCI_ANY_ID,
  564. .init = pci_inteli960ni_init,
  565. .setup = pci_default_setup,
  566. },
  567. /*
  568. * Panacom
  569. */
  570. {
  571. .vendor = PCI_VENDOR_ID_PANACOM,
  572. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  573. .subvendor = PCI_ANY_ID,
  574. .subdevice = PCI_ANY_ID,
  575. .init = pci_plx9050_init,
  576. .setup = pci_default_setup,
  577. .exit = __devexit_p(pci_plx9050_exit),
  578. },
  579. {
  580. .vendor = PCI_VENDOR_ID_PANACOM,
  581. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  582. .subvendor = PCI_ANY_ID,
  583. .subdevice = PCI_ANY_ID,
  584. .init = pci_plx9050_init,
  585. .setup = pci_default_setup,
  586. .exit = __devexit_p(pci_plx9050_exit),
  587. },
  588. /*
  589. * PLX
  590. */
  591. {
  592. .vendor = PCI_VENDOR_ID_PLX,
  593. .device = PCI_DEVICE_ID_PLX_9030,
  594. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  595. .subdevice = PCI_ANY_ID,
  596. .setup = pci_default_setup,
  597. },
  598. {
  599. .vendor = PCI_VENDOR_ID_PLX,
  600. .device = PCI_DEVICE_ID_PLX_9050,
  601. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  602. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  603. .init = pci_plx9050_init,
  604. .setup = pci_default_setup,
  605. .exit = __devexit_p(pci_plx9050_exit),
  606. },
  607. {
  608. .vendor = PCI_VENDOR_ID_PLX,
  609. .device = PCI_DEVICE_ID_PLX_9050,
  610. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  611. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  612. .init = pci_plx9050_init,
  613. .setup = pci_default_setup,
  614. .exit = __devexit_p(pci_plx9050_exit),
  615. },
  616. {
  617. .vendor = PCI_VENDOR_ID_PLX,
  618. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  619. .subvendor = PCI_VENDOR_ID_PLX,
  620. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  621. .init = pci_plx9050_init,
  622. .setup = pci_default_setup,
  623. .exit = __devexit_p(pci_plx9050_exit),
  624. },
  625. /*
  626. * SBS Technologies, Inc., PMC-OCTALPRO 232
  627. */
  628. {
  629. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  630. .device = PCI_DEVICE_ID_OCTPRO,
  631. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  632. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  633. .init = sbs_init,
  634. .setup = sbs_setup,
  635. .exit = __devexit_p(sbs_exit),
  636. },
  637. /*
  638. * SBS Technologies, Inc., PMC-OCTALPRO 422
  639. */
  640. {
  641. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  642. .device = PCI_DEVICE_ID_OCTPRO,
  643. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  644. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  645. .init = sbs_init,
  646. .setup = sbs_setup,
  647. .exit = __devexit_p(sbs_exit),
  648. },
  649. /*
  650. * SBS Technologies, Inc., P-Octal 232
  651. */
  652. {
  653. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  654. .device = PCI_DEVICE_ID_OCTPRO,
  655. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  656. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  657. .init = sbs_init,
  658. .setup = sbs_setup,
  659. .exit = __devexit_p(sbs_exit),
  660. },
  661. /*
  662. * SBS Technologies, Inc., P-Octal 422
  663. */
  664. {
  665. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  666. .device = PCI_DEVICE_ID_OCTPRO,
  667. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  668. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  669. .init = sbs_init,
  670. .setup = sbs_setup,
  671. .exit = __devexit_p(sbs_exit),
  672. },
  673. /*
  674. * SIIG cards - these may be called via parport_serial
  675. */
  676. {
  677. .vendor = PCI_VENDOR_ID_SIIG,
  678. .device = PCI_ANY_ID,
  679. .subvendor = PCI_ANY_ID,
  680. .subdevice = PCI_ANY_ID,
  681. .init = pci_siig_init,
  682. .setup = pci_siig_setup,
  683. },
  684. /*
  685. * Titan cards
  686. */
  687. {
  688. .vendor = PCI_VENDOR_ID_TITAN,
  689. .device = PCI_DEVICE_ID_TITAN_400L,
  690. .subvendor = PCI_ANY_ID,
  691. .subdevice = PCI_ANY_ID,
  692. .setup = titan_400l_800l_setup,
  693. },
  694. {
  695. .vendor = PCI_VENDOR_ID_TITAN,
  696. .device = PCI_DEVICE_ID_TITAN_800L,
  697. .subvendor = PCI_ANY_ID,
  698. .subdevice = PCI_ANY_ID,
  699. .setup = titan_400l_800l_setup,
  700. },
  701. /*
  702. * Timedia cards
  703. */
  704. {
  705. .vendor = PCI_VENDOR_ID_TIMEDIA,
  706. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  707. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  708. .subdevice = PCI_ANY_ID,
  709. .init = pci_timedia_init,
  710. .setup = pci_timedia_setup,
  711. },
  712. {
  713. .vendor = PCI_VENDOR_ID_TIMEDIA,
  714. .device = PCI_ANY_ID,
  715. .subvendor = PCI_ANY_ID,
  716. .subdevice = PCI_ANY_ID,
  717. .setup = pci_timedia_setup,
  718. },
  719. /*
  720. * Xircom cards
  721. */
  722. {
  723. .vendor = PCI_VENDOR_ID_XIRCOM,
  724. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  725. .subvendor = PCI_ANY_ID,
  726. .subdevice = PCI_ANY_ID,
  727. .init = pci_xircom_init,
  728. .setup = pci_default_setup,
  729. },
  730. /*
  731. * Netmos cards - these may be called via parport_serial
  732. */
  733. {
  734. .vendor = PCI_VENDOR_ID_NETMOS,
  735. .device = PCI_ANY_ID,
  736. .subvendor = PCI_ANY_ID,
  737. .subdevice = PCI_ANY_ID,
  738. .init = pci_netmos_init,
  739. .setup = pci_default_setup,
  740. },
  741. /*
  742. * Default "match everything" terminator entry
  743. */
  744. {
  745. .vendor = PCI_ANY_ID,
  746. .device = PCI_ANY_ID,
  747. .subvendor = PCI_ANY_ID,
  748. .subdevice = PCI_ANY_ID,
  749. .setup = pci_default_setup,
  750. }
  751. };
  752. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  753. {
  754. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  755. }
  756. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  757. {
  758. struct pci_serial_quirk *quirk;
  759. for (quirk = pci_serial_quirks; ; quirk++)
  760. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  761. quirk_id_matches(quirk->device, dev->device) &&
  762. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  763. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  764. break;
  765. return quirk;
  766. }
  767. static inline int get_pci_irq(struct pci_dev *dev,
  768. struct pciserial_board *board)
  769. {
  770. if (board->flags & FL_NOIRQ)
  771. return 0;
  772. else
  773. return dev->irq;
  774. }
  775. /*
  776. * This is the configuration table for all of the PCI serial boards
  777. * which we support. It is directly indexed by the pci_board_num_t enum
  778. * value, which is encoded in the pci_device_id PCI probe table's
  779. * driver_data member.
  780. *
  781. * The makeup of these names are:
  782. * pbn_bn{_bt}_n_baud{_offsetinhex}
  783. *
  784. * bn = PCI BAR number
  785. * bt = Index using PCI BARs
  786. * n = number of serial ports
  787. * baud = baud rate
  788. * offsetinhex = offset for each sequential port (in hex)
  789. *
  790. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  791. *
  792. * Please note: in theory if n = 1, _bt infix should make no difference.
  793. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  794. */
  795. enum pci_board_num_t {
  796. pbn_default = 0,
  797. pbn_b0_1_115200,
  798. pbn_b0_2_115200,
  799. pbn_b0_4_115200,
  800. pbn_b0_5_115200,
  801. pbn_b0_1_921600,
  802. pbn_b0_2_921600,
  803. pbn_b0_4_921600,
  804. pbn_b0_2_1130000,
  805. pbn_b0_4_1152000,
  806. pbn_b0_2_1843200,
  807. pbn_b0_4_1843200,
  808. pbn_b0_2_1843200_200,
  809. pbn_b0_4_1843200_200,
  810. pbn_b0_8_1843200_200,
  811. pbn_b0_bt_1_115200,
  812. pbn_b0_bt_2_115200,
  813. pbn_b0_bt_8_115200,
  814. pbn_b0_bt_1_460800,
  815. pbn_b0_bt_2_460800,
  816. pbn_b0_bt_4_460800,
  817. pbn_b0_bt_1_921600,
  818. pbn_b0_bt_2_921600,
  819. pbn_b0_bt_4_921600,
  820. pbn_b0_bt_8_921600,
  821. pbn_b1_1_115200,
  822. pbn_b1_2_115200,
  823. pbn_b1_4_115200,
  824. pbn_b1_8_115200,
  825. pbn_b1_1_921600,
  826. pbn_b1_2_921600,
  827. pbn_b1_4_921600,
  828. pbn_b1_8_921600,
  829. pbn_b1_2_1250000,
  830. pbn_b1_bt_2_921600,
  831. pbn_b1_1_1382400,
  832. pbn_b1_2_1382400,
  833. pbn_b1_4_1382400,
  834. pbn_b1_8_1382400,
  835. pbn_b2_1_115200,
  836. pbn_b2_2_115200,
  837. pbn_b2_4_115200,
  838. pbn_b2_8_115200,
  839. pbn_b2_1_460800,
  840. pbn_b2_4_460800,
  841. pbn_b2_8_460800,
  842. pbn_b2_16_460800,
  843. pbn_b2_1_921600,
  844. pbn_b2_4_921600,
  845. pbn_b2_8_921600,
  846. pbn_b2_bt_1_115200,
  847. pbn_b2_bt_2_115200,
  848. pbn_b2_bt_4_115200,
  849. pbn_b2_bt_2_921600,
  850. pbn_b2_bt_4_921600,
  851. pbn_b3_2_115200,
  852. pbn_b3_4_115200,
  853. pbn_b3_8_115200,
  854. /*
  855. * Board-specific versions.
  856. */
  857. pbn_panacom,
  858. pbn_panacom2,
  859. pbn_panacom4,
  860. pbn_exsys_4055,
  861. pbn_plx_romulus,
  862. pbn_oxsemi,
  863. pbn_intel_i960,
  864. pbn_sgi_ioc3,
  865. pbn_nec_nile4,
  866. pbn_computone_4,
  867. pbn_computone_6,
  868. pbn_computone_8,
  869. pbn_sbsxrsio,
  870. pbn_exar_XR17C152,
  871. pbn_exar_XR17C154,
  872. pbn_exar_XR17C158,
  873. };
  874. /*
  875. * uart_offset - the space between channels
  876. * reg_shift - describes how the UART registers are mapped
  877. * to PCI memory by the card.
  878. * For example IER register on SBS, Inc. PMC-OctPro is located at
  879. * offset 0x10 from the UART base, while UART_IER is defined as 1
  880. * in include/linux/serial_reg.h,
  881. * see first lines of serial_in() and serial_out() in 8250.c
  882. */
  883. static struct pciserial_board pci_boards[] __devinitdata = {
  884. [pbn_default] = {
  885. .flags = FL_BASE0,
  886. .num_ports = 1,
  887. .base_baud = 115200,
  888. .uart_offset = 8,
  889. },
  890. [pbn_b0_1_115200] = {
  891. .flags = FL_BASE0,
  892. .num_ports = 1,
  893. .base_baud = 115200,
  894. .uart_offset = 8,
  895. },
  896. [pbn_b0_2_115200] = {
  897. .flags = FL_BASE0,
  898. .num_ports = 2,
  899. .base_baud = 115200,
  900. .uart_offset = 8,
  901. },
  902. [pbn_b0_4_115200] = {
  903. .flags = FL_BASE0,
  904. .num_ports = 4,
  905. .base_baud = 115200,
  906. .uart_offset = 8,
  907. },
  908. [pbn_b0_5_115200] = {
  909. .flags = FL_BASE0,
  910. .num_ports = 5,
  911. .base_baud = 115200,
  912. .uart_offset = 8,
  913. },
  914. [pbn_b0_1_921600] = {
  915. .flags = FL_BASE0,
  916. .num_ports = 1,
  917. .base_baud = 921600,
  918. .uart_offset = 8,
  919. },
  920. [pbn_b0_2_921600] = {
  921. .flags = FL_BASE0,
  922. .num_ports = 2,
  923. .base_baud = 921600,
  924. .uart_offset = 8,
  925. },
  926. [pbn_b0_4_921600] = {
  927. .flags = FL_BASE0,
  928. .num_ports = 4,
  929. .base_baud = 921600,
  930. .uart_offset = 8,
  931. },
  932. [pbn_b0_2_1130000] = {
  933. .flags = FL_BASE0,
  934. .num_ports = 2,
  935. .base_baud = 1130000,
  936. .uart_offset = 8,
  937. },
  938. [pbn_b0_4_1152000] = {
  939. .flags = FL_BASE0,
  940. .num_ports = 4,
  941. .base_baud = 1152000,
  942. .uart_offset = 8,
  943. },
  944. [pbn_b0_2_1843200] = {
  945. .flags = FL_BASE0,
  946. .num_ports = 2,
  947. .base_baud = 1843200,
  948. .uart_offset = 8,
  949. },
  950. [pbn_b0_4_1843200] = {
  951. .flags = FL_BASE0,
  952. .num_ports = 4,
  953. .base_baud = 1843200,
  954. .uart_offset = 8,
  955. },
  956. [pbn_b0_2_1843200_200] = {
  957. .flags = FL_BASE0,
  958. .num_ports = 2,
  959. .base_baud = 1843200,
  960. .uart_offset = 0x200,
  961. },
  962. [pbn_b0_4_1843200_200] = {
  963. .flags = FL_BASE0,
  964. .num_ports = 4,
  965. .base_baud = 1843200,
  966. .uart_offset = 0x200,
  967. },
  968. [pbn_b0_8_1843200_200] = {
  969. .flags = FL_BASE0,
  970. .num_ports = 8,
  971. .base_baud = 1843200,
  972. .uart_offset = 0x200,
  973. },
  974. [pbn_b0_bt_1_115200] = {
  975. .flags = FL_BASE0|FL_BASE_BARS,
  976. .num_ports = 1,
  977. .base_baud = 115200,
  978. .uart_offset = 8,
  979. },
  980. [pbn_b0_bt_2_115200] = {
  981. .flags = FL_BASE0|FL_BASE_BARS,
  982. .num_ports = 2,
  983. .base_baud = 115200,
  984. .uart_offset = 8,
  985. },
  986. [pbn_b0_bt_8_115200] = {
  987. .flags = FL_BASE0|FL_BASE_BARS,
  988. .num_ports = 8,
  989. .base_baud = 115200,
  990. .uart_offset = 8,
  991. },
  992. [pbn_b0_bt_1_460800] = {
  993. .flags = FL_BASE0|FL_BASE_BARS,
  994. .num_ports = 1,
  995. .base_baud = 460800,
  996. .uart_offset = 8,
  997. },
  998. [pbn_b0_bt_2_460800] = {
  999. .flags = FL_BASE0|FL_BASE_BARS,
  1000. .num_ports = 2,
  1001. .base_baud = 460800,
  1002. .uart_offset = 8,
  1003. },
  1004. [pbn_b0_bt_4_460800] = {
  1005. .flags = FL_BASE0|FL_BASE_BARS,
  1006. .num_ports = 4,
  1007. .base_baud = 460800,
  1008. .uart_offset = 8,
  1009. },
  1010. [pbn_b0_bt_1_921600] = {
  1011. .flags = FL_BASE0|FL_BASE_BARS,
  1012. .num_ports = 1,
  1013. .base_baud = 921600,
  1014. .uart_offset = 8,
  1015. },
  1016. [pbn_b0_bt_2_921600] = {
  1017. .flags = FL_BASE0|FL_BASE_BARS,
  1018. .num_ports = 2,
  1019. .base_baud = 921600,
  1020. .uart_offset = 8,
  1021. },
  1022. [pbn_b0_bt_4_921600] = {
  1023. .flags = FL_BASE0|FL_BASE_BARS,
  1024. .num_ports = 4,
  1025. .base_baud = 921600,
  1026. .uart_offset = 8,
  1027. },
  1028. [pbn_b0_bt_8_921600] = {
  1029. .flags = FL_BASE0|FL_BASE_BARS,
  1030. .num_ports = 8,
  1031. .base_baud = 921600,
  1032. .uart_offset = 8,
  1033. },
  1034. [pbn_b1_1_115200] = {
  1035. .flags = FL_BASE1,
  1036. .num_ports = 1,
  1037. .base_baud = 115200,
  1038. .uart_offset = 8,
  1039. },
  1040. [pbn_b1_2_115200] = {
  1041. .flags = FL_BASE1,
  1042. .num_ports = 2,
  1043. .base_baud = 115200,
  1044. .uart_offset = 8,
  1045. },
  1046. [pbn_b1_4_115200] = {
  1047. .flags = FL_BASE1,
  1048. .num_ports = 4,
  1049. .base_baud = 115200,
  1050. .uart_offset = 8,
  1051. },
  1052. [pbn_b1_8_115200] = {
  1053. .flags = FL_BASE1,
  1054. .num_ports = 8,
  1055. .base_baud = 115200,
  1056. .uart_offset = 8,
  1057. },
  1058. [pbn_b1_1_921600] = {
  1059. .flags = FL_BASE1,
  1060. .num_ports = 1,
  1061. .base_baud = 921600,
  1062. .uart_offset = 8,
  1063. },
  1064. [pbn_b1_2_921600] = {
  1065. .flags = FL_BASE1,
  1066. .num_ports = 2,
  1067. .base_baud = 921600,
  1068. .uart_offset = 8,
  1069. },
  1070. [pbn_b1_4_921600] = {
  1071. .flags = FL_BASE1,
  1072. .num_ports = 4,
  1073. .base_baud = 921600,
  1074. .uart_offset = 8,
  1075. },
  1076. [pbn_b1_8_921600] = {
  1077. .flags = FL_BASE1,
  1078. .num_ports = 8,
  1079. .base_baud = 921600,
  1080. .uart_offset = 8,
  1081. },
  1082. [pbn_b1_2_1250000] = {
  1083. .flags = FL_BASE1,
  1084. .num_ports = 2,
  1085. .base_baud = 1250000,
  1086. .uart_offset = 8,
  1087. },
  1088. [pbn_b1_bt_2_921600] = {
  1089. .flags = FL_BASE1|FL_BASE_BARS,
  1090. .num_ports = 2,
  1091. .base_baud = 921600,
  1092. .uart_offset = 8,
  1093. },
  1094. [pbn_b1_1_1382400] = {
  1095. .flags = FL_BASE1,
  1096. .num_ports = 1,
  1097. .base_baud = 1382400,
  1098. .uart_offset = 8,
  1099. },
  1100. [pbn_b1_2_1382400] = {
  1101. .flags = FL_BASE1,
  1102. .num_ports = 2,
  1103. .base_baud = 1382400,
  1104. .uart_offset = 8,
  1105. },
  1106. [pbn_b1_4_1382400] = {
  1107. .flags = FL_BASE1,
  1108. .num_ports = 4,
  1109. .base_baud = 1382400,
  1110. .uart_offset = 8,
  1111. },
  1112. [pbn_b1_8_1382400] = {
  1113. .flags = FL_BASE1,
  1114. .num_ports = 8,
  1115. .base_baud = 1382400,
  1116. .uart_offset = 8,
  1117. },
  1118. [pbn_b2_1_115200] = {
  1119. .flags = FL_BASE2,
  1120. .num_ports = 1,
  1121. .base_baud = 115200,
  1122. .uart_offset = 8,
  1123. },
  1124. [pbn_b2_2_115200] = {
  1125. .flags = FL_BASE2,
  1126. .num_ports = 2,
  1127. .base_baud = 115200,
  1128. .uart_offset = 8,
  1129. },
  1130. [pbn_b2_4_115200] = {
  1131. .flags = FL_BASE2,
  1132. .num_ports = 4,
  1133. .base_baud = 115200,
  1134. .uart_offset = 8,
  1135. },
  1136. [pbn_b2_8_115200] = {
  1137. .flags = FL_BASE2,
  1138. .num_ports = 8,
  1139. .base_baud = 115200,
  1140. .uart_offset = 8,
  1141. },
  1142. [pbn_b2_1_460800] = {
  1143. .flags = FL_BASE2,
  1144. .num_ports = 1,
  1145. .base_baud = 460800,
  1146. .uart_offset = 8,
  1147. },
  1148. [pbn_b2_4_460800] = {
  1149. .flags = FL_BASE2,
  1150. .num_ports = 4,
  1151. .base_baud = 460800,
  1152. .uart_offset = 8,
  1153. },
  1154. [pbn_b2_8_460800] = {
  1155. .flags = FL_BASE2,
  1156. .num_ports = 8,
  1157. .base_baud = 460800,
  1158. .uart_offset = 8,
  1159. },
  1160. [pbn_b2_16_460800] = {
  1161. .flags = FL_BASE2,
  1162. .num_ports = 16,
  1163. .base_baud = 460800,
  1164. .uart_offset = 8,
  1165. },
  1166. [pbn_b2_1_921600] = {
  1167. .flags = FL_BASE2,
  1168. .num_ports = 1,
  1169. .base_baud = 921600,
  1170. .uart_offset = 8,
  1171. },
  1172. [pbn_b2_4_921600] = {
  1173. .flags = FL_BASE2,
  1174. .num_ports = 4,
  1175. .base_baud = 921600,
  1176. .uart_offset = 8,
  1177. },
  1178. [pbn_b2_8_921600] = {
  1179. .flags = FL_BASE2,
  1180. .num_ports = 8,
  1181. .base_baud = 921600,
  1182. .uart_offset = 8,
  1183. },
  1184. [pbn_b2_bt_1_115200] = {
  1185. .flags = FL_BASE2|FL_BASE_BARS,
  1186. .num_ports = 1,
  1187. .base_baud = 115200,
  1188. .uart_offset = 8,
  1189. },
  1190. [pbn_b2_bt_2_115200] = {
  1191. .flags = FL_BASE2|FL_BASE_BARS,
  1192. .num_ports = 2,
  1193. .base_baud = 115200,
  1194. .uart_offset = 8,
  1195. },
  1196. [pbn_b2_bt_4_115200] = {
  1197. .flags = FL_BASE2|FL_BASE_BARS,
  1198. .num_ports = 4,
  1199. .base_baud = 115200,
  1200. .uart_offset = 8,
  1201. },
  1202. [pbn_b2_bt_2_921600] = {
  1203. .flags = FL_BASE2|FL_BASE_BARS,
  1204. .num_ports = 2,
  1205. .base_baud = 921600,
  1206. .uart_offset = 8,
  1207. },
  1208. [pbn_b2_bt_4_921600] = {
  1209. .flags = FL_BASE2|FL_BASE_BARS,
  1210. .num_ports = 4,
  1211. .base_baud = 921600,
  1212. .uart_offset = 8,
  1213. },
  1214. [pbn_b3_2_115200] = {
  1215. .flags = FL_BASE3,
  1216. .num_ports = 2,
  1217. .base_baud = 115200,
  1218. .uart_offset = 8,
  1219. },
  1220. [pbn_b3_4_115200] = {
  1221. .flags = FL_BASE3,
  1222. .num_ports = 4,
  1223. .base_baud = 115200,
  1224. .uart_offset = 8,
  1225. },
  1226. [pbn_b3_8_115200] = {
  1227. .flags = FL_BASE3,
  1228. .num_ports = 8,
  1229. .base_baud = 115200,
  1230. .uart_offset = 8,
  1231. },
  1232. /*
  1233. * Entries following this are board-specific.
  1234. */
  1235. /*
  1236. * Panacom - IOMEM
  1237. */
  1238. [pbn_panacom] = {
  1239. .flags = FL_BASE2,
  1240. .num_ports = 2,
  1241. .base_baud = 921600,
  1242. .uart_offset = 0x400,
  1243. .reg_shift = 7,
  1244. },
  1245. [pbn_panacom2] = {
  1246. .flags = FL_BASE2|FL_BASE_BARS,
  1247. .num_ports = 2,
  1248. .base_baud = 921600,
  1249. .uart_offset = 0x400,
  1250. .reg_shift = 7,
  1251. },
  1252. [pbn_panacom4] = {
  1253. .flags = FL_BASE2|FL_BASE_BARS,
  1254. .num_ports = 4,
  1255. .base_baud = 921600,
  1256. .uart_offset = 0x400,
  1257. .reg_shift = 7,
  1258. },
  1259. [pbn_exsys_4055] = {
  1260. .flags = FL_BASE2,
  1261. .num_ports = 4,
  1262. .base_baud = 115200,
  1263. .uart_offset = 8,
  1264. },
  1265. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1266. [pbn_plx_romulus] = {
  1267. .flags = FL_BASE2,
  1268. .num_ports = 4,
  1269. .base_baud = 921600,
  1270. .uart_offset = 8 << 2,
  1271. .reg_shift = 2,
  1272. .first_offset = 0x03,
  1273. },
  1274. /*
  1275. * This board uses the size of PCI Base region 0 to
  1276. * signal now many ports are available
  1277. */
  1278. [pbn_oxsemi] = {
  1279. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1280. .num_ports = 32,
  1281. .base_baud = 115200,
  1282. .uart_offset = 8,
  1283. },
  1284. /*
  1285. * EKF addition for i960 Boards form EKF with serial port.
  1286. * Max 256 ports.
  1287. */
  1288. [pbn_intel_i960] = {
  1289. .flags = FL_BASE0,
  1290. .num_ports = 32,
  1291. .base_baud = 921600,
  1292. .uart_offset = 8 << 2,
  1293. .reg_shift = 2,
  1294. .first_offset = 0x10000,
  1295. },
  1296. [pbn_sgi_ioc3] = {
  1297. .flags = FL_BASE0|FL_NOIRQ,
  1298. .num_ports = 1,
  1299. .base_baud = 458333,
  1300. .uart_offset = 8,
  1301. .reg_shift = 0,
  1302. .first_offset = 0x20178,
  1303. },
  1304. /*
  1305. * NEC Vrc-5074 (Nile 4) builtin UART.
  1306. */
  1307. [pbn_nec_nile4] = {
  1308. .flags = FL_BASE0,
  1309. .num_ports = 1,
  1310. .base_baud = 520833,
  1311. .uart_offset = 8 << 3,
  1312. .reg_shift = 3,
  1313. .first_offset = 0x300,
  1314. },
  1315. /*
  1316. * Computone - uses IOMEM.
  1317. */
  1318. [pbn_computone_4] = {
  1319. .flags = FL_BASE0,
  1320. .num_ports = 4,
  1321. .base_baud = 921600,
  1322. .uart_offset = 0x40,
  1323. .reg_shift = 2,
  1324. .first_offset = 0x200,
  1325. },
  1326. [pbn_computone_6] = {
  1327. .flags = FL_BASE0,
  1328. .num_ports = 6,
  1329. .base_baud = 921600,
  1330. .uart_offset = 0x40,
  1331. .reg_shift = 2,
  1332. .first_offset = 0x200,
  1333. },
  1334. [pbn_computone_8] = {
  1335. .flags = FL_BASE0,
  1336. .num_ports = 8,
  1337. .base_baud = 921600,
  1338. .uart_offset = 0x40,
  1339. .reg_shift = 2,
  1340. .first_offset = 0x200,
  1341. },
  1342. [pbn_sbsxrsio] = {
  1343. .flags = FL_BASE0,
  1344. .num_ports = 8,
  1345. .base_baud = 460800,
  1346. .uart_offset = 256,
  1347. .reg_shift = 4,
  1348. },
  1349. /*
  1350. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1351. * Only basic 16550A support.
  1352. * XR17C15[24] are not tested, but they should work.
  1353. */
  1354. [pbn_exar_XR17C152] = {
  1355. .flags = FL_BASE0,
  1356. .num_ports = 2,
  1357. .base_baud = 921600,
  1358. .uart_offset = 0x200,
  1359. },
  1360. [pbn_exar_XR17C154] = {
  1361. .flags = FL_BASE0,
  1362. .num_ports = 4,
  1363. .base_baud = 921600,
  1364. .uart_offset = 0x200,
  1365. },
  1366. [pbn_exar_XR17C158] = {
  1367. .flags = FL_BASE0,
  1368. .num_ports = 8,
  1369. .base_baud = 921600,
  1370. .uart_offset = 0x200,
  1371. },
  1372. };
  1373. /*
  1374. * Given a complete unknown PCI device, try to use some heuristics to
  1375. * guess what the configuration might be, based on the pitiful PCI
  1376. * serial specs. Returns 0 on success, 1 on failure.
  1377. */
  1378. static int __devinit
  1379. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1380. {
  1381. int num_iomem, num_port, first_port = -1, i;
  1382. /*
  1383. * If it is not a communications device or the programming
  1384. * interface is greater than 6, give up.
  1385. *
  1386. * (Should we try to make guesses for multiport serial devices
  1387. * later?)
  1388. */
  1389. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1390. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1391. (dev->class & 0xff) > 6)
  1392. return -ENODEV;
  1393. num_iomem = num_port = 0;
  1394. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1395. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1396. num_port++;
  1397. if (first_port == -1)
  1398. first_port = i;
  1399. }
  1400. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1401. num_iomem++;
  1402. }
  1403. /*
  1404. * If there is 1 or 0 iomem regions, and exactly one port,
  1405. * use it. We guess the number of ports based on the IO
  1406. * region size.
  1407. */
  1408. if (num_iomem <= 1 && num_port == 1) {
  1409. board->flags = first_port;
  1410. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1411. return 0;
  1412. }
  1413. /*
  1414. * Now guess if we've got a board which indexes by BARs.
  1415. * Each IO BAR should be 8 bytes, and they should follow
  1416. * consecutively.
  1417. */
  1418. first_port = -1;
  1419. num_port = 0;
  1420. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1421. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1422. pci_resource_len(dev, i) == 8 &&
  1423. (first_port == -1 || (first_port + num_port) == i)) {
  1424. num_port++;
  1425. if (first_port == -1)
  1426. first_port = i;
  1427. }
  1428. }
  1429. if (num_port > 1) {
  1430. board->flags = first_port | FL_BASE_BARS;
  1431. board->num_ports = num_port;
  1432. return 0;
  1433. }
  1434. return -ENODEV;
  1435. }
  1436. static inline int
  1437. serial_pci_matches(struct pciserial_board *board,
  1438. struct pciserial_board *guessed)
  1439. {
  1440. return
  1441. board->num_ports == guessed->num_ports &&
  1442. board->base_baud == guessed->base_baud &&
  1443. board->uart_offset == guessed->uart_offset &&
  1444. board->reg_shift == guessed->reg_shift &&
  1445. board->first_offset == guessed->first_offset;
  1446. }
  1447. struct serial_private *
  1448. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1449. {
  1450. struct uart_port serial_port;
  1451. struct serial_private *priv;
  1452. struct pci_serial_quirk *quirk;
  1453. int rc, nr_ports, i;
  1454. nr_ports = board->num_ports;
  1455. /*
  1456. * Find an init and setup quirks.
  1457. */
  1458. quirk = find_quirk(dev);
  1459. /*
  1460. * Run the new-style initialization function.
  1461. * The initialization function returns:
  1462. * <0 - error
  1463. * 0 - use board->num_ports
  1464. * >0 - number of ports
  1465. */
  1466. if (quirk->init) {
  1467. rc = quirk->init(dev);
  1468. if (rc < 0) {
  1469. priv = ERR_PTR(rc);
  1470. goto err_out;
  1471. }
  1472. if (rc)
  1473. nr_ports = rc;
  1474. }
  1475. priv = kmalloc(sizeof(struct serial_private) +
  1476. sizeof(unsigned int) * nr_ports,
  1477. GFP_KERNEL);
  1478. if (!priv) {
  1479. priv = ERR_PTR(-ENOMEM);
  1480. goto err_deinit;
  1481. }
  1482. memset(priv, 0, sizeof(struct serial_private) +
  1483. sizeof(unsigned int) * nr_ports);
  1484. priv->dev = dev;
  1485. priv->quirk = quirk;
  1486. memset(&serial_port, 0, sizeof(struct uart_port));
  1487. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1488. serial_port.uartclk = board->base_baud * 16;
  1489. serial_port.irq = get_pci_irq(dev, board);
  1490. serial_port.dev = &dev->dev;
  1491. for (i = 0; i < nr_ports; i++) {
  1492. if (quirk->setup(priv, board, &serial_port, i))
  1493. break;
  1494. #ifdef SERIAL_DEBUG_PCI
  1495. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1496. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1497. #endif
  1498. priv->line[i] = serial8250_register_port(&serial_port);
  1499. if (priv->line[i] < 0) {
  1500. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1501. break;
  1502. }
  1503. }
  1504. priv->nr = i;
  1505. return priv;
  1506. err_deinit:
  1507. if (quirk->exit)
  1508. quirk->exit(dev);
  1509. err_out:
  1510. return priv;
  1511. }
  1512. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1513. void pciserial_remove_ports(struct serial_private *priv)
  1514. {
  1515. struct pci_serial_quirk *quirk;
  1516. int i;
  1517. for (i = 0; i < priv->nr; i++)
  1518. serial8250_unregister_port(priv->line[i]);
  1519. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1520. if (priv->remapped_bar[i])
  1521. iounmap(priv->remapped_bar[i]);
  1522. priv->remapped_bar[i] = NULL;
  1523. }
  1524. /*
  1525. * Find the exit quirks.
  1526. */
  1527. quirk = find_quirk(priv->dev);
  1528. if (quirk->exit)
  1529. quirk->exit(priv->dev);
  1530. kfree(priv);
  1531. }
  1532. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1533. void pciserial_suspend_ports(struct serial_private *priv)
  1534. {
  1535. int i;
  1536. for (i = 0; i < priv->nr; i++)
  1537. if (priv->line[i] >= 0)
  1538. serial8250_suspend_port(priv->line[i]);
  1539. }
  1540. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1541. void pciserial_resume_ports(struct serial_private *priv)
  1542. {
  1543. int i;
  1544. /*
  1545. * Ensure that the board is correctly configured.
  1546. */
  1547. if (priv->quirk->init)
  1548. priv->quirk->init(priv->dev);
  1549. for (i = 0; i < priv->nr; i++)
  1550. if (priv->line[i] >= 0)
  1551. serial8250_resume_port(priv->line[i]);
  1552. }
  1553. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1554. /*
  1555. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1556. * to the arrangement of serial ports on a PCI card.
  1557. */
  1558. static int __devinit
  1559. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1560. {
  1561. struct serial_private *priv;
  1562. struct pciserial_board *board, tmp;
  1563. int rc;
  1564. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1565. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1566. ent->driver_data);
  1567. return -EINVAL;
  1568. }
  1569. board = &pci_boards[ent->driver_data];
  1570. rc = pci_enable_device(dev);
  1571. if (rc)
  1572. return rc;
  1573. if (ent->driver_data == pbn_default) {
  1574. /*
  1575. * Use a copy of the pci_board entry for this;
  1576. * avoid changing entries in the table.
  1577. */
  1578. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1579. board = &tmp;
  1580. /*
  1581. * We matched one of our class entries. Try to
  1582. * determine the parameters of this board.
  1583. */
  1584. rc = serial_pci_guess_board(dev, board);
  1585. if (rc)
  1586. goto disable;
  1587. } else {
  1588. /*
  1589. * We matched an explicit entry. If we are able to
  1590. * detect this boards settings with our heuristic,
  1591. * then we no longer need this entry.
  1592. */
  1593. memcpy(&tmp, &pci_boards[pbn_default],
  1594. sizeof(struct pciserial_board));
  1595. rc = serial_pci_guess_board(dev, &tmp);
  1596. if (rc == 0 && serial_pci_matches(board, &tmp))
  1597. moan_device("Redundant entry in serial pci_table.",
  1598. dev);
  1599. }
  1600. priv = pciserial_init_ports(dev, board);
  1601. if (!IS_ERR(priv)) {
  1602. pci_set_drvdata(dev, priv);
  1603. return 0;
  1604. }
  1605. rc = PTR_ERR(priv);
  1606. disable:
  1607. pci_disable_device(dev);
  1608. return rc;
  1609. }
  1610. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1611. {
  1612. struct serial_private *priv = pci_get_drvdata(dev);
  1613. pci_set_drvdata(dev, NULL);
  1614. pciserial_remove_ports(priv);
  1615. pci_disable_device(dev);
  1616. }
  1617. #ifdef CONFIG_PM
  1618. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1619. {
  1620. struct serial_private *priv = pci_get_drvdata(dev);
  1621. if (priv)
  1622. pciserial_suspend_ports(priv);
  1623. pci_save_state(dev);
  1624. pci_set_power_state(dev, pci_choose_state(dev, state));
  1625. return 0;
  1626. }
  1627. static int pciserial_resume_one(struct pci_dev *dev)
  1628. {
  1629. struct serial_private *priv = pci_get_drvdata(dev);
  1630. pci_set_power_state(dev, PCI_D0);
  1631. pci_restore_state(dev);
  1632. if (priv) {
  1633. /*
  1634. * The device may have been disabled. Re-enable it.
  1635. */
  1636. pci_enable_device(dev);
  1637. pciserial_resume_ports(priv);
  1638. }
  1639. return 0;
  1640. }
  1641. #endif
  1642. static struct pci_device_id serial_pci_tbl[] = {
  1643. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1644. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1645. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1646. pbn_b1_8_1382400 },
  1647. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1648. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1649. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1650. pbn_b1_4_1382400 },
  1651. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1652. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1653. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1654. pbn_b1_2_1382400 },
  1655. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1656. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1657. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1658. pbn_b1_8_1382400 },
  1659. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1660. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1661. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1662. pbn_b1_4_1382400 },
  1663. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1664. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1665. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1666. pbn_b1_2_1382400 },
  1667. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1668. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1669. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1670. pbn_b1_8_921600 },
  1671. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1672. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1673. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1674. pbn_b1_8_921600 },
  1675. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1676. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1677. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1678. pbn_b1_4_921600 },
  1679. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1680. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1681. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1682. pbn_b1_4_921600 },
  1683. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1684. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1685. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1686. pbn_b1_2_921600 },
  1687. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1688. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1689. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1690. pbn_b1_8_921600 },
  1691. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1692. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1693. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1694. pbn_b1_8_921600 },
  1695. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1696. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1697. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1698. pbn_b1_4_921600 },
  1699. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1700. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1701. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  1702. pbn_b1_2_1250000 },
  1703. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1704. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1705. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  1706. pbn_b0_2_1843200 },
  1707. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1708. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1709. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  1710. pbn_b0_4_1843200 },
  1711. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1712. PCI_VENDOR_ID_AFAVLAB,
  1713. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  1714. pbn_b0_4_1152000 },
  1715. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1716. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1717. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  1718. pbn_b0_2_1843200_200 },
  1719. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1720. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1721. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  1722. pbn_b0_4_1843200_200 },
  1723. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1724. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1725. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  1726. pbn_b0_8_1843200_200 },
  1727. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1728. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1729. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  1730. pbn_b0_2_1843200_200 },
  1731. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1732. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1733. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  1734. pbn_b0_4_1843200_200 },
  1735. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1736. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1737. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  1738. pbn_b0_8_1843200_200 },
  1739. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1740. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1741. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  1742. pbn_b0_2_1843200_200 },
  1743. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1744. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1745. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  1746. pbn_b0_4_1843200_200 },
  1747. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1748. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1749. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  1750. pbn_b0_8_1843200_200 },
  1751. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1752. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1753. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  1754. pbn_b0_2_1843200_200 },
  1755. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1756. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1757. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  1758. pbn_b0_4_1843200_200 },
  1759. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1760. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1761. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  1762. pbn_b0_8_1843200_200 },
  1763. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1765. pbn_b2_bt_1_115200 },
  1766. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1768. pbn_b2_bt_2_115200 },
  1769. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1771. pbn_b2_bt_4_115200 },
  1772. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1774. pbn_b2_bt_2_115200 },
  1775. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1777. pbn_b2_bt_4_115200 },
  1778. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1780. pbn_b2_8_115200 },
  1781. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1783. pbn_b2_8_115200 },
  1784. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1786. pbn_b2_bt_2_115200 },
  1787. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1789. pbn_b2_bt_2_921600 },
  1790. /*
  1791. * VScom SPCOM800, from sl@s.pl
  1792. */
  1793. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1795. pbn_b2_8_921600 },
  1796. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1798. pbn_b2_4_921600 },
  1799. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1800. PCI_SUBVENDOR_ID_KEYSPAN,
  1801. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1802. pbn_panacom },
  1803. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1805. pbn_panacom4 },
  1806. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1808. pbn_panacom2 },
  1809. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  1810. PCI_VENDOR_ID_ESDGMBH,
  1811. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  1812. pbn_b2_4_115200 },
  1813. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1814. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1815. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1816. pbn_b2_4_460800 },
  1817. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1818. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1819. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1820. pbn_b2_8_460800 },
  1821. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1822. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1823. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1824. pbn_b2_16_460800 },
  1825. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1826. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1827. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1828. pbn_b2_16_460800 },
  1829. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1830. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1831. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1832. pbn_b2_4_460800 },
  1833. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1834. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1835. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1836. pbn_b2_8_460800 },
  1837. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1838. PCI_SUBVENDOR_ID_EXSYS,
  1839. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  1840. pbn_exsys_4055 },
  1841. /*
  1842. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1843. * (Exoray@isys.ca)
  1844. */
  1845. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1846. 0x10b5, 0x106a, 0, 0,
  1847. pbn_plx_romulus },
  1848. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1850. pbn_b1_4_115200 },
  1851. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1853. pbn_b1_2_115200 },
  1854. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1856. pbn_b1_8_115200 },
  1857. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1859. pbn_b1_8_115200 },
  1860. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1861. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1862. pbn_b0_4_921600 },
  1863. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1864. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1865. pbn_b0_4_1152000 },
  1866. /*
  1867. * The below card is a little controversial since it is the
  1868. * subject of a PCI vendor/device ID clash. (See
  1869. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1870. * For now just used the hex ID 0x950a.
  1871. */
  1872. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1874. pbn_b0_2_1130000 },
  1875. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1877. pbn_b0_4_115200 },
  1878. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1880. pbn_b0_bt_2_921600 },
  1881. /*
  1882. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1883. * from skokodyn@yahoo.com
  1884. */
  1885. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1886. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1887. pbn_sbsxrsio },
  1888. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1889. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1890. pbn_sbsxrsio },
  1891. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1892. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1893. pbn_sbsxrsio },
  1894. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1895. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1896. pbn_sbsxrsio },
  1897. /*
  1898. * Digitan DS560-558, from jimd@esoft.com
  1899. */
  1900. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1901. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1902. pbn_b1_1_115200 },
  1903. /*
  1904. * Titan Electronic cards
  1905. * The 400L and 800L have a custom setup quirk.
  1906. */
  1907. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1909. pbn_b0_1_921600 },
  1910. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1912. pbn_b0_2_921600 },
  1913. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1915. pbn_b0_4_921600 },
  1916. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1918. pbn_b0_4_921600 },
  1919. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1921. pbn_b1_1_921600 },
  1922. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1924. pbn_b1_bt_2_921600 },
  1925. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1927. pbn_b0_bt_4_921600 },
  1928. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1930. pbn_b0_bt_8_921600 },
  1931. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1933. pbn_b2_1_460800 },
  1934. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1936. pbn_b2_1_460800 },
  1937. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1939. pbn_b2_1_460800 },
  1940. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1942. pbn_b2_bt_2_921600 },
  1943. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1945. pbn_b2_bt_2_921600 },
  1946. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1948. pbn_b2_bt_2_921600 },
  1949. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1951. pbn_b2_bt_4_921600 },
  1952. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1954. pbn_b2_bt_4_921600 },
  1955. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1957. pbn_b2_bt_4_921600 },
  1958. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1960. pbn_b0_1_921600 },
  1961. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1963. pbn_b0_1_921600 },
  1964. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1966. pbn_b0_1_921600 },
  1967. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1969. pbn_b0_bt_2_921600 },
  1970. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1972. pbn_b0_bt_2_921600 },
  1973. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1975. pbn_b0_bt_2_921600 },
  1976. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1978. pbn_b0_bt_4_921600 },
  1979. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1981. pbn_b0_bt_4_921600 },
  1982. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1984. pbn_b0_bt_4_921600 },
  1985. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  1986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1987. pbn_b0_bt_8_921600 },
  1988. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  1989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1990. pbn_b0_bt_8_921600 },
  1991. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  1992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1993. pbn_b0_bt_8_921600 },
  1994. /*
  1995. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1996. */
  1997. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1998. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1999. 0, 0, pbn_computone_4 },
  2000. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2001. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2002. 0, 0, pbn_computone_8 },
  2003. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2004. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2005. 0, 0, pbn_computone_6 },
  2006. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2007. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2008. pbn_oxsemi },
  2009. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2010. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2011. pbn_b0_bt_1_921600 },
  2012. /*
  2013. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2014. */
  2015. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2017. pbn_b0_bt_8_115200 },
  2018. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2020. pbn_b0_bt_8_115200 },
  2021. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2023. pbn_b0_bt_2_115200 },
  2024. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2026. pbn_b0_bt_2_115200 },
  2027. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2029. pbn_b0_bt_2_115200 },
  2030. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2032. pbn_b0_bt_4_460800 },
  2033. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2035. pbn_b0_bt_4_460800 },
  2036. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2038. pbn_b0_bt_2_460800 },
  2039. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2041. pbn_b0_bt_2_460800 },
  2042. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2044. pbn_b0_bt_2_460800 },
  2045. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2047. pbn_b0_bt_1_115200 },
  2048. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2050. pbn_b0_bt_1_460800 },
  2051. /*
  2052. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2053. * Cards are identified by their subsystem vendor IDs, which
  2054. * (in hex) match the model number.
  2055. *
  2056. * Note that JC140x are RS422/485 cards which require ox950
  2057. * ACR = 0x10, and as such are not currently fully supported.
  2058. */
  2059. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2060. 0x1204, 0x0004, 0, 0,
  2061. pbn_b0_4_921600 },
  2062. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2063. 0x1208, 0x0004, 0, 0,
  2064. pbn_b0_4_921600 },
  2065. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2066. 0x1402, 0x0002, 0, 0,
  2067. pbn_b0_2_921600 }, */
  2068. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2069. 0x1404, 0x0004, 0, 0,
  2070. pbn_b0_4_921600 }, */
  2071. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2072. 0x1208, 0x0004, 0, 0,
  2073. pbn_b0_4_921600 },
  2074. /*
  2075. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2076. */
  2077. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2078. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2079. pbn_b1_1_1382400 },
  2080. /*
  2081. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2082. */
  2083. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2085. pbn_b1_1_1382400 },
  2086. /*
  2087. * RAStel 2 port modem, gerg@moreton.com.au
  2088. */
  2089. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2091. pbn_b2_bt_2_115200 },
  2092. /*
  2093. * EKF addition for i960 Boards form EKF with serial port
  2094. */
  2095. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2096. 0xE4BF, PCI_ANY_ID, 0, 0,
  2097. pbn_intel_i960 },
  2098. /*
  2099. * Xircom Cardbus/Ethernet combos
  2100. */
  2101. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2103. pbn_b0_1_115200 },
  2104. /*
  2105. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2106. */
  2107. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2109. pbn_b0_1_115200 },
  2110. /*
  2111. * Untested PCI modems, sent in from various folks...
  2112. */
  2113. /*
  2114. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2115. */
  2116. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2117. 0x1048, 0x1500, 0, 0,
  2118. pbn_b1_1_115200 },
  2119. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2120. 0xFF00, 0, 0, 0,
  2121. pbn_sgi_ioc3 },
  2122. /*
  2123. * HP Diva card
  2124. */
  2125. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2126. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2127. pbn_b1_1_115200 },
  2128. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2129. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2130. pbn_b0_5_115200 },
  2131. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2132. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2133. pbn_b2_1_115200 },
  2134. /*
  2135. * NEC Vrc-5074 (Nile 4) builtin UART.
  2136. */
  2137. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2139. pbn_nec_nile4 },
  2140. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2141. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2142. pbn_b3_2_115200 },
  2143. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2144. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2145. pbn_b3_4_115200 },
  2146. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2148. pbn_b3_8_115200 },
  2149. /*
  2150. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2151. */
  2152. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2153. PCI_ANY_ID, PCI_ANY_ID,
  2154. 0,
  2155. 0, pbn_exar_XR17C152 },
  2156. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2157. PCI_ANY_ID, PCI_ANY_ID,
  2158. 0,
  2159. 0, pbn_exar_XR17C154 },
  2160. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2161. PCI_ANY_ID, PCI_ANY_ID,
  2162. 0,
  2163. 0, pbn_exar_XR17C158 },
  2164. /*
  2165. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2166. */
  2167. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2168. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2169. pbn_b0_1_115200 },
  2170. /*
  2171. * IntaShield IS-200
  2172. */
  2173. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2174. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2175. pbn_b2_2_115200 },
  2176. /*
  2177. * Perle PCI-RAS cards
  2178. */
  2179. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2180. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2181. 0, 0, pbn_b2_4_921600 },
  2182. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2183. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2184. 0, 0, pbn_b2_8_921600 },
  2185. /*
  2186. * These entries match devices with class COMMUNICATION_SERIAL,
  2187. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2188. */
  2189. { PCI_ANY_ID, PCI_ANY_ID,
  2190. PCI_ANY_ID, PCI_ANY_ID,
  2191. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2192. 0xffff00, pbn_default },
  2193. { PCI_ANY_ID, PCI_ANY_ID,
  2194. PCI_ANY_ID, PCI_ANY_ID,
  2195. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2196. 0xffff00, pbn_default },
  2197. { PCI_ANY_ID, PCI_ANY_ID,
  2198. PCI_ANY_ID, PCI_ANY_ID,
  2199. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2200. 0xffff00, pbn_default },
  2201. { 0, }
  2202. };
  2203. static struct pci_driver serial_pci_driver = {
  2204. .name = "serial",
  2205. .probe = pciserial_init_one,
  2206. .remove = __devexit_p(pciserial_remove_one),
  2207. #ifdef CONFIG_PM
  2208. .suspend = pciserial_suspend_one,
  2209. .resume = pciserial_resume_one,
  2210. #endif
  2211. .id_table = serial_pci_tbl,
  2212. };
  2213. static int __init serial8250_pci_init(void)
  2214. {
  2215. return pci_register_driver(&serial_pci_driver);
  2216. }
  2217. static void __exit serial8250_pci_exit(void)
  2218. {
  2219. pci_unregister_driver(&serial_pci_driver);
  2220. }
  2221. module_init(serial8250_pci_init);
  2222. module_exit(serial8250_pci_exit);
  2223. MODULE_LICENSE("GPL");
  2224. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2225. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);