main.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include "../wlcore/wlcore.h"
  25. #include "../wlcore/debug.h"
  26. #include "../wlcore/io.h"
  27. #include "../wlcore/acx.h"
  28. #include "../wlcore/tx.h"
  29. #include "../wlcore/rx.h"
  30. #include "../wlcore/io.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #include "conf.h"
  34. #include "acx.h"
  35. #include "tx.h"
  36. #include "wl18xx.h"
  37. #define WL18XX_RX_CHECKSUM_MASK 0x40
  38. static char *ht_mode_param;
  39. static char *board_type_param;
  40. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  41. /* MCS rates are used only with 11n */
  42. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  43. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  44. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  45. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  46. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  47. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  48. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  49. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  50. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  51. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  52. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  53. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  54. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  55. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  56. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  57. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  58. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  59. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  60. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  61. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  62. /* TI-specific rate */
  63. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  64. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  65. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  66. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  67. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  68. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  69. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  70. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  71. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  72. };
  73. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  74. /* MCS rates are used only with 11n */
  75. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  76. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  77. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  78. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  79. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  80. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  81. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  82. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  83. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  84. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  85. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  86. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  87. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  88. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  89. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  90. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  91. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  92. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  93. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  94. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  95. /* TI-specific rate */
  96. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  97. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  98. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  99. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  100. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  101. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  102. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  103. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  104. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  105. };
  106. static const u8 *wl18xx_band_rate_to_idx[] = {
  107. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  108. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  109. };
  110. enum wl18xx_hw_rates {
  111. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  112. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  113. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  114. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  115. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  116. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  122. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  123. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  124. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  125. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  126. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  127. WL18XX_CONF_HW_RXTX_RATE_54,
  128. WL18XX_CONF_HW_RXTX_RATE_48,
  129. WL18XX_CONF_HW_RXTX_RATE_36,
  130. WL18XX_CONF_HW_RXTX_RATE_24,
  131. WL18XX_CONF_HW_RXTX_RATE_22,
  132. WL18XX_CONF_HW_RXTX_RATE_18,
  133. WL18XX_CONF_HW_RXTX_RATE_12,
  134. WL18XX_CONF_HW_RXTX_RATE_11,
  135. WL18XX_CONF_HW_RXTX_RATE_9,
  136. WL18XX_CONF_HW_RXTX_RATE_6,
  137. WL18XX_CONF_HW_RXTX_RATE_5_5,
  138. WL18XX_CONF_HW_RXTX_RATE_2,
  139. WL18XX_CONF_HW_RXTX_RATE_1,
  140. WL18XX_CONF_HW_RXTX_RATE_MAX,
  141. };
  142. static struct wlcore_conf wl18xx_conf = {
  143. .sg = {
  144. .params = {
  145. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  146. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  147. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  148. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  149. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  150. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  151. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  152. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  153. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  154. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  155. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  156. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  157. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  158. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  159. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  160. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  161. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  162. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  163. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  164. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  165. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  166. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  167. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  168. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  169. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  170. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  171. /* active scan params */
  172. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  173. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  174. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  175. /* passive scan params */
  176. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  177. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  178. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  179. /* passive scan in dual antenna params */
  180. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  181. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  182. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  183. /* general params */
  184. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  185. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  186. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  187. [CONF_SG_DHCP_TIME] = 5000,
  188. [CONF_SG_RXT] = 1200,
  189. [CONF_SG_TXT] = 1000,
  190. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  191. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  192. [CONF_SG_HV3_MAX_SERVED] = 6,
  193. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  194. [CONF_SG_UPSD_TIMEOUT] = 10,
  195. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  196. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  197. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  198. /* AP params */
  199. [CONF_AP_BEACON_MISS_TX] = 3,
  200. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  201. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  202. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  203. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  204. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  205. /* CTS Diluting params */
  206. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  207. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  208. },
  209. .state = CONF_SG_PROTECTIVE,
  210. },
  211. .rx = {
  212. .rx_msdu_life_time = 512000,
  213. .packet_detection_threshold = 0,
  214. .ps_poll_timeout = 15,
  215. .upsd_timeout = 15,
  216. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  217. .rx_cca_threshold = 0,
  218. .irq_blk_threshold = 0xFFFF,
  219. .irq_pkt_threshold = 0,
  220. .irq_timeout = 600,
  221. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  222. },
  223. .tx = {
  224. .tx_energy_detection = 0,
  225. .sta_rc_conf = {
  226. .enabled_rates = 0,
  227. .short_retry_limit = 10,
  228. .long_retry_limit = 10,
  229. .aflags = 0,
  230. },
  231. .ac_conf_count = 4,
  232. .ac_conf = {
  233. [CONF_TX_AC_BE] = {
  234. .ac = CONF_TX_AC_BE,
  235. .cw_min = 15,
  236. .cw_max = 63,
  237. .aifsn = 3,
  238. .tx_op_limit = 0,
  239. },
  240. [CONF_TX_AC_BK] = {
  241. .ac = CONF_TX_AC_BK,
  242. .cw_min = 15,
  243. .cw_max = 63,
  244. .aifsn = 7,
  245. .tx_op_limit = 0,
  246. },
  247. [CONF_TX_AC_VI] = {
  248. .ac = CONF_TX_AC_VI,
  249. .cw_min = 15,
  250. .cw_max = 63,
  251. .aifsn = CONF_TX_AIFS_PIFS,
  252. .tx_op_limit = 3008,
  253. },
  254. [CONF_TX_AC_VO] = {
  255. .ac = CONF_TX_AC_VO,
  256. .cw_min = 15,
  257. .cw_max = 63,
  258. .aifsn = CONF_TX_AIFS_PIFS,
  259. .tx_op_limit = 1504,
  260. },
  261. },
  262. .max_tx_retries = 100,
  263. .ap_aging_period = 300,
  264. .tid_conf_count = 4,
  265. .tid_conf = {
  266. [CONF_TX_AC_BE] = {
  267. .queue_id = CONF_TX_AC_BE,
  268. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  269. .tsid = CONF_TX_AC_BE,
  270. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  271. .ack_policy = CONF_ACK_POLICY_LEGACY,
  272. .apsd_conf = {0, 0},
  273. },
  274. [CONF_TX_AC_BK] = {
  275. .queue_id = CONF_TX_AC_BK,
  276. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  277. .tsid = CONF_TX_AC_BK,
  278. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  279. .ack_policy = CONF_ACK_POLICY_LEGACY,
  280. .apsd_conf = {0, 0},
  281. },
  282. [CONF_TX_AC_VI] = {
  283. .queue_id = CONF_TX_AC_VI,
  284. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  285. .tsid = CONF_TX_AC_VI,
  286. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  287. .ack_policy = CONF_ACK_POLICY_LEGACY,
  288. .apsd_conf = {0, 0},
  289. },
  290. [CONF_TX_AC_VO] = {
  291. .queue_id = CONF_TX_AC_VO,
  292. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  293. .tsid = CONF_TX_AC_VO,
  294. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  295. .ack_policy = CONF_ACK_POLICY_LEGACY,
  296. .apsd_conf = {0, 0},
  297. },
  298. },
  299. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  300. .tx_compl_timeout = 350,
  301. .tx_compl_threshold = 10,
  302. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  303. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  304. .tmpl_short_retry_limit = 10,
  305. .tmpl_long_retry_limit = 10,
  306. .tx_watchdog_timeout = 5000,
  307. },
  308. .conn = {
  309. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  310. .listen_interval = 1,
  311. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  312. .suspend_listen_interval = 3,
  313. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  314. .bcn_filt_ie_count = 2,
  315. .bcn_filt_ie = {
  316. [0] = {
  317. .ie = WLAN_EID_CHANNEL_SWITCH,
  318. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  319. },
  320. [1] = {
  321. .ie = WLAN_EID_HT_OPERATION,
  322. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  323. },
  324. },
  325. .synch_fail_thold = 10,
  326. .bss_lose_timeout = 100,
  327. .beacon_rx_timeout = 10000,
  328. .broadcast_timeout = 20000,
  329. .rx_broadcast_in_ps = 1,
  330. .ps_poll_threshold = 10,
  331. .bet_enable = CONF_BET_MODE_ENABLE,
  332. .bet_max_consecutive = 50,
  333. .psm_entry_retries = 8,
  334. .psm_exit_retries = 16,
  335. .psm_entry_nullfunc_retries = 3,
  336. .dynamic_ps_timeout = 40,
  337. .forced_ps = false,
  338. .keep_alive_interval = 55000,
  339. .max_listen_interval = 20,
  340. },
  341. .itrim = {
  342. .enable = false,
  343. .timeout = 50000,
  344. },
  345. .pm_config = {
  346. .host_clk_settling_time = 5000,
  347. .host_fast_wakeup_support = false
  348. },
  349. .roam_trigger = {
  350. .trigger_pacing = 1,
  351. .avg_weight_rssi_beacon = 20,
  352. .avg_weight_rssi_data = 10,
  353. .avg_weight_snr_beacon = 20,
  354. .avg_weight_snr_data = 10,
  355. },
  356. .scan = {
  357. .min_dwell_time_active = 7500,
  358. .max_dwell_time_active = 30000,
  359. .min_dwell_time_passive = 100000,
  360. .max_dwell_time_passive = 100000,
  361. .num_probe_reqs = 2,
  362. .split_scan_timeout = 50000,
  363. },
  364. .sched_scan = {
  365. /*
  366. * Values are in TU/1000 but since sched scan FW command
  367. * params are in TUs rounding up may occur.
  368. */
  369. .base_dwell_time = 7500,
  370. .max_dwell_time_delta = 22500,
  371. /* based on 250bits per probe @1Mbps */
  372. .dwell_time_delta_per_probe = 2000,
  373. /* based on 250bits per probe @6Mbps (plus a bit more) */
  374. .dwell_time_delta_per_probe_5 = 350,
  375. .dwell_time_passive = 100000,
  376. .dwell_time_dfs = 150000,
  377. .num_probe_reqs = 2,
  378. .rssi_threshold = -90,
  379. .snr_threshold = 0,
  380. },
  381. .ht = {
  382. .rx_ba_win_size = 10,
  383. .tx_ba_win_size = 10,
  384. .inactivity_timeout = 10000,
  385. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  386. },
  387. .mem = {
  388. .num_stations = 1,
  389. .ssid_profiles = 1,
  390. .rx_block_num = 40,
  391. .tx_min_block_num = 40,
  392. .dynamic_memory = 1,
  393. .min_req_tx_blocks = 45,
  394. .min_req_rx_blocks = 22,
  395. .tx_min = 27,
  396. },
  397. .fm_coex = {
  398. .enable = true,
  399. .swallow_period = 5,
  400. .n_divider_fref_set_1 = 0xff, /* default */
  401. .n_divider_fref_set_2 = 12,
  402. .m_divider_fref_set_1 = 148,
  403. .m_divider_fref_set_2 = 0xffff, /* default */
  404. .coex_pll_stabilization_time = 0xffffffff, /* default */
  405. .ldo_stabilization_time = 0xffff, /* default */
  406. .fm_disturbed_band_margin = 0xff, /* default */
  407. .swallow_clk_diff = 0xff, /* default */
  408. },
  409. .rx_streaming = {
  410. .duration = 150,
  411. .queues = 0x1,
  412. .interval = 20,
  413. .always = 0,
  414. },
  415. .fwlog = {
  416. .mode = WL12XX_FWLOG_ON_DEMAND,
  417. .mem_blocks = 2,
  418. .severity = 0,
  419. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  420. .output = WL12XX_FWLOG_OUTPUT_HOST,
  421. .threshold = 0,
  422. },
  423. .rate = {
  424. .rate_retry_score = 32000,
  425. .per_add = 8192,
  426. .per_th1 = 2048,
  427. .per_th2 = 4096,
  428. .max_per = 8100,
  429. .inverse_curiosity_factor = 5,
  430. .tx_fail_low_th = 4,
  431. .tx_fail_high_th = 10,
  432. .per_alpha_shift = 4,
  433. .per_add_shift = 13,
  434. .per_beta1_shift = 10,
  435. .per_beta2_shift = 8,
  436. .rate_check_up = 2,
  437. .rate_check_down = 12,
  438. .rate_retry_policy = {
  439. 0x00, 0x00, 0x00, 0x00, 0x00,
  440. 0x00, 0x00, 0x00, 0x00, 0x00,
  441. 0x00, 0x00, 0x00,
  442. },
  443. },
  444. .hangover = {
  445. .recover_time = 0,
  446. .hangover_period = 20,
  447. .dynamic_mode = 1,
  448. .early_termination_mode = 1,
  449. .max_period = 20,
  450. .min_period = 1,
  451. .increase_delta = 1,
  452. .decrease_delta = 2,
  453. .quiet_time = 4,
  454. .increase_time = 1,
  455. .window_size = 16,
  456. },
  457. };
  458. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  459. .phy = {
  460. .phy_standalone = 0x00,
  461. .primary_clock_setting_time = 0x05,
  462. .clock_valid_on_wake_up = 0x00,
  463. .secondary_clock_setting_time = 0x05,
  464. .rdl = 0x01,
  465. .auto_detect = 0x00,
  466. .dedicated_fem = FEM_NONE,
  467. .low_band_component = COMPONENT_2_WAY_SWITCH,
  468. .low_band_component_type = 0x05,
  469. .high_band_component = COMPONENT_2_WAY_SWITCH,
  470. .high_band_component_type = 0x09,
  471. .number_of_assembled_ant2_4 = 0x01,
  472. .number_of_assembled_ant5 = 0x01,
  473. .external_pa_dc2dc = 0x00,
  474. .tcxo_ldo_voltage = 0x00,
  475. .xtal_itrim_val = 0x04,
  476. .srf_state = 0x00,
  477. .io_configuration = 0x01,
  478. .sdio_configuration = 0x00,
  479. .settings = 0x00,
  480. .enable_clpc = 0x00,
  481. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  482. .rx_profile = 0x00,
  483. },
  484. };
  485. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  486. [PART_TOP_PRCM_ELP_SOC] = {
  487. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  488. .reg = { .start = 0x00807000, .size = 0x00005000 },
  489. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  490. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  491. },
  492. [PART_DOWN] = {
  493. .mem = { .start = 0x00000000, .size = 0x00014000 },
  494. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  495. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  496. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  497. },
  498. [PART_BOOT] = {
  499. .mem = { .start = 0x00700000, .size = 0x0000030c },
  500. .reg = { .start = 0x00802000, .size = 0x00014578 },
  501. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  502. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  503. },
  504. [PART_WORK] = {
  505. .mem = { .start = 0x00800000, .size = 0x000050FC },
  506. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  507. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  508. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  509. },
  510. [PART_PHY_INIT] = {
  511. /* TODO: use the phy_conf struct size here */
  512. .mem = { .start = 0x80926000, .size = 252 },
  513. .reg = { .start = 0x00000000, .size = 0x00000000 },
  514. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  515. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  516. },
  517. };
  518. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  519. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  520. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  521. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  522. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  523. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  524. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  525. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  526. [REG_PC_ON_RECOVERY] = 0, /* TODO: where is the PC? */
  527. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  528. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  529. /* data access memory addresses, used with partition translation */
  530. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  531. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  532. /* raw data access memory addresses */
  533. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  534. };
  535. /* TODO: maybe move to a new header file? */
  536. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  537. static int wl18xx_identify_chip(struct wl1271 *wl)
  538. {
  539. int ret = 0;
  540. switch (wl->chip.id) {
  541. case CHIP_ID_185x_PG10:
  542. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  543. wl->chip.id);
  544. wl->sr_fw_name = WL18XX_FW_NAME;
  545. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  546. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN;
  547. /* TODO: need to blocksize alignment for RX/TX separately? */
  548. break;
  549. default:
  550. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  551. ret = -ENODEV;
  552. goto out;
  553. }
  554. out:
  555. return ret;
  556. }
  557. static void wl18xx_set_clk(struct wl1271 *wl)
  558. {
  559. /*
  560. * TODO: this is hardcoded just for DVP/EVB, fix according to
  561. * new unified_drv.
  562. */
  563. wl1271_write32(wl, WL18XX_SCR_PAD2, 0xB3);
  564. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  565. wl1271_write32(wl, 0x00A02360, 0xD0078);
  566. wl1271_write32(wl, 0x00A0236c, 0x12);
  567. wl1271_write32(wl, 0x00A02390, 0x20118);
  568. }
  569. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  570. {
  571. /* disable Rx/Tx */
  572. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  573. /* disable auto calibration on start*/
  574. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  575. }
  576. static int wl18xx_pre_boot(struct wl1271 *wl)
  577. {
  578. /* TODO: add hw_pg_ver reading */
  579. wl18xx_set_clk(wl);
  580. /* Continue the ELP wake up sequence */
  581. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  582. udelay(500);
  583. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  584. /* Disable interrupts */
  585. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  586. wl18xx_boot_soft_reset(wl);
  587. return 0;
  588. }
  589. static void wl18xx_pre_upload(struct wl1271 *wl)
  590. {
  591. u32 tmp;
  592. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  593. /* TODO: check if this is all needed */
  594. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  595. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  596. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  597. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  598. }
  599. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  600. {
  601. struct wl18xx_priv *priv = wl->priv;
  602. struct wl18xx_conf_phy *phy = &priv->conf.phy;
  603. struct wl18xx_mac_and_phy_params params;
  604. memset(&params, 0, sizeof(params));
  605. params.phy_standalone = phy->phy_standalone;
  606. params.rdl = phy->rdl;
  607. params.enable_clpc = phy->enable_clpc;
  608. params.enable_tx_low_pwr_on_siso_rdl =
  609. phy->enable_tx_low_pwr_on_siso_rdl;
  610. params.auto_detect = phy->auto_detect;
  611. params.dedicated_fem = phy->dedicated_fem;
  612. params.low_band_component = phy->low_band_component;
  613. params.low_band_component_type =
  614. phy->low_band_component_type;
  615. params.high_band_component = phy->high_band_component;
  616. params.high_band_component_type =
  617. phy->high_band_component_type;
  618. params.number_of_assembled_ant2_4 =
  619. phy->number_of_assembled_ant2_4;
  620. params.number_of_assembled_ant5 =
  621. phy->number_of_assembled_ant5;
  622. params.external_pa_dc2dc = phy->external_pa_dc2dc;
  623. params.tcxo_ldo_voltage = phy->tcxo_ldo_voltage;
  624. params.xtal_itrim_val = phy->xtal_itrim_val;
  625. params.srf_state = phy->srf_state;
  626. params.io_configuration = phy->io_configuration;
  627. params.sdio_configuration = phy->sdio_configuration;
  628. params.settings = phy->settings;
  629. params.rx_profile = phy->rx_profile;
  630. params.primary_clock_setting_time =
  631. phy->primary_clock_setting_time;
  632. params.clock_valid_on_wake_up =
  633. phy->clock_valid_on_wake_up;
  634. params.secondary_clock_setting_time =
  635. phy->secondary_clock_setting_time;
  636. params.board_type = priv->board_type;
  637. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  638. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  639. sizeof(params), false);
  640. }
  641. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  642. {
  643. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  644. wlcore_enable_interrupts(wl);
  645. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  646. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  647. }
  648. static int wl18xx_boot(struct wl1271 *wl)
  649. {
  650. int ret;
  651. ret = wl18xx_pre_boot(wl);
  652. if (ret < 0)
  653. goto out;
  654. ret = wlcore_boot_upload_nvs(wl);
  655. if (ret < 0)
  656. goto out;
  657. wl18xx_pre_upload(wl);
  658. ret = wlcore_boot_upload_firmware(wl);
  659. if (ret < 0)
  660. goto out;
  661. wl18xx_set_mac_and_phy(wl);
  662. ret = wlcore_boot_run_firmware(wl);
  663. if (ret < 0)
  664. goto out;
  665. wl18xx_enable_interrupts(wl);
  666. out:
  667. return ret;
  668. }
  669. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  670. void *buf, size_t len)
  671. {
  672. struct wl18xx_priv *priv = wl->priv;
  673. memcpy(priv->cmd_buf, buf, len);
  674. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  675. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  676. false);
  677. }
  678. static void wl18xx_ack_event(struct wl1271 *wl)
  679. {
  680. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  681. }
  682. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  683. {
  684. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  685. return (len + blk_size - 1) / blk_size + spare_blks;
  686. }
  687. static void
  688. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  689. u32 blks, u32 spare_blks)
  690. {
  691. desc->wl18xx_mem.total_mem_blocks = blks;
  692. desc->wl18xx_mem.reserved = 0;
  693. }
  694. static void
  695. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  696. struct sk_buff *skb)
  697. {
  698. desc->length = cpu_to_le16(skb->len);
  699. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  700. "len: %d life: %d mem: %d", desc->hlid,
  701. le16_to_cpu(desc->length),
  702. le16_to_cpu(desc->life_time),
  703. desc->wl18xx_mem.total_mem_blocks);
  704. }
  705. static enum wl_rx_buf_align
  706. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  707. {
  708. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  709. return WLCORE_RX_BUF_PADDED;
  710. return WLCORE_RX_BUF_ALIGNED;
  711. }
  712. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  713. u32 data_len)
  714. {
  715. struct wl1271_rx_descriptor *desc = rx_data;
  716. /* invalid packet */
  717. if (data_len < sizeof(*desc))
  718. return 0;
  719. return data_len - sizeof(*desc);
  720. }
  721. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  722. {
  723. wl18xx_tx_immediate_complete(wl);
  724. }
  725. static int wl18xx_hw_init(struct wl1271 *wl)
  726. {
  727. int ret;
  728. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  729. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  730. u32 sdio_align_size = 0;
  731. /* Enable Tx SDIO padding */
  732. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  733. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  734. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  735. }
  736. /* Enable Rx SDIO padding */
  737. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  738. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  739. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  740. }
  741. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  742. sdio_align_size,
  743. WL18XX_TX_HW_BLOCK_SPARE,
  744. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  745. if (ret < 0)
  746. return ret;
  747. ret = wl18xx_acx_set_checksum_state(wl);
  748. if (ret != 0)
  749. return ret;
  750. return ret;
  751. }
  752. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  753. struct wl1271_tx_hw_descr *desc,
  754. struct sk_buff *skb)
  755. {
  756. u32 ip_hdr_offset;
  757. struct iphdr *ip_hdr;
  758. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  759. desc->wl18xx_checksum_data = 0;
  760. return;
  761. }
  762. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  763. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  764. desc->wl18xx_checksum_data = 0;
  765. return;
  766. }
  767. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  768. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  769. ip_hdr = (void *)skb_network_header(skb);
  770. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  771. }
  772. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  773. struct wl1271_rx_descriptor *desc,
  774. struct sk_buff *skb)
  775. {
  776. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  777. skb->ip_summed = CHECKSUM_UNNECESSARY;
  778. }
  779. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  780. struct wl12xx_vif *wlvif)
  781. {
  782. u32 hw_rate_set = wlvif->rate_set;
  783. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  784. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  785. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  786. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  787. /* we don't support MIMO in wide-channel mode */
  788. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  789. }
  790. return hw_rate_set;
  791. }
  792. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  793. struct wl12xx_vif *wlvif)
  794. {
  795. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  796. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  797. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  798. return CONF_TX_RATE_USE_WIDE_CHAN;
  799. } else {
  800. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  801. return CONF_TX_MIMO_RATES;
  802. }
  803. }
  804. static void wl18xx_conf_init(struct wl1271 *wl)
  805. {
  806. struct wl18xx_priv *priv = wl->priv;
  807. /* apply driver default configuration */
  808. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  809. /* apply default private configuration */
  810. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  811. }
  812. static struct wlcore_ops wl18xx_ops = {
  813. .identify_chip = wl18xx_identify_chip,
  814. .boot = wl18xx_boot,
  815. .trigger_cmd = wl18xx_trigger_cmd,
  816. .ack_event = wl18xx_ack_event,
  817. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  818. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  819. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  820. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  821. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  822. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  823. .tx_delayed_compl = NULL,
  824. .hw_init = wl18xx_hw_init,
  825. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  826. .set_rx_csum = wl18xx_set_rx_csum,
  827. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  828. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  829. };
  830. /* HT cap appropriate for wide channels */
  831. static struct ieee80211_sta_ht_cap wl18xx_ht_cap = {
  832. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  833. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  834. .ht_supported = true,
  835. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  836. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  837. .mcs = {
  838. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  839. .rx_highest = cpu_to_le16(150),
  840. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  841. },
  842. };
  843. /* HT cap appropriate for MIMO rates in 20mhz channel */
  844. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap = {
  845. .cap = IEEE80211_HT_CAP_SGI_20,
  846. .ht_supported = true,
  847. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  848. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  849. .mcs = {
  850. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  851. .rx_highest = cpu_to_le16(144),
  852. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  853. },
  854. };
  855. int __devinit wl18xx_probe(struct platform_device *pdev)
  856. {
  857. struct wl1271 *wl;
  858. struct ieee80211_hw *hw;
  859. struct wl18xx_priv *priv;
  860. hw = wlcore_alloc_hw(sizeof(*priv));
  861. if (IS_ERR(hw)) {
  862. wl1271_error("can't allocate hw");
  863. return PTR_ERR(hw);
  864. }
  865. wl = hw->priv;
  866. priv = wl->priv;
  867. wl->ops = &wl18xx_ops;
  868. wl->ptable = wl18xx_ptable;
  869. wl->rtable = wl18xx_rtable;
  870. wl->num_tx_desc = 32;
  871. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  872. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  873. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  874. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  875. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  876. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  877. memcpy(&wl->ht_cap, &wl18xx_ht_cap, sizeof(wl18xx_ht_cap));
  878. if (ht_mode_param && !strcmp(ht_mode_param, "mimo"))
  879. memcpy(&wl->ht_cap, &wl18xx_mimo_ht_cap,
  880. sizeof(wl18xx_mimo_ht_cap));
  881. if (!board_type_param) {
  882. board_type_param = kstrdup("dvp_evb", GFP_KERNEL);
  883. priv->board_type = BOARD_TYPE_DVP_EVB_18XX;
  884. } else {
  885. if (!strcmp(board_type_param, "fpga"))
  886. priv->board_type = BOARD_TYPE_FPGA_18XX;
  887. else if (!strcmp(board_type_param, "hdk"))
  888. priv->board_type = BOARD_TYPE_HDK_18XX;
  889. else if (!strcmp(board_type_param, "dvp_evb"))
  890. priv->board_type = BOARD_TYPE_DVP_EVB_18XX;
  891. else {
  892. wl1271_error("invalid board type '%s'",
  893. board_type_param);
  894. wlcore_free_hw(wl);
  895. return -EINVAL;
  896. }
  897. }
  898. wl18xx_conf_init(wl);
  899. return wlcore_probe(wl, pdev);
  900. }
  901. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  902. { "wl18xx", 0 },
  903. { } /* Terminating Entry */
  904. };
  905. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  906. static struct platform_driver wl18xx_driver = {
  907. .probe = wl18xx_probe,
  908. .remove = __devexit_p(wlcore_remove),
  909. .id_table = wl18xx_id_table,
  910. .driver = {
  911. .name = "wl18xx_driver",
  912. .owner = THIS_MODULE,
  913. }
  914. };
  915. static int __init wl18xx_init(void)
  916. {
  917. return platform_driver_register(&wl18xx_driver);
  918. }
  919. module_init(wl18xx_init);
  920. static void __exit wl18xx_exit(void)
  921. {
  922. platform_driver_unregister(&wl18xx_driver);
  923. }
  924. module_exit(wl18xx_exit);
  925. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  926. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or mimo");
  927. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  928. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk or dvp_evb (default)");
  929. MODULE_LICENSE("GPL v2");
  930. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  931. MODULE_FIRMWARE(WL18XX_FW_NAME);