db1200.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * DBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/nand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/serial_8250.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/flash.h>
  35. #include <linux/smc91x.h>
  36. #include <asm/mach-au1x00/au1000.h>
  37. #include <asm/mach-au1x00/au1100_mmc.h>
  38. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  39. #include <asm/mach-au1x00/au1200fb.h>
  40. #include <asm/mach-au1x00/au1550_spi.h>
  41. #include <asm/mach-db1x00/bcsr.h>
  42. #include <asm/mach-db1x00/db1200.h>
  43. #include "platform.h"
  44. const char *get_system_type(void)
  45. {
  46. return "DB1200";
  47. }
  48. void __init board_setup(void)
  49. {
  50. unsigned long freq0, clksrc, div, pfc;
  51. unsigned short whoami;
  52. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  53. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  54. whoami = bcsr_read(BCSR_WHOAMI);
  55. printk(KERN_INFO "Alchemy/AMD/RMI DB1200 Board, CPLD Rev %d"
  56. " Board-ID %d Daughtercard ID %d\n",
  57. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  58. /* SMBus/SPI on PSC0, Audio on PSC1 */
  59. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  60. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  61. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  62. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  63. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  64. wmb();
  65. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  66. * CPU clock; all other clock generators off/unused.
  67. */
  68. div = (get_au1x00_speed() + 25000000) / 50000000;
  69. if (div & 1)
  70. div++;
  71. div = ((div >> 1) - 1) & 0xff;
  72. freq0 = div << SYS_FC_FRDIV0_BIT;
  73. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  74. wmb();
  75. freq0 |= SYS_FC_FE0; /* enable F0 */
  76. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  77. wmb();
  78. /* psc0_intclk comes 1:1 from F0 */
  79. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  80. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  81. wmb();
  82. }
  83. /******************************************************************************/
  84. static struct mtd_partition db1200_spiflash_parts[] = {
  85. {
  86. .name = "DB1200 SPI flash",
  87. .offset = 0,
  88. .size = MTDPART_SIZ_FULL,
  89. },
  90. };
  91. static struct flash_platform_data db1200_spiflash_data = {
  92. .name = "s25fl001",
  93. .parts = db1200_spiflash_parts,
  94. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  95. .type = "m25p10",
  96. };
  97. static struct spi_board_info db1200_spi_devs[] __initdata = {
  98. {
  99. /* TI TMP121AIDBVR temp sensor */
  100. .modalias = "tmp121",
  101. .max_speed_hz = 2000000,
  102. .bus_num = 0,
  103. .chip_select = 0,
  104. .mode = 0,
  105. },
  106. {
  107. /* Spansion S25FL001D0FMA SPI flash */
  108. .modalias = "m25p80",
  109. .max_speed_hz = 50000000,
  110. .bus_num = 0,
  111. .chip_select = 1,
  112. .mode = 0,
  113. .platform_data = &db1200_spiflash_data,
  114. },
  115. };
  116. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  117. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  118. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  119. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  120. };
  121. /**********************************************************************/
  122. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  123. unsigned int ctrl)
  124. {
  125. struct nand_chip *this = mtd->priv;
  126. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  127. ioaddr &= 0xffffff00;
  128. if (ctrl & NAND_CLE) {
  129. ioaddr += MEM_STNAND_CMD;
  130. } else if (ctrl & NAND_ALE) {
  131. ioaddr += MEM_STNAND_ADDR;
  132. } else {
  133. /* assume we want to r/w real data by default */
  134. ioaddr += MEM_STNAND_DATA;
  135. }
  136. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  137. if (cmd != NAND_CMD_NONE) {
  138. __raw_writeb(cmd, this->IO_ADDR_W);
  139. wmb();
  140. }
  141. }
  142. static int au1200_nand_device_ready(struct mtd_info *mtd)
  143. {
  144. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  145. }
  146. static const char *db1200_part_probes[] = { "cmdlinepart", NULL };
  147. static struct mtd_partition db1200_nand_parts[] = {
  148. {
  149. .name = "NAND FS 0",
  150. .offset = 0,
  151. .size = 8 * 1024 * 1024,
  152. },
  153. {
  154. .name = "NAND FS 1",
  155. .offset = MTDPART_OFS_APPEND,
  156. .size = MTDPART_SIZ_FULL
  157. },
  158. };
  159. struct platform_nand_data db1200_nand_platdata = {
  160. .chip = {
  161. .nr_chips = 1,
  162. .chip_offset = 0,
  163. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  164. .partitions = db1200_nand_parts,
  165. .chip_delay = 20,
  166. .part_probe_types = db1200_part_probes,
  167. },
  168. .ctrl = {
  169. .dev_ready = au1200_nand_device_ready,
  170. .cmd_ctrl = au1200_nand_cmd_ctrl,
  171. },
  172. };
  173. static struct resource db1200_nand_res[] = {
  174. [0] = {
  175. .start = DB1200_NAND_PHYS_ADDR,
  176. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. };
  180. static struct platform_device db1200_nand_dev = {
  181. .name = "gen_nand",
  182. .num_resources = ARRAY_SIZE(db1200_nand_res),
  183. .resource = db1200_nand_res,
  184. .id = -1,
  185. .dev = {
  186. .platform_data = &db1200_nand_platdata,
  187. }
  188. };
  189. /**********************************************************************/
  190. static struct smc91x_platdata db1200_eth_data = {
  191. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  192. .leda = RPC_LED_100_10,
  193. .ledb = RPC_LED_TX_RX,
  194. };
  195. static struct resource db1200_eth_res[] = {
  196. [0] = {
  197. .start = DB1200_ETH_PHYS_ADDR,
  198. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  199. .flags = IORESOURCE_MEM,
  200. },
  201. [1] = {
  202. .start = DB1200_ETH_INT,
  203. .end = DB1200_ETH_INT,
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. };
  207. static struct platform_device db1200_eth_dev = {
  208. .dev = {
  209. .platform_data = &db1200_eth_data,
  210. },
  211. .name = "smc91x",
  212. .id = -1,
  213. .num_resources = ARRAY_SIZE(db1200_eth_res),
  214. .resource = db1200_eth_res,
  215. };
  216. /**********************************************************************/
  217. static struct resource db1200_ide_res[] = {
  218. [0] = {
  219. .start = DB1200_IDE_PHYS_ADDR,
  220. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  221. .flags = IORESOURCE_MEM,
  222. },
  223. [1] = {
  224. .start = DB1200_IDE_INT,
  225. .end = DB1200_IDE_INT,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. [2] = {
  229. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  230. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  231. .flags = IORESOURCE_DMA,
  232. },
  233. };
  234. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  235. static struct platform_device db1200_ide_dev = {
  236. .name = "au1200-ide",
  237. .id = 0,
  238. .dev = {
  239. .dma_mask = &au1200_ide_dmamask,
  240. .coherent_dma_mask = DMA_BIT_MASK(32),
  241. },
  242. .num_resources = ARRAY_SIZE(db1200_ide_res),
  243. .resource = db1200_ide_res,
  244. };
  245. /**********************************************************************/
  246. static struct platform_device db1200_rtc_dev = {
  247. .name = "rtc-au1xxx",
  248. .id = -1,
  249. };
  250. /**********************************************************************/
  251. /* SD carddetects: they're supposed to be edge-triggered, but ack
  252. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  253. * is disabled and its counterpart enabled. The 500ms timeout is
  254. * because the carddetect isn't debounced in hardware.
  255. */
  256. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  257. {
  258. void(*mmc_cd)(struct mmc_host *, unsigned long);
  259. if (irq == DB1200_SD0_INSERT_INT) {
  260. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  261. enable_irq(DB1200_SD0_EJECT_INT);
  262. } else {
  263. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  264. enable_irq(DB1200_SD0_INSERT_INT);
  265. }
  266. /* link against CONFIG_MMC=m */
  267. mmc_cd = symbol_get(mmc_detect_change);
  268. if (mmc_cd) {
  269. mmc_cd(ptr, msecs_to_jiffies(500));
  270. symbol_put(mmc_detect_change);
  271. }
  272. return IRQ_HANDLED;
  273. }
  274. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  275. {
  276. int ret;
  277. if (en) {
  278. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  279. IRQF_DISABLED, "sd_insert", mmc_host);
  280. if (ret)
  281. goto out;
  282. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  283. IRQF_DISABLED, "sd_eject", mmc_host);
  284. if (ret) {
  285. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  286. goto out;
  287. }
  288. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  289. enable_irq(DB1200_SD0_EJECT_INT);
  290. else
  291. enable_irq(DB1200_SD0_INSERT_INT);
  292. } else {
  293. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  294. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  295. }
  296. ret = 0;
  297. out:
  298. return ret;
  299. }
  300. static void db1200_mmc_set_power(void *mmc_host, int state)
  301. {
  302. if (state) {
  303. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  304. msleep(400); /* stabilization time */
  305. } else
  306. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  307. }
  308. static int db1200_mmc_card_readonly(void *mmc_host)
  309. {
  310. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  311. }
  312. static int db1200_mmc_card_inserted(void *mmc_host)
  313. {
  314. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  315. }
  316. static void db1200_mmcled_set(struct led_classdev *led,
  317. enum led_brightness brightness)
  318. {
  319. if (brightness != LED_OFF)
  320. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  321. else
  322. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  323. }
  324. static struct led_classdev db1200_mmc_led = {
  325. .brightness_set = db1200_mmcled_set,
  326. };
  327. static struct au1xmmc_platform_data db1200mmc_platdata = {
  328. .cd_setup = db1200_mmc_cd_setup,
  329. .set_power = db1200_mmc_set_power,
  330. .card_inserted = db1200_mmc_card_inserted,
  331. .card_readonly = db1200_mmc_card_readonly,
  332. .led = &db1200_mmc_led,
  333. };
  334. static struct resource au1200_mmc0_resources[] = {
  335. [0] = {
  336. .start = AU1100_SD0_PHYS_ADDR,
  337. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  338. .flags = IORESOURCE_MEM,
  339. },
  340. [1] = {
  341. .start = AU1200_SD_INT,
  342. .end = AU1200_SD_INT,
  343. .flags = IORESOURCE_IRQ,
  344. },
  345. [2] = {
  346. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  347. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  348. .flags = IORESOURCE_DMA,
  349. },
  350. [3] = {
  351. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  352. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  353. .flags = IORESOURCE_DMA,
  354. }
  355. };
  356. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  357. static struct platform_device db1200_mmc0_dev = {
  358. .name = "au1xxx-mmc",
  359. .id = 0,
  360. .dev = {
  361. .dma_mask = &au1xxx_mmc_dmamask,
  362. .coherent_dma_mask = DMA_BIT_MASK(32),
  363. .platform_data = &db1200mmc_platdata,
  364. },
  365. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  366. .resource = au1200_mmc0_resources,
  367. };
  368. /**********************************************************************/
  369. static int db1200fb_panel_index(void)
  370. {
  371. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  372. }
  373. static int db1200fb_panel_init(void)
  374. {
  375. /* Apply power */
  376. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  377. BCSR_BOARD_LCDBL);
  378. return 0;
  379. }
  380. static int db1200fb_panel_shutdown(void)
  381. {
  382. /* Remove power */
  383. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  384. BCSR_BOARD_LCDBL, 0);
  385. return 0;
  386. }
  387. static struct au1200fb_platdata db1200fb_pd = {
  388. .panel_index = db1200fb_panel_index,
  389. .panel_init = db1200fb_panel_init,
  390. .panel_shutdown = db1200fb_panel_shutdown,
  391. };
  392. static struct resource au1200_lcd_res[] = {
  393. [0] = {
  394. .start = AU1200_LCD_PHYS_ADDR,
  395. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  396. .flags = IORESOURCE_MEM,
  397. },
  398. [1] = {
  399. .start = AU1200_LCD_INT,
  400. .end = AU1200_LCD_INT,
  401. .flags = IORESOURCE_IRQ,
  402. }
  403. };
  404. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  405. static struct platform_device au1200_lcd_dev = {
  406. .name = "au1200-lcd",
  407. .id = 0,
  408. .dev = {
  409. .dma_mask = &au1200_lcd_dmamask,
  410. .coherent_dma_mask = DMA_BIT_MASK(32),
  411. .platform_data = &db1200fb_pd,
  412. },
  413. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  414. .resource = au1200_lcd_res,
  415. };
  416. /**********************************************************************/
  417. static struct resource au1200_psc0_res[] = {
  418. [0] = {
  419. .start = AU1550_PSC0_PHYS_ADDR,
  420. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  421. .flags = IORESOURCE_MEM,
  422. },
  423. [1] = {
  424. .start = AU1200_PSC0_INT,
  425. .end = AU1200_PSC0_INT,
  426. .flags = IORESOURCE_IRQ,
  427. },
  428. [2] = {
  429. .start = AU1200_DSCR_CMD0_PSC0_TX,
  430. .end = AU1200_DSCR_CMD0_PSC0_TX,
  431. .flags = IORESOURCE_DMA,
  432. },
  433. [3] = {
  434. .start = AU1200_DSCR_CMD0_PSC0_RX,
  435. .end = AU1200_DSCR_CMD0_PSC0_RX,
  436. .flags = IORESOURCE_DMA,
  437. },
  438. };
  439. static struct platform_device db1200_i2c_dev = {
  440. .name = "au1xpsc_smbus",
  441. .id = 0, /* bus number */
  442. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  443. .resource = au1200_psc0_res,
  444. };
  445. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  446. {
  447. if (cs)
  448. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  449. else
  450. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  451. }
  452. static struct au1550_spi_info db1200_spi_platdata = {
  453. .mainclk_hz = 50000000, /* PSC0 clock */
  454. .num_chipselect = 2,
  455. .activate_cs = db1200_spi_cs_en,
  456. };
  457. static u64 spi_dmamask = DMA_BIT_MASK(32);
  458. static struct platform_device db1200_spi_dev = {
  459. .dev = {
  460. .dma_mask = &spi_dmamask,
  461. .coherent_dma_mask = DMA_BIT_MASK(32),
  462. .platform_data = &db1200_spi_platdata,
  463. },
  464. .name = "au1550-spi",
  465. .id = 0, /* bus number */
  466. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  467. .resource = au1200_psc0_res,
  468. };
  469. static struct resource au1200_psc1_res[] = {
  470. [0] = {
  471. .start = AU1550_PSC1_PHYS_ADDR,
  472. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  473. .flags = IORESOURCE_MEM,
  474. },
  475. [1] = {
  476. .start = AU1200_PSC1_INT,
  477. .end = AU1200_PSC1_INT,
  478. .flags = IORESOURCE_IRQ,
  479. },
  480. [2] = {
  481. .start = AU1200_DSCR_CMD0_PSC1_TX,
  482. .end = AU1200_DSCR_CMD0_PSC1_TX,
  483. .flags = IORESOURCE_DMA,
  484. },
  485. [3] = {
  486. .start = AU1200_DSCR_CMD0_PSC1_RX,
  487. .end = AU1200_DSCR_CMD0_PSC1_RX,
  488. .flags = IORESOURCE_DMA,
  489. },
  490. };
  491. /* AC97 or I2S device */
  492. static struct platform_device db1200_audio_dev = {
  493. /* name assigned later based on switch setting */
  494. .id = 1, /* PSC ID */
  495. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  496. .resource = au1200_psc1_res,
  497. };
  498. /* DB1200 ASoC card device */
  499. static struct platform_device db1200_sound_dev = {
  500. /* name assigned later based on switch setting */
  501. .id = 1, /* PSC ID */
  502. };
  503. static struct platform_device db1200_stac_dev = {
  504. .name = "ac97-codec",
  505. .id = 1, /* on PSC1 */
  506. };
  507. static struct platform_device db1200_audiodma_dev = {
  508. .name = "au1xpsc-pcm",
  509. .id = 1, /* PSC ID */
  510. };
  511. static struct platform_device *db1200_devs[] __initdata = {
  512. NULL, /* PSC0, selected by S6.8 */
  513. &db1200_ide_dev,
  514. &db1200_mmc0_dev,
  515. &au1200_lcd_dev,
  516. &db1200_eth_dev,
  517. &db1200_rtc_dev,
  518. &db1200_nand_dev,
  519. &db1200_audiodma_dev,
  520. &db1200_audio_dev,
  521. &db1200_stac_dev,
  522. &db1200_sound_dev,
  523. };
  524. static int __init db1200_dev_init(void)
  525. {
  526. unsigned long pfc;
  527. unsigned short sw;
  528. int swapped;
  529. /* GPIO7 is low-level triggered CPLD cascade */
  530. irq_set_irq_type(AU1200_GPIO7_INT, IRQF_TRIGGER_LOW);
  531. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  532. /* insert/eject pairs: one of both is always screaming. To avoid
  533. * issues they must not be automatically enabled when initially
  534. * requested.
  535. */
  536. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  537. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  538. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  539. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  540. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  541. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  542. i2c_register_board_info(0, db1200_i2c_devs,
  543. ARRAY_SIZE(db1200_i2c_devs));
  544. spi_register_board_info(db1200_spi_devs,
  545. ARRAY_SIZE(db1200_i2c_devs));
  546. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  547. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  548. */
  549. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  550. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  551. * allow to free it without crippling the SPI interface).
  552. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  553. * it as an input pin which is pulled high on the boards).
  554. */
  555. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  556. /* switch off OTG VBUS supply */
  557. gpio_request(215, "otg-vbus");
  558. gpio_direction_output(215, 1);
  559. printk(KERN_INFO "DB1200 device configuration:\n");
  560. sw = bcsr_read(BCSR_SWITCHES);
  561. if (sw & BCSR_SWITCHES_DIP_8) {
  562. db1200_devs[0] = &db1200_i2c_dev;
  563. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  564. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  565. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  566. printk(KERN_INFO " OTG port VBUS supply available!\n");
  567. } else {
  568. db1200_devs[0] = &db1200_spi_dev;
  569. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  570. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  571. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  572. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  573. }
  574. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  575. wmb();
  576. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  577. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  578. */
  579. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  580. if (sw == BCSR_SWITCHES_DIP_8) {
  581. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  582. db1200_audio_dev.name = "au1xpsc_i2s";
  583. db1200_sound_dev.name = "db1200-i2s";
  584. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  585. } else {
  586. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  587. db1200_audio_dev.name = "au1xpsc_ac97";
  588. db1200_sound_dev.name = "db1200-ac97";
  589. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  590. }
  591. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  592. __raw_writel(PSC_SEL_CLK_SERCLK,
  593. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  594. wmb();
  595. db1x_register_pcmcia_socket(
  596. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  597. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  598. AU1000_PCMCIA_MEM_PHYS_ADDR,
  599. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  600. AU1000_PCMCIA_IO_PHYS_ADDR,
  601. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  602. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  603. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  604. db1x_register_pcmcia_socket(
  605. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  606. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  607. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  608. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  609. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  610. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  611. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  612. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  613. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  614. db1x_register_norflash(64 << 20, 2, swapped);
  615. return platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  616. }
  617. device_initcall(db1200_dev_init);