qla_dbg.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0123 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x1140 | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2087 | 0x2020-0x2022 |
  18. * | Queue Command and IO tracing | 0x3030 | 0x3006,0x3008 |
  19. * | | | 0x302d-0x302e |
  20. * | DPC Thread | 0x401c | 0x4002,0x4013 |
  21. * | Async Events | 0x505f | 0x502b-0x502f |
  22. * | | | 0x5047,0x5052 |
  23. * | Timer Routines | 0x6011 | |
  24. * | User Space Interactions | 0x70bb | 0x7018,0x702e, |
  25. * | | | 0x7039,0x7045, |
  26. * | | | 0x7073-0x7075, |
  27. * | | | 0x708c, |
  28. * | | | 0x70a5,0x70a6, |
  29. * | | | 0x70a8,0x70ab, |
  30. * | | | 0x70ad-0x70ae |
  31. * | Task Management | 0x803c | 0x8025-0x8026 |
  32. * | | | 0x800b,0x8039 |
  33. * | AER/EEH | 0x9011 | |
  34. * | Virtual Port | 0xa007 | |
  35. * | ISP82XX Specific | 0xb055 | 0xb024 |
  36. * | MultiQ | 0xc00c | |
  37. * | Misc | 0xd010 | |
  38. * | Target Mode | 0xe06f | |
  39. * | Target Mode Management | 0xf071 | |
  40. * | Target Mode Task Management | 0x1000b | |
  41. * ----------------------------------------------------------------------
  42. */
  43. #include "qla_def.h"
  44. #include <linux/delay.h>
  45. static uint32_t ql_dbg_offset = 0x800;
  46. static inline void
  47. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  48. {
  49. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  50. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  51. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  52. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  53. fw_dump->vendor = htonl(ha->pdev->vendor);
  54. fw_dump->device = htonl(ha->pdev->device);
  55. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  56. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  57. }
  58. static inline void *
  59. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  60. {
  61. struct req_que *req = ha->req_q_map[0];
  62. struct rsp_que *rsp = ha->rsp_q_map[0];
  63. /* Request queue. */
  64. memcpy(ptr, req->ring, req->length *
  65. sizeof(request_t));
  66. /* Response queue. */
  67. ptr += req->length * sizeof(request_t);
  68. memcpy(ptr, rsp->ring, rsp->length *
  69. sizeof(response_t));
  70. return ptr + (rsp->length * sizeof(response_t));
  71. }
  72. static int
  73. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  74. uint32_t ram_dwords, void **nxt)
  75. {
  76. int rval;
  77. uint32_t cnt, stat, timer, dwords, idx;
  78. uint16_t mb0;
  79. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  80. dma_addr_t dump_dma = ha->gid_list_dma;
  81. uint32_t *dump = (uint32_t *)ha->gid_list;
  82. rval = QLA_SUCCESS;
  83. mb0 = 0;
  84. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  85. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  86. dwords = qla2x00_gid_list_size(ha) / 4;
  87. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  88. cnt += dwords, addr += dwords) {
  89. if (cnt + dwords > ram_dwords)
  90. dwords = ram_dwords - cnt;
  91. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  92. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  93. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  94. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  95. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  96. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  97. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  98. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  99. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  100. for (timer = 6000000; timer; timer--) {
  101. /* Check for pending interrupts. */
  102. stat = RD_REG_DWORD(&reg->host_status);
  103. if (stat & HSRX_RISC_INT) {
  104. stat &= 0xff;
  105. if (stat == 0x1 || stat == 0x2 ||
  106. stat == 0x10 || stat == 0x11) {
  107. set_bit(MBX_INTERRUPT,
  108. &ha->mbx_cmd_flags);
  109. mb0 = RD_REG_WORD(&reg->mailbox0);
  110. WRT_REG_DWORD(&reg->hccr,
  111. HCCRX_CLR_RISC_INT);
  112. RD_REG_DWORD(&reg->hccr);
  113. break;
  114. }
  115. /* Clear this intr; it wasn't a mailbox intr */
  116. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  117. RD_REG_DWORD(&reg->hccr);
  118. }
  119. udelay(5);
  120. }
  121. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  122. rval = mb0 & MBS_MASK;
  123. for (idx = 0; idx < dwords; idx++)
  124. ram[cnt + idx] = swab32(dump[idx]);
  125. } else {
  126. rval = QLA_FUNCTION_FAILED;
  127. }
  128. }
  129. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  130. return rval;
  131. }
  132. static int
  133. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  134. uint32_t cram_size, void **nxt)
  135. {
  136. int rval;
  137. /* Code RAM. */
  138. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  139. if (rval != QLA_SUCCESS)
  140. return rval;
  141. /* External Memory. */
  142. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  143. ha->fw_memory_size - 0x100000 + 1, nxt);
  144. }
  145. static uint32_t *
  146. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  147. uint32_t count, uint32_t *buf)
  148. {
  149. uint32_t __iomem *dmp_reg;
  150. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  151. dmp_reg = &reg->iobase_window;
  152. while (count--)
  153. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  154. return buf;
  155. }
  156. static inline int
  157. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  158. {
  159. int rval = QLA_SUCCESS;
  160. uint32_t cnt;
  161. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  162. for (cnt = 30000;
  163. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  164. rval == QLA_SUCCESS; cnt--) {
  165. if (cnt)
  166. udelay(100);
  167. else
  168. rval = QLA_FUNCTION_TIMEOUT;
  169. }
  170. return rval;
  171. }
  172. static int
  173. qla24xx_soft_reset(struct qla_hw_data *ha)
  174. {
  175. int rval = QLA_SUCCESS;
  176. uint32_t cnt;
  177. uint16_t mb0, wd;
  178. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  179. /* Reset RISC. */
  180. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  181. for (cnt = 0; cnt < 30000; cnt++) {
  182. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  183. break;
  184. udelay(10);
  185. }
  186. WRT_REG_DWORD(&reg->ctrl_status,
  187. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  188. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  189. udelay(100);
  190. /* Wait for firmware to complete NVRAM accesses. */
  191. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  192. for (cnt = 10000 ; cnt && mb0; cnt--) {
  193. udelay(5);
  194. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  195. barrier();
  196. }
  197. /* Wait for soft-reset to complete. */
  198. for (cnt = 0; cnt < 30000; cnt++) {
  199. if ((RD_REG_DWORD(&reg->ctrl_status) &
  200. CSRX_ISP_SOFT_RESET) == 0)
  201. break;
  202. udelay(10);
  203. }
  204. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  205. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  206. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  207. rval == QLA_SUCCESS; cnt--) {
  208. if (cnt)
  209. udelay(100);
  210. else
  211. rval = QLA_FUNCTION_TIMEOUT;
  212. }
  213. return rval;
  214. }
  215. static int
  216. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  217. uint32_t ram_words, void **nxt)
  218. {
  219. int rval;
  220. uint32_t cnt, stat, timer, words, idx;
  221. uint16_t mb0;
  222. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  223. dma_addr_t dump_dma = ha->gid_list_dma;
  224. uint16_t *dump = (uint16_t *)ha->gid_list;
  225. rval = QLA_SUCCESS;
  226. mb0 = 0;
  227. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  228. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  229. words = qla2x00_gid_list_size(ha) / 2;
  230. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  231. cnt += words, addr += words) {
  232. if (cnt + words > ram_words)
  233. words = ram_words - cnt;
  234. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  235. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  236. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  237. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  238. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  239. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  240. WRT_MAILBOX_REG(ha, reg, 4, words);
  241. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  242. for (timer = 6000000; timer; timer--) {
  243. /* Check for pending interrupts. */
  244. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  245. if (stat & HSR_RISC_INT) {
  246. stat &= 0xff;
  247. if (stat == 0x1 || stat == 0x2) {
  248. set_bit(MBX_INTERRUPT,
  249. &ha->mbx_cmd_flags);
  250. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  251. /* Release mailbox registers. */
  252. WRT_REG_WORD(&reg->semaphore, 0);
  253. WRT_REG_WORD(&reg->hccr,
  254. HCCR_CLR_RISC_INT);
  255. RD_REG_WORD(&reg->hccr);
  256. break;
  257. } else if (stat == 0x10 || stat == 0x11) {
  258. set_bit(MBX_INTERRUPT,
  259. &ha->mbx_cmd_flags);
  260. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  261. WRT_REG_WORD(&reg->hccr,
  262. HCCR_CLR_RISC_INT);
  263. RD_REG_WORD(&reg->hccr);
  264. break;
  265. }
  266. /* clear this intr; it wasn't a mailbox intr */
  267. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  268. RD_REG_WORD(&reg->hccr);
  269. }
  270. udelay(5);
  271. }
  272. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  273. rval = mb0 & MBS_MASK;
  274. for (idx = 0; idx < words; idx++)
  275. ram[cnt + idx] = swab16(dump[idx]);
  276. } else {
  277. rval = QLA_FUNCTION_FAILED;
  278. }
  279. }
  280. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  281. return rval;
  282. }
  283. static inline void
  284. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  285. uint16_t *buf)
  286. {
  287. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  288. while (count--)
  289. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  290. }
  291. static inline void *
  292. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  293. {
  294. if (!ha->eft)
  295. return ptr;
  296. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  297. return ptr + ntohl(ha->fw_dump->eft_size);
  298. }
  299. static inline void *
  300. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  301. {
  302. uint32_t cnt;
  303. uint32_t *iter_reg;
  304. struct qla2xxx_fce_chain *fcec = ptr;
  305. if (!ha->fce)
  306. return ptr;
  307. *last_chain = &fcec->type;
  308. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  309. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  310. fce_calc_size(ha->fce_bufs));
  311. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  312. fcec->addr_l = htonl(LSD(ha->fce_dma));
  313. fcec->addr_h = htonl(MSD(ha->fce_dma));
  314. iter_reg = fcec->eregs;
  315. for (cnt = 0; cnt < 8; cnt++)
  316. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  317. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  318. return (char *)iter_reg + ntohl(fcec->size);
  319. }
  320. static inline void *
  321. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  322. uint32_t **last_chain)
  323. {
  324. struct qla2xxx_mqueue_chain *q;
  325. struct qla2xxx_mqueue_header *qh;
  326. uint32_t num_queues;
  327. int que;
  328. struct {
  329. int length;
  330. void *ring;
  331. } aq, *aqp;
  332. if (!ha->tgt.atio_q_length)
  333. return ptr;
  334. num_queues = 1;
  335. aqp = &aq;
  336. aqp->length = ha->tgt.atio_q_length;
  337. aqp->ring = ha->tgt.atio_ring;
  338. for (que = 0; que < num_queues; que++) {
  339. /* aqp = ha->atio_q_map[que]; */
  340. q = ptr;
  341. *last_chain = &q->type;
  342. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  343. q->chain_size = htonl(
  344. sizeof(struct qla2xxx_mqueue_chain) +
  345. sizeof(struct qla2xxx_mqueue_header) +
  346. (aqp->length * sizeof(request_t)));
  347. ptr += sizeof(struct qla2xxx_mqueue_chain);
  348. /* Add header. */
  349. qh = ptr;
  350. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  351. qh->number = htonl(que);
  352. qh->size = htonl(aqp->length * sizeof(request_t));
  353. ptr += sizeof(struct qla2xxx_mqueue_header);
  354. /* Add data. */
  355. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  356. ptr += aqp->length * sizeof(request_t);
  357. }
  358. return ptr;
  359. }
  360. static inline void *
  361. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  362. {
  363. struct qla2xxx_mqueue_chain *q;
  364. struct qla2xxx_mqueue_header *qh;
  365. struct req_que *req;
  366. struct rsp_que *rsp;
  367. int que;
  368. if (!ha->mqenable)
  369. return ptr;
  370. /* Request queues */
  371. for (que = 1; que < ha->max_req_queues; que++) {
  372. req = ha->req_q_map[que];
  373. if (!req)
  374. break;
  375. /* Add chain. */
  376. q = ptr;
  377. *last_chain = &q->type;
  378. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  379. q->chain_size = htonl(
  380. sizeof(struct qla2xxx_mqueue_chain) +
  381. sizeof(struct qla2xxx_mqueue_header) +
  382. (req->length * sizeof(request_t)));
  383. ptr += sizeof(struct qla2xxx_mqueue_chain);
  384. /* Add header. */
  385. qh = ptr;
  386. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  387. qh->number = htonl(que);
  388. qh->size = htonl(req->length * sizeof(request_t));
  389. ptr += sizeof(struct qla2xxx_mqueue_header);
  390. /* Add data. */
  391. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  392. ptr += req->length * sizeof(request_t);
  393. }
  394. /* Response queues */
  395. for (que = 1; que < ha->max_rsp_queues; que++) {
  396. rsp = ha->rsp_q_map[que];
  397. if (!rsp)
  398. break;
  399. /* Add chain. */
  400. q = ptr;
  401. *last_chain = &q->type;
  402. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  403. q->chain_size = htonl(
  404. sizeof(struct qla2xxx_mqueue_chain) +
  405. sizeof(struct qla2xxx_mqueue_header) +
  406. (rsp->length * sizeof(response_t)));
  407. ptr += sizeof(struct qla2xxx_mqueue_chain);
  408. /* Add header. */
  409. qh = ptr;
  410. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  411. qh->number = htonl(que);
  412. qh->size = htonl(rsp->length * sizeof(response_t));
  413. ptr += sizeof(struct qla2xxx_mqueue_header);
  414. /* Add data. */
  415. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  416. ptr += rsp->length * sizeof(response_t);
  417. }
  418. return ptr;
  419. }
  420. static inline void *
  421. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  422. {
  423. uint32_t cnt, que_idx;
  424. uint8_t que_cnt;
  425. struct qla2xxx_mq_chain *mq = ptr;
  426. struct device_reg_25xxmq __iomem *reg;
  427. if (!ha->mqenable || IS_QLA83XX(ha))
  428. return ptr;
  429. mq = ptr;
  430. *last_chain = &mq->type;
  431. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  432. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  433. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  434. ha->max_req_queues : ha->max_rsp_queues;
  435. mq->count = htonl(que_cnt);
  436. for (cnt = 0; cnt < que_cnt; cnt++) {
  437. reg = (struct device_reg_25xxmq *) ((void *)
  438. ha->mqiobase + cnt * QLA_QUE_PAGE);
  439. que_idx = cnt * 4;
  440. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  441. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  442. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  443. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  444. }
  445. return ptr + sizeof(struct qla2xxx_mq_chain);
  446. }
  447. void
  448. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  449. {
  450. struct qla_hw_data *ha = vha->hw;
  451. if (rval != QLA_SUCCESS) {
  452. ql_log(ql_log_warn, vha, 0xd000,
  453. "Failed to dump firmware (%x).\n", rval);
  454. ha->fw_dumped = 0;
  455. } else {
  456. ql_log(ql_log_info, vha, 0xd001,
  457. "Firmware dump saved to temp buffer (%ld/%p).\n",
  458. vha->host_no, ha->fw_dump);
  459. ha->fw_dumped = 1;
  460. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  461. }
  462. }
  463. /**
  464. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  465. * @ha: HA context
  466. * @hardware_locked: Called with the hardware_lock
  467. */
  468. void
  469. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  470. {
  471. int rval;
  472. uint32_t cnt;
  473. struct qla_hw_data *ha = vha->hw;
  474. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  475. uint16_t __iomem *dmp_reg;
  476. unsigned long flags;
  477. struct qla2300_fw_dump *fw;
  478. void *nxt;
  479. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  480. flags = 0;
  481. if (!hardware_locked)
  482. spin_lock_irqsave(&ha->hardware_lock, flags);
  483. if (!ha->fw_dump) {
  484. ql_log(ql_log_warn, vha, 0xd002,
  485. "No buffer available for dump.\n");
  486. goto qla2300_fw_dump_failed;
  487. }
  488. if (ha->fw_dumped) {
  489. ql_log(ql_log_warn, vha, 0xd003,
  490. "Firmware has been previously dumped (%p) "
  491. "-- ignoring request.\n",
  492. ha->fw_dump);
  493. goto qla2300_fw_dump_failed;
  494. }
  495. fw = &ha->fw_dump->isp.isp23;
  496. qla2xxx_prep_dump(ha, ha->fw_dump);
  497. rval = QLA_SUCCESS;
  498. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  499. /* Pause RISC. */
  500. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  501. if (IS_QLA2300(ha)) {
  502. for (cnt = 30000;
  503. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  504. rval == QLA_SUCCESS; cnt--) {
  505. if (cnt)
  506. udelay(100);
  507. else
  508. rval = QLA_FUNCTION_TIMEOUT;
  509. }
  510. } else {
  511. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  512. udelay(10);
  513. }
  514. if (rval == QLA_SUCCESS) {
  515. dmp_reg = &reg->flash_address;
  516. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  517. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  518. dmp_reg = &reg->u.isp2300.req_q_in;
  519. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  520. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  521. dmp_reg = &reg->u.isp2300.mailbox0;
  522. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  523. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  524. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  525. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  526. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  527. qla2xxx_read_window(reg, 48, fw->dma_reg);
  528. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  529. dmp_reg = &reg->risc_hw;
  530. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  531. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  532. WRT_REG_WORD(&reg->pcr, 0x2000);
  533. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  534. WRT_REG_WORD(&reg->pcr, 0x2200);
  535. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  536. WRT_REG_WORD(&reg->pcr, 0x2400);
  537. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  538. WRT_REG_WORD(&reg->pcr, 0x2600);
  539. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  540. WRT_REG_WORD(&reg->pcr, 0x2800);
  541. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  542. WRT_REG_WORD(&reg->pcr, 0x2A00);
  543. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  544. WRT_REG_WORD(&reg->pcr, 0x2C00);
  545. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  546. WRT_REG_WORD(&reg->pcr, 0x2E00);
  547. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  548. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  549. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  550. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  551. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  552. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  553. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  554. /* Reset RISC. */
  555. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  556. for (cnt = 0; cnt < 30000; cnt++) {
  557. if ((RD_REG_WORD(&reg->ctrl_status) &
  558. CSR_ISP_SOFT_RESET) == 0)
  559. break;
  560. udelay(10);
  561. }
  562. }
  563. if (!IS_QLA2300(ha)) {
  564. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  565. rval == QLA_SUCCESS; cnt--) {
  566. if (cnt)
  567. udelay(100);
  568. else
  569. rval = QLA_FUNCTION_TIMEOUT;
  570. }
  571. }
  572. /* Get RISC SRAM. */
  573. if (rval == QLA_SUCCESS)
  574. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  575. sizeof(fw->risc_ram) / 2, &nxt);
  576. /* Get stack SRAM. */
  577. if (rval == QLA_SUCCESS)
  578. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  579. sizeof(fw->stack_ram) / 2, &nxt);
  580. /* Get data SRAM. */
  581. if (rval == QLA_SUCCESS)
  582. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  583. ha->fw_memory_size - 0x11000 + 1, &nxt);
  584. if (rval == QLA_SUCCESS)
  585. qla2xxx_copy_queues(ha, nxt);
  586. qla2xxx_dump_post_process(base_vha, rval);
  587. qla2300_fw_dump_failed:
  588. if (!hardware_locked)
  589. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  590. }
  591. /**
  592. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  593. * @ha: HA context
  594. * @hardware_locked: Called with the hardware_lock
  595. */
  596. void
  597. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  598. {
  599. int rval;
  600. uint32_t cnt, timer;
  601. uint16_t risc_address;
  602. uint16_t mb0, mb2;
  603. struct qla_hw_data *ha = vha->hw;
  604. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  605. uint16_t __iomem *dmp_reg;
  606. unsigned long flags;
  607. struct qla2100_fw_dump *fw;
  608. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  609. risc_address = 0;
  610. mb0 = mb2 = 0;
  611. flags = 0;
  612. if (!hardware_locked)
  613. spin_lock_irqsave(&ha->hardware_lock, flags);
  614. if (!ha->fw_dump) {
  615. ql_log(ql_log_warn, vha, 0xd004,
  616. "No buffer available for dump.\n");
  617. goto qla2100_fw_dump_failed;
  618. }
  619. if (ha->fw_dumped) {
  620. ql_log(ql_log_warn, vha, 0xd005,
  621. "Firmware has been previously dumped (%p) "
  622. "-- ignoring request.\n",
  623. ha->fw_dump);
  624. goto qla2100_fw_dump_failed;
  625. }
  626. fw = &ha->fw_dump->isp.isp21;
  627. qla2xxx_prep_dump(ha, ha->fw_dump);
  628. rval = QLA_SUCCESS;
  629. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  630. /* Pause RISC. */
  631. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  632. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  633. rval == QLA_SUCCESS; cnt--) {
  634. if (cnt)
  635. udelay(100);
  636. else
  637. rval = QLA_FUNCTION_TIMEOUT;
  638. }
  639. if (rval == QLA_SUCCESS) {
  640. dmp_reg = &reg->flash_address;
  641. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  642. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  643. dmp_reg = &reg->u.isp2100.mailbox0;
  644. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  645. if (cnt == 8)
  646. dmp_reg = &reg->u_end.isp2200.mailbox8;
  647. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  648. }
  649. dmp_reg = &reg->u.isp2100.unused_2[0];
  650. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  651. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  652. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  653. dmp_reg = &reg->risc_hw;
  654. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  655. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  656. WRT_REG_WORD(&reg->pcr, 0x2000);
  657. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  658. WRT_REG_WORD(&reg->pcr, 0x2100);
  659. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  660. WRT_REG_WORD(&reg->pcr, 0x2200);
  661. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  662. WRT_REG_WORD(&reg->pcr, 0x2300);
  663. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  664. WRT_REG_WORD(&reg->pcr, 0x2400);
  665. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  666. WRT_REG_WORD(&reg->pcr, 0x2500);
  667. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  668. WRT_REG_WORD(&reg->pcr, 0x2600);
  669. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  670. WRT_REG_WORD(&reg->pcr, 0x2700);
  671. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  672. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  673. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  674. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  675. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  676. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  677. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  678. /* Reset the ISP. */
  679. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  680. }
  681. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  682. rval == QLA_SUCCESS; cnt--) {
  683. if (cnt)
  684. udelay(100);
  685. else
  686. rval = QLA_FUNCTION_TIMEOUT;
  687. }
  688. /* Pause RISC. */
  689. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  690. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  691. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  692. for (cnt = 30000;
  693. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  694. rval == QLA_SUCCESS; cnt--) {
  695. if (cnt)
  696. udelay(100);
  697. else
  698. rval = QLA_FUNCTION_TIMEOUT;
  699. }
  700. if (rval == QLA_SUCCESS) {
  701. /* Set memory configuration and timing. */
  702. if (IS_QLA2100(ha))
  703. WRT_REG_WORD(&reg->mctr, 0xf1);
  704. else
  705. WRT_REG_WORD(&reg->mctr, 0xf2);
  706. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  707. /* Release RISC. */
  708. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  709. }
  710. }
  711. if (rval == QLA_SUCCESS) {
  712. /* Get RISC SRAM. */
  713. risc_address = 0x1000;
  714. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  715. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  716. }
  717. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  718. cnt++, risc_address++) {
  719. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  720. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  721. for (timer = 6000000; timer != 0; timer--) {
  722. /* Check for pending interrupts. */
  723. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  724. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  725. set_bit(MBX_INTERRUPT,
  726. &ha->mbx_cmd_flags);
  727. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  728. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  729. WRT_REG_WORD(&reg->semaphore, 0);
  730. WRT_REG_WORD(&reg->hccr,
  731. HCCR_CLR_RISC_INT);
  732. RD_REG_WORD(&reg->hccr);
  733. break;
  734. }
  735. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  736. RD_REG_WORD(&reg->hccr);
  737. }
  738. udelay(5);
  739. }
  740. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  741. rval = mb0 & MBS_MASK;
  742. fw->risc_ram[cnt] = htons(mb2);
  743. } else {
  744. rval = QLA_FUNCTION_FAILED;
  745. }
  746. }
  747. if (rval == QLA_SUCCESS)
  748. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  749. qla2xxx_dump_post_process(base_vha, rval);
  750. qla2100_fw_dump_failed:
  751. if (!hardware_locked)
  752. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  753. }
  754. void
  755. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  756. {
  757. int rval;
  758. uint32_t cnt;
  759. uint32_t risc_address;
  760. struct qla_hw_data *ha = vha->hw;
  761. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  762. uint32_t __iomem *dmp_reg;
  763. uint32_t *iter_reg;
  764. uint16_t __iomem *mbx_reg;
  765. unsigned long flags;
  766. struct qla24xx_fw_dump *fw;
  767. uint32_t ext_mem_cnt;
  768. void *nxt;
  769. void *nxt_chain;
  770. uint32_t *last_chain = NULL;
  771. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  772. if (IS_QLA82XX(ha))
  773. return;
  774. risc_address = ext_mem_cnt = 0;
  775. flags = 0;
  776. if (!hardware_locked)
  777. spin_lock_irqsave(&ha->hardware_lock, flags);
  778. if (!ha->fw_dump) {
  779. ql_log(ql_log_warn, vha, 0xd006,
  780. "No buffer available for dump.\n");
  781. goto qla24xx_fw_dump_failed;
  782. }
  783. if (ha->fw_dumped) {
  784. ql_log(ql_log_warn, vha, 0xd007,
  785. "Firmware has been previously dumped (%p) "
  786. "-- ignoring request.\n",
  787. ha->fw_dump);
  788. goto qla24xx_fw_dump_failed;
  789. }
  790. fw = &ha->fw_dump->isp.isp24;
  791. qla2xxx_prep_dump(ha, ha->fw_dump);
  792. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  793. /* Pause RISC. */
  794. rval = qla24xx_pause_risc(reg);
  795. if (rval != QLA_SUCCESS)
  796. goto qla24xx_fw_dump_failed_0;
  797. /* Host interface registers. */
  798. dmp_reg = &reg->flash_addr;
  799. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  800. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  801. /* Disable interrupts. */
  802. WRT_REG_DWORD(&reg->ictrl, 0);
  803. RD_REG_DWORD(&reg->ictrl);
  804. /* Shadow registers. */
  805. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  806. RD_REG_DWORD(&reg->iobase_addr);
  807. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  808. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  809. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  810. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  811. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  812. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  813. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  814. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  815. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  816. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  817. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  818. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  819. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  820. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  821. /* Mailbox registers. */
  822. mbx_reg = &reg->mailbox0;
  823. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  824. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  825. /* Transfer sequence registers. */
  826. iter_reg = fw->xseq_gp_reg;
  827. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  828. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  829. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  831. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  832. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  833. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  834. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  835. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  836. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  837. /* Receive sequence registers. */
  838. iter_reg = fw->rseq_gp_reg;
  839. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  840. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  841. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  843. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  846. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  847. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  848. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  849. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  850. /* Command DMA registers. */
  851. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  852. /* Queues. */
  853. iter_reg = fw->req0_dma_reg;
  854. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  855. dmp_reg = &reg->iobase_q;
  856. for (cnt = 0; cnt < 7; cnt++)
  857. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  858. iter_reg = fw->resp0_dma_reg;
  859. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  860. dmp_reg = &reg->iobase_q;
  861. for (cnt = 0; cnt < 7; cnt++)
  862. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  863. iter_reg = fw->req1_dma_reg;
  864. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  865. dmp_reg = &reg->iobase_q;
  866. for (cnt = 0; cnt < 7; cnt++)
  867. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  868. /* Transmit DMA registers. */
  869. iter_reg = fw->xmt0_dma_reg;
  870. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  871. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  872. iter_reg = fw->xmt1_dma_reg;
  873. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  874. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  875. iter_reg = fw->xmt2_dma_reg;
  876. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  877. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  878. iter_reg = fw->xmt3_dma_reg;
  879. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  880. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  881. iter_reg = fw->xmt4_dma_reg;
  882. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  883. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  885. /* Receive DMA registers. */
  886. iter_reg = fw->rcvt0_data_dma_reg;
  887. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  889. iter_reg = fw->rcvt1_data_dma_reg;
  890. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  891. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  892. /* RISC registers. */
  893. iter_reg = fw->risc_gp_reg;
  894. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  895. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  896. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  897. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  898. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  900. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  901. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  902. /* Local memory controller registers. */
  903. iter_reg = fw->lmc_reg;
  904. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  910. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  911. /* Fibre Protocol Module registers. */
  912. iter_reg = fw->fpm_hdw_reg;
  913. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  924. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  925. /* Frame Buffer registers. */
  926. iter_reg = fw->fb_hdw_reg;
  927. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  937. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  938. rval = qla24xx_soft_reset(ha);
  939. if (rval != QLA_SUCCESS)
  940. goto qla24xx_fw_dump_failed_0;
  941. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  942. &nxt);
  943. if (rval != QLA_SUCCESS)
  944. goto qla24xx_fw_dump_failed_0;
  945. nxt = qla2xxx_copy_queues(ha, nxt);
  946. qla24xx_copy_eft(ha, nxt);
  947. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  948. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  949. if (last_chain) {
  950. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  951. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  952. }
  953. /* Adjust valid length. */
  954. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  955. qla24xx_fw_dump_failed_0:
  956. qla2xxx_dump_post_process(base_vha, rval);
  957. qla24xx_fw_dump_failed:
  958. if (!hardware_locked)
  959. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  960. }
  961. void
  962. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  963. {
  964. int rval;
  965. uint32_t cnt;
  966. uint32_t risc_address;
  967. struct qla_hw_data *ha = vha->hw;
  968. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  969. uint32_t __iomem *dmp_reg;
  970. uint32_t *iter_reg;
  971. uint16_t __iomem *mbx_reg;
  972. unsigned long flags;
  973. struct qla25xx_fw_dump *fw;
  974. uint32_t ext_mem_cnt;
  975. void *nxt, *nxt_chain;
  976. uint32_t *last_chain = NULL;
  977. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  978. risc_address = ext_mem_cnt = 0;
  979. flags = 0;
  980. if (!hardware_locked)
  981. spin_lock_irqsave(&ha->hardware_lock, flags);
  982. if (!ha->fw_dump) {
  983. ql_log(ql_log_warn, vha, 0xd008,
  984. "No buffer available for dump.\n");
  985. goto qla25xx_fw_dump_failed;
  986. }
  987. if (ha->fw_dumped) {
  988. ql_log(ql_log_warn, vha, 0xd009,
  989. "Firmware has been previously dumped (%p) "
  990. "-- ignoring request.\n",
  991. ha->fw_dump);
  992. goto qla25xx_fw_dump_failed;
  993. }
  994. fw = &ha->fw_dump->isp.isp25;
  995. qla2xxx_prep_dump(ha, ha->fw_dump);
  996. ha->fw_dump->version = __constant_htonl(2);
  997. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  998. /* Pause RISC. */
  999. rval = qla24xx_pause_risc(reg);
  1000. if (rval != QLA_SUCCESS)
  1001. goto qla25xx_fw_dump_failed_0;
  1002. /* Host/Risc registers. */
  1003. iter_reg = fw->host_risc_reg;
  1004. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1005. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1006. /* PCIe registers. */
  1007. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1008. RD_REG_DWORD(&reg->iobase_addr);
  1009. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1010. dmp_reg = &reg->iobase_c4;
  1011. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1012. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1013. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1014. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1015. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1016. RD_REG_DWORD(&reg->iobase_window);
  1017. /* Host interface registers. */
  1018. dmp_reg = &reg->flash_addr;
  1019. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1020. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1021. /* Disable interrupts. */
  1022. WRT_REG_DWORD(&reg->ictrl, 0);
  1023. RD_REG_DWORD(&reg->ictrl);
  1024. /* Shadow registers. */
  1025. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1026. RD_REG_DWORD(&reg->iobase_addr);
  1027. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1028. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1029. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1030. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1031. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1032. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1033. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1034. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1035. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1036. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1037. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1038. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1039. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1040. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1041. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1042. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1043. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1044. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1045. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1046. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1047. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1048. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1049. /* RISC I/O register. */
  1050. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1051. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1052. /* Mailbox registers. */
  1053. mbx_reg = &reg->mailbox0;
  1054. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1055. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1056. /* Transfer sequence registers. */
  1057. iter_reg = fw->xseq_gp_reg;
  1058. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1065. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1066. iter_reg = fw->xseq_0_reg;
  1067. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1070. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1071. /* Receive sequence registers. */
  1072. iter_reg = fw->rseq_gp_reg;
  1073. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1074. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1080. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1081. iter_reg = fw->rseq_0_reg;
  1082. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1083. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1084. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1085. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1086. /* Auxiliary sequence registers. */
  1087. iter_reg = fw->aseq_gp_reg;
  1088. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1095. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1096. iter_reg = fw->aseq_0_reg;
  1097. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1098. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1099. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1100. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1101. /* Command DMA registers. */
  1102. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1103. /* Queues. */
  1104. iter_reg = fw->req0_dma_reg;
  1105. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1106. dmp_reg = &reg->iobase_q;
  1107. for (cnt = 0; cnt < 7; cnt++)
  1108. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1109. iter_reg = fw->resp0_dma_reg;
  1110. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1111. dmp_reg = &reg->iobase_q;
  1112. for (cnt = 0; cnt < 7; cnt++)
  1113. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1114. iter_reg = fw->req1_dma_reg;
  1115. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1116. dmp_reg = &reg->iobase_q;
  1117. for (cnt = 0; cnt < 7; cnt++)
  1118. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1119. /* Transmit DMA registers. */
  1120. iter_reg = fw->xmt0_dma_reg;
  1121. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1122. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1123. iter_reg = fw->xmt1_dma_reg;
  1124. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1125. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1126. iter_reg = fw->xmt2_dma_reg;
  1127. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1128. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1129. iter_reg = fw->xmt3_dma_reg;
  1130. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1131. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1132. iter_reg = fw->xmt4_dma_reg;
  1133. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1134. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1135. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1136. /* Receive DMA registers. */
  1137. iter_reg = fw->rcvt0_data_dma_reg;
  1138. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1139. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1140. iter_reg = fw->rcvt1_data_dma_reg;
  1141. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1142. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1143. /* RISC registers. */
  1144. iter_reg = fw->risc_gp_reg;
  1145. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1146. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1147. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1148. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1149. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1150. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1151. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1152. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1153. /* Local memory controller registers. */
  1154. iter_reg = fw->lmc_reg;
  1155. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1156. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1161. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1162. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1163. /* Fibre Protocol Module registers. */
  1164. iter_reg = fw->fpm_hdw_reg;
  1165. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1176. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1177. /* Frame Buffer registers. */
  1178. iter_reg = fw->fb_hdw_reg;
  1179. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1190. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1191. /* Multi queue registers */
  1192. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1193. &last_chain);
  1194. rval = qla24xx_soft_reset(ha);
  1195. if (rval != QLA_SUCCESS)
  1196. goto qla25xx_fw_dump_failed_0;
  1197. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1198. &nxt);
  1199. if (rval != QLA_SUCCESS)
  1200. goto qla25xx_fw_dump_failed_0;
  1201. nxt = qla2xxx_copy_queues(ha, nxt);
  1202. nxt = qla24xx_copy_eft(ha, nxt);
  1203. /* Chain entries -- started with MQ. */
  1204. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1205. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1206. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1207. if (last_chain) {
  1208. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1209. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1210. }
  1211. /* Adjust valid length. */
  1212. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1213. qla25xx_fw_dump_failed_0:
  1214. qla2xxx_dump_post_process(base_vha, rval);
  1215. qla25xx_fw_dump_failed:
  1216. if (!hardware_locked)
  1217. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1218. }
  1219. void
  1220. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1221. {
  1222. int rval;
  1223. uint32_t cnt;
  1224. uint32_t risc_address;
  1225. struct qla_hw_data *ha = vha->hw;
  1226. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1227. uint32_t __iomem *dmp_reg;
  1228. uint32_t *iter_reg;
  1229. uint16_t __iomem *mbx_reg;
  1230. unsigned long flags;
  1231. struct qla81xx_fw_dump *fw;
  1232. uint32_t ext_mem_cnt;
  1233. void *nxt, *nxt_chain;
  1234. uint32_t *last_chain = NULL;
  1235. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1236. risc_address = ext_mem_cnt = 0;
  1237. flags = 0;
  1238. if (!hardware_locked)
  1239. spin_lock_irqsave(&ha->hardware_lock, flags);
  1240. if (!ha->fw_dump) {
  1241. ql_log(ql_log_warn, vha, 0xd00a,
  1242. "No buffer available for dump.\n");
  1243. goto qla81xx_fw_dump_failed;
  1244. }
  1245. if (ha->fw_dumped) {
  1246. ql_log(ql_log_warn, vha, 0xd00b,
  1247. "Firmware has been previously dumped (%p) "
  1248. "-- ignoring request.\n",
  1249. ha->fw_dump);
  1250. goto qla81xx_fw_dump_failed;
  1251. }
  1252. fw = &ha->fw_dump->isp.isp81;
  1253. qla2xxx_prep_dump(ha, ha->fw_dump);
  1254. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1255. /* Pause RISC. */
  1256. rval = qla24xx_pause_risc(reg);
  1257. if (rval != QLA_SUCCESS)
  1258. goto qla81xx_fw_dump_failed_0;
  1259. /* Host/Risc registers. */
  1260. iter_reg = fw->host_risc_reg;
  1261. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1262. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1263. /* PCIe registers. */
  1264. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1265. RD_REG_DWORD(&reg->iobase_addr);
  1266. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1267. dmp_reg = &reg->iobase_c4;
  1268. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1269. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1270. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1271. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1272. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1273. RD_REG_DWORD(&reg->iobase_window);
  1274. /* Host interface registers. */
  1275. dmp_reg = &reg->flash_addr;
  1276. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1277. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1278. /* Disable interrupts. */
  1279. WRT_REG_DWORD(&reg->ictrl, 0);
  1280. RD_REG_DWORD(&reg->ictrl);
  1281. /* Shadow registers. */
  1282. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1283. RD_REG_DWORD(&reg->iobase_addr);
  1284. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1285. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1286. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1287. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1288. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1289. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1290. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1291. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1292. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1293. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1294. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1295. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1296. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1297. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1298. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1299. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1300. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1301. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1302. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1303. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1304. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1305. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1306. /* RISC I/O register. */
  1307. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1308. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1309. /* Mailbox registers. */
  1310. mbx_reg = &reg->mailbox0;
  1311. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1312. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1313. /* Transfer sequence registers. */
  1314. iter_reg = fw->xseq_gp_reg;
  1315. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1322. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1323. iter_reg = fw->xseq_0_reg;
  1324. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1326. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1327. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1328. /* Receive sequence registers. */
  1329. iter_reg = fw->rseq_gp_reg;
  1330. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1331. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1332. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1337. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1338. iter_reg = fw->rseq_0_reg;
  1339. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1340. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1341. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1342. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1343. /* Auxiliary sequence registers. */
  1344. iter_reg = fw->aseq_gp_reg;
  1345. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1352. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1353. iter_reg = fw->aseq_0_reg;
  1354. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1355. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1356. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1357. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1358. /* Command DMA registers. */
  1359. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1360. /* Queues. */
  1361. iter_reg = fw->req0_dma_reg;
  1362. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1363. dmp_reg = &reg->iobase_q;
  1364. for (cnt = 0; cnt < 7; cnt++)
  1365. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1366. iter_reg = fw->resp0_dma_reg;
  1367. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1368. dmp_reg = &reg->iobase_q;
  1369. for (cnt = 0; cnt < 7; cnt++)
  1370. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1371. iter_reg = fw->req1_dma_reg;
  1372. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1373. dmp_reg = &reg->iobase_q;
  1374. for (cnt = 0; cnt < 7; cnt++)
  1375. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1376. /* Transmit DMA registers. */
  1377. iter_reg = fw->xmt0_dma_reg;
  1378. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1379. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1380. iter_reg = fw->xmt1_dma_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1382. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1383. iter_reg = fw->xmt2_dma_reg;
  1384. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1385. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1386. iter_reg = fw->xmt3_dma_reg;
  1387. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1388. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1389. iter_reg = fw->xmt4_dma_reg;
  1390. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1391. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1392. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1393. /* Receive DMA registers. */
  1394. iter_reg = fw->rcvt0_data_dma_reg;
  1395. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1396. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1397. iter_reg = fw->rcvt1_data_dma_reg;
  1398. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1399. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1400. /* RISC registers. */
  1401. iter_reg = fw->risc_gp_reg;
  1402. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1403. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1404. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1405. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1406. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1407. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1408. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1409. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1410. /* Local memory controller registers. */
  1411. iter_reg = fw->lmc_reg;
  1412. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1413. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1418. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1419. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1420. /* Fibre Protocol Module registers. */
  1421. iter_reg = fw->fpm_hdw_reg;
  1422. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1435. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1436. /* Frame Buffer registers. */
  1437. iter_reg = fw->fb_hdw_reg;
  1438. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1450. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1451. /* Multi queue registers */
  1452. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1453. &last_chain);
  1454. rval = qla24xx_soft_reset(ha);
  1455. if (rval != QLA_SUCCESS)
  1456. goto qla81xx_fw_dump_failed_0;
  1457. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1458. &nxt);
  1459. if (rval != QLA_SUCCESS)
  1460. goto qla81xx_fw_dump_failed_0;
  1461. nxt = qla2xxx_copy_queues(ha, nxt);
  1462. nxt = qla24xx_copy_eft(ha, nxt);
  1463. /* Chain entries -- started with MQ. */
  1464. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1465. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1466. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1467. if (last_chain) {
  1468. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1469. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1470. }
  1471. /* Adjust valid length. */
  1472. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1473. qla81xx_fw_dump_failed_0:
  1474. qla2xxx_dump_post_process(base_vha, rval);
  1475. qla81xx_fw_dump_failed:
  1476. if (!hardware_locked)
  1477. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1478. }
  1479. void
  1480. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1481. {
  1482. int rval;
  1483. uint32_t cnt, reg_data;
  1484. uint32_t risc_address;
  1485. struct qla_hw_data *ha = vha->hw;
  1486. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1487. uint32_t __iomem *dmp_reg;
  1488. uint32_t *iter_reg;
  1489. uint16_t __iomem *mbx_reg;
  1490. unsigned long flags;
  1491. struct qla83xx_fw_dump *fw;
  1492. uint32_t ext_mem_cnt;
  1493. void *nxt, *nxt_chain;
  1494. uint32_t *last_chain = NULL;
  1495. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1496. risc_address = ext_mem_cnt = 0;
  1497. flags = 0;
  1498. if (!hardware_locked)
  1499. spin_lock_irqsave(&ha->hardware_lock, flags);
  1500. if (!ha->fw_dump) {
  1501. ql_log(ql_log_warn, vha, 0xd00c,
  1502. "No buffer available for dump!!!\n");
  1503. goto qla83xx_fw_dump_failed;
  1504. }
  1505. if (ha->fw_dumped) {
  1506. ql_log(ql_log_warn, vha, 0xd00d,
  1507. "Firmware has been previously dumped (%p) -- ignoring "
  1508. "request...\n", ha->fw_dump);
  1509. goto qla83xx_fw_dump_failed;
  1510. }
  1511. fw = &ha->fw_dump->isp.isp83;
  1512. qla2xxx_prep_dump(ha, ha->fw_dump);
  1513. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1514. /* Pause RISC. */
  1515. rval = qla24xx_pause_risc(reg);
  1516. if (rval != QLA_SUCCESS)
  1517. goto qla83xx_fw_dump_failed_0;
  1518. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1519. dmp_reg = &reg->iobase_window;
  1520. reg_data = RD_REG_DWORD(dmp_reg);
  1521. WRT_REG_DWORD(dmp_reg, 0);
  1522. dmp_reg = &reg->unused_4_1[0];
  1523. reg_data = RD_REG_DWORD(dmp_reg);
  1524. WRT_REG_DWORD(dmp_reg, 0);
  1525. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1526. dmp_reg = &reg->unused_4_1[2];
  1527. reg_data = RD_REG_DWORD(dmp_reg);
  1528. WRT_REG_DWORD(dmp_reg, 0);
  1529. /* select PCR and disable ecc checking and correction */
  1530. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1531. RD_REG_DWORD(&reg->iobase_addr);
  1532. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1533. /* Host/Risc registers. */
  1534. iter_reg = fw->host_risc_reg;
  1535. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1537. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1538. /* PCIe registers. */
  1539. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1540. RD_REG_DWORD(&reg->iobase_addr);
  1541. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1542. dmp_reg = &reg->iobase_c4;
  1543. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1544. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1545. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1546. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1547. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1548. RD_REG_DWORD(&reg->iobase_window);
  1549. /* Host interface registers. */
  1550. dmp_reg = &reg->flash_addr;
  1551. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1552. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1553. /* Disable interrupts. */
  1554. WRT_REG_DWORD(&reg->ictrl, 0);
  1555. RD_REG_DWORD(&reg->ictrl);
  1556. /* Shadow registers. */
  1557. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1558. RD_REG_DWORD(&reg->iobase_addr);
  1559. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1560. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1561. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1562. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1563. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1564. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1565. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1566. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1567. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1568. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1569. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1570. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1571. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1572. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1573. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1574. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1575. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1576. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1577. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1578. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1579. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1580. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1581. /* RISC I/O register. */
  1582. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1583. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1584. /* Mailbox registers. */
  1585. mbx_reg = &reg->mailbox0;
  1586. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1587. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1588. /* Transfer sequence registers. */
  1589. iter_reg = fw->xseq_gp_reg;
  1590. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1605. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1606. iter_reg = fw->xseq_0_reg;
  1607. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1609. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1610. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1611. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1612. /* Receive sequence registers. */
  1613. iter_reg = fw->rseq_gp_reg;
  1614. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1629. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1630. iter_reg = fw->rseq_0_reg;
  1631. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1632. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1634. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1635. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1636. /* Auxiliary sequence registers. */
  1637. iter_reg = fw->aseq_gp_reg;
  1638. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1639. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1653. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1654. iter_reg = fw->aseq_0_reg;
  1655. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1657. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1658. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1659. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1660. /* Command DMA registers. */
  1661. iter_reg = fw->cmd_dma_reg;
  1662. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1665. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1666. /* Queues. */
  1667. iter_reg = fw->req0_dma_reg;
  1668. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1669. dmp_reg = &reg->iobase_q;
  1670. for (cnt = 0; cnt < 7; cnt++)
  1671. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1672. iter_reg = fw->resp0_dma_reg;
  1673. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1674. dmp_reg = &reg->iobase_q;
  1675. for (cnt = 0; cnt < 7; cnt++)
  1676. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1677. iter_reg = fw->req1_dma_reg;
  1678. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1679. dmp_reg = &reg->iobase_q;
  1680. for (cnt = 0; cnt < 7; cnt++)
  1681. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1682. /* Transmit DMA registers. */
  1683. iter_reg = fw->xmt0_dma_reg;
  1684. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1685. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1686. iter_reg = fw->xmt1_dma_reg;
  1687. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1688. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1689. iter_reg = fw->xmt2_dma_reg;
  1690. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1691. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1692. iter_reg = fw->xmt3_dma_reg;
  1693. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1694. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1695. iter_reg = fw->xmt4_dma_reg;
  1696. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1697. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1698. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1699. /* Receive DMA registers. */
  1700. iter_reg = fw->rcvt0_data_dma_reg;
  1701. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1703. iter_reg = fw->rcvt1_data_dma_reg;
  1704. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1705. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1706. /* RISC registers. */
  1707. iter_reg = fw->risc_gp_reg;
  1708. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1715. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1716. /* Local memory controller registers. */
  1717. iter_reg = fw->lmc_reg;
  1718. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1725. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1726. /* Fibre Protocol Module registers. */
  1727. iter_reg = fw->fpm_hdw_reg;
  1728. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1743. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1744. /* RQ0 Array registers. */
  1745. iter_reg = fw->rq0_array_reg;
  1746. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1761. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1762. /* RQ1 Array registers. */
  1763. iter_reg = fw->rq1_array_reg;
  1764. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1779. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1780. /* RP0 Array registers. */
  1781. iter_reg = fw->rp0_array_reg;
  1782. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1797. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1798. /* RP1 Array registers. */
  1799. iter_reg = fw->rp1_array_reg;
  1800. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1815. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1816. iter_reg = fw->at0_array_reg;
  1817. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1824. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1825. /* I/O Queue Control registers. */
  1826. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1827. /* Frame Buffer registers. */
  1828. iter_reg = fw->fb_hdw_reg;
  1829. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1855. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1856. /* Multi queue registers */
  1857. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1858. &last_chain);
  1859. rval = qla24xx_soft_reset(ha);
  1860. if (rval != QLA_SUCCESS) {
  1861. ql_log(ql_log_warn, vha, 0xd00e,
  1862. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1863. rval = QLA_SUCCESS;
  1864. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1865. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1866. RD_REG_DWORD(&reg->hccr);
  1867. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1868. RD_REG_DWORD(&reg->hccr);
  1869. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1870. RD_REG_DWORD(&reg->hccr);
  1871. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1872. udelay(5);
  1873. if (!cnt) {
  1874. nxt = fw->code_ram;
  1875. nxt += sizeof(fw->code_ram),
  1876. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1877. goto copy_queue;
  1878. } else
  1879. ql_log(ql_log_warn, vha, 0xd010,
  1880. "bigger hammer success?\n");
  1881. }
  1882. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1883. &nxt);
  1884. if (rval != QLA_SUCCESS)
  1885. goto qla83xx_fw_dump_failed_0;
  1886. copy_queue:
  1887. nxt = qla2xxx_copy_queues(ha, nxt);
  1888. nxt = qla24xx_copy_eft(ha, nxt);
  1889. /* Chain entries -- started with MQ. */
  1890. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1891. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1892. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1893. if (last_chain) {
  1894. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1895. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1896. }
  1897. /* Adjust valid length. */
  1898. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1899. qla83xx_fw_dump_failed_0:
  1900. qla2xxx_dump_post_process(base_vha, rval);
  1901. qla83xx_fw_dump_failed:
  1902. if (!hardware_locked)
  1903. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1904. }
  1905. /****************************************************************************/
  1906. /* Driver Debug Functions. */
  1907. /****************************************************************************/
  1908. static inline int
  1909. ql_mask_match(uint32_t level)
  1910. {
  1911. if (ql2xextended_error_logging == 1)
  1912. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1913. return (level & ql2xextended_error_logging) == level;
  1914. }
  1915. /*
  1916. * This function is for formatting and logging debug information.
  1917. * It is to be used when vha is available. It formats the message
  1918. * and logs it to the messages file.
  1919. * parameters:
  1920. * level: The level of the debug messages to be printed.
  1921. * If ql2xextended_error_logging value is correctly set,
  1922. * this message will appear in the messages file.
  1923. * vha: Pointer to the scsi_qla_host_t.
  1924. * id: This is a unique identifier for the level. It identifies the
  1925. * part of the code from where the message originated.
  1926. * msg: The message to be displayed.
  1927. */
  1928. void
  1929. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1930. {
  1931. va_list va;
  1932. struct va_format vaf;
  1933. if (!ql_mask_match(level))
  1934. return;
  1935. va_start(va, fmt);
  1936. vaf.fmt = fmt;
  1937. vaf.va = &va;
  1938. if (vha != NULL) {
  1939. const struct pci_dev *pdev = vha->hw->pdev;
  1940. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1941. pr_warn("%s [%s]-%04x:%ld: %pV",
  1942. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1943. vha->host_no, &vaf);
  1944. } else {
  1945. pr_warn("%s [%s]-%04x: : %pV",
  1946. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1947. }
  1948. va_end(va);
  1949. }
  1950. /*
  1951. * This function is for formatting and logging debug information.
  1952. * It is to be used when vha is not available and pci is available,
  1953. * i.e., before host allocation. It formats the message and logs it
  1954. * to the messages file.
  1955. * parameters:
  1956. * level: The level of the debug messages to be printed.
  1957. * If ql2xextended_error_logging value is correctly set,
  1958. * this message will appear in the messages file.
  1959. * pdev: Pointer to the struct pci_dev.
  1960. * id: This is a unique id for the level. It identifies the part
  1961. * of the code from where the message originated.
  1962. * msg: The message to be displayed.
  1963. */
  1964. void
  1965. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1966. const char *fmt, ...)
  1967. {
  1968. va_list va;
  1969. struct va_format vaf;
  1970. if (pdev == NULL)
  1971. return;
  1972. if (!ql_mask_match(level))
  1973. return;
  1974. va_start(va, fmt);
  1975. vaf.fmt = fmt;
  1976. vaf.va = &va;
  1977. /* <module-name> <dev-name>:<msg-id> Message */
  1978. pr_warn("%s [%s]-%04x: : %pV",
  1979. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1980. va_end(va);
  1981. }
  1982. /*
  1983. * This function is for formatting and logging log messages.
  1984. * It is to be used when vha is available. It formats the message
  1985. * and logs it to the messages file. All the messages will be logged
  1986. * irrespective of value of ql2xextended_error_logging.
  1987. * parameters:
  1988. * level: The level of the log messages to be printed in the
  1989. * messages file.
  1990. * vha: Pointer to the scsi_qla_host_t
  1991. * id: This is a unique id for the level. It identifies the
  1992. * part of the code from where the message originated.
  1993. * msg: The message to be displayed.
  1994. */
  1995. void
  1996. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1997. {
  1998. va_list va;
  1999. struct va_format vaf;
  2000. char pbuf[128];
  2001. if (level > ql_errlev)
  2002. return;
  2003. if (vha != NULL) {
  2004. const struct pci_dev *pdev = vha->hw->pdev;
  2005. /* <module-name> <msg-id>:<host> Message */
  2006. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2007. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2008. } else {
  2009. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2010. QL_MSGHDR, "0000:00:00.0", id);
  2011. }
  2012. pbuf[sizeof(pbuf) - 1] = 0;
  2013. va_start(va, fmt);
  2014. vaf.fmt = fmt;
  2015. vaf.va = &va;
  2016. switch (level) {
  2017. case ql_log_fatal: /* FATAL LOG */
  2018. pr_crit("%s%pV", pbuf, &vaf);
  2019. break;
  2020. case ql_log_warn:
  2021. pr_err("%s%pV", pbuf, &vaf);
  2022. break;
  2023. case ql_log_info:
  2024. pr_warn("%s%pV", pbuf, &vaf);
  2025. break;
  2026. default:
  2027. pr_info("%s%pV", pbuf, &vaf);
  2028. break;
  2029. }
  2030. va_end(va);
  2031. }
  2032. /*
  2033. * This function is for formatting and logging log messages.
  2034. * It is to be used when vha is not available and pci is available,
  2035. * i.e., before host allocation. It formats the message and logs
  2036. * it to the messages file. All the messages are logged irrespective
  2037. * of the value of ql2xextended_error_logging.
  2038. * parameters:
  2039. * level: The level of the log messages to be printed in the
  2040. * messages file.
  2041. * pdev: Pointer to the struct pci_dev.
  2042. * id: This is a unique id for the level. It identifies the
  2043. * part of the code from where the message originated.
  2044. * msg: The message to be displayed.
  2045. */
  2046. void
  2047. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2048. const char *fmt, ...)
  2049. {
  2050. va_list va;
  2051. struct va_format vaf;
  2052. char pbuf[128];
  2053. if (pdev == NULL)
  2054. return;
  2055. if (level > ql_errlev)
  2056. return;
  2057. /* <module-name> <dev-name>:<msg-id> Message */
  2058. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2059. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2060. pbuf[sizeof(pbuf) - 1] = 0;
  2061. va_start(va, fmt);
  2062. vaf.fmt = fmt;
  2063. vaf.va = &va;
  2064. switch (level) {
  2065. case ql_log_fatal: /* FATAL LOG */
  2066. pr_crit("%s%pV", pbuf, &vaf);
  2067. break;
  2068. case ql_log_warn:
  2069. pr_err("%s%pV", pbuf, &vaf);
  2070. break;
  2071. case ql_log_info:
  2072. pr_warn("%s%pV", pbuf, &vaf);
  2073. break;
  2074. default:
  2075. pr_info("%s%pV", pbuf, &vaf);
  2076. break;
  2077. }
  2078. va_end(va);
  2079. }
  2080. void
  2081. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2082. {
  2083. int i;
  2084. struct qla_hw_data *ha = vha->hw;
  2085. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2086. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2087. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2088. uint16_t __iomem *mbx_reg;
  2089. if (!ql_mask_match(level))
  2090. return;
  2091. if (IS_QLA82XX(ha))
  2092. mbx_reg = &reg82->mailbox_in[0];
  2093. else if (IS_FWI2_CAPABLE(ha))
  2094. mbx_reg = &reg24->mailbox0;
  2095. else
  2096. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2097. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2098. for (i = 0; i < 6; i++)
  2099. ql_dbg(level, vha, id,
  2100. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2101. }
  2102. void
  2103. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2104. uint8_t *b, uint32_t size)
  2105. {
  2106. uint32_t cnt;
  2107. uint8_t c;
  2108. if (!ql_mask_match(level))
  2109. return;
  2110. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2111. "9 Ah Bh Ch Dh Eh Fh\n");
  2112. ql_dbg(level, vha, id, "----------------------------------"
  2113. "----------------------------\n");
  2114. ql_dbg(level, vha, id, " ");
  2115. for (cnt = 0; cnt < size;) {
  2116. c = *b++;
  2117. printk("%02x", (uint32_t) c);
  2118. cnt++;
  2119. if (!(cnt % 16))
  2120. printk("\n");
  2121. else
  2122. printk(" ");
  2123. }
  2124. if (cnt % 16)
  2125. ql_dbg(level, vha, id, "\n");
  2126. }