rt2800pci.h 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2800pci
  19. Abstract: Data structures and registers for the rt2800pci module.
  20. Supported chipsets: RT2800E & RT2800ED.
  21. */
  22. #ifndef RT2800PCI_H
  23. #define RT2800PCI_H
  24. /*
  25. * RF chip defines.
  26. *
  27. * RF2820 2.4G 2T3R
  28. * RF2850 2.4G/5G 2T3R
  29. * RF2720 2.4G 1T2R
  30. * RF2750 2.4G/5G 1T2R
  31. * RF3020 2.4G 1T1R
  32. * RF2020 2.4G B/G
  33. * RF3021 2.4G 1T2R
  34. * RF3022 2.4G 2T2R
  35. * RF3052 2.4G 2T2R
  36. */
  37. #define RF2820 0x0001
  38. #define RF2850 0x0002
  39. #define RF2720 0x0003
  40. #define RF2750 0x0004
  41. #define RF3020 0x0005
  42. #define RF2020 0x0006
  43. #define RF3021 0x0007
  44. #define RF3022 0x0008
  45. #define RF3052 0x0009
  46. /*
  47. * RT2860 version
  48. */
  49. #define RT2860C_VERSION 0x28600100
  50. #define RT2860D_VERSION 0x28600101
  51. #define RT2880E_VERSION 0x28720200
  52. #define RT2883_VERSION 0x28830300
  53. #define RT3070_VERSION 0x30700200
  54. /*
  55. * Signal information.
  56. * Default offset is required for RSSI <-> dBm conversion.
  57. */
  58. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  59. /*
  60. * Register layout information.
  61. */
  62. #define CSR_REG_BASE 0x1000
  63. #define CSR_REG_SIZE 0x0800
  64. #define EEPROM_BASE 0x0000
  65. #define EEPROM_SIZE 0x0110
  66. #define BBP_BASE 0x0000
  67. #define BBP_SIZE 0x0080
  68. #define RF_BASE 0x0004
  69. #define RF_SIZE 0x0010
  70. /*
  71. * Number of TX queues.
  72. */
  73. #define NUM_TX_QUEUES 4
  74. /*
  75. * PCI registers.
  76. */
  77. /*
  78. * E2PROM_CSR: EEPROM control register.
  79. * RELOAD: Write 1 to reload eeprom content.
  80. * TYPE: 0: 93c46, 1:93c66.
  81. * LOAD_STATUS: 1:loading, 0:done.
  82. */
  83. #define E2PROM_CSR 0x0004
  84. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  85. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  86. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  87. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  88. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  89. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  90. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  91. /*
  92. * INT_SOURCE_CSR: Interrupt source register.
  93. * Write one to clear corresponding bit.
  94. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  95. */
  96. #define INT_SOURCE_CSR 0x0200
  97. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  98. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  99. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  100. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  101. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  102. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  103. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  104. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  105. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  106. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  107. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  108. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  109. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  110. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  111. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  112. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  113. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  114. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  115. /*
  116. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  117. */
  118. #define INT_MASK_CSR 0x0204
  119. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  120. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  121. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  122. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  123. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  124. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  125. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  126. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  127. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  128. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  129. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  130. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  131. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  132. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  133. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  134. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  135. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  136. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  137. /*
  138. * WPDMA_GLO_CFG
  139. */
  140. #define WPDMA_GLO_CFG 0x0208
  141. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  142. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  143. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  144. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  145. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  146. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  147. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  148. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  149. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  150. /*
  151. * WPDMA_RST_IDX
  152. */
  153. #define WPDMA_RST_IDX 0x020c
  154. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  155. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  156. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  157. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  158. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  159. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  160. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  161. /*
  162. * DELAY_INT_CFG
  163. */
  164. #define DELAY_INT_CFG 0x0210
  165. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  166. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  167. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  168. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  169. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  170. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  171. /*
  172. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  173. * AIFSN0: AC_BE
  174. * AIFSN1: AC_BK
  175. * AIFSN1: AC_VI
  176. * AIFSN1: AC_VO
  177. */
  178. #define WMM_AIFSN_CFG 0x0214
  179. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  180. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  181. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  182. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  183. /*
  184. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  185. * CWMIN0: AC_BE
  186. * CWMIN1: AC_BK
  187. * CWMIN1: AC_VI
  188. * CWMIN1: AC_VO
  189. */
  190. #define WMM_CWMIN_CFG 0x0218
  191. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  192. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  193. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  194. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  195. /*
  196. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  197. * CWMAX0: AC_BE
  198. * CWMAX1: AC_BK
  199. * CWMAX1: AC_VI
  200. * CWMAX1: AC_VO
  201. */
  202. #define WMM_CWMAX_CFG 0x021c
  203. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  204. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  205. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  206. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  207. /*
  208. * AC_TXOP0: AC_BK/AC_BE TXOP register
  209. * AC0TXOP: AC_BK in unit of 32us
  210. * AC1TXOP: AC_BE in unit of 32us
  211. */
  212. #define WMM_TXOP0_CFG 0x0220
  213. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  214. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  215. /*
  216. * AC_TXOP1: AC_VO/AC_VI TXOP register
  217. * AC2TXOP: AC_VI in unit of 32us
  218. * AC3TXOP: AC_VO in unit of 32us
  219. */
  220. #define WMM_TXOP1_CFG 0x0224
  221. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  222. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  223. /*
  224. * GPIO_CTRL_CFG:
  225. */
  226. #define GPIO_CTRL_CFG 0x0228
  227. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  228. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  229. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  230. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  231. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  232. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  233. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  234. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  235. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  236. /*
  237. * MCU_CMD_CFG
  238. */
  239. #define MCU_CMD_CFG 0x022c
  240. /*
  241. * AC_BK register offsets
  242. */
  243. #define TX_BASE_PTR0 0x0230
  244. #define TX_MAX_CNT0 0x0234
  245. #define TX_CTX_IDX0 0x0238
  246. #define TX_DTX_IDX0 0x023c
  247. /*
  248. * AC_BE register offsets
  249. */
  250. #define TX_BASE_PTR1 0x0240
  251. #define TX_MAX_CNT1 0x0244
  252. #define TX_CTX_IDX1 0x0248
  253. #define TX_DTX_IDX1 0x024c
  254. /*
  255. * AC_VI register offsets
  256. */
  257. #define TX_BASE_PTR2 0x0250
  258. #define TX_MAX_CNT2 0x0254
  259. #define TX_CTX_IDX2 0x0258
  260. #define TX_DTX_IDX2 0x025c
  261. /*
  262. * AC_VO register offsets
  263. */
  264. #define TX_BASE_PTR3 0x0260
  265. #define TX_MAX_CNT3 0x0264
  266. #define TX_CTX_IDX3 0x0268
  267. #define TX_DTX_IDX3 0x026c
  268. /*
  269. * HCCA register offsets
  270. */
  271. #define TX_BASE_PTR4 0x0270
  272. #define TX_MAX_CNT4 0x0274
  273. #define TX_CTX_IDX4 0x0278
  274. #define TX_DTX_IDX4 0x027c
  275. /*
  276. * MGMT register offsets
  277. */
  278. #define TX_BASE_PTR5 0x0280
  279. #define TX_MAX_CNT5 0x0284
  280. #define TX_CTX_IDX5 0x0288
  281. #define TX_DTX_IDX5 0x028c
  282. /*
  283. * Queue register offset macros
  284. */
  285. #define TX_QUEUE_REG_OFFSET 0x10
  286. #define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
  287. #define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
  288. #define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
  289. #define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
  290. /*
  291. * RX register offsets
  292. */
  293. #define RX_BASE_PTR 0x0290
  294. #define RX_MAX_CNT 0x0294
  295. #define RX_CRX_IDX 0x0298
  296. #define RX_DRX_IDX 0x029c
  297. /*
  298. * PBF_SYS_CTRL
  299. * HOST_RAM_WRITE: enable Host program ram write selection
  300. */
  301. #define PBF_SYS_CTRL 0x0400
  302. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  303. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  304. /*
  305. * HOST-MCU shared memory
  306. */
  307. #define HOST_CMD_CSR 0x0404
  308. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  309. /*
  310. * PBF registers
  311. * Most are for debug. Driver doesn't touch PBF register.
  312. */
  313. #define PBF_CFG 0x0408
  314. #define PBF_MAX_PCNT 0x040c
  315. #define PBF_CTRL 0x0410
  316. #define PBF_INT_STA 0x0414
  317. #define PBF_INT_ENA 0x0418
  318. /*
  319. * BCN_OFFSET0:
  320. */
  321. #define BCN_OFFSET0 0x042c
  322. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  323. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  324. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  325. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  326. /*
  327. * BCN_OFFSET1:
  328. */
  329. #define BCN_OFFSET1 0x0430
  330. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  331. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  332. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  333. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  334. /*
  335. * PBF registers
  336. * Most are for debug. Driver doesn't touch PBF register.
  337. */
  338. #define TXRXQ_PCNT 0x0438
  339. #define PBF_DBG 0x043c
  340. /*
  341. * RF registers
  342. */
  343. #define RF_CSR_CFG 0x0500
  344. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  345. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  346. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  347. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  348. /*
  349. * EFUSE_CSR: RT3090 EEPROM
  350. */
  351. #define EFUSE_CTRL 0x0580
  352. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  353. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  354. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  355. /*
  356. * EFUSE_DATA0
  357. */
  358. #define EFUSE_DATA0 0x0590
  359. /*
  360. * EFUSE_DATA1
  361. */
  362. #define EFUSE_DATA1 0x0594
  363. /*
  364. * EFUSE_DATA2
  365. */
  366. #define EFUSE_DATA2 0x0598
  367. /*
  368. * EFUSE_DATA3
  369. */
  370. #define EFUSE_DATA3 0x059c
  371. /*
  372. * MAC Control/Status Registers(CSR).
  373. * Some values are set in TU, whereas 1 TU == 1024 us.
  374. */
  375. /*
  376. * MAC_CSR0: ASIC revision number.
  377. * ASIC_REV: 0
  378. * ASIC_VER: 2860
  379. */
  380. #define MAC_CSR0 0x1000
  381. #define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
  382. #define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
  383. /*
  384. * MAC_SYS_CTRL:
  385. */
  386. #define MAC_SYS_CTRL 0x1004
  387. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  388. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  389. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  390. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  391. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  392. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  393. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  394. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  395. /*
  396. * MAC_ADDR_DW0: STA MAC register 0
  397. */
  398. #define MAC_ADDR_DW0 0x1008
  399. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  400. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  401. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  402. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  403. /*
  404. * MAC_ADDR_DW1: STA MAC register 1
  405. * UNICAST_TO_ME_MASK:
  406. * Used to mask off bits from byte 5 of the MAC address
  407. * to determine the UNICAST_TO_ME bit for RX frames.
  408. * The full mask is complemented by BSS_ID_MASK:
  409. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  410. */
  411. #define MAC_ADDR_DW1 0x100c
  412. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  413. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  414. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  415. /*
  416. * MAC_BSSID_DW0: BSSID register 0
  417. */
  418. #define MAC_BSSID_DW0 0x1010
  419. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  420. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  421. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  422. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  423. /*
  424. * MAC_BSSID_DW1: BSSID register 1
  425. * BSS_ID_MASK:
  426. * 0: 1-BSSID mode (BSS index = 0)
  427. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  428. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  429. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  430. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  431. * BSSID. This will make sure that those bits will be ignored
  432. * when determining the MY_BSS of RX frames.
  433. */
  434. #define MAC_BSSID_DW1 0x1014
  435. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  436. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  437. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  438. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  439. /*
  440. * MAX_LEN_CFG: Maximum frame length register.
  441. * MAX_MPDU: rt2860b max 16k bytes
  442. * MAX_PSDU: Maximum PSDU length
  443. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  444. */
  445. #define MAX_LEN_CFG 0x1018
  446. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  447. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  448. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  449. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  450. /*
  451. * BBP_CSR_CFG: BBP serial control register
  452. * VALUE: Register value to program into BBP
  453. * REG_NUM: Selected BBP register
  454. * READ_CONTROL: 0 write BBP, 1 read BBP
  455. * BUSY: ASIC is busy executing BBP commands
  456. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  457. * BBP_RW_MODE: 0 serial, 1 paralell
  458. */
  459. #define BBP_CSR_CFG 0x101c
  460. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  461. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  462. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  463. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  464. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  465. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  466. /*
  467. * RF_CSR_CFG0: RF control register
  468. * REGID_AND_VALUE: Register value to program into RF
  469. * BITWIDTH: Selected RF register
  470. * STANDBYMODE: 0 high when standby, 1 low when standby
  471. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  472. * BUSY: ASIC is busy executing RF commands
  473. */
  474. #define RF_CSR_CFG0 0x1020
  475. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  476. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  477. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  478. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  479. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  480. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  481. /*
  482. * RF_CSR_CFG1: RF control register
  483. * REGID_AND_VALUE: Register value to program into RF
  484. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  485. * 0: 3 system clock cycle (37.5usec)
  486. * 1: 5 system clock cycle (62.5usec)
  487. */
  488. #define RF_CSR_CFG1 0x1024
  489. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  490. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  491. /*
  492. * RF_CSR_CFG2: RF control register
  493. * VALUE: Register value to program into RF
  494. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  495. * 0: 3 system clock cycle (37.5usec)
  496. * 1: 5 system clock cycle (62.5usec)
  497. */
  498. #define RF_CSR_CFG2 0x1028
  499. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  500. /*
  501. * LED_CFG: LED control
  502. * color LED's:
  503. * 0: off
  504. * 1: blinking upon TX2
  505. * 2: periodic slow blinking
  506. * 3: always on
  507. * LED polarity:
  508. * 0: active low
  509. * 1: active high
  510. */
  511. #define LED_CFG 0x102c
  512. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  513. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  514. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  515. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  516. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  517. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  518. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  519. /*
  520. * XIFS_TIME_CFG: MAC timing
  521. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  522. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  523. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  524. * when MAC doesn't reference BBP signal BBRXEND
  525. * EIFS: unit 1us
  526. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  527. *
  528. */
  529. #define XIFS_TIME_CFG 0x1100
  530. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  531. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  532. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  533. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  534. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  535. /*
  536. * BKOFF_SLOT_CFG:
  537. */
  538. #define BKOFF_SLOT_CFG 0x1104
  539. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  540. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  541. /*
  542. * NAV_TIME_CFG:
  543. */
  544. #define NAV_TIME_CFG 0x1108
  545. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  546. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  547. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  548. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  549. /*
  550. * CH_TIME_CFG: count as channel busy
  551. */
  552. #define CH_TIME_CFG 0x110c
  553. /*
  554. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  555. */
  556. #define PBF_LIFE_TIMER 0x1110
  557. /*
  558. * BCN_TIME_CFG:
  559. * BEACON_INTERVAL: in unit of 1/16 TU
  560. * TSF_TICKING: Enable TSF auto counting
  561. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  562. * BEACON_GEN: Enable beacon generator
  563. */
  564. #define BCN_TIME_CFG 0x1114
  565. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  566. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  567. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  568. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  569. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  570. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  571. /*
  572. * TBTT_SYNC_CFG:
  573. */
  574. #define TBTT_SYNC_CFG 0x1118
  575. /*
  576. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  577. */
  578. #define TSF_TIMER_DW0 0x111c
  579. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  580. /*
  581. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  582. */
  583. #define TSF_TIMER_DW1 0x1120
  584. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  585. /*
  586. * TBTT_TIMER: TImer remains till next TBTT, read-only
  587. */
  588. #define TBTT_TIMER 0x1124
  589. /*
  590. * INT_TIMER_CFG:
  591. */
  592. #define INT_TIMER_CFG 0x1128
  593. /*
  594. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  595. */
  596. #define INT_TIMER_EN 0x112c
  597. /*
  598. * CH_IDLE_STA: channel idle time
  599. */
  600. #define CH_IDLE_STA 0x1130
  601. /*
  602. * CH_BUSY_STA: channel busy time
  603. */
  604. #define CH_BUSY_STA 0x1134
  605. /*
  606. * MAC_STATUS_CFG:
  607. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  608. * if 1 or higher one of the 2 registers is busy.
  609. */
  610. #define MAC_STATUS_CFG 0x1200
  611. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  612. /*
  613. * PWR_PIN_CFG:
  614. */
  615. #define PWR_PIN_CFG 0x1204
  616. /*
  617. * AUTOWAKEUP_CFG: Manual power control / status register
  618. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  619. * AUTOWAKE: 0:sleep, 1:awake
  620. */
  621. #define AUTOWAKEUP_CFG 0x1208
  622. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  623. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  624. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  625. /*
  626. * EDCA_AC0_CFG:
  627. */
  628. #define EDCA_AC0_CFG 0x1300
  629. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  630. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  631. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  632. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  633. /*
  634. * EDCA_AC1_CFG:
  635. */
  636. #define EDCA_AC1_CFG 0x1304
  637. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  638. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  639. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  640. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  641. /*
  642. * EDCA_AC2_CFG:
  643. */
  644. #define EDCA_AC2_CFG 0x1308
  645. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  646. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  647. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  648. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  649. /*
  650. * EDCA_AC3_CFG:
  651. */
  652. #define EDCA_AC3_CFG 0x130c
  653. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  654. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  655. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  656. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  657. /*
  658. * EDCA_TID_AC_MAP:
  659. */
  660. #define EDCA_TID_AC_MAP 0x1310
  661. /*
  662. * TX_PWR_CFG_0:
  663. */
  664. #define TX_PWR_CFG_0 0x1314
  665. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  666. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  667. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  668. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  669. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  670. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  671. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  672. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  673. /*
  674. * TX_PWR_CFG_1:
  675. */
  676. #define TX_PWR_CFG_1 0x1318
  677. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  678. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  679. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  680. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  681. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  682. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  683. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  684. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  685. /*
  686. * TX_PWR_CFG_2:
  687. */
  688. #define TX_PWR_CFG_2 0x131c
  689. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  690. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  691. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  692. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  693. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  694. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  695. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  696. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  697. /*
  698. * TX_PWR_CFG_3:
  699. */
  700. #define TX_PWR_CFG_3 0x1320
  701. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  702. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  703. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  704. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  705. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  706. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  707. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  708. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  709. /*
  710. * TX_PWR_CFG_4:
  711. */
  712. #define TX_PWR_CFG_4 0x1324
  713. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  714. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  715. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  716. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  717. /*
  718. * TX_PIN_CFG:
  719. */
  720. #define TX_PIN_CFG 0x1328
  721. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  722. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  723. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  724. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  725. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  726. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  727. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  728. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  729. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  730. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  731. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  732. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  733. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  734. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  735. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  736. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  737. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  738. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  739. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  740. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  741. /*
  742. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  743. */
  744. #define TX_BAND_CFG 0x132c
  745. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  746. #define TX_BAND_CFG_A FIELD32(0x00000002)
  747. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  748. /*
  749. * TX_SW_CFG0:
  750. */
  751. #define TX_SW_CFG0 0x1330
  752. /*
  753. * TX_SW_CFG1:
  754. */
  755. #define TX_SW_CFG1 0x1334
  756. /*
  757. * TX_SW_CFG2:
  758. */
  759. #define TX_SW_CFG2 0x1338
  760. /*
  761. * TXOP_THRES_CFG:
  762. */
  763. #define TXOP_THRES_CFG 0x133c
  764. /*
  765. * TXOP_CTRL_CFG:
  766. */
  767. #define TXOP_CTRL_CFG 0x1340
  768. /*
  769. * TX_RTS_CFG:
  770. * RTS_THRES: unit:byte
  771. * RTS_FBK_EN: enable rts rate fallback
  772. */
  773. #define TX_RTS_CFG 0x1344
  774. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  775. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  776. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  777. /*
  778. * TX_TIMEOUT_CFG:
  779. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  780. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  781. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  782. * it is recommended that:
  783. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  784. */
  785. #define TX_TIMEOUT_CFG 0x1348
  786. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  787. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  788. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  789. /*
  790. * TX_RTY_CFG:
  791. * SHORT_RTY_LIMIT: short retry limit
  792. * LONG_RTY_LIMIT: long retry limit
  793. * LONG_RTY_THRE: Long retry threshoold
  794. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  795. * 0:expired by retry limit, 1: expired by mpdu life timer
  796. * AGG_RTY_MODE: Aggregate MPDU retry mode
  797. * 0:expired by retry limit, 1: expired by mpdu life timer
  798. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  799. */
  800. #define TX_RTY_CFG 0x134c
  801. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  802. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  803. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  804. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  805. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  806. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  807. /*
  808. * TX_LINK_CFG:
  809. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  810. * MFB_ENABLE: TX apply remote MFB 1:enable
  811. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  812. * 0: not apply remote remote unsolicit (MFS=7)
  813. * TX_MRQ_EN: MCS request TX enable
  814. * TX_RDG_EN: RDG TX enable
  815. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  816. * REMOTE_MFB: remote MCS feedback
  817. * REMOTE_MFS: remote MCS feedback sequence number
  818. */
  819. #define TX_LINK_CFG 0x1350
  820. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  821. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  822. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  823. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  824. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  825. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  826. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  827. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  828. /*
  829. * HT_FBK_CFG0:
  830. */
  831. #define HT_FBK_CFG0 0x1354
  832. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  833. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  834. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  835. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  836. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  837. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  838. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  839. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  840. /*
  841. * HT_FBK_CFG1:
  842. */
  843. #define HT_FBK_CFG1 0x1358
  844. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  845. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  846. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  847. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  848. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  849. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  850. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  851. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  852. /*
  853. * LG_FBK_CFG0:
  854. */
  855. #define LG_FBK_CFG0 0x135c
  856. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  857. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  858. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  859. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  860. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  861. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  862. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  863. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  864. /*
  865. * LG_FBK_CFG1:
  866. */
  867. #define LG_FBK_CFG1 0x1360
  868. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  869. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  870. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  871. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  872. /*
  873. * CCK_PROT_CFG: CCK Protection
  874. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  875. * PROTECT_CTRL: Protection control frame type for CCK TX
  876. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  877. * PROTECT_NAV: TXOP protection type for CCK TX
  878. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  879. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  880. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  881. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  882. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  883. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  884. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  885. * RTS_TH_EN: RTS threshold enable on CCK TX
  886. */
  887. #define CCK_PROT_CFG 0x1364
  888. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  889. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  890. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  891. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  892. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  893. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  894. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  895. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  896. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  897. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  898. /*
  899. * OFDM_PROT_CFG: OFDM Protection
  900. */
  901. #define OFDM_PROT_CFG 0x1368
  902. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  903. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  904. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  905. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  906. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  907. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  908. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  909. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  910. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  911. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  912. /*
  913. * MM20_PROT_CFG: MM20 Protection
  914. */
  915. #define MM20_PROT_CFG 0x136c
  916. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  917. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  918. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  919. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  920. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  921. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  922. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  923. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  924. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  925. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  926. /*
  927. * MM40_PROT_CFG: MM40 Protection
  928. */
  929. #define MM40_PROT_CFG 0x1370
  930. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  931. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  932. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  933. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  934. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  935. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  936. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  937. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  938. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  939. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  940. /*
  941. * GF20_PROT_CFG: GF20 Protection
  942. */
  943. #define GF20_PROT_CFG 0x1374
  944. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  945. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  946. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  947. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  948. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  949. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  950. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  951. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  952. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  953. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  954. /*
  955. * GF40_PROT_CFG: GF40 Protection
  956. */
  957. #define GF40_PROT_CFG 0x1378
  958. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  959. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  960. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  961. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  962. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  963. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  964. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  965. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  966. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  967. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  968. /*
  969. * EXP_CTS_TIME:
  970. */
  971. #define EXP_CTS_TIME 0x137c
  972. /*
  973. * EXP_ACK_TIME:
  974. */
  975. #define EXP_ACK_TIME 0x1380
  976. /*
  977. * RX_FILTER_CFG: RX configuration register.
  978. */
  979. #define RX_FILTER_CFG 0x1400
  980. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  981. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  982. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  983. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  984. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  985. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  986. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  987. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  988. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  989. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  990. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  991. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  992. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  993. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  994. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  995. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  996. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  997. /*
  998. * AUTO_RSP_CFG:
  999. * AUTORESPONDER: 0: disable, 1: enable
  1000. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1001. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1002. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1003. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1004. * DUAL_CTS_EN: Power bit value in control frame
  1005. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1006. */
  1007. #define AUTO_RSP_CFG 0x1404
  1008. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1009. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1010. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1011. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1012. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1013. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1014. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1015. /*
  1016. * LEGACY_BASIC_RATE:
  1017. */
  1018. #define LEGACY_BASIC_RATE 0x1408
  1019. /*
  1020. * HT_BASIC_RATE:
  1021. */
  1022. #define HT_BASIC_RATE 0x140c
  1023. /*
  1024. * HT_CTRL_CFG:
  1025. */
  1026. #define HT_CTRL_CFG 0x1410
  1027. /*
  1028. * SIFS_COST_CFG:
  1029. */
  1030. #define SIFS_COST_CFG 0x1414
  1031. /*
  1032. * RX_PARSER_CFG:
  1033. * Set NAV for all received frames
  1034. */
  1035. #define RX_PARSER_CFG 0x1418
  1036. /*
  1037. * TX_SEC_CNT0:
  1038. */
  1039. #define TX_SEC_CNT0 0x1500
  1040. /*
  1041. * RX_SEC_CNT0:
  1042. */
  1043. #define RX_SEC_CNT0 0x1504
  1044. /*
  1045. * CCMP_FC_MUTE:
  1046. */
  1047. #define CCMP_FC_MUTE 0x1508
  1048. /*
  1049. * TXOP_HLDR_ADDR0:
  1050. */
  1051. #define TXOP_HLDR_ADDR0 0x1600
  1052. /*
  1053. * TXOP_HLDR_ADDR1:
  1054. */
  1055. #define TXOP_HLDR_ADDR1 0x1604
  1056. /*
  1057. * TXOP_HLDR_ET:
  1058. */
  1059. #define TXOP_HLDR_ET 0x1608
  1060. /*
  1061. * QOS_CFPOLL_RA_DW0:
  1062. */
  1063. #define QOS_CFPOLL_RA_DW0 0x160c
  1064. /*
  1065. * QOS_CFPOLL_RA_DW1:
  1066. */
  1067. #define QOS_CFPOLL_RA_DW1 0x1610
  1068. /*
  1069. * QOS_CFPOLL_QC:
  1070. */
  1071. #define QOS_CFPOLL_QC 0x1614
  1072. /*
  1073. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1074. */
  1075. #define RX_STA_CNT0 0x1700
  1076. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1077. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1078. /*
  1079. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1080. */
  1081. #define RX_STA_CNT1 0x1704
  1082. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1083. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1084. /*
  1085. * RX_STA_CNT2:
  1086. */
  1087. #define RX_STA_CNT2 0x1708
  1088. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1089. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1090. /*
  1091. * TX_STA_CNT0: TX Beacon count
  1092. */
  1093. #define TX_STA_CNT0 0x170c
  1094. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1095. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1096. /*
  1097. * TX_STA_CNT1: TX tx count
  1098. */
  1099. #define TX_STA_CNT1 0x1710
  1100. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1101. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1102. /*
  1103. * TX_STA_CNT2: TX tx count
  1104. */
  1105. #define TX_STA_CNT2 0x1714
  1106. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1107. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1108. /*
  1109. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1110. */
  1111. #define TX_STA_FIFO 0x1718
  1112. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1113. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1114. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1115. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1116. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1117. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1118. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1119. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1120. /*
  1121. * TX_AGG_CNT: Debug counter
  1122. */
  1123. #define TX_AGG_CNT 0x171c
  1124. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1125. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1126. /*
  1127. * TX_AGG_CNT0:
  1128. */
  1129. #define TX_AGG_CNT0 0x1720
  1130. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1131. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1132. /*
  1133. * TX_AGG_CNT1:
  1134. */
  1135. #define TX_AGG_CNT1 0x1724
  1136. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1137. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1138. /*
  1139. * TX_AGG_CNT2:
  1140. */
  1141. #define TX_AGG_CNT2 0x1728
  1142. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1143. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1144. /*
  1145. * TX_AGG_CNT3:
  1146. */
  1147. #define TX_AGG_CNT3 0x172c
  1148. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1149. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1150. /*
  1151. * TX_AGG_CNT4:
  1152. */
  1153. #define TX_AGG_CNT4 0x1730
  1154. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1155. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1156. /*
  1157. * TX_AGG_CNT5:
  1158. */
  1159. #define TX_AGG_CNT5 0x1734
  1160. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1161. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1162. /*
  1163. * TX_AGG_CNT6:
  1164. */
  1165. #define TX_AGG_CNT6 0x1738
  1166. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1167. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1168. /*
  1169. * TX_AGG_CNT7:
  1170. */
  1171. #define TX_AGG_CNT7 0x173c
  1172. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1173. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1174. /*
  1175. * MPDU_DENSITY_CNT:
  1176. * TX_ZERO_DEL: TX zero length delimiter count
  1177. * RX_ZERO_DEL: RX zero length delimiter count
  1178. */
  1179. #define MPDU_DENSITY_CNT 0x1740
  1180. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1181. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1182. /*
  1183. * Security key table memory.
  1184. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1185. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1186. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1187. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1188. * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
  1189. * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
  1190. */
  1191. #define MAC_WCID_BASE 0x1800
  1192. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1193. #define MAC_IVEIV_TABLE_BASE 0x6000
  1194. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1195. #define SHARED_KEY_TABLE_BASE 0x6c00
  1196. #define SHARED_KEY_MODE_BASE 0x7000
  1197. #define MAC_WCID_ENTRY(__idx) \
  1198. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1199. #define PAIRWISE_KEY_ENTRY(__idx) \
  1200. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1201. #define MAC_IVEIV_ENTRY(__idx) \
  1202. ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
  1203. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1204. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1205. #define SHARED_KEY_ENTRY(__idx) \
  1206. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1207. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1208. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1209. struct mac_wcid_entry {
  1210. u8 mac[6];
  1211. u8 reserved[2];
  1212. } __attribute__ ((packed));
  1213. struct hw_key_entry {
  1214. u8 key[16];
  1215. u8 tx_mic[8];
  1216. u8 rx_mic[8];
  1217. } __attribute__ ((packed));
  1218. struct mac_iveiv_entry {
  1219. u8 iv[8];
  1220. } __attribute__ ((packed));
  1221. /*
  1222. * MAC_WCID_ATTRIBUTE:
  1223. */
  1224. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1225. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1226. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1227. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1228. /*
  1229. * SHARED_KEY_MODE:
  1230. */
  1231. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1232. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1233. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1234. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1235. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1236. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1237. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1238. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1239. /*
  1240. * HOST-MCU communication
  1241. */
  1242. /*
  1243. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1244. */
  1245. #define H2M_MAILBOX_CSR 0x7010
  1246. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1247. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1248. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1249. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1250. /*
  1251. * H2M_MAILBOX_CID:
  1252. */
  1253. #define H2M_MAILBOX_CID 0x7014
  1254. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1255. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1256. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1257. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1258. /*
  1259. * H2M_MAILBOX_STATUS:
  1260. */
  1261. #define H2M_MAILBOX_STATUS 0x701c
  1262. /*
  1263. * H2M_INT_SRC:
  1264. */
  1265. #define H2M_INT_SRC 0x7024
  1266. /*
  1267. * H2M_BBP_AGENT:
  1268. */
  1269. #define H2M_BBP_AGENT 0x7028
  1270. /*
  1271. * MCU_LEDCS: LED control for MCU Mailbox.
  1272. */
  1273. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1274. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1275. /*
  1276. * HW_CS_CTS_BASE:
  1277. * Carrier-sense CTS frame base address.
  1278. * It's where mac stores carrier-sense frame for carrier-sense function.
  1279. */
  1280. #define HW_CS_CTS_BASE 0x7700
  1281. /*
  1282. * HW_DFS_CTS_BASE:
  1283. * FS CTS frame base address. It's where mac stores CTS frame for DFS.
  1284. */
  1285. #define HW_DFS_CTS_BASE 0x7780
  1286. /*
  1287. * TXRX control registers - base address 0x3000
  1288. */
  1289. /*
  1290. * TXRX_CSR1:
  1291. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1292. */
  1293. #define TXRX_CSR1 0x77d0
  1294. /*
  1295. * HW_DEBUG_SETTING_BASE:
  1296. * since NULL frame won't be that long (256 byte)
  1297. * We steal 16 tail bytes to save debugging settings
  1298. */
  1299. #define HW_DEBUG_SETTING_BASE 0x77f0
  1300. #define HW_DEBUG_SETTING_BASE2 0x7770
  1301. /*
  1302. * HW_BEACON_BASE
  1303. * In order to support maximum 8 MBSS and its maximum length
  1304. * is 512 bytes for each beacon
  1305. * Three section discontinue memory segments will be used.
  1306. * 1. The original region for BCN 0~3
  1307. * 2. Extract memory from FCE table for BCN 4~5
  1308. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1309. * It occupied those memory of wcid 238~253 for BCN 6
  1310. * and wcid 222~237 for BCN 7
  1311. *
  1312. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1313. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1314. */
  1315. #define HW_BEACON_BASE0 0x7800
  1316. #define HW_BEACON_BASE1 0x7a00
  1317. #define HW_BEACON_BASE2 0x7c00
  1318. #define HW_BEACON_BASE3 0x7e00
  1319. #define HW_BEACON_BASE4 0x7200
  1320. #define HW_BEACON_BASE5 0x7400
  1321. #define HW_BEACON_BASE6 0x5dc0
  1322. #define HW_BEACON_BASE7 0x5bc0
  1323. #define HW_BEACON_OFFSET(__index) \
  1324. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1325. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1326. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1327. /*
  1328. * 8051 firmware image.
  1329. */
  1330. #define FIRMWARE_RT2860 "rt2860.bin"
  1331. #define FIRMWARE_IMAGE_BASE 0x2000
  1332. /*
  1333. * BBP registers.
  1334. * The wordsize of the BBP is 8 bits.
  1335. */
  1336. /*
  1337. * BBP 1: TX Antenna
  1338. */
  1339. #define BBP1_TX_POWER FIELD8(0x07)
  1340. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1341. /*
  1342. * BBP 3: RX Antenna
  1343. */
  1344. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1345. #define BBP3_HT40_PLUS FIELD8(0x20)
  1346. /*
  1347. * BBP 4: Bandwidth
  1348. */
  1349. #define BBP4_TX_BF FIELD8(0x01)
  1350. #define BBP4_BANDWIDTH FIELD8(0x18)
  1351. /*
  1352. * RFCSR registers
  1353. * The wordsize of the RFCSR is 8 bits.
  1354. */
  1355. /*
  1356. * RFCSR 6:
  1357. */
  1358. #define RFCSR6_R FIELD8(0x03)
  1359. /*
  1360. * RFCSR 7:
  1361. */
  1362. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1363. /*
  1364. * RFCSR 12:
  1365. */
  1366. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1367. /*
  1368. * RFCSR 22:
  1369. */
  1370. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1371. /*
  1372. * RFCSR 23:
  1373. */
  1374. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1375. /*
  1376. * RFCSR 30:
  1377. */
  1378. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1379. /*
  1380. * RF registers
  1381. */
  1382. /*
  1383. * RF 2
  1384. */
  1385. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1386. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1387. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1388. /*
  1389. * RF 3
  1390. */
  1391. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1392. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1393. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1394. /*
  1395. * RF 4
  1396. */
  1397. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1398. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1399. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1400. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1401. #define RF4_HT40 FIELD32(0x00200000)
  1402. /*
  1403. * EEPROM content.
  1404. * The wordsize of the EEPROM is 16 bits.
  1405. */
  1406. /*
  1407. * EEPROM Version
  1408. */
  1409. #define EEPROM_VERSION 0x0001
  1410. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1411. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1412. /*
  1413. * HW MAC address.
  1414. */
  1415. #define EEPROM_MAC_ADDR_0 0x0002
  1416. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1417. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1418. #define EEPROM_MAC_ADDR_1 0x0003
  1419. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1420. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1421. #define EEPROM_MAC_ADDR_2 0x0004
  1422. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1423. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1424. /*
  1425. * EEPROM ANTENNA config
  1426. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1427. * TXPATH: 1: 1T, 2: 2T
  1428. */
  1429. #define EEPROM_ANTENNA 0x001a
  1430. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1431. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1432. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1433. /*
  1434. * EEPROM NIC config
  1435. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1436. */
  1437. #define EEPROM_NIC 0x001b
  1438. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1439. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1440. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1441. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1442. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1443. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1444. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1445. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1446. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1447. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1448. /*
  1449. * EEPROM frequency
  1450. */
  1451. #define EEPROM_FREQ 0x001d
  1452. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1453. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1454. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1455. /*
  1456. * EEPROM LED
  1457. * POLARITY_RDY_G: Polarity RDY_G setting.
  1458. * POLARITY_RDY_A: Polarity RDY_A setting.
  1459. * POLARITY_ACT: Polarity ACT setting.
  1460. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1461. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1462. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1463. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1464. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1465. * LED_MODE: Led mode.
  1466. */
  1467. #define EEPROM_LED1 0x001e
  1468. #define EEPROM_LED2 0x001f
  1469. #define EEPROM_LED3 0x0020
  1470. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1471. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1472. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1473. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1474. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1475. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1476. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1477. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1478. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1479. /*
  1480. * EEPROM LNA
  1481. */
  1482. #define EEPROM_LNA 0x0022
  1483. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1484. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1485. /*
  1486. * EEPROM RSSI BG offset
  1487. */
  1488. #define EEPROM_RSSI_BG 0x0023
  1489. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1490. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1491. /*
  1492. * EEPROM RSSI BG2 offset
  1493. */
  1494. #define EEPROM_RSSI_BG2 0x0024
  1495. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1496. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1497. /*
  1498. * EEPROM RSSI A offset
  1499. */
  1500. #define EEPROM_RSSI_A 0x0025
  1501. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1502. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1503. /*
  1504. * EEPROM RSSI A2 offset
  1505. */
  1506. #define EEPROM_RSSI_A2 0x0026
  1507. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1508. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1509. /*
  1510. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1511. * This is delta in 40MHZ.
  1512. * VALUE: Tx Power dalta value (MAX=4)
  1513. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1514. * TXPOWER: Enable:
  1515. */
  1516. #define EEPROM_TXPOWER_DELTA 0x0028
  1517. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1518. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1519. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1520. /*
  1521. * EEPROM TXPOWER 802.11BG
  1522. */
  1523. #define EEPROM_TXPOWER_BG1 0x0029
  1524. #define EEPROM_TXPOWER_BG2 0x0030
  1525. #define EEPROM_TXPOWER_BG_SIZE 7
  1526. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1527. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1528. /*
  1529. * EEPROM TXPOWER 802.11A
  1530. */
  1531. #define EEPROM_TXPOWER_A1 0x003c
  1532. #define EEPROM_TXPOWER_A2 0x0053
  1533. #define EEPROM_TXPOWER_A_SIZE 6
  1534. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1535. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1536. /*
  1537. * EEPROM TXpower byrate: 20MHZ power
  1538. */
  1539. #define EEPROM_TXPOWER_BYRATE 0x006f
  1540. /*
  1541. * EEPROM BBP.
  1542. */
  1543. #define EEPROM_BBP_START 0x0078
  1544. #define EEPROM_BBP_SIZE 16
  1545. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1546. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1547. /*
  1548. * MCU mailbox commands.
  1549. */
  1550. #define MCU_SLEEP 0x30
  1551. #define MCU_WAKEUP 0x31
  1552. #define MCU_RADIO_OFF 0x35
  1553. #define MCU_CURRENT 0x36
  1554. #define MCU_LED 0x50
  1555. #define MCU_LED_STRENGTH 0x51
  1556. #define MCU_LED_1 0x52
  1557. #define MCU_LED_2 0x53
  1558. #define MCU_LED_3 0x54
  1559. #define MCU_RADAR 0x60
  1560. #define MCU_BOOT_SIGNAL 0x72
  1561. #define MCU_BBP_SIGNAL 0x80
  1562. #define MCU_POWER_SAVE 0x83
  1563. /*
  1564. * MCU mailbox tokens
  1565. */
  1566. #define TOKEN_WAKUP 3
  1567. /*
  1568. * DMA descriptor defines.
  1569. */
  1570. #define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
  1571. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1572. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  1573. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1574. /*
  1575. * TX descriptor format for TX, PRIO and Beacon Ring.
  1576. */
  1577. /*
  1578. * Word0
  1579. */
  1580. #define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
  1581. /*
  1582. * Word1
  1583. */
  1584. #define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
  1585. #define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
  1586. #define TXD_W1_BURST FIELD32(0x00008000)
  1587. #define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
  1588. #define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
  1589. #define TXD_W1_DMA_DONE FIELD32(0x80000000)
  1590. /*
  1591. * Word2
  1592. */
  1593. #define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
  1594. /*
  1595. * Word3
  1596. * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
  1597. * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
  1598. * 0:MGMT, 1:HCCA 2:EDCA
  1599. */
  1600. #define TXD_W3_WIV FIELD32(0x01000000)
  1601. #define TXD_W3_QSEL FIELD32(0x06000000)
  1602. #define TXD_W3_TCO FIELD32(0x20000000)
  1603. #define TXD_W3_UCO FIELD32(0x40000000)
  1604. #define TXD_W3_ICO FIELD32(0x80000000)
  1605. /*
  1606. * TX WI structure
  1607. */
  1608. /*
  1609. * Word0
  1610. * FRAG: 1 To inform TKIP engine this is a fragment.
  1611. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1612. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1613. * BW: Channel bandwidth 20MHz or 40 MHz
  1614. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1615. */
  1616. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1617. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1618. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1619. #define TXWI_W0_TS FIELD32(0x00000008)
  1620. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1621. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1622. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1623. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1624. #define TXWI_W0_BW FIELD32(0x00800000)
  1625. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1626. #define TXWI_W0_STBC FIELD32(0x06000000)
  1627. #define TXWI_W0_IFS FIELD32(0x08000000)
  1628. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1629. /*
  1630. * Word1
  1631. */
  1632. #define TXWI_W1_ACK FIELD32(0x00000001)
  1633. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1634. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1635. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1636. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1637. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1638. /*
  1639. * Word2
  1640. */
  1641. #define TXWI_W2_IV FIELD32(0xffffffff)
  1642. /*
  1643. * Word3
  1644. */
  1645. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1646. /*
  1647. * RX descriptor format for RX Ring.
  1648. */
  1649. /*
  1650. * Word0
  1651. */
  1652. #define RXD_W0_SDP0 FIELD32(0xffffffff)
  1653. /*
  1654. * Word1
  1655. */
  1656. #define RXD_W1_SDL1 FIELD32(0x00003fff)
  1657. #define RXD_W1_SDL0 FIELD32(0x3fff0000)
  1658. #define RXD_W1_LS0 FIELD32(0x40000000)
  1659. #define RXD_W1_DMA_DONE FIELD32(0x80000000)
  1660. /*
  1661. * Word2
  1662. */
  1663. #define RXD_W2_SDP1 FIELD32(0xffffffff)
  1664. /*
  1665. * Word3
  1666. * AMSDU: RX with 802.3 header, not 802.11 header.
  1667. * DECRYPTED: This frame is being decrypted.
  1668. */
  1669. #define RXD_W3_BA FIELD32(0x00000001)
  1670. #define RXD_W3_DATA FIELD32(0x00000002)
  1671. #define RXD_W3_NULLDATA FIELD32(0x00000004)
  1672. #define RXD_W3_FRAG FIELD32(0x00000008)
  1673. #define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
  1674. #define RXD_W3_MULTICAST FIELD32(0x00000020)
  1675. #define RXD_W3_BROADCAST FIELD32(0x00000040)
  1676. #define RXD_W3_MY_BSS FIELD32(0x00000080)
  1677. #define RXD_W3_CRC_ERROR FIELD32(0x00000100)
  1678. #define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
  1679. #define RXD_W3_AMSDU FIELD32(0x00000800)
  1680. #define RXD_W3_HTC FIELD32(0x00001000)
  1681. #define RXD_W3_RSSI FIELD32(0x00002000)
  1682. #define RXD_W3_L2PAD FIELD32(0x00004000)
  1683. #define RXD_W3_AMPDU FIELD32(0x00008000)
  1684. #define RXD_W3_DECRYPTED FIELD32(0x00010000)
  1685. #define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
  1686. #define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
  1687. /*
  1688. * RX WI structure
  1689. */
  1690. /*
  1691. * Word0
  1692. */
  1693. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1694. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1695. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1696. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1697. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1698. #define RXWI_W0_TID FIELD32(0xf0000000)
  1699. /*
  1700. * Word1
  1701. */
  1702. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1703. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1704. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1705. #define RXWI_W1_BW FIELD32(0x00800000)
  1706. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1707. #define RXWI_W1_STBC FIELD32(0x06000000)
  1708. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1709. /*
  1710. * Word2
  1711. */
  1712. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1713. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1714. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1715. /*
  1716. * Word3
  1717. */
  1718. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1719. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1720. /*
  1721. * Macros for converting txpower from EEPROM to mac80211 value
  1722. * and from mac80211 value to register value.
  1723. */
  1724. #define MIN_G_TXPOWER 0
  1725. #define MIN_A_TXPOWER -7
  1726. #define MAX_G_TXPOWER 31
  1727. #define MAX_A_TXPOWER 15
  1728. #define DEFAULT_TXPOWER 5
  1729. #define TXPOWER_G_FROM_DEV(__txpower) \
  1730. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1731. #define TXPOWER_G_TO_DEV(__txpower) \
  1732. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1733. #define TXPOWER_A_FROM_DEV(__txpower) \
  1734. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1735. #define TXPOWER_A_TO_DEV(__txpower) \
  1736. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1737. #endif /* RT2800PCI_H */