clock44xx_data.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "control.h"
  38. #include "scrm44xx.h"
  39. /* OMAP4 modulemode control */
  40. #define OMAP4430_MODULEMODE_HWCTRL 0
  41. #define OMAP4430_MODULEMODE_SWCTRL 1
  42. /* Root clocks */
  43. static struct clk extalt_clkin_ck = {
  44. .name = "extalt_clkin_ck",
  45. .rate = 59000000,
  46. .ops = &clkops_null,
  47. };
  48. static struct clk pad_clks_ck = {
  49. .name = "pad_clks_ck",
  50. .rate = 12000000,
  51. .ops = &clkops_omap2_dflt,
  52. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  53. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  54. };
  55. static struct clk pad_slimbus_core_clks_ck = {
  56. .name = "pad_slimbus_core_clks_ck",
  57. .rate = 12000000,
  58. .ops = &clkops_null,
  59. };
  60. static struct clk secure_32k_clk_src_ck = {
  61. .name = "secure_32k_clk_src_ck",
  62. .rate = 32768,
  63. .ops = &clkops_null,
  64. };
  65. static struct clk slimbus_clk = {
  66. .name = "slimbus_clk",
  67. .rate = 12000000,
  68. .ops = &clkops_omap2_dflt,
  69. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  70. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  71. };
  72. static struct clk sys_32k_ck = {
  73. .name = "sys_32k_ck",
  74. .rate = 32768,
  75. .ops = &clkops_null,
  76. };
  77. static struct clk virt_12000000_ck = {
  78. .name = "virt_12000000_ck",
  79. .ops = &clkops_null,
  80. .rate = 12000000,
  81. };
  82. static struct clk virt_13000000_ck = {
  83. .name = "virt_13000000_ck",
  84. .ops = &clkops_null,
  85. .rate = 13000000,
  86. };
  87. static struct clk virt_16800000_ck = {
  88. .name = "virt_16800000_ck",
  89. .ops = &clkops_null,
  90. .rate = 16800000,
  91. };
  92. static struct clk virt_19200000_ck = {
  93. .name = "virt_19200000_ck",
  94. .ops = &clkops_null,
  95. .rate = 19200000,
  96. };
  97. static struct clk virt_26000000_ck = {
  98. .name = "virt_26000000_ck",
  99. .ops = &clkops_null,
  100. .rate = 26000000,
  101. };
  102. static struct clk virt_27000000_ck = {
  103. .name = "virt_27000000_ck",
  104. .ops = &clkops_null,
  105. .rate = 27000000,
  106. };
  107. static struct clk virt_38400000_ck = {
  108. .name = "virt_38400000_ck",
  109. .ops = &clkops_null,
  110. .rate = 38400000,
  111. };
  112. static const struct clksel_rate div_1_0_rates[] = {
  113. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_1_rates[] = {
  117. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_2_rates[] = {
  121. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_3_rates[] = {
  125. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_4_rates[] = {
  129. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_5_rates[] = {
  133. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel_rate div_1_6_rates[] = {
  137. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  138. { .div = 0 },
  139. };
  140. static const struct clksel_rate div_1_7_rates[] = {
  141. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  142. { .div = 0 },
  143. };
  144. static const struct clksel sys_clkin_sel[] = {
  145. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  146. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  147. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  148. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  149. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  150. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  151. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  152. { .parent = NULL },
  153. };
  154. static struct clk sys_clkin_ck = {
  155. .name = "sys_clkin_ck",
  156. .rate = 38400000,
  157. .clksel = sys_clkin_sel,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  160. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  161. .ops = &clkops_null,
  162. .recalc = &omap2_clksel_recalc,
  163. };
  164. static struct clk tie_low_clock_ck = {
  165. .name = "tie_low_clock_ck",
  166. .rate = 0,
  167. .ops = &clkops_null,
  168. };
  169. static struct clk utmi_phy_clkout_ck = {
  170. .name = "utmi_phy_clkout_ck",
  171. .rate = 60000000,
  172. .ops = &clkops_null,
  173. };
  174. static struct clk xclk60mhsp1_ck = {
  175. .name = "xclk60mhsp1_ck",
  176. .rate = 60000000,
  177. .ops = &clkops_null,
  178. };
  179. static struct clk xclk60mhsp2_ck = {
  180. .name = "xclk60mhsp2_ck",
  181. .rate = 60000000,
  182. .ops = &clkops_null,
  183. };
  184. static struct clk xclk60motg_ck = {
  185. .name = "xclk60motg_ck",
  186. .rate = 60000000,
  187. .ops = &clkops_null,
  188. };
  189. /* Module clocks and DPLL outputs */
  190. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  191. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  192. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  193. { .parent = NULL },
  194. };
  195. static struct clk abe_dpll_bypass_clk_mux_ck = {
  196. .name = "abe_dpll_bypass_clk_mux_ck",
  197. .parent = &sys_clkin_ck,
  198. .ops = &clkops_null,
  199. .recalc = &followparent_recalc,
  200. };
  201. static struct clk abe_dpll_refclk_mux_ck = {
  202. .name = "abe_dpll_refclk_mux_ck",
  203. .parent = &sys_clkin_ck,
  204. .clksel = abe_dpll_bypass_clk_mux_sel,
  205. .init = &omap2_init_clksel_parent,
  206. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  207. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  208. .ops = &clkops_null,
  209. .recalc = &omap2_clksel_recalc,
  210. };
  211. /* DPLL_ABE */
  212. static struct dpll_data dpll_abe_dd = {
  213. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  214. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  215. .clk_ref = &abe_dpll_refclk_mux_ck,
  216. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  217. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  218. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  219. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  220. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  221. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  222. .enable_mask = OMAP4430_DPLL_EN_MASK,
  223. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  224. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  225. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  226. .max_divider = OMAP4430_MAX_DPLL_DIV,
  227. .min_divider = 1,
  228. };
  229. static struct clk dpll_abe_ck = {
  230. .name = "dpll_abe_ck",
  231. .parent = &abe_dpll_refclk_mux_ck,
  232. .dpll_data = &dpll_abe_dd,
  233. .init = &omap2_init_dpll_parent,
  234. .ops = &clkops_omap3_noncore_dpll_ops,
  235. .recalc = &omap3_dpll_recalc,
  236. .round_rate = &omap2_dpll_round_rate,
  237. .set_rate = &omap3_noncore_dpll_set_rate,
  238. };
  239. static struct clk dpll_abe_x2_ck = {
  240. .name = "dpll_abe_x2_ck",
  241. .parent = &dpll_abe_ck,
  242. .ops = &clkops_null,
  243. .recalc = &omap3_clkoutx2_recalc,
  244. };
  245. static const struct clksel_rate div31_1to31_rates[] = {
  246. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  247. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  248. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  249. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  250. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  251. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  252. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  253. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  254. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  255. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  256. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  257. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  258. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  259. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  260. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  261. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  262. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  263. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  264. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  265. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  266. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  267. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  268. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  269. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  270. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  271. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  272. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  273. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  274. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  275. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  276. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  277. { .div = 0 },
  278. };
  279. static const struct clksel dpll_abe_m2x2_div[] = {
  280. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  281. { .parent = NULL },
  282. };
  283. static struct clk dpll_abe_m2x2_ck = {
  284. .name = "dpll_abe_m2x2_ck",
  285. .parent = &dpll_abe_x2_ck,
  286. .clksel = dpll_abe_m2x2_div,
  287. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  288. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  289. .ops = &clkops_null,
  290. .recalc = &omap2_clksel_recalc,
  291. .round_rate = &omap2_clksel_round_rate,
  292. .set_rate = &omap2_clksel_set_rate,
  293. };
  294. static struct clk abe_24m_fclk = {
  295. .name = "abe_24m_fclk",
  296. .parent = &dpll_abe_m2x2_ck,
  297. .ops = &clkops_null,
  298. .fixed_div = 8,
  299. .recalc = &omap_fixed_divisor_recalc,
  300. };
  301. static const struct clksel_rate div3_1to4_rates[] = {
  302. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  303. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  304. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  305. { .div = 0 },
  306. };
  307. static const struct clksel abe_clk_div[] = {
  308. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  309. { .parent = NULL },
  310. };
  311. static struct clk abe_clk = {
  312. .name = "abe_clk",
  313. .parent = &dpll_abe_m2x2_ck,
  314. .clksel = abe_clk_div,
  315. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  316. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  317. .ops = &clkops_null,
  318. .recalc = &omap2_clksel_recalc,
  319. .round_rate = &omap2_clksel_round_rate,
  320. .set_rate = &omap2_clksel_set_rate,
  321. };
  322. static const struct clksel_rate div2_1to2_rates[] = {
  323. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  324. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  325. { .div = 0 },
  326. };
  327. static const struct clksel aess_fclk_div[] = {
  328. { .parent = &abe_clk, .rates = div2_1to2_rates },
  329. { .parent = NULL },
  330. };
  331. static struct clk aess_fclk = {
  332. .name = "aess_fclk",
  333. .parent = &abe_clk,
  334. .clksel = aess_fclk_div,
  335. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  336. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  337. .ops = &clkops_null,
  338. .recalc = &omap2_clksel_recalc,
  339. .round_rate = &omap2_clksel_round_rate,
  340. .set_rate = &omap2_clksel_set_rate,
  341. };
  342. static struct clk dpll_abe_m3x2_ck = {
  343. .name = "dpll_abe_m3x2_ck",
  344. .parent = &dpll_abe_x2_ck,
  345. .clksel = dpll_abe_m2x2_div,
  346. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  347. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  348. .ops = &clkops_null,
  349. .recalc = &omap2_clksel_recalc,
  350. .round_rate = &omap2_clksel_round_rate,
  351. .set_rate = &omap2_clksel_set_rate,
  352. };
  353. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  354. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  355. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  356. { .parent = NULL },
  357. };
  358. static struct clk core_hsd_byp_clk_mux_ck = {
  359. .name = "core_hsd_byp_clk_mux_ck",
  360. .parent = &sys_clkin_ck,
  361. .clksel = core_hsd_byp_clk_mux_sel,
  362. .init = &omap2_init_clksel_parent,
  363. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  364. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  365. .ops = &clkops_null,
  366. .recalc = &omap2_clksel_recalc,
  367. };
  368. /* DPLL_CORE */
  369. static struct dpll_data dpll_core_dd = {
  370. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  371. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  372. .clk_ref = &sys_clkin_ck,
  373. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  374. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  375. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  376. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  377. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  378. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  379. .enable_mask = OMAP4430_DPLL_EN_MASK,
  380. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  381. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  382. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  383. .max_divider = OMAP4430_MAX_DPLL_DIV,
  384. .min_divider = 1,
  385. };
  386. static struct clk dpll_core_ck = {
  387. .name = "dpll_core_ck",
  388. .parent = &sys_clkin_ck,
  389. .dpll_data = &dpll_core_dd,
  390. .init = &omap2_init_dpll_parent,
  391. .ops = &clkops_null,
  392. .recalc = &omap3_dpll_recalc,
  393. };
  394. static struct clk dpll_core_x2_ck = {
  395. .name = "dpll_core_x2_ck",
  396. .parent = &dpll_core_ck,
  397. .ops = &clkops_null,
  398. .recalc = &omap3_clkoutx2_recalc,
  399. };
  400. static const struct clksel dpll_core_m6x2_div[] = {
  401. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  402. { .parent = NULL },
  403. };
  404. static struct clk dpll_core_m6x2_ck = {
  405. .name = "dpll_core_m6x2_ck",
  406. .parent = &dpll_core_x2_ck,
  407. .clksel = dpll_core_m6x2_div,
  408. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  409. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  410. .ops = &clkops_null,
  411. .recalc = &omap2_clksel_recalc,
  412. .round_rate = &omap2_clksel_round_rate,
  413. .set_rate = &omap2_clksel_set_rate,
  414. };
  415. static const struct clksel dbgclk_mux_sel[] = {
  416. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  417. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  418. { .parent = NULL },
  419. };
  420. static struct clk dbgclk_mux_ck = {
  421. .name = "dbgclk_mux_ck",
  422. .parent = &sys_clkin_ck,
  423. .ops = &clkops_null,
  424. .recalc = &followparent_recalc,
  425. };
  426. static const struct clksel dpll_core_m2_div[] = {
  427. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  428. { .parent = NULL },
  429. };
  430. static struct clk dpll_core_m2_ck = {
  431. .name = "dpll_core_m2_ck",
  432. .parent = &dpll_core_ck,
  433. .clksel = dpll_core_m2_div,
  434. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  435. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  436. .ops = &clkops_null,
  437. .recalc = &omap2_clksel_recalc,
  438. .round_rate = &omap2_clksel_round_rate,
  439. .set_rate = &omap2_clksel_set_rate,
  440. };
  441. static struct clk ddrphy_ck = {
  442. .name = "ddrphy_ck",
  443. .parent = &dpll_core_m2_ck,
  444. .ops = &clkops_null,
  445. .fixed_div = 2,
  446. .recalc = &omap_fixed_divisor_recalc,
  447. };
  448. static struct clk dpll_core_m5x2_ck = {
  449. .name = "dpll_core_m5x2_ck",
  450. .parent = &dpll_core_x2_ck,
  451. .clksel = dpll_core_m6x2_div,
  452. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  453. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  454. .ops = &clkops_null,
  455. .recalc = &omap2_clksel_recalc,
  456. .round_rate = &omap2_clksel_round_rate,
  457. .set_rate = &omap2_clksel_set_rate,
  458. };
  459. static const struct clksel div_core_div[] = {
  460. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  461. { .parent = NULL },
  462. };
  463. static struct clk div_core_ck = {
  464. .name = "div_core_ck",
  465. .parent = &dpll_core_m5x2_ck,
  466. .clksel = div_core_div,
  467. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  468. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  469. .ops = &clkops_null,
  470. .recalc = &omap2_clksel_recalc,
  471. .round_rate = &omap2_clksel_round_rate,
  472. .set_rate = &omap2_clksel_set_rate,
  473. };
  474. static const struct clksel_rate div4_1to8_rates[] = {
  475. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  476. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  477. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  478. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  479. { .div = 0 },
  480. };
  481. static const struct clksel div_iva_hs_clk_div[] = {
  482. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  483. { .parent = NULL },
  484. };
  485. static struct clk div_iva_hs_clk = {
  486. .name = "div_iva_hs_clk",
  487. .parent = &dpll_core_m5x2_ck,
  488. .clksel = div_iva_hs_clk_div,
  489. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  490. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  491. .ops = &clkops_null,
  492. .recalc = &omap2_clksel_recalc,
  493. .round_rate = &omap2_clksel_round_rate,
  494. .set_rate = &omap2_clksel_set_rate,
  495. };
  496. static struct clk div_mpu_hs_clk = {
  497. .name = "div_mpu_hs_clk",
  498. .parent = &dpll_core_m5x2_ck,
  499. .clksel = div_iva_hs_clk_div,
  500. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  501. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  502. .ops = &clkops_null,
  503. .recalc = &omap2_clksel_recalc,
  504. .round_rate = &omap2_clksel_round_rate,
  505. .set_rate = &omap2_clksel_set_rate,
  506. };
  507. static struct clk dpll_core_m4x2_ck = {
  508. .name = "dpll_core_m4x2_ck",
  509. .parent = &dpll_core_x2_ck,
  510. .clksel = dpll_core_m6x2_div,
  511. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  512. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  513. .ops = &clkops_null,
  514. .recalc = &omap2_clksel_recalc,
  515. .round_rate = &omap2_clksel_round_rate,
  516. .set_rate = &omap2_clksel_set_rate,
  517. };
  518. static struct clk dll_clk_div_ck = {
  519. .name = "dll_clk_div_ck",
  520. .parent = &dpll_core_m4x2_ck,
  521. .ops = &clkops_null,
  522. .fixed_div = 2,
  523. .recalc = &omap_fixed_divisor_recalc,
  524. };
  525. static const struct clksel dpll_abe_m2_div[] = {
  526. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  527. { .parent = NULL },
  528. };
  529. static struct clk dpll_abe_m2_ck = {
  530. .name = "dpll_abe_m2_ck",
  531. .parent = &dpll_abe_ck,
  532. .clksel = dpll_abe_m2_div,
  533. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  534. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  535. .ops = &clkops_null,
  536. .recalc = &omap2_clksel_recalc,
  537. .round_rate = &omap2_clksel_round_rate,
  538. .set_rate = &omap2_clksel_set_rate,
  539. };
  540. static struct clk dpll_core_m3x2_ck = {
  541. .name = "dpll_core_m3x2_ck",
  542. .parent = &dpll_core_x2_ck,
  543. .clksel = dpll_core_m6x2_div,
  544. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  545. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  546. .ops = &clkops_omap2_dflt,
  547. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  548. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  549. .recalc = &omap2_clksel_recalc,
  550. .round_rate = &omap2_clksel_round_rate,
  551. .set_rate = &omap2_clksel_set_rate,
  552. };
  553. static struct clk dpll_core_m7x2_ck = {
  554. .name = "dpll_core_m7x2_ck",
  555. .parent = &dpll_core_x2_ck,
  556. .clksel = dpll_core_m6x2_div,
  557. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  558. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  559. .ops = &clkops_null,
  560. .recalc = &omap2_clksel_recalc,
  561. .round_rate = &omap2_clksel_round_rate,
  562. .set_rate = &omap2_clksel_set_rate,
  563. };
  564. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  565. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  566. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  567. { .parent = NULL },
  568. };
  569. static struct clk iva_hsd_byp_clk_mux_ck = {
  570. .name = "iva_hsd_byp_clk_mux_ck",
  571. .parent = &sys_clkin_ck,
  572. .clksel = iva_hsd_byp_clk_mux_sel,
  573. .init = &omap2_init_clksel_parent,
  574. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  575. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  576. .ops = &clkops_null,
  577. .recalc = &omap2_clksel_recalc,
  578. };
  579. /* DPLL_IVA */
  580. static struct dpll_data dpll_iva_dd = {
  581. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  582. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  583. .clk_ref = &sys_clkin_ck,
  584. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  585. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  586. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  587. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  588. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  589. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  590. .enable_mask = OMAP4430_DPLL_EN_MASK,
  591. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  592. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  593. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  594. .max_divider = OMAP4430_MAX_DPLL_DIV,
  595. .min_divider = 1,
  596. };
  597. static struct clk dpll_iva_ck = {
  598. .name = "dpll_iva_ck",
  599. .parent = &sys_clkin_ck,
  600. .dpll_data = &dpll_iva_dd,
  601. .init = &omap2_init_dpll_parent,
  602. .ops = &clkops_omap3_noncore_dpll_ops,
  603. .recalc = &omap3_dpll_recalc,
  604. .round_rate = &omap2_dpll_round_rate,
  605. .set_rate = &omap3_noncore_dpll_set_rate,
  606. };
  607. static struct clk dpll_iva_x2_ck = {
  608. .name = "dpll_iva_x2_ck",
  609. .parent = &dpll_iva_ck,
  610. .ops = &clkops_null,
  611. .recalc = &omap3_clkoutx2_recalc,
  612. };
  613. static const struct clksel dpll_iva_m4x2_div[] = {
  614. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  615. { .parent = NULL },
  616. };
  617. static struct clk dpll_iva_m4x2_ck = {
  618. .name = "dpll_iva_m4x2_ck",
  619. .parent = &dpll_iva_x2_ck,
  620. .clksel = dpll_iva_m4x2_div,
  621. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  622. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  623. .ops = &clkops_null,
  624. .recalc = &omap2_clksel_recalc,
  625. .round_rate = &omap2_clksel_round_rate,
  626. .set_rate = &omap2_clksel_set_rate,
  627. };
  628. static struct clk dpll_iva_m5x2_ck = {
  629. .name = "dpll_iva_m5x2_ck",
  630. .parent = &dpll_iva_x2_ck,
  631. .clksel = dpll_iva_m4x2_div,
  632. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  633. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  634. .ops = &clkops_null,
  635. .recalc = &omap2_clksel_recalc,
  636. .round_rate = &omap2_clksel_round_rate,
  637. .set_rate = &omap2_clksel_set_rate,
  638. };
  639. /* DPLL_MPU */
  640. static struct dpll_data dpll_mpu_dd = {
  641. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  642. .clk_bypass = &div_mpu_hs_clk,
  643. .clk_ref = &sys_clkin_ck,
  644. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  645. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  646. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  647. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  648. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  649. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  650. .enable_mask = OMAP4430_DPLL_EN_MASK,
  651. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  652. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  653. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  654. .max_divider = OMAP4430_MAX_DPLL_DIV,
  655. .min_divider = 1,
  656. };
  657. static struct clk dpll_mpu_ck = {
  658. .name = "dpll_mpu_ck",
  659. .parent = &sys_clkin_ck,
  660. .dpll_data = &dpll_mpu_dd,
  661. .init = &omap2_init_dpll_parent,
  662. .ops = &clkops_omap3_noncore_dpll_ops,
  663. .recalc = &omap3_dpll_recalc,
  664. .round_rate = &omap2_dpll_round_rate,
  665. .set_rate = &omap3_noncore_dpll_set_rate,
  666. };
  667. static const struct clksel dpll_mpu_m2_div[] = {
  668. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  669. { .parent = NULL },
  670. };
  671. static struct clk dpll_mpu_m2_ck = {
  672. .name = "dpll_mpu_m2_ck",
  673. .parent = &dpll_mpu_ck,
  674. .clksel = dpll_mpu_m2_div,
  675. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  676. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  677. .ops = &clkops_null,
  678. .recalc = &omap2_clksel_recalc,
  679. .round_rate = &omap2_clksel_round_rate,
  680. .set_rate = &omap2_clksel_set_rate,
  681. };
  682. static struct clk per_hs_clk_div_ck = {
  683. .name = "per_hs_clk_div_ck",
  684. .parent = &dpll_abe_m3x2_ck,
  685. .ops = &clkops_null,
  686. .fixed_div = 2,
  687. .recalc = &omap_fixed_divisor_recalc,
  688. };
  689. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  690. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  691. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  692. { .parent = NULL },
  693. };
  694. static struct clk per_hsd_byp_clk_mux_ck = {
  695. .name = "per_hsd_byp_clk_mux_ck",
  696. .parent = &sys_clkin_ck,
  697. .clksel = per_hsd_byp_clk_mux_sel,
  698. .init = &omap2_init_clksel_parent,
  699. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  700. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  701. .ops = &clkops_null,
  702. .recalc = &omap2_clksel_recalc,
  703. };
  704. /* DPLL_PER */
  705. static struct dpll_data dpll_per_dd = {
  706. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  707. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  708. .clk_ref = &sys_clkin_ck,
  709. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  710. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  711. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  712. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  713. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  714. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  715. .enable_mask = OMAP4430_DPLL_EN_MASK,
  716. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  717. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  718. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  719. .max_divider = OMAP4430_MAX_DPLL_DIV,
  720. .min_divider = 1,
  721. };
  722. static struct clk dpll_per_ck = {
  723. .name = "dpll_per_ck",
  724. .parent = &sys_clkin_ck,
  725. .dpll_data = &dpll_per_dd,
  726. .init = &omap2_init_dpll_parent,
  727. .ops = &clkops_omap3_noncore_dpll_ops,
  728. .recalc = &omap3_dpll_recalc,
  729. .round_rate = &omap2_dpll_round_rate,
  730. .set_rate = &omap3_noncore_dpll_set_rate,
  731. };
  732. static const struct clksel dpll_per_m2_div[] = {
  733. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  734. { .parent = NULL },
  735. };
  736. static struct clk dpll_per_m2_ck = {
  737. .name = "dpll_per_m2_ck",
  738. .parent = &dpll_per_ck,
  739. .clksel = dpll_per_m2_div,
  740. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  741. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  742. .ops = &clkops_null,
  743. .recalc = &omap2_clksel_recalc,
  744. .round_rate = &omap2_clksel_round_rate,
  745. .set_rate = &omap2_clksel_set_rate,
  746. };
  747. static struct clk dpll_per_x2_ck = {
  748. .name = "dpll_per_x2_ck",
  749. .parent = &dpll_per_ck,
  750. .ops = &clkops_null,
  751. .recalc = &omap3_clkoutx2_recalc,
  752. };
  753. static const struct clksel dpll_per_m2x2_div[] = {
  754. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  755. { .parent = NULL },
  756. };
  757. static struct clk dpll_per_m2x2_ck = {
  758. .name = "dpll_per_m2x2_ck",
  759. .parent = &dpll_per_x2_ck,
  760. .clksel = dpll_per_m2x2_div,
  761. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  762. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  763. .ops = &clkops_null,
  764. .recalc = &omap2_clksel_recalc,
  765. .round_rate = &omap2_clksel_round_rate,
  766. .set_rate = &omap2_clksel_set_rate,
  767. };
  768. static struct clk dpll_per_m3x2_ck = {
  769. .name = "dpll_per_m3x2_ck",
  770. .parent = &dpll_per_x2_ck,
  771. .clksel = dpll_per_m2x2_div,
  772. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  773. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  774. .ops = &clkops_omap2_dflt,
  775. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  776. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  777. .recalc = &omap2_clksel_recalc,
  778. .round_rate = &omap2_clksel_round_rate,
  779. .set_rate = &omap2_clksel_set_rate,
  780. };
  781. static struct clk dpll_per_m4x2_ck = {
  782. .name = "dpll_per_m4x2_ck",
  783. .parent = &dpll_per_x2_ck,
  784. .clksel = dpll_per_m2x2_div,
  785. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  786. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  787. .ops = &clkops_null,
  788. .recalc = &omap2_clksel_recalc,
  789. .round_rate = &omap2_clksel_round_rate,
  790. .set_rate = &omap2_clksel_set_rate,
  791. };
  792. static struct clk dpll_per_m5x2_ck = {
  793. .name = "dpll_per_m5x2_ck",
  794. .parent = &dpll_per_x2_ck,
  795. .clksel = dpll_per_m2x2_div,
  796. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  797. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  798. .ops = &clkops_null,
  799. .recalc = &omap2_clksel_recalc,
  800. .round_rate = &omap2_clksel_round_rate,
  801. .set_rate = &omap2_clksel_set_rate,
  802. };
  803. static struct clk dpll_per_m6x2_ck = {
  804. .name = "dpll_per_m6x2_ck",
  805. .parent = &dpll_per_x2_ck,
  806. .clksel = dpll_per_m2x2_div,
  807. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  808. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  809. .ops = &clkops_null,
  810. .recalc = &omap2_clksel_recalc,
  811. .round_rate = &omap2_clksel_round_rate,
  812. .set_rate = &omap2_clksel_set_rate,
  813. };
  814. static struct clk dpll_per_m7x2_ck = {
  815. .name = "dpll_per_m7x2_ck",
  816. .parent = &dpll_per_x2_ck,
  817. .clksel = dpll_per_m2x2_div,
  818. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  819. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  820. .ops = &clkops_null,
  821. .recalc = &omap2_clksel_recalc,
  822. .round_rate = &omap2_clksel_round_rate,
  823. .set_rate = &omap2_clksel_set_rate,
  824. };
  825. /* DPLL_UNIPRO */
  826. static struct dpll_data dpll_unipro_dd = {
  827. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  828. .clk_bypass = &sys_clkin_ck,
  829. .clk_ref = &sys_clkin_ck,
  830. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  831. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  832. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  833. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  834. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  835. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  836. .enable_mask = OMAP4430_DPLL_EN_MASK,
  837. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  838. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  839. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  840. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  841. .max_divider = OMAP4430_MAX_DPLL_DIV,
  842. .min_divider = 1,
  843. };
  844. static struct clk dpll_unipro_ck = {
  845. .name = "dpll_unipro_ck",
  846. .parent = &sys_clkin_ck,
  847. .dpll_data = &dpll_unipro_dd,
  848. .init = &omap2_init_dpll_parent,
  849. .ops = &clkops_omap3_noncore_dpll_ops,
  850. .recalc = &omap3_dpll_recalc,
  851. .round_rate = &omap2_dpll_round_rate,
  852. .set_rate = &omap3_noncore_dpll_set_rate,
  853. };
  854. static struct clk dpll_unipro_x2_ck = {
  855. .name = "dpll_unipro_x2_ck",
  856. .parent = &dpll_unipro_ck,
  857. .ops = &clkops_null,
  858. .recalc = &omap3_clkoutx2_recalc,
  859. };
  860. static const struct clksel dpll_unipro_m2x2_div[] = {
  861. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  862. { .parent = NULL },
  863. };
  864. static struct clk dpll_unipro_m2x2_ck = {
  865. .name = "dpll_unipro_m2x2_ck",
  866. .parent = &dpll_unipro_x2_ck,
  867. .clksel = dpll_unipro_m2x2_div,
  868. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  869. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  870. .ops = &clkops_null,
  871. .recalc = &omap2_clksel_recalc,
  872. .round_rate = &omap2_clksel_round_rate,
  873. .set_rate = &omap2_clksel_set_rate,
  874. };
  875. static struct clk usb_hs_clk_div_ck = {
  876. .name = "usb_hs_clk_div_ck",
  877. .parent = &dpll_abe_m3x2_ck,
  878. .ops = &clkops_null,
  879. .fixed_div = 3,
  880. .recalc = &omap_fixed_divisor_recalc,
  881. };
  882. /* DPLL_USB */
  883. static struct dpll_data dpll_usb_dd = {
  884. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  885. .clk_bypass = &usb_hs_clk_div_ck,
  886. .flags = DPLL_J_TYPE,
  887. .clk_ref = &sys_clkin_ck,
  888. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  889. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  890. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  891. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  892. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  893. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  894. .enable_mask = OMAP4430_DPLL_EN_MASK,
  895. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  896. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  897. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  898. .max_divider = OMAP4430_MAX_DPLL_DIV,
  899. .min_divider = 1,
  900. };
  901. static struct clk dpll_usb_ck = {
  902. .name = "dpll_usb_ck",
  903. .parent = &sys_clkin_ck,
  904. .dpll_data = &dpll_usb_dd,
  905. .init = &omap2_init_dpll_parent,
  906. .ops = &clkops_omap3_noncore_dpll_ops,
  907. .recalc = &omap3_dpll_recalc,
  908. .round_rate = &omap2_dpll_round_rate,
  909. .set_rate = &omap3_noncore_dpll_set_rate,
  910. };
  911. static struct clk dpll_usb_clkdcoldo_ck = {
  912. .name = "dpll_usb_clkdcoldo_ck",
  913. .parent = &dpll_usb_ck,
  914. .ops = &clkops_null,
  915. .recalc = &followparent_recalc,
  916. };
  917. static const struct clksel dpll_usb_m2_div[] = {
  918. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  919. { .parent = NULL },
  920. };
  921. static struct clk dpll_usb_m2_ck = {
  922. .name = "dpll_usb_m2_ck",
  923. .parent = &dpll_usb_ck,
  924. .clksel = dpll_usb_m2_div,
  925. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  926. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  927. .ops = &clkops_null,
  928. .recalc = &omap2_clksel_recalc,
  929. .round_rate = &omap2_clksel_round_rate,
  930. .set_rate = &omap2_clksel_set_rate,
  931. };
  932. static const struct clksel ducati_clk_mux_sel[] = {
  933. { .parent = &div_core_ck, .rates = div_1_0_rates },
  934. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  935. { .parent = NULL },
  936. };
  937. static struct clk ducati_clk_mux_ck = {
  938. .name = "ducati_clk_mux_ck",
  939. .parent = &div_core_ck,
  940. .clksel = ducati_clk_mux_sel,
  941. .init = &omap2_init_clksel_parent,
  942. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  943. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  944. .ops = &clkops_null,
  945. .recalc = &omap2_clksel_recalc,
  946. };
  947. static struct clk func_12m_fclk = {
  948. .name = "func_12m_fclk",
  949. .parent = &dpll_per_m2x2_ck,
  950. .ops = &clkops_null,
  951. .fixed_div = 16,
  952. .recalc = &omap_fixed_divisor_recalc,
  953. };
  954. static struct clk func_24m_clk = {
  955. .name = "func_24m_clk",
  956. .parent = &dpll_per_m2_ck,
  957. .ops = &clkops_null,
  958. .fixed_div = 4,
  959. .recalc = &omap_fixed_divisor_recalc,
  960. };
  961. static struct clk func_24mc_fclk = {
  962. .name = "func_24mc_fclk",
  963. .parent = &dpll_per_m2x2_ck,
  964. .ops = &clkops_null,
  965. .fixed_div = 8,
  966. .recalc = &omap_fixed_divisor_recalc,
  967. };
  968. static const struct clksel_rate div2_4to8_rates[] = {
  969. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  970. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  971. { .div = 0 },
  972. };
  973. static const struct clksel func_48m_fclk_div[] = {
  974. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  975. { .parent = NULL },
  976. };
  977. static struct clk func_48m_fclk = {
  978. .name = "func_48m_fclk",
  979. .parent = &dpll_per_m2x2_ck,
  980. .clksel = func_48m_fclk_div,
  981. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  982. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  983. .ops = &clkops_null,
  984. .recalc = &omap2_clksel_recalc,
  985. .round_rate = &omap2_clksel_round_rate,
  986. .set_rate = &omap2_clksel_set_rate,
  987. };
  988. static struct clk func_48mc_fclk = {
  989. .name = "func_48mc_fclk",
  990. .parent = &dpll_per_m2x2_ck,
  991. .ops = &clkops_null,
  992. .fixed_div = 4,
  993. .recalc = &omap_fixed_divisor_recalc,
  994. };
  995. static const struct clksel_rate div2_2to4_rates[] = {
  996. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  997. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  998. { .div = 0 },
  999. };
  1000. static const struct clksel func_64m_fclk_div[] = {
  1001. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  1002. { .parent = NULL },
  1003. };
  1004. static struct clk func_64m_fclk = {
  1005. .name = "func_64m_fclk",
  1006. .parent = &dpll_per_m4x2_ck,
  1007. .clksel = func_64m_fclk_div,
  1008. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1009. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1010. .ops = &clkops_null,
  1011. .recalc = &omap2_clksel_recalc,
  1012. .round_rate = &omap2_clksel_round_rate,
  1013. .set_rate = &omap2_clksel_set_rate,
  1014. };
  1015. static const struct clksel func_96m_fclk_div[] = {
  1016. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  1017. { .parent = NULL },
  1018. };
  1019. static struct clk func_96m_fclk = {
  1020. .name = "func_96m_fclk",
  1021. .parent = &dpll_per_m2x2_ck,
  1022. .clksel = func_96m_fclk_div,
  1023. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1024. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1025. .ops = &clkops_null,
  1026. .recalc = &omap2_clksel_recalc,
  1027. .round_rate = &omap2_clksel_round_rate,
  1028. .set_rate = &omap2_clksel_set_rate,
  1029. };
  1030. static const struct clksel hsmmc6_fclk_sel[] = {
  1031. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1032. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1033. { .parent = NULL },
  1034. };
  1035. static struct clk hsmmc6_fclk = {
  1036. .name = "hsmmc6_fclk",
  1037. .parent = &func_64m_fclk,
  1038. .ops = &clkops_null,
  1039. .recalc = &followparent_recalc,
  1040. };
  1041. static const struct clksel_rate div2_1to8_rates[] = {
  1042. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1043. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1044. { .div = 0 },
  1045. };
  1046. static const struct clksel init_60m_fclk_div[] = {
  1047. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1048. { .parent = NULL },
  1049. };
  1050. static struct clk init_60m_fclk = {
  1051. .name = "init_60m_fclk",
  1052. .parent = &dpll_usb_m2_ck,
  1053. .clksel = init_60m_fclk_div,
  1054. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1055. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. .round_rate = &omap2_clksel_round_rate,
  1059. .set_rate = &omap2_clksel_set_rate,
  1060. };
  1061. static const struct clksel l3_div_div[] = {
  1062. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1063. { .parent = NULL },
  1064. };
  1065. static struct clk l3_div_ck = {
  1066. .name = "l3_div_ck",
  1067. .parent = &div_core_ck,
  1068. .clksel = l3_div_div,
  1069. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1070. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1071. .ops = &clkops_null,
  1072. .recalc = &omap2_clksel_recalc,
  1073. .round_rate = &omap2_clksel_round_rate,
  1074. .set_rate = &omap2_clksel_set_rate,
  1075. };
  1076. static const struct clksel l4_div_div[] = {
  1077. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1078. { .parent = NULL },
  1079. };
  1080. static struct clk l4_div_ck = {
  1081. .name = "l4_div_ck",
  1082. .parent = &l3_div_ck,
  1083. .clksel = l4_div_div,
  1084. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1085. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1086. .ops = &clkops_null,
  1087. .recalc = &omap2_clksel_recalc,
  1088. .round_rate = &omap2_clksel_round_rate,
  1089. .set_rate = &omap2_clksel_set_rate,
  1090. };
  1091. static struct clk lp_clk_div_ck = {
  1092. .name = "lp_clk_div_ck",
  1093. .parent = &dpll_abe_m2x2_ck,
  1094. .ops = &clkops_null,
  1095. .fixed_div = 16,
  1096. .recalc = &omap_fixed_divisor_recalc,
  1097. };
  1098. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1099. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1100. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1101. { .parent = NULL },
  1102. };
  1103. static struct clk l4_wkup_clk_mux_ck = {
  1104. .name = "l4_wkup_clk_mux_ck",
  1105. .parent = &sys_clkin_ck,
  1106. .clksel = l4_wkup_clk_mux_sel,
  1107. .init = &omap2_init_clksel_parent,
  1108. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1109. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1110. .ops = &clkops_null,
  1111. .recalc = &omap2_clksel_recalc,
  1112. };
  1113. static const struct clksel per_abe_nc_fclk_div[] = {
  1114. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1115. { .parent = NULL },
  1116. };
  1117. static struct clk per_abe_nc_fclk = {
  1118. .name = "per_abe_nc_fclk",
  1119. .parent = &dpll_abe_m2_ck,
  1120. .clksel = per_abe_nc_fclk_div,
  1121. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1122. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1123. .ops = &clkops_null,
  1124. .recalc = &omap2_clksel_recalc,
  1125. .round_rate = &omap2_clksel_round_rate,
  1126. .set_rate = &omap2_clksel_set_rate,
  1127. };
  1128. static const struct clksel mcasp2_fclk_sel[] = {
  1129. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1130. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1131. { .parent = NULL },
  1132. };
  1133. static struct clk mcasp2_fclk = {
  1134. .name = "mcasp2_fclk",
  1135. .parent = &func_96m_fclk,
  1136. .ops = &clkops_null,
  1137. .recalc = &followparent_recalc,
  1138. };
  1139. static struct clk mcasp3_fclk = {
  1140. .name = "mcasp3_fclk",
  1141. .parent = &func_96m_fclk,
  1142. .ops = &clkops_null,
  1143. .recalc = &followparent_recalc,
  1144. };
  1145. static struct clk ocp_abe_iclk = {
  1146. .name = "ocp_abe_iclk",
  1147. .parent = &aess_fclk,
  1148. .ops = &clkops_null,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk per_abe_24m_fclk = {
  1152. .name = "per_abe_24m_fclk",
  1153. .parent = &dpll_abe_m2_ck,
  1154. .ops = &clkops_null,
  1155. .fixed_div = 4,
  1156. .recalc = &omap_fixed_divisor_recalc,
  1157. };
  1158. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1159. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1160. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1161. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1162. { .parent = NULL },
  1163. };
  1164. static struct clk pmd_stm_clock_mux_ck = {
  1165. .name = "pmd_stm_clock_mux_ck",
  1166. .parent = &sys_clkin_ck,
  1167. .ops = &clkops_null,
  1168. .recalc = &followparent_recalc,
  1169. };
  1170. static struct clk pmd_trace_clk_mux_ck = {
  1171. .name = "pmd_trace_clk_mux_ck",
  1172. .parent = &sys_clkin_ck,
  1173. .ops = &clkops_null,
  1174. .recalc = &followparent_recalc,
  1175. };
  1176. static const struct clksel syc_clk_div_div[] = {
  1177. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1178. { .parent = NULL },
  1179. };
  1180. static struct clk syc_clk_div_ck = {
  1181. .name = "syc_clk_div_ck",
  1182. .parent = &sys_clkin_ck,
  1183. .clksel = syc_clk_div_div,
  1184. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1185. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1186. .ops = &clkops_null,
  1187. .recalc = &omap2_clksel_recalc,
  1188. .round_rate = &omap2_clksel_round_rate,
  1189. .set_rate = &omap2_clksel_set_rate,
  1190. };
  1191. /* Leaf clocks controlled by modules */
  1192. static struct clk aes1_fck = {
  1193. .name = "aes1_fck",
  1194. .ops = &clkops_omap2_dflt,
  1195. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1196. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1197. .clkdm_name = "l4_secure_clkdm",
  1198. .parent = &l3_div_ck,
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static struct clk aes2_fck = {
  1202. .name = "aes2_fck",
  1203. .ops = &clkops_omap2_dflt,
  1204. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1205. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1206. .clkdm_name = "l4_secure_clkdm",
  1207. .parent = &l3_div_ck,
  1208. .recalc = &followparent_recalc,
  1209. };
  1210. static struct clk aess_fck = {
  1211. .name = "aess_fck",
  1212. .ops = &clkops_omap2_dflt,
  1213. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1214. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1215. .clkdm_name = "abe_clkdm",
  1216. .parent = &aess_fclk,
  1217. .recalc = &followparent_recalc,
  1218. };
  1219. static struct clk bandgap_fclk = {
  1220. .name = "bandgap_fclk",
  1221. .ops = &clkops_omap2_dflt,
  1222. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1223. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1224. .clkdm_name = "l4_wkup_clkdm",
  1225. .parent = &sys_32k_ck,
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static struct clk des3des_fck = {
  1229. .name = "des3des_fck",
  1230. .ops = &clkops_omap2_dflt,
  1231. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1232. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1233. .clkdm_name = "l4_secure_clkdm",
  1234. .parent = &l4_div_ck,
  1235. .recalc = &followparent_recalc,
  1236. };
  1237. static const struct clksel dmic_sync_mux_sel[] = {
  1238. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1239. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1240. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1241. { .parent = NULL },
  1242. };
  1243. static struct clk dmic_sync_mux_ck = {
  1244. .name = "dmic_sync_mux_ck",
  1245. .parent = &abe_24m_fclk,
  1246. .clksel = dmic_sync_mux_sel,
  1247. .init = &omap2_init_clksel_parent,
  1248. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1249. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1250. .ops = &clkops_null,
  1251. .recalc = &omap2_clksel_recalc,
  1252. };
  1253. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1254. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1255. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1256. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1257. { .parent = NULL },
  1258. };
  1259. /* Merged func_dmic_abe_gfclk into dmic */
  1260. static struct clk dmic_fck = {
  1261. .name = "dmic_fck",
  1262. .parent = &dmic_sync_mux_ck,
  1263. .clksel = func_dmic_abe_gfclk_sel,
  1264. .init = &omap2_init_clksel_parent,
  1265. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1266. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1267. .ops = &clkops_omap2_dflt,
  1268. .recalc = &omap2_clksel_recalc,
  1269. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1270. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1271. .clkdm_name = "abe_clkdm",
  1272. };
  1273. static struct clk dsp_fck = {
  1274. .name = "dsp_fck",
  1275. .ops = &clkops_omap2_dflt,
  1276. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1277. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1278. .clkdm_name = "tesla_clkdm",
  1279. .parent = &dpll_iva_m4x2_ck,
  1280. .recalc = &followparent_recalc,
  1281. };
  1282. static struct clk dss_sys_clk = {
  1283. .name = "dss_sys_clk",
  1284. .ops = &clkops_omap2_dflt,
  1285. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1286. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1287. .clkdm_name = "l3_dss_clkdm",
  1288. .parent = &syc_clk_div_ck,
  1289. .recalc = &followparent_recalc,
  1290. };
  1291. static struct clk dss_tv_clk = {
  1292. .name = "dss_tv_clk",
  1293. .ops = &clkops_omap2_dflt,
  1294. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1295. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1296. .clkdm_name = "l3_dss_clkdm",
  1297. .parent = &extalt_clkin_ck,
  1298. .recalc = &followparent_recalc,
  1299. };
  1300. static struct clk dss_dss_clk = {
  1301. .name = "dss_dss_clk",
  1302. .ops = &clkops_omap2_dflt,
  1303. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1304. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1305. .clkdm_name = "l3_dss_clkdm",
  1306. .parent = &dpll_per_m5x2_ck,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk dss_48mhz_clk = {
  1310. .name = "dss_48mhz_clk",
  1311. .ops = &clkops_omap2_dflt,
  1312. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1313. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1314. .clkdm_name = "l3_dss_clkdm",
  1315. .parent = &func_48mc_fclk,
  1316. .recalc = &followparent_recalc,
  1317. };
  1318. static struct clk dss_fck = {
  1319. .name = "dss_fck",
  1320. .ops = &clkops_omap2_dflt,
  1321. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1322. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1323. .clkdm_name = "l3_dss_clkdm",
  1324. .parent = &l3_div_ck,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static struct clk efuse_ctrl_cust_fck = {
  1328. .name = "efuse_ctrl_cust_fck",
  1329. .ops = &clkops_omap2_dflt,
  1330. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1331. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1332. .clkdm_name = "l4_cefuse_clkdm",
  1333. .parent = &sys_clkin_ck,
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static struct clk emif1_fck = {
  1337. .name = "emif1_fck",
  1338. .ops = &clkops_omap2_dflt,
  1339. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1340. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1341. .flags = ENABLE_ON_INIT,
  1342. .clkdm_name = "l3_emif_clkdm",
  1343. .parent = &ddrphy_ck,
  1344. .recalc = &followparent_recalc,
  1345. };
  1346. static struct clk emif2_fck = {
  1347. .name = "emif2_fck",
  1348. .ops = &clkops_omap2_dflt,
  1349. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1350. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1351. .flags = ENABLE_ON_INIT,
  1352. .clkdm_name = "l3_emif_clkdm",
  1353. .parent = &ddrphy_ck,
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. static const struct clksel fdif_fclk_div[] = {
  1357. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1358. { .parent = NULL },
  1359. };
  1360. /* Merged fdif_fclk into fdif */
  1361. static struct clk fdif_fck = {
  1362. .name = "fdif_fck",
  1363. .parent = &dpll_per_m4x2_ck,
  1364. .clksel = fdif_fclk_div,
  1365. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1366. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1367. .ops = &clkops_omap2_dflt,
  1368. .recalc = &omap2_clksel_recalc,
  1369. .round_rate = &omap2_clksel_round_rate,
  1370. .set_rate = &omap2_clksel_set_rate,
  1371. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1372. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1373. .clkdm_name = "iss_clkdm",
  1374. };
  1375. static struct clk fpka_fck = {
  1376. .name = "fpka_fck",
  1377. .ops = &clkops_omap2_dflt,
  1378. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1379. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1380. .clkdm_name = "l4_secure_clkdm",
  1381. .parent = &l4_div_ck,
  1382. .recalc = &followparent_recalc,
  1383. };
  1384. static struct clk gpio1_dbclk = {
  1385. .name = "gpio1_dbclk",
  1386. .ops = &clkops_omap2_dflt,
  1387. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1388. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1389. .clkdm_name = "l4_wkup_clkdm",
  1390. .parent = &sys_32k_ck,
  1391. .recalc = &followparent_recalc,
  1392. };
  1393. static struct clk gpio1_ick = {
  1394. .name = "gpio1_ick",
  1395. .ops = &clkops_omap2_dflt,
  1396. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1397. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1398. .clkdm_name = "l4_wkup_clkdm",
  1399. .parent = &l4_wkup_clk_mux_ck,
  1400. .recalc = &followparent_recalc,
  1401. };
  1402. static struct clk gpio2_dbclk = {
  1403. .name = "gpio2_dbclk",
  1404. .ops = &clkops_omap2_dflt,
  1405. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1406. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1407. .clkdm_name = "l4_per_clkdm",
  1408. .parent = &sys_32k_ck,
  1409. .recalc = &followparent_recalc,
  1410. };
  1411. static struct clk gpio2_ick = {
  1412. .name = "gpio2_ick",
  1413. .ops = &clkops_omap2_dflt,
  1414. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1415. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1416. .clkdm_name = "l4_per_clkdm",
  1417. .parent = &l4_div_ck,
  1418. .recalc = &followparent_recalc,
  1419. };
  1420. static struct clk gpio3_dbclk = {
  1421. .name = "gpio3_dbclk",
  1422. .ops = &clkops_omap2_dflt,
  1423. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1424. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .parent = &sys_32k_ck,
  1427. .recalc = &followparent_recalc,
  1428. };
  1429. static struct clk gpio3_ick = {
  1430. .name = "gpio3_ick",
  1431. .ops = &clkops_omap2_dflt,
  1432. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1433. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1434. .clkdm_name = "l4_per_clkdm",
  1435. .parent = &l4_div_ck,
  1436. .recalc = &followparent_recalc,
  1437. };
  1438. static struct clk gpio4_dbclk = {
  1439. .name = "gpio4_dbclk",
  1440. .ops = &clkops_omap2_dflt,
  1441. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1442. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1443. .clkdm_name = "l4_per_clkdm",
  1444. .parent = &sys_32k_ck,
  1445. .recalc = &followparent_recalc,
  1446. };
  1447. static struct clk gpio4_ick = {
  1448. .name = "gpio4_ick",
  1449. .ops = &clkops_omap2_dflt,
  1450. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1451. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .parent = &l4_div_ck,
  1454. .recalc = &followparent_recalc,
  1455. };
  1456. static struct clk gpio5_dbclk = {
  1457. .name = "gpio5_dbclk",
  1458. .ops = &clkops_omap2_dflt,
  1459. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1460. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1461. .clkdm_name = "l4_per_clkdm",
  1462. .parent = &sys_32k_ck,
  1463. .recalc = &followparent_recalc,
  1464. };
  1465. static struct clk gpio5_ick = {
  1466. .name = "gpio5_ick",
  1467. .ops = &clkops_omap2_dflt,
  1468. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1469. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1470. .clkdm_name = "l4_per_clkdm",
  1471. .parent = &l4_div_ck,
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk gpio6_dbclk = {
  1475. .name = "gpio6_dbclk",
  1476. .ops = &clkops_omap2_dflt,
  1477. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1478. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1479. .clkdm_name = "l4_per_clkdm",
  1480. .parent = &sys_32k_ck,
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static struct clk gpio6_ick = {
  1484. .name = "gpio6_ick",
  1485. .ops = &clkops_omap2_dflt,
  1486. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1487. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1488. .clkdm_name = "l4_per_clkdm",
  1489. .parent = &l4_div_ck,
  1490. .recalc = &followparent_recalc,
  1491. };
  1492. static struct clk gpmc_ick = {
  1493. .name = "gpmc_ick",
  1494. .ops = &clkops_omap2_dflt,
  1495. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1496. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1497. .clkdm_name = "l3_2_clkdm",
  1498. .parent = &l3_div_ck,
  1499. .recalc = &followparent_recalc,
  1500. };
  1501. static const struct clksel sgx_clk_mux_sel[] = {
  1502. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1503. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1504. { .parent = NULL },
  1505. };
  1506. /* Merged sgx_clk_mux into gpu */
  1507. static struct clk gpu_fck = {
  1508. .name = "gpu_fck",
  1509. .parent = &dpll_core_m7x2_ck,
  1510. .clksel = sgx_clk_mux_sel,
  1511. .init = &omap2_init_clksel_parent,
  1512. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1513. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1514. .ops = &clkops_omap2_dflt,
  1515. .recalc = &omap2_clksel_recalc,
  1516. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1517. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1518. .clkdm_name = "l3_gfx_clkdm",
  1519. };
  1520. static struct clk hdq1w_fck = {
  1521. .name = "hdq1w_fck",
  1522. .ops = &clkops_omap2_dflt,
  1523. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1524. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1525. .clkdm_name = "l4_per_clkdm",
  1526. .parent = &func_12m_fclk,
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. static const struct clksel hsi_fclk_div[] = {
  1530. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1531. { .parent = NULL },
  1532. };
  1533. /* Merged hsi_fclk into hsi */
  1534. static struct clk hsi_fck = {
  1535. .name = "hsi_fck",
  1536. .parent = &dpll_per_m2x2_ck,
  1537. .clksel = hsi_fclk_div,
  1538. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1539. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1540. .ops = &clkops_omap2_dflt,
  1541. .recalc = &omap2_clksel_recalc,
  1542. .round_rate = &omap2_clksel_round_rate,
  1543. .set_rate = &omap2_clksel_set_rate,
  1544. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1545. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1546. .clkdm_name = "l3_init_clkdm",
  1547. };
  1548. static struct clk i2c1_fck = {
  1549. .name = "i2c1_fck",
  1550. .ops = &clkops_omap2_dflt,
  1551. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1552. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1553. .clkdm_name = "l4_per_clkdm",
  1554. .parent = &func_96m_fclk,
  1555. .recalc = &followparent_recalc,
  1556. };
  1557. static struct clk i2c2_fck = {
  1558. .name = "i2c2_fck",
  1559. .ops = &clkops_omap2_dflt,
  1560. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1561. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1562. .clkdm_name = "l4_per_clkdm",
  1563. .parent = &func_96m_fclk,
  1564. .recalc = &followparent_recalc,
  1565. };
  1566. static struct clk i2c3_fck = {
  1567. .name = "i2c3_fck",
  1568. .ops = &clkops_omap2_dflt,
  1569. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1570. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1571. .clkdm_name = "l4_per_clkdm",
  1572. .parent = &func_96m_fclk,
  1573. .recalc = &followparent_recalc,
  1574. };
  1575. static struct clk i2c4_fck = {
  1576. .name = "i2c4_fck",
  1577. .ops = &clkops_omap2_dflt,
  1578. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1579. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1580. .clkdm_name = "l4_per_clkdm",
  1581. .parent = &func_96m_fclk,
  1582. .recalc = &followparent_recalc,
  1583. };
  1584. static struct clk ipu_fck = {
  1585. .name = "ipu_fck",
  1586. .ops = &clkops_omap2_dflt,
  1587. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1588. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1589. .clkdm_name = "ducati_clkdm",
  1590. .parent = &ducati_clk_mux_ck,
  1591. .recalc = &followparent_recalc,
  1592. };
  1593. static struct clk iss_ctrlclk = {
  1594. .name = "iss_ctrlclk",
  1595. .ops = &clkops_omap2_dflt,
  1596. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1597. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1598. .clkdm_name = "iss_clkdm",
  1599. .parent = &func_96m_fclk,
  1600. .recalc = &followparent_recalc,
  1601. };
  1602. static struct clk iss_fck = {
  1603. .name = "iss_fck",
  1604. .ops = &clkops_omap2_dflt,
  1605. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1606. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1607. .clkdm_name = "iss_clkdm",
  1608. .parent = &ducati_clk_mux_ck,
  1609. .recalc = &followparent_recalc,
  1610. };
  1611. static struct clk iva_fck = {
  1612. .name = "iva_fck",
  1613. .ops = &clkops_omap2_dflt,
  1614. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1615. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1616. .clkdm_name = "ivahd_clkdm",
  1617. .parent = &dpll_iva_m5x2_ck,
  1618. .recalc = &followparent_recalc,
  1619. };
  1620. static struct clk kbd_fck = {
  1621. .name = "kbd_fck",
  1622. .ops = &clkops_omap2_dflt,
  1623. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1624. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1625. .clkdm_name = "l4_wkup_clkdm",
  1626. .parent = &sys_32k_ck,
  1627. .recalc = &followparent_recalc,
  1628. };
  1629. static struct clk l3_instr_ick = {
  1630. .name = "l3_instr_ick",
  1631. .ops = &clkops_omap2_dflt,
  1632. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1633. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1634. .clkdm_name = "l3_instr_clkdm",
  1635. .flags = ENABLE_ON_INIT,
  1636. .parent = &l3_div_ck,
  1637. .recalc = &followparent_recalc,
  1638. };
  1639. static struct clk l3_main_3_ick = {
  1640. .name = "l3_main_3_ick",
  1641. .ops = &clkops_omap2_dflt,
  1642. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1643. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1644. .clkdm_name = "l3_instr_clkdm",
  1645. .flags = ENABLE_ON_INIT,
  1646. .parent = &l3_div_ck,
  1647. .recalc = &followparent_recalc,
  1648. };
  1649. static struct clk mcasp_sync_mux_ck = {
  1650. .name = "mcasp_sync_mux_ck",
  1651. .parent = &abe_24m_fclk,
  1652. .clksel = dmic_sync_mux_sel,
  1653. .init = &omap2_init_clksel_parent,
  1654. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1655. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1656. .ops = &clkops_null,
  1657. .recalc = &omap2_clksel_recalc,
  1658. };
  1659. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1660. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1661. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1662. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1663. { .parent = NULL },
  1664. };
  1665. /* Merged func_mcasp_abe_gfclk into mcasp */
  1666. static struct clk mcasp_fck = {
  1667. .name = "mcasp_fck",
  1668. .parent = &mcasp_sync_mux_ck,
  1669. .clksel = func_mcasp_abe_gfclk_sel,
  1670. .init = &omap2_init_clksel_parent,
  1671. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1672. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1673. .ops = &clkops_omap2_dflt,
  1674. .recalc = &omap2_clksel_recalc,
  1675. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1676. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1677. .clkdm_name = "abe_clkdm",
  1678. };
  1679. static struct clk mcbsp1_sync_mux_ck = {
  1680. .name = "mcbsp1_sync_mux_ck",
  1681. .parent = &abe_24m_fclk,
  1682. .clksel = dmic_sync_mux_sel,
  1683. .init = &omap2_init_clksel_parent,
  1684. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1685. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1686. .ops = &clkops_null,
  1687. .recalc = &omap2_clksel_recalc,
  1688. };
  1689. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1690. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1691. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1692. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1693. { .parent = NULL },
  1694. };
  1695. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1696. static struct clk mcbsp1_fck = {
  1697. .name = "mcbsp1_fck",
  1698. .parent = &mcbsp1_sync_mux_ck,
  1699. .clksel = func_mcbsp1_gfclk_sel,
  1700. .init = &omap2_init_clksel_parent,
  1701. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1702. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1703. .ops = &clkops_omap2_dflt,
  1704. .recalc = &omap2_clksel_recalc,
  1705. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1706. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1707. .clkdm_name = "abe_clkdm",
  1708. };
  1709. static struct clk mcbsp2_sync_mux_ck = {
  1710. .name = "mcbsp2_sync_mux_ck",
  1711. .parent = &abe_24m_fclk,
  1712. .clksel = dmic_sync_mux_sel,
  1713. .init = &omap2_init_clksel_parent,
  1714. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1715. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1716. .ops = &clkops_null,
  1717. .recalc = &omap2_clksel_recalc,
  1718. };
  1719. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1720. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1721. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1722. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1723. { .parent = NULL },
  1724. };
  1725. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1726. static struct clk mcbsp2_fck = {
  1727. .name = "mcbsp2_fck",
  1728. .parent = &mcbsp2_sync_mux_ck,
  1729. .clksel = func_mcbsp2_gfclk_sel,
  1730. .init = &omap2_init_clksel_parent,
  1731. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1732. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1733. .ops = &clkops_omap2_dflt,
  1734. .recalc = &omap2_clksel_recalc,
  1735. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1736. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1737. .clkdm_name = "abe_clkdm",
  1738. };
  1739. static struct clk mcbsp3_sync_mux_ck = {
  1740. .name = "mcbsp3_sync_mux_ck",
  1741. .parent = &abe_24m_fclk,
  1742. .clksel = dmic_sync_mux_sel,
  1743. .init = &omap2_init_clksel_parent,
  1744. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1745. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1746. .ops = &clkops_null,
  1747. .recalc = &omap2_clksel_recalc,
  1748. };
  1749. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1750. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1751. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1752. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1753. { .parent = NULL },
  1754. };
  1755. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1756. static struct clk mcbsp3_fck = {
  1757. .name = "mcbsp3_fck",
  1758. .parent = &mcbsp3_sync_mux_ck,
  1759. .clksel = func_mcbsp3_gfclk_sel,
  1760. .init = &omap2_init_clksel_parent,
  1761. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1762. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1763. .ops = &clkops_omap2_dflt,
  1764. .recalc = &omap2_clksel_recalc,
  1765. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1766. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1767. .clkdm_name = "abe_clkdm",
  1768. };
  1769. static struct clk mcbsp4_sync_mux_ck = {
  1770. .name = "mcbsp4_sync_mux_ck",
  1771. .parent = &func_96m_fclk,
  1772. .clksel = mcasp2_fclk_sel,
  1773. .init = &omap2_init_clksel_parent,
  1774. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1775. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1776. .ops = &clkops_null,
  1777. .recalc = &omap2_clksel_recalc,
  1778. };
  1779. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1780. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1781. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1782. { .parent = NULL },
  1783. };
  1784. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1785. static struct clk mcbsp4_fck = {
  1786. .name = "mcbsp4_fck",
  1787. .parent = &mcbsp4_sync_mux_ck,
  1788. .clksel = per_mcbsp4_gfclk_sel,
  1789. .init = &omap2_init_clksel_parent,
  1790. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1791. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1792. .ops = &clkops_omap2_dflt,
  1793. .recalc = &omap2_clksel_recalc,
  1794. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1795. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1796. .clkdm_name = "l4_per_clkdm",
  1797. };
  1798. static struct clk mcpdm_fck = {
  1799. .name = "mcpdm_fck",
  1800. .ops = &clkops_omap2_dflt,
  1801. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1802. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1803. .clkdm_name = "abe_clkdm",
  1804. .parent = &pad_clks_ck,
  1805. .recalc = &followparent_recalc,
  1806. };
  1807. static struct clk mcspi1_fck = {
  1808. .name = "mcspi1_fck",
  1809. .ops = &clkops_omap2_dflt,
  1810. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1811. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1812. .clkdm_name = "l4_per_clkdm",
  1813. .parent = &func_48m_fclk,
  1814. .recalc = &followparent_recalc,
  1815. };
  1816. static struct clk mcspi2_fck = {
  1817. .name = "mcspi2_fck",
  1818. .ops = &clkops_omap2_dflt,
  1819. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1820. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1821. .clkdm_name = "l4_per_clkdm",
  1822. .parent = &func_48m_fclk,
  1823. .recalc = &followparent_recalc,
  1824. };
  1825. static struct clk mcspi3_fck = {
  1826. .name = "mcspi3_fck",
  1827. .ops = &clkops_omap2_dflt,
  1828. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1829. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1830. .clkdm_name = "l4_per_clkdm",
  1831. .parent = &func_48m_fclk,
  1832. .recalc = &followparent_recalc,
  1833. };
  1834. static struct clk mcspi4_fck = {
  1835. .name = "mcspi4_fck",
  1836. .ops = &clkops_omap2_dflt,
  1837. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1838. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1839. .clkdm_name = "l4_per_clkdm",
  1840. .parent = &func_48m_fclk,
  1841. .recalc = &followparent_recalc,
  1842. };
  1843. /* Merged hsmmc1_fclk into mmc1 */
  1844. static struct clk mmc1_fck = {
  1845. .name = "mmc1_fck",
  1846. .parent = &func_64m_fclk,
  1847. .clksel = hsmmc6_fclk_sel,
  1848. .init = &omap2_init_clksel_parent,
  1849. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1850. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1851. .ops = &clkops_omap2_dflt,
  1852. .recalc = &omap2_clksel_recalc,
  1853. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1854. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1855. .clkdm_name = "l3_init_clkdm",
  1856. };
  1857. /* Merged hsmmc2_fclk into mmc2 */
  1858. static struct clk mmc2_fck = {
  1859. .name = "mmc2_fck",
  1860. .parent = &func_64m_fclk,
  1861. .clksel = hsmmc6_fclk_sel,
  1862. .init = &omap2_init_clksel_parent,
  1863. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1864. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1865. .ops = &clkops_omap2_dflt,
  1866. .recalc = &omap2_clksel_recalc,
  1867. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1868. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1869. .clkdm_name = "l3_init_clkdm",
  1870. };
  1871. static struct clk mmc3_fck = {
  1872. .name = "mmc3_fck",
  1873. .ops = &clkops_omap2_dflt,
  1874. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1875. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1876. .clkdm_name = "l4_per_clkdm",
  1877. .parent = &func_48m_fclk,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk mmc4_fck = {
  1881. .name = "mmc4_fck",
  1882. .ops = &clkops_omap2_dflt,
  1883. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1884. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1885. .clkdm_name = "l4_per_clkdm",
  1886. .parent = &func_48m_fclk,
  1887. .recalc = &followparent_recalc,
  1888. };
  1889. static struct clk mmc5_fck = {
  1890. .name = "mmc5_fck",
  1891. .ops = &clkops_omap2_dflt,
  1892. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1893. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1894. .clkdm_name = "l4_per_clkdm",
  1895. .parent = &func_48m_fclk,
  1896. .recalc = &followparent_recalc,
  1897. };
  1898. static struct clk ocp2scp_usb_phy_phy_48m = {
  1899. .name = "ocp2scp_usb_phy_phy_48m",
  1900. .ops = &clkops_omap2_dflt,
  1901. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1902. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1903. .clkdm_name = "l3_init_clkdm",
  1904. .parent = &func_48m_fclk,
  1905. .recalc = &followparent_recalc,
  1906. };
  1907. static struct clk ocp2scp_usb_phy_ick = {
  1908. .name = "ocp2scp_usb_phy_ick",
  1909. .ops = &clkops_omap2_dflt,
  1910. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1911. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1912. .clkdm_name = "l3_init_clkdm",
  1913. .parent = &l4_div_ck,
  1914. .recalc = &followparent_recalc,
  1915. };
  1916. static struct clk ocp_wp_noc_ick = {
  1917. .name = "ocp_wp_noc_ick",
  1918. .ops = &clkops_omap2_dflt,
  1919. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1920. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1921. .clkdm_name = "l3_instr_clkdm",
  1922. .flags = ENABLE_ON_INIT,
  1923. .parent = &l3_div_ck,
  1924. .recalc = &followparent_recalc,
  1925. };
  1926. static struct clk rng_ick = {
  1927. .name = "rng_ick",
  1928. .ops = &clkops_omap2_dflt,
  1929. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1930. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1931. .clkdm_name = "l4_secure_clkdm",
  1932. .parent = &l4_div_ck,
  1933. .recalc = &followparent_recalc,
  1934. };
  1935. static struct clk sha2md5_fck = {
  1936. .name = "sha2md5_fck",
  1937. .ops = &clkops_omap2_dflt,
  1938. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1939. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1940. .clkdm_name = "l4_secure_clkdm",
  1941. .parent = &l3_div_ck,
  1942. .recalc = &followparent_recalc,
  1943. };
  1944. static struct clk sl2if_ick = {
  1945. .name = "sl2if_ick",
  1946. .ops = &clkops_omap2_dflt,
  1947. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1948. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1949. .clkdm_name = "ivahd_clkdm",
  1950. .parent = &dpll_iva_m5x2_ck,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk slimbus1_fclk_1 = {
  1954. .name = "slimbus1_fclk_1",
  1955. .ops = &clkops_omap2_dflt,
  1956. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1957. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1958. .clkdm_name = "abe_clkdm",
  1959. .parent = &func_24m_clk,
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk slimbus1_fclk_0 = {
  1963. .name = "slimbus1_fclk_0",
  1964. .ops = &clkops_omap2_dflt,
  1965. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1966. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1967. .clkdm_name = "abe_clkdm",
  1968. .parent = &abe_24m_fclk,
  1969. .recalc = &followparent_recalc,
  1970. };
  1971. static struct clk slimbus1_fclk_2 = {
  1972. .name = "slimbus1_fclk_2",
  1973. .ops = &clkops_omap2_dflt,
  1974. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1975. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1976. .clkdm_name = "abe_clkdm",
  1977. .parent = &pad_clks_ck,
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. static struct clk slimbus1_slimbus_clk = {
  1981. .name = "slimbus1_slimbus_clk",
  1982. .ops = &clkops_omap2_dflt,
  1983. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1984. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1985. .clkdm_name = "abe_clkdm",
  1986. .parent = &slimbus_clk,
  1987. .recalc = &followparent_recalc,
  1988. };
  1989. static struct clk slimbus1_fck = {
  1990. .name = "slimbus1_fck",
  1991. .ops = &clkops_omap2_dflt,
  1992. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1993. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1994. .clkdm_name = "abe_clkdm",
  1995. .parent = &ocp_abe_iclk,
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static struct clk slimbus2_fclk_1 = {
  1999. .name = "slimbus2_fclk_1",
  2000. .ops = &clkops_omap2_dflt,
  2001. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2002. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  2003. .clkdm_name = "l4_per_clkdm",
  2004. .parent = &per_abe_24m_fclk,
  2005. .recalc = &followparent_recalc,
  2006. };
  2007. static struct clk slimbus2_fclk_0 = {
  2008. .name = "slimbus2_fclk_0",
  2009. .ops = &clkops_omap2_dflt,
  2010. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2011. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .parent = &func_24mc_fclk,
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk slimbus2_slimbus_clk = {
  2017. .name = "slimbus2_slimbus_clk",
  2018. .ops = &clkops_omap2_dflt,
  2019. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2020. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2021. .clkdm_name = "l4_per_clkdm",
  2022. .parent = &pad_slimbus_core_clks_ck,
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk slimbus2_fck = {
  2026. .name = "slimbus2_fck",
  2027. .ops = &clkops_omap2_dflt,
  2028. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2029. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2030. .clkdm_name = "l4_per_clkdm",
  2031. .parent = &l4_div_ck,
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. static struct clk smartreflex_core_fck = {
  2035. .name = "smartreflex_core_fck",
  2036. .ops = &clkops_omap2_dflt,
  2037. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2038. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2039. .clkdm_name = "l4_ao_clkdm",
  2040. .parent = &l4_wkup_clk_mux_ck,
  2041. .recalc = &followparent_recalc,
  2042. };
  2043. static struct clk smartreflex_iva_fck = {
  2044. .name = "smartreflex_iva_fck",
  2045. .ops = &clkops_omap2_dflt,
  2046. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2047. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2048. .clkdm_name = "l4_ao_clkdm",
  2049. .parent = &l4_wkup_clk_mux_ck,
  2050. .recalc = &followparent_recalc,
  2051. };
  2052. static struct clk smartreflex_mpu_fck = {
  2053. .name = "smartreflex_mpu_fck",
  2054. .ops = &clkops_omap2_dflt,
  2055. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2056. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2057. .clkdm_name = "l4_ao_clkdm",
  2058. .parent = &l4_wkup_clk_mux_ck,
  2059. .recalc = &followparent_recalc,
  2060. };
  2061. /* Merged dmt1_clk_mux into timer1 */
  2062. static struct clk timer1_fck = {
  2063. .name = "timer1_fck",
  2064. .parent = &sys_clkin_ck,
  2065. .clksel = abe_dpll_bypass_clk_mux_sel,
  2066. .init = &omap2_init_clksel_parent,
  2067. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2068. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2069. .ops = &clkops_omap2_dflt,
  2070. .recalc = &omap2_clksel_recalc,
  2071. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2072. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2073. .clkdm_name = "l4_wkup_clkdm",
  2074. };
  2075. /* Merged cm2_dm10_mux into timer10 */
  2076. static struct clk timer10_fck = {
  2077. .name = "timer10_fck",
  2078. .parent = &sys_clkin_ck,
  2079. .clksel = abe_dpll_bypass_clk_mux_sel,
  2080. .init = &omap2_init_clksel_parent,
  2081. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2082. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2083. .ops = &clkops_omap2_dflt,
  2084. .recalc = &omap2_clksel_recalc,
  2085. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2086. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2087. .clkdm_name = "l4_per_clkdm",
  2088. };
  2089. /* Merged cm2_dm11_mux into timer11 */
  2090. static struct clk timer11_fck = {
  2091. .name = "timer11_fck",
  2092. .parent = &sys_clkin_ck,
  2093. .clksel = abe_dpll_bypass_clk_mux_sel,
  2094. .init = &omap2_init_clksel_parent,
  2095. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2096. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2097. .ops = &clkops_omap2_dflt,
  2098. .recalc = &omap2_clksel_recalc,
  2099. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2100. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2101. .clkdm_name = "l4_per_clkdm",
  2102. };
  2103. /* Merged cm2_dm2_mux into timer2 */
  2104. static struct clk timer2_fck = {
  2105. .name = "timer2_fck",
  2106. .parent = &sys_clkin_ck,
  2107. .clksel = abe_dpll_bypass_clk_mux_sel,
  2108. .init = &omap2_init_clksel_parent,
  2109. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2110. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2111. .ops = &clkops_omap2_dflt,
  2112. .recalc = &omap2_clksel_recalc,
  2113. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2114. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2115. .clkdm_name = "l4_per_clkdm",
  2116. };
  2117. /* Merged cm2_dm3_mux into timer3 */
  2118. static struct clk timer3_fck = {
  2119. .name = "timer3_fck",
  2120. .parent = &sys_clkin_ck,
  2121. .clksel = abe_dpll_bypass_clk_mux_sel,
  2122. .init = &omap2_init_clksel_parent,
  2123. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2124. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2125. .ops = &clkops_omap2_dflt,
  2126. .recalc = &omap2_clksel_recalc,
  2127. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2128. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2129. .clkdm_name = "l4_per_clkdm",
  2130. };
  2131. /* Merged cm2_dm4_mux into timer4 */
  2132. static struct clk timer4_fck = {
  2133. .name = "timer4_fck",
  2134. .parent = &sys_clkin_ck,
  2135. .clksel = abe_dpll_bypass_clk_mux_sel,
  2136. .init = &omap2_init_clksel_parent,
  2137. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2138. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2139. .ops = &clkops_omap2_dflt,
  2140. .recalc = &omap2_clksel_recalc,
  2141. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2142. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2143. .clkdm_name = "l4_per_clkdm",
  2144. };
  2145. static const struct clksel timer5_sync_mux_sel[] = {
  2146. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2147. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2148. { .parent = NULL },
  2149. };
  2150. /* Merged timer5_sync_mux into timer5 */
  2151. static struct clk timer5_fck = {
  2152. .name = "timer5_fck",
  2153. .parent = &syc_clk_div_ck,
  2154. .clksel = timer5_sync_mux_sel,
  2155. .init = &omap2_init_clksel_parent,
  2156. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2157. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2158. .ops = &clkops_omap2_dflt,
  2159. .recalc = &omap2_clksel_recalc,
  2160. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2162. .clkdm_name = "abe_clkdm",
  2163. };
  2164. /* Merged timer6_sync_mux into timer6 */
  2165. static struct clk timer6_fck = {
  2166. .name = "timer6_fck",
  2167. .parent = &syc_clk_div_ck,
  2168. .clksel = timer5_sync_mux_sel,
  2169. .init = &omap2_init_clksel_parent,
  2170. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2171. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2172. .ops = &clkops_omap2_dflt,
  2173. .recalc = &omap2_clksel_recalc,
  2174. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2175. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2176. .clkdm_name = "abe_clkdm",
  2177. };
  2178. /* Merged timer7_sync_mux into timer7 */
  2179. static struct clk timer7_fck = {
  2180. .name = "timer7_fck",
  2181. .parent = &syc_clk_div_ck,
  2182. .clksel = timer5_sync_mux_sel,
  2183. .init = &omap2_init_clksel_parent,
  2184. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2185. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2186. .ops = &clkops_omap2_dflt,
  2187. .recalc = &omap2_clksel_recalc,
  2188. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2189. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2190. .clkdm_name = "abe_clkdm",
  2191. };
  2192. /* Merged timer8_sync_mux into timer8 */
  2193. static struct clk timer8_fck = {
  2194. .name = "timer8_fck",
  2195. .parent = &syc_clk_div_ck,
  2196. .clksel = timer5_sync_mux_sel,
  2197. .init = &omap2_init_clksel_parent,
  2198. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2199. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2200. .ops = &clkops_omap2_dflt,
  2201. .recalc = &omap2_clksel_recalc,
  2202. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2203. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2204. .clkdm_name = "abe_clkdm",
  2205. };
  2206. /* Merged cm2_dm9_mux into timer9 */
  2207. static struct clk timer9_fck = {
  2208. .name = "timer9_fck",
  2209. .parent = &sys_clkin_ck,
  2210. .clksel = abe_dpll_bypass_clk_mux_sel,
  2211. .init = &omap2_init_clksel_parent,
  2212. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2213. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2214. .ops = &clkops_omap2_dflt,
  2215. .recalc = &omap2_clksel_recalc,
  2216. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2217. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2218. .clkdm_name = "l4_per_clkdm",
  2219. };
  2220. static struct clk uart1_fck = {
  2221. .name = "uart1_fck",
  2222. .ops = &clkops_omap2_dflt,
  2223. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2224. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2225. .clkdm_name = "l4_per_clkdm",
  2226. .parent = &func_48m_fclk,
  2227. .recalc = &followparent_recalc,
  2228. };
  2229. static struct clk uart2_fck = {
  2230. .name = "uart2_fck",
  2231. .ops = &clkops_omap2_dflt,
  2232. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2233. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2234. .clkdm_name = "l4_per_clkdm",
  2235. .parent = &func_48m_fclk,
  2236. .recalc = &followparent_recalc,
  2237. };
  2238. static struct clk uart3_fck = {
  2239. .name = "uart3_fck",
  2240. .ops = &clkops_omap2_dflt,
  2241. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2242. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2243. .clkdm_name = "l4_per_clkdm",
  2244. .parent = &func_48m_fclk,
  2245. .recalc = &followparent_recalc,
  2246. };
  2247. static struct clk uart4_fck = {
  2248. .name = "uart4_fck",
  2249. .ops = &clkops_omap2_dflt,
  2250. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2251. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2252. .clkdm_name = "l4_per_clkdm",
  2253. .parent = &func_48m_fclk,
  2254. .recalc = &followparent_recalc,
  2255. };
  2256. static struct clk usb_host_fs_fck = {
  2257. .name = "usb_host_fs_fck",
  2258. .ops = &clkops_omap2_dflt,
  2259. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2260. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2261. .clkdm_name = "l3_init_clkdm",
  2262. .parent = &func_48mc_fclk,
  2263. .recalc = &followparent_recalc,
  2264. };
  2265. static const struct clksel utmi_p1_gfclk_sel[] = {
  2266. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2267. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2268. { .parent = NULL },
  2269. };
  2270. static struct clk utmi_p1_gfclk = {
  2271. .name = "utmi_p1_gfclk",
  2272. .parent = &init_60m_fclk,
  2273. .clksel = utmi_p1_gfclk_sel,
  2274. .init = &omap2_init_clksel_parent,
  2275. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2276. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2277. .ops = &clkops_null,
  2278. .recalc = &omap2_clksel_recalc,
  2279. };
  2280. static struct clk usb_host_hs_utmi_p1_clk = {
  2281. .name = "usb_host_hs_utmi_p1_clk",
  2282. .ops = &clkops_omap2_dflt,
  2283. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2284. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2285. .clkdm_name = "l3_init_clkdm",
  2286. .parent = &utmi_p1_gfclk,
  2287. .recalc = &followparent_recalc,
  2288. };
  2289. static const struct clksel utmi_p2_gfclk_sel[] = {
  2290. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2291. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2292. { .parent = NULL },
  2293. };
  2294. static struct clk utmi_p2_gfclk = {
  2295. .name = "utmi_p2_gfclk",
  2296. .parent = &init_60m_fclk,
  2297. .clksel = utmi_p2_gfclk_sel,
  2298. .init = &omap2_init_clksel_parent,
  2299. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2300. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2301. .ops = &clkops_null,
  2302. .recalc = &omap2_clksel_recalc,
  2303. };
  2304. static struct clk usb_host_hs_utmi_p2_clk = {
  2305. .name = "usb_host_hs_utmi_p2_clk",
  2306. .ops = &clkops_omap2_dflt,
  2307. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2308. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2309. .clkdm_name = "l3_init_clkdm",
  2310. .parent = &utmi_p2_gfclk,
  2311. .recalc = &followparent_recalc,
  2312. };
  2313. static struct clk usb_host_hs_utmi_p3_clk = {
  2314. .name = "usb_host_hs_utmi_p3_clk",
  2315. .ops = &clkops_omap2_dflt,
  2316. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2317. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2318. .clkdm_name = "l3_init_clkdm",
  2319. .parent = &init_60m_fclk,
  2320. .recalc = &followparent_recalc,
  2321. };
  2322. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2323. .name = "usb_host_hs_hsic480m_p1_clk",
  2324. .ops = &clkops_omap2_dflt,
  2325. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2326. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2327. .clkdm_name = "l3_init_clkdm",
  2328. .parent = &dpll_usb_m2_ck,
  2329. .recalc = &followparent_recalc,
  2330. };
  2331. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2332. .name = "usb_host_hs_hsic60m_p1_clk",
  2333. .ops = &clkops_omap2_dflt,
  2334. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2335. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2336. .clkdm_name = "l3_init_clkdm",
  2337. .parent = &init_60m_fclk,
  2338. .recalc = &followparent_recalc,
  2339. };
  2340. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2341. .name = "usb_host_hs_hsic60m_p2_clk",
  2342. .ops = &clkops_omap2_dflt,
  2343. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2344. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2345. .clkdm_name = "l3_init_clkdm",
  2346. .parent = &init_60m_fclk,
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2350. .name = "usb_host_hs_hsic480m_p2_clk",
  2351. .ops = &clkops_omap2_dflt,
  2352. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2353. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2354. .clkdm_name = "l3_init_clkdm",
  2355. .parent = &dpll_usb_m2_ck,
  2356. .recalc = &followparent_recalc,
  2357. };
  2358. static struct clk usb_host_hs_func48mclk = {
  2359. .name = "usb_host_hs_func48mclk",
  2360. .ops = &clkops_omap2_dflt,
  2361. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2362. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2363. .clkdm_name = "l3_init_clkdm",
  2364. .parent = &func_48mc_fclk,
  2365. .recalc = &followparent_recalc,
  2366. };
  2367. static struct clk usb_host_hs_fck = {
  2368. .name = "usb_host_hs_fck",
  2369. .ops = &clkops_omap2_dflt,
  2370. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2371. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2372. .clkdm_name = "l3_init_clkdm",
  2373. .parent = &init_60m_fclk,
  2374. .recalc = &followparent_recalc,
  2375. };
  2376. static const struct clksel otg_60m_gfclk_sel[] = {
  2377. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2378. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2379. { .parent = NULL },
  2380. };
  2381. static struct clk otg_60m_gfclk = {
  2382. .name = "otg_60m_gfclk",
  2383. .parent = &utmi_phy_clkout_ck,
  2384. .clksel = otg_60m_gfclk_sel,
  2385. .init = &omap2_init_clksel_parent,
  2386. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2387. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2388. .ops = &clkops_null,
  2389. .recalc = &omap2_clksel_recalc,
  2390. };
  2391. static struct clk usb_otg_hs_xclk = {
  2392. .name = "usb_otg_hs_xclk",
  2393. .ops = &clkops_omap2_dflt,
  2394. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2395. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2396. .clkdm_name = "l3_init_clkdm",
  2397. .parent = &otg_60m_gfclk,
  2398. .recalc = &followparent_recalc,
  2399. };
  2400. static struct clk usb_otg_hs_ick = {
  2401. .name = "usb_otg_hs_ick",
  2402. .ops = &clkops_omap2_dflt,
  2403. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2404. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2405. .clkdm_name = "l3_init_clkdm",
  2406. .parent = &l3_div_ck,
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk usb_phy_cm_clk32k = {
  2410. .name = "usb_phy_cm_clk32k",
  2411. .ops = &clkops_omap2_dflt,
  2412. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2413. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2414. .clkdm_name = "l4_ao_clkdm",
  2415. .parent = &sys_32k_ck,
  2416. .recalc = &followparent_recalc,
  2417. };
  2418. static struct clk usb_tll_hs_usb_ch2_clk = {
  2419. .name = "usb_tll_hs_usb_ch2_clk",
  2420. .ops = &clkops_omap2_dflt,
  2421. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2422. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2423. .clkdm_name = "l3_init_clkdm",
  2424. .parent = &init_60m_fclk,
  2425. .recalc = &followparent_recalc,
  2426. };
  2427. static struct clk usb_tll_hs_usb_ch0_clk = {
  2428. .name = "usb_tll_hs_usb_ch0_clk",
  2429. .ops = &clkops_omap2_dflt,
  2430. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2431. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2432. .clkdm_name = "l3_init_clkdm",
  2433. .parent = &init_60m_fclk,
  2434. .recalc = &followparent_recalc,
  2435. };
  2436. static struct clk usb_tll_hs_usb_ch1_clk = {
  2437. .name = "usb_tll_hs_usb_ch1_clk",
  2438. .ops = &clkops_omap2_dflt,
  2439. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2440. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2441. .clkdm_name = "l3_init_clkdm",
  2442. .parent = &init_60m_fclk,
  2443. .recalc = &followparent_recalc,
  2444. };
  2445. static struct clk usb_tll_hs_ick = {
  2446. .name = "usb_tll_hs_ick",
  2447. .ops = &clkops_omap2_dflt,
  2448. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2449. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2450. .clkdm_name = "l3_init_clkdm",
  2451. .parent = &l4_div_ck,
  2452. .recalc = &followparent_recalc,
  2453. };
  2454. static const struct clksel_rate div2_14to18_rates[] = {
  2455. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2456. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2457. { .div = 0 },
  2458. };
  2459. static const struct clksel usim_fclk_div[] = {
  2460. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2461. { .parent = NULL },
  2462. };
  2463. static struct clk usim_ck = {
  2464. .name = "usim_ck",
  2465. .parent = &dpll_per_m4x2_ck,
  2466. .clksel = usim_fclk_div,
  2467. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2468. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2469. .ops = &clkops_null,
  2470. .recalc = &omap2_clksel_recalc,
  2471. .round_rate = &omap2_clksel_round_rate,
  2472. .set_rate = &omap2_clksel_set_rate,
  2473. };
  2474. static struct clk usim_fclk = {
  2475. .name = "usim_fclk",
  2476. .ops = &clkops_omap2_dflt,
  2477. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2478. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2479. .clkdm_name = "l4_wkup_clkdm",
  2480. .parent = &usim_ck,
  2481. .recalc = &followparent_recalc,
  2482. };
  2483. static struct clk usim_fck = {
  2484. .name = "usim_fck",
  2485. .ops = &clkops_omap2_dflt,
  2486. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2487. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2488. .clkdm_name = "l4_wkup_clkdm",
  2489. .parent = &sys_32k_ck,
  2490. .recalc = &followparent_recalc,
  2491. };
  2492. static struct clk wd_timer2_fck = {
  2493. .name = "wd_timer2_fck",
  2494. .ops = &clkops_omap2_dflt,
  2495. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2496. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2497. .clkdm_name = "l4_wkup_clkdm",
  2498. .parent = &sys_32k_ck,
  2499. .recalc = &followparent_recalc,
  2500. };
  2501. static struct clk wd_timer3_fck = {
  2502. .name = "wd_timer3_fck",
  2503. .ops = &clkops_omap2_dflt,
  2504. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2505. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2506. .clkdm_name = "abe_clkdm",
  2507. .parent = &sys_32k_ck,
  2508. .recalc = &followparent_recalc,
  2509. };
  2510. /* Remaining optional clocks */
  2511. static const struct clksel stm_clk_div_div[] = {
  2512. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2513. { .parent = NULL },
  2514. };
  2515. static struct clk stm_clk_div_ck = {
  2516. .name = "stm_clk_div_ck",
  2517. .parent = &pmd_stm_clock_mux_ck,
  2518. .clksel = stm_clk_div_div,
  2519. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2520. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2521. .ops = &clkops_null,
  2522. .recalc = &omap2_clksel_recalc,
  2523. .round_rate = &omap2_clksel_round_rate,
  2524. .set_rate = &omap2_clksel_set_rate,
  2525. };
  2526. static const struct clksel trace_clk_div_div[] = {
  2527. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2528. { .parent = NULL },
  2529. };
  2530. static struct clk trace_clk_div_ck = {
  2531. .name = "trace_clk_div_ck",
  2532. .parent = &pmd_trace_clk_mux_ck,
  2533. .clksel = trace_clk_div_div,
  2534. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2535. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2536. .ops = &clkops_null,
  2537. .recalc = &omap2_clksel_recalc,
  2538. .round_rate = &omap2_clksel_round_rate,
  2539. .set_rate = &omap2_clksel_set_rate,
  2540. };
  2541. /* SCRM aux clk nodes */
  2542. static const struct clksel auxclk_sel[] = {
  2543. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2544. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2545. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2546. { .parent = NULL },
  2547. };
  2548. static struct clk auxclk0_ck = {
  2549. .name = "auxclk0_ck",
  2550. .parent = &sys_clkin_ck,
  2551. .init = &omap2_init_clksel_parent,
  2552. .ops = &clkops_omap2_dflt,
  2553. .clksel = auxclk_sel,
  2554. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2555. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2556. .recalc = &omap2_clksel_recalc,
  2557. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2558. .enable_bit = OMAP4_ENABLE_SHIFT,
  2559. };
  2560. static struct clk auxclk1_ck = {
  2561. .name = "auxclk1_ck",
  2562. .parent = &sys_clkin_ck,
  2563. .init = &omap2_init_clksel_parent,
  2564. .ops = &clkops_omap2_dflt,
  2565. .clksel = auxclk_sel,
  2566. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2567. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2568. .recalc = &omap2_clksel_recalc,
  2569. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2570. .enable_bit = OMAP4_ENABLE_SHIFT,
  2571. };
  2572. static struct clk auxclk2_ck = {
  2573. .name = "auxclk2_ck",
  2574. .parent = &sys_clkin_ck,
  2575. .init = &omap2_init_clksel_parent,
  2576. .ops = &clkops_omap2_dflt,
  2577. .clksel = auxclk_sel,
  2578. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2579. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2580. .recalc = &omap2_clksel_recalc,
  2581. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2582. .enable_bit = OMAP4_ENABLE_SHIFT,
  2583. };
  2584. static struct clk auxclk3_ck = {
  2585. .name = "auxclk3_ck",
  2586. .parent = &sys_clkin_ck,
  2587. .init = &omap2_init_clksel_parent,
  2588. .ops = &clkops_omap2_dflt,
  2589. .clksel = auxclk_sel,
  2590. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2591. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2592. .recalc = &omap2_clksel_recalc,
  2593. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2594. .enable_bit = OMAP4_ENABLE_SHIFT,
  2595. };
  2596. static struct clk auxclk4_ck = {
  2597. .name = "auxclk4_ck",
  2598. .parent = &sys_clkin_ck,
  2599. .init = &omap2_init_clksel_parent,
  2600. .ops = &clkops_omap2_dflt,
  2601. .clksel = auxclk_sel,
  2602. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2603. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2604. .recalc = &omap2_clksel_recalc,
  2605. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2606. .enable_bit = OMAP4_ENABLE_SHIFT,
  2607. };
  2608. static struct clk auxclk5_ck = {
  2609. .name = "auxclk5_ck",
  2610. .parent = &sys_clkin_ck,
  2611. .init = &omap2_init_clksel_parent,
  2612. .ops = &clkops_omap2_dflt,
  2613. .clksel = auxclk_sel,
  2614. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2615. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2616. .recalc = &omap2_clksel_recalc,
  2617. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2618. .enable_bit = OMAP4_ENABLE_SHIFT,
  2619. };
  2620. static const struct clksel auxclkreq_sel[] = {
  2621. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2622. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2623. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2624. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2625. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2626. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2627. { .parent = NULL },
  2628. };
  2629. static struct clk auxclkreq0_ck = {
  2630. .name = "auxclkreq0_ck",
  2631. .parent = &auxclk0_ck,
  2632. .init = &omap2_init_clksel_parent,
  2633. .ops = &clkops_null,
  2634. .clksel = auxclkreq_sel,
  2635. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2636. .clksel_mask = OMAP4_MAPPING_MASK,
  2637. .recalc = &omap2_clksel_recalc,
  2638. };
  2639. static struct clk auxclkreq1_ck = {
  2640. .name = "auxclkreq1_ck",
  2641. .parent = &auxclk1_ck,
  2642. .init = &omap2_init_clksel_parent,
  2643. .ops = &clkops_null,
  2644. .clksel = auxclkreq_sel,
  2645. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2646. .clksel_mask = OMAP4_MAPPING_MASK,
  2647. .recalc = &omap2_clksel_recalc,
  2648. };
  2649. static struct clk auxclkreq2_ck = {
  2650. .name = "auxclkreq2_ck",
  2651. .parent = &auxclk2_ck,
  2652. .init = &omap2_init_clksel_parent,
  2653. .ops = &clkops_null,
  2654. .clksel = auxclkreq_sel,
  2655. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2656. .clksel_mask = OMAP4_MAPPING_MASK,
  2657. .recalc = &omap2_clksel_recalc,
  2658. };
  2659. static struct clk auxclkreq3_ck = {
  2660. .name = "auxclkreq3_ck",
  2661. .parent = &auxclk3_ck,
  2662. .init = &omap2_init_clksel_parent,
  2663. .ops = &clkops_null,
  2664. .clksel = auxclkreq_sel,
  2665. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2666. .clksel_mask = OMAP4_MAPPING_MASK,
  2667. .recalc = &omap2_clksel_recalc,
  2668. };
  2669. static struct clk auxclkreq4_ck = {
  2670. .name = "auxclkreq4_ck",
  2671. .parent = &auxclk4_ck,
  2672. .init = &omap2_init_clksel_parent,
  2673. .ops = &clkops_null,
  2674. .clksel = auxclkreq_sel,
  2675. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2676. .clksel_mask = OMAP4_MAPPING_MASK,
  2677. .recalc = &omap2_clksel_recalc,
  2678. };
  2679. static struct clk auxclkreq5_ck = {
  2680. .name = "auxclkreq5_ck",
  2681. .parent = &auxclk5_ck,
  2682. .init = &omap2_init_clksel_parent,
  2683. .ops = &clkops_null,
  2684. .clksel = auxclkreq_sel,
  2685. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2686. .clksel_mask = OMAP4_MAPPING_MASK,
  2687. .recalc = &omap2_clksel_recalc,
  2688. };
  2689. /*
  2690. * clkdev
  2691. */
  2692. static struct omap_clk omap44xx_clks[] = {
  2693. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2694. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2695. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2696. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2697. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2698. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2699. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2700. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2701. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2702. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2703. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2704. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2705. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2706. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2707. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2708. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2709. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2710. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2711. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2712. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2713. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2714. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2715. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2716. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2717. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2718. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2719. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2720. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2721. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2722. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2723. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2724. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2725. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2726. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2727. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2728. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2729. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2730. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2731. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2732. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2733. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2734. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2735. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2736. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2737. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2738. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2739. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2740. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2741. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2742. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2743. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2744. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2745. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2746. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2747. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2748. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2749. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2750. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2751. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2752. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2753. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2754. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2755. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2756. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2757. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2758. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2759. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2760. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2761. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2762. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2763. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2764. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2765. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2766. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2767. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2768. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2769. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2770. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2771. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2772. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2773. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2774. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2775. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2776. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2777. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2778. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2779. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2780. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2781. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2782. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2783. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2784. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2785. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2786. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2787. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2788. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2789. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2790. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2791. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2792. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2793. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2794. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2795. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2796. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2797. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2798. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2799. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2800. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2801. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2802. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2803. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2804. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2805. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2806. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2807. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2808. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2809. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2810. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2811. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2812. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2813. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2814. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2815. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2816. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2817. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2818. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2819. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2820. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2821. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2822. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2823. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2824. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2825. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2826. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2827. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2828. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2829. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2830. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2831. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2832. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2833. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2834. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2835. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2836. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2837. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2838. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2839. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2840. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2841. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2842. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2843. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2844. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2845. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2846. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2847. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2848. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2849. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2850. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2851. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2852. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2853. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2854. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2855. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2856. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2857. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2858. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2859. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2860. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2861. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2862. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2863. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2864. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2865. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2866. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2867. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2868. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2869. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2870. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2871. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2872. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2873. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2874. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2875. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2876. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2877. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2878. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2879. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2880. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2881. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2882. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2883. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2884. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2885. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2886. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2887. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2888. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2889. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2890. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2891. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2892. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2893. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2894. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2895. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2896. CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
  2897. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2898. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2899. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2900. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2901. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2902. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2903. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2904. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2905. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2906. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  2907. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2908. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2909. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2910. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2911. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2912. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2913. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2914. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2915. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2916. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2917. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2918. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2919. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2920. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2921. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2922. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2923. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2924. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2925. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2926. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2927. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2928. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2929. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2930. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2931. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2932. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2933. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2934. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2935. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2936. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2937. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2938. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2939. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2940. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2941. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2942. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2943. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2944. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2945. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2946. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2947. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2948. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2949. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2950. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2951. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2952. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2953. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2954. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2955. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2956. };
  2957. int __init omap4xxx_clk_init(void)
  2958. {
  2959. struct omap_clk *c;
  2960. u32 cpu_clkflg;
  2961. if (cpu_is_omap44xx()) {
  2962. cpu_mask = RATE_IN_4430;
  2963. cpu_clkflg = CK_443X;
  2964. }
  2965. clk_init(&omap2_clk_functions);
  2966. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2967. c++)
  2968. clk_preinit(c->lk.clk);
  2969. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2970. c++)
  2971. if (c->cpu & cpu_clkflg) {
  2972. clkdev_add(&c->lk);
  2973. clk_register(c->lk.clk);
  2974. omap2_init_clk_clkdm(c->lk.clk);
  2975. }
  2976. recalculate_root_clocks();
  2977. /*
  2978. * Only enable those clocks we will need, let the drivers
  2979. * enable other clocks as necessary
  2980. */
  2981. clk_enable_init_clocks();
  2982. return 0;
  2983. }