pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * arch/arm/mach-orion/pci.c
  3. *
  4. * PCI and PCIE functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/mbus.h>
  15. #include <asm/mach/pci.h>
  16. #include <asm/plat-orion/pcie.h>
  17. #include "common.h"
  18. /*****************************************************************************
  19. * Orion has one PCIE controller and one PCI controller.
  20. *
  21. * Note1: The local PCIE bus number is '0'. The local PCI bus number
  22. * follows the scanned PCIE bridged busses, if any.
  23. *
  24. * Note2: It is possible for PCI/PCIE agents to access many subsystem's
  25. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  26. * device bus, Orion registers, etc. However this code only enable the
  27. * access to DDR banks.
  28. ****************************************************************************/
  29. /*****************************************************************************
  30. * PCIE controller
  31. ****************************************************************************/
  32. #define PCIE_BASE ((void __iomem *)ORION_PCIE_VIRT_BASE)
  33. void __init orion_pcie_id(u32 *dev, u32 *rev)
  34. {
  35. *dev = orion_pcie_dev_id(PCIE_BASE);
  36. *rev = orion_pcie_rev(PCIE_BASE);
  37. }
  38. int orion_pcie_local_bus_nr(void)
  39. {
  40. return orion_pcie_get_local_bus_nr(PCIE_BASE);
  41. }
  42. static int pcie_valid_config(int bus, int dev)
  43. {
  44. /*
  45. * Don't go out when trying to access --
  46. * 1. our own device / nonexisting device on local bus
  47. * 2. where there's no device connected (no link)
  48. */
  49. if (bus == 0 && dev != 1)
  50. return 0;
  51. if (!orion_pcie_link_up(PCIE_BASE))
  52. return 0;
  53. return 1;
  54. }
  55. /*
  56. * PCIE config cycles are done by programming the PCIE_CONF_ADDR register
  57. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  58. * transactions are atomic.
  59. */
  60. static DEFINE_SPINLOCK(orion_pcie_lock);
  61. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  62. int size, u32 *val)
  63. {
  64. unsigned long flags;
  65. int ret;
  66. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  67. *val = 0xffffffff;
  68. return PCIBIOS_DEVICE_NOT_FOUND;
  69. }
  70. spin_lock_irqsave(&orion_pcie_lock, flags);
  71. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  72. spin_unlock_irqrestore(&orion_pcie_lock, flags);
  73. return ret;
  74. }
  75. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  76. int where, int size, u32 *val)
  77. {
  78. int ret;
  79. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  80. *val = 0xffffffff;
  81. return PCIBIOS_DEVICE_NOT_FOUND;
  82. }
  83. /*
  84. * We only support access to the non-extended configuration
  85. * space when using the WA access method (or we would have to
  86. * sacrifice 256M of CPU virtual address space.)
  87. */
  88. if (where >= 0x100) {
  89. *val = 0xffffffff;
  90. return PCIBIOS_DEVICE_NOT_FOUND;
  91. }
  92. ret = orion_pcie_rd_conf_wa((void __iomem *)ORION_PCIE_WA_VIRT_BASE,
  93. bus, devfn, where, size, val);
  94. return ret;
  95. }
  96. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  97. int where, int size, u32 val)
  98. {
  99. unsigned long flags;
  100. int ret;
  101. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  102. return PCIBIOS_DEVICE_NOT_FOUND;
  103. spin_lock_irqsave(&orion_pcie_lock, flags);
  104. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  105. spin_unlock_irqrestore(&orion_pcie_lock, flags);
  106. return ret;
  107. }
  108. struct pci_ops pcie_ops = {
  109. .read = pcie_rd_conf,
  110. .write = pcie_wr_conf,
  111. };
  112. static int __init pcie_setup(struct pci_sys_data *sys)
  113. {
  114. struct resource *res;
  115. int dev;
  116. /*
  117. * Generic PCIe unit setup.
  118. */
  119. orion_pcie_setup(PCIE_BASE, &orion_mbus_dram_info);
  120. /*
  121. * Check whether to apply Orion-1/Orion-NAS PCIe config
  122. * read transaction workaround.
  123. */
  124. dev = orion_pcie_dev_id(PCIE_BASE);
  125. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  126. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  127. "read transaction workaround\n");
  128. pcie_ops.read = pcie_rd_conf_wa;
  129. }
  130. /*
  131. * Request resources.
  132. */
  133. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  134. if (!res)
  135. panic("pcie_setup unable to alloc resources");
  136. /*
  137. * IORESOURCE_IO
  138. */
  139. res[0].name = "PCI-EX I/O Space";
  140. res[0].flags = IORESOURCE_IO;
  141. res[0].start = ORION_PCIE_IO_BUS_BASE;
  142. res[0].end = res[0].start + ORION_PCIE_IO_SIZE - 1;
  143. if (request_resource(&ioport_resource, &res[0]))
  144. panic("Request PCIE IO resource failed\n");
  145. sys->resource[0] = &res[0];
  146. /*
  147. * IORESOURCE_MEM
  148. */
  149. res[1].name = "PCI-EX Memory Space";
  150. res[1].flags = IORESOURCE_MEM;
  151. res[1].start = ORION_PCIE_MEM_PHYS_BASE;
  152. res[1].end = res[1].start + ORION_PCIE_MEM_SIZE - 1;
  153. if (request_resource(&iomem_resource, &res[1]))
  154. panic("Request PCIE Memory resource failed\n");
  155. sys->resource[1] = &res[1];
  156. sys->resource[2] = NULL;
  157. sys->io_offset = 0;
  158. return 1;
  159. }
  160. /*****************************************************************************
  161. * PCI controller
  162. ****************************************************************************/
  163. #define PCI_MODE ORION_PCI_REG(0xd00)
  164. #define PCI_CMD ORION_PCI_REG(0xc00)
  165. #define PCI_P2P_CONF ORION_PCI_REG(0x1d14)
  166. #define PCI_CONF_ADDR ORION_PCI_REG(0xc78)
  167. #define PCI_CONF_DATA ORION_PCI_REG(0xc7c)
  168. /*
  169. * PCI_MODE bits
  170. */
  171. #define PCI_MODE_64BIT (1 << 2)
  172. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  173. /*
  174. * PCI_CMD bits
  175. */
  176. #define PCI_CMD_HOST_REORDER (1 << 29)
  177. /*
  178. * PCI_P2P_CONF bits
  179. */
  180. #define PCI_P2P_BUS_OFFS 16
  181. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  182. #define PCI_P2P_DEV_OFFS 24
  183. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  184. /*
  185. * PCI_CONF_ADDR bits
  186. */
  187. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  188. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  189. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  190. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  191. #define PCI_CONF_ADDR_EN (1 << 31)
  192. /*
  193. * Internal configuration space
  194. */
  195. #define PCI_CONF_FUNC_STAT_CMD 0
  196. #define PCI_CONF_REG_STAT_CMD 4
  197. #define PCIX_STAT 0x64
  198. #define PCIX_STAT_BUS_OFFS 8
  199. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  200. /*
  201. * PCI Address Decode Windows registers
  202. */
  203. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION_PCI_REG(0xc08) : \
  204. ((n) == 1) ? ORION_PCI_REG(0xd08) : \
  205. ((n) == 2) ? ORION_PCI_REG(0xc0c) : \
  206. ((n) == 3) ? ORION_PCI_REG(0xd0c) : 0)
  207. #define PCI_BAR_REMAP_DDR_CS(n) (((n) ==0) ? ORION_PCI_REG(0xc48) : \
  208. ((n) == 1) ? ORION_PCI_REG(0xd48) : \
  209. ((n) == 2) ? ORION_PCI_REG(0xc4c) : \
  210. ((n) == 3) ? ORION_PCI_REG(0xd4c) : 0)
  211. #define PCI_BAR_ENABLE ORION_PCI_REG(0xc3c)
  212. #define PCI_ADDR_DECODE_CTRL ORION_PCI_REG(0xd3c)
  213. /*
  214. * PCI configuration helpers for BAR settings
  215. */
  216. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  217. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  218. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  219. /*
  220. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  221. * and then reading the PCI_CONF_DATA register. Need to make sure these
  222. * transactions are atomic.
  223. */
  224. static DEFINE_SPINLOCK(orion_pci_lock);
  225. int orion_pci_local_bus_nr(void)
  226. {
  227. u32 conf = orion_read(PCI_P2P_CONF);
  228. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  229. }
  230. static int orion_pci_local_dev_nr(void)
  231. {
  232. u32 conf = orion_read(PCI_P2P_CONF);
  233. return((conf & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS);
  234. }
  235. static int orion_pci_hw_rd_conf(int bus, int dev, u32 func,
  236. u32 where, u32 size, u32 *val)
  237. {
  238. unsigned long flags;
  239. spin_lock_irqsave(&orion_pci_lock, flags);
  240. orion_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
  241. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  242. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);
  243. *val = orion_read(PCI_CONF_DATA);
  244. if (size == 1)
  245. *val = (*val >> (8*(where & 0x3))) & 0xff;
  246. else if (size == 2)
  247. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  248. spin_unlock_irqrestore(&orion_pci_lock, flags);
  249. return PCIBIOS_SUCCESSFUL;
  250. }
  251. static int orion_pci_hw_wr_conf(int bus, int dev, u32 func,
  252. u32 where, u32 size, u32 val)
  253. {
  254. unsigned long flags;
  255. int ret = PCIBIOS_SUCCESSFUL;
  256. spin_lock_irqsave(&orion_pci_lock, flags);
  257. orion_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
  258. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  259. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);
  260. if (size == 4) {
  261. __raw_writel(val, PCI_CONF_DATA);
  262. } else if (size == 2) {
  263. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  264. } else if (size == 1) {
  265. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  266. } else {
  267. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  268. }
  269. spin_unlock_irqrestore(&orion_pci_lock, flags);
  270. return ret;
  271. }
  272. static int orion_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  273. int where, int size, u32 *val)
  274. {
  275. /*
  276. * Don't go out for local device
  277. */
  278. if ((orion_pci_local_bus_nr() == bus->number) &&
  279. (orion_pci_local_dev_nr() == PCI_SLOT(devfn))) {
  280. *val = 0xffffffff;
  281. return PCIBIOS_DEVICE_NOT_FOUND;
  282. }
  283. return orion_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  284. PCI_FUNC(devfn), where, size, val);
  285. }
  286. static int orion_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  287. int where, int size, u32 val)
  288. {
  289. /*
  290. * Don't go out for local device
  291. */
  292. if ((orion_pci_local_bus_nr() == bus->number) &&
  293. (orion_pci_local_dev_nr() == PCI_SLOT(devfn)))
  294. return PCIBIOS_DEVICE_NOT_FOUND;
  295. return orion_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  296. PCI_FUNC(devfn), where, size, val);
  297. }
  298. struct pci_ops pci_ops = {
  299. .read = orion_pci_rd_conf,
  300. .write = orion_pci_wr_conf,
  301. };
  302. static void __init orion_pci_set_bus_nr(int nr)
  303. {
  304. u32 p2p = orion_read(PCI_P2P_CONF);
  305. if (orion_read(PCI_MODE) & PCI_MODE_PCIX) {
  306. /*
  307. * PCI-X mode
  308. */
  309. u32 pcix_status, bus, dev;
  310. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  311. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  312. orion_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  313. pcix_status &= ~PCIX_STAT_BUS_MASK;
  314. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  315. orion_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  316. } else {
  317. /*
  318. * PCI Conventional mode
  319. */
  320. p2p &= ~PCI_P2P_BUS_MASK;
  321. p2p |= (nr << PCI_P2P_BUS_OFFS);
  322. orion_write(PCI_P2P_CONF, p2p);
  323. }
  324. }
  325. static void __init orion_pci_master_slave_enable(void)
  326. {
  327. int bus_nr, dev_nr, func, reg;
  328. u32 val;
  329. bus_nr = orion_pci_local_bus_nr();
  330. dev_nr = orion_pci_local_dev_nr();
  331. func = PCI_CONF_FUNC_STAT_CMD;
  332. reg = PCI_CONF_REG_STAT_CMD;
  333. orion_pci_hw_rd_conf(bus_nr, dev_nr, func, reg, 4, &val);
  334. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  335. orion_pci_hw_wr_conf(bus_nr, dev_nr, func, reg, 4, val | 0x7);
  336. }
  337. static void __init orion_setup_pci_wins(struct mbus_dram_target_info *dram)
  338. {
  339. u32 win_enable;
  340. int bus;
  341. int dev;
  342. int i;
  343. /*
  344. * First, disable windows.
  345. */
  346. win_enable = 0xffffffff;
  347. orion_write(PCI_BAR_ENABLE, win_enable);
  348. /*
  349. * Setup windows for DDR banks.
  350. */
  351. bus = orion_pci_local_bus_nr();
  352. dev = orion_pci_local_dev_nr();
  353. for (i = 0; i < dram->num_cs; i++) {
  354. struct mbus_dram_window *cs = dram->cs + i;
  355. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  356. u32 reg;
  357. u32 val;
  358. /*
  359. * Write DRAM bank base address register.
  360. */
  361. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  362. orion_pci_hw_rd_conf(bus, dev, func, reg, 4, &val);
  363. val = (cs->base & 0xfffff000) | (val & 0xfff);
  364. orion_pci_hw_wr_conf(bus, dev, func, reg, 4, val);
  365. /*
  366. * Write DRAM bank size register.
  367. */
  368. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  369. orion_pci_hw_wr_conf(bus, dev, func, reg, 4, 0);
  370. orion_write(PCI_BAR_SIZE_DDR_CS(cs->cs_index),
  371. (cs->size - 1) & 0xfffff000);
  372. orion_write(PCI_BAR_REMAP_DDR_CS(cs->cs_index),
  373. cs->base & 0xfffff000);
  374. /*
  375. * Enable decode window for this chip select.
  376. */
  377. win_enable &= ~(1 << cs->cs_index);
  378. }
  379. /*
  380. * Re-enable decode windows.
  381. */
  382. orion_write(PCI_BAR_ENABLE, win_enable);
  383. /*
  384. * Disable automatic update of address remaping when writing to BARs.
  385. */
  386. orion_setbits(PCI_ADDR_DECODE_CTRL, 1);
  387. }
  388. static int __init pci_setup(struct pci_sys_data *sys)
  389. {
  390. struct resource *res;
  391. /*
  392. * Point PCI unit MBUS decode windows to DRAM space.
  393. */
  394. orion_setup_pci_wins(&orion_mbus_dram_info);
  395. /*
  396. * Master + Slave enable
  397. */
  398. orion_pci_master_slave_enable();
  399. /*
  400. * Force ordering
  401. */
  402. orion_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  403. /*
  404. * Request resources
  405. */
  406. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  407. if (!res)
  408. panic("pci_setup unable to alloc resources");
  409. /*
  410. * IORESOURCE_IO
  411. */
  412. res[0].name = "PCI I/O Space";
  413. res[0].flags = IORESOURCE_IO;
  414. res[0].start = ORION_PCI_IO_BUS_BASE;
  415. res[0].end = res[0].start + ORION_PCI_IO_SIZE - 1;
  416. if (request_resource(&ioport_resource, &res[0]))
  417. panic("Request PCI IO resource failed\n");
  418. sys->resource[0] = &res[0];
  419. /*
  420. * IORESOURCE_MEM
  421. */
  422. res[1].name = "PCI Memory Space";
  423. res[1].flags = IORESOURCE_MEM;
  424. res[1].start = ORION_PCI_MEM_PHYS_BASE;
  425. res[1].end = res[1].start + ORION_PCI_MEM_SIZE - 1;
  426. if (request_resource(&iomem_resource, &res[1]))
  427. panic("Request PCI Memory resource failed\n");
  428. sys->resource[1] = &res[1];
  429. sys->resource[2] = NULL;
  430. sys->io_offset = 0;
  431. return 1;
  432. }
  433. /*****************************************************************************
  434. * General PCIE + PCI
  435. ****************************************************************************/
  436. int __init orion_pci_sys_setup(int nr, struct pci_sys_data *sys)
  437. {
  438. int ret = 0;
  439. if (nr == 0) {
  440. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  441. ret = pcie_setup(sys);
  442. } else if (nr == 1) {
  443. orion_pci_set_bus_nr(sys->busnr);
  444. ret = pci_setup(sys);
  445. }
  446. return ret;
  447. }
  448. struct pci_bus __init *orion_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  449. {
  450. struct pci_bus *bus;
  451. if (nr == 0) {
  452. bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
  453. } else if (nr == 1) {
  454. bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
  455. } else {
  456. bus = NULL;
  457. BUG();
  458. }
  459. return bus;
  460. }