mx1.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * Copyright (C) 1997,1998 Russell King
  3. * Copyright (C) 1999 ARM Limited
  4. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. * Copyright (c) 2008 Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __MACH_MX1_H__
  12. #define __MACH_MX1_H__
  13. #include <mach/vmalloc.h>
  14. /*
  15. * Memory map
  16. */
  17. #define MX1_IO_BASE_ADDR 0x00200000
  18. #define MX1_IO_SIZE SZ_1M
  19. #define MX1_CS0_PHYS 0x10000000
  20. #define MX1_CS0_SIZE 0x02000000
  21. #define MX1_CS1_PHYS 0x12000000
  22. #define MX1_CS1_SIZE 0x01000000
  23. #define MX1_CS2_PHYS 0x13000000
  24. #define MX1_CS2_SIZE 0x01000000
  25. #define MX1_CS3_PHYS 0x14000000
  26. #define MX1_CS3_SIZE 0x01000000
  27. #define MX1_CS4_PHYS 0x15000000
  28. #define MX1_CS4_SIZE 0x01000000
  29. #define MX1_CS5_PHYS 0x16000000
  30. #define MX1_CS5_SIZE 0x01000000
  31. /*
  32. * Register BASEs, based on OFFSETs
  33. */
  34. #define MX1_AIPI1_BASE_ADDR (0x00000 + MX1_IO_BASE_ADDR)
  35. #define MX1_WDT_BASE_ADDR (0x01000 + MX1_IO_BASE_ADDR)
  36. #define MX1_TIM1_BASE_ADDR (0x02000 + MX1_IO_BASE_ADDR)
  37. #define MX1_TIM2_BASE_ADDR (0x03000 + MX1_IO_BASE_ADDR)
  38. #define MX1_RTC_BASE_ADDR (0x04000 + MX1_IO_BASE_ADDR)
  39. #define MX1_LCDC_BASE_ADDR (0x05000 + MX1_IO_BASE_ADDR)
  40. #define MX1_UART1_BASE_ADDR (0x06000 + MX1_IO_BASE_ADDR)
  41. #define MX1_UART2_BASE_ADDR (0x07000 + MX1_IO_BASE_ADDR)
  42. #define MX1_PWM_BASE_ADDR (0x08000 + MX1_IO_BASE_ADDR)
  43. #define MX1_DMA_BASE_ADDR (0x09000 + MX1_IO_BASE_ADDR)
  44. #define MX1_AIPI2_BASE_ADDR (0x10000 + MX1_IO_BASE_ADDR)
  45. #define MX1_SIM_BASE_ADDR (0x11000 + MX1_IO_BASE_ADDR)
  46. #define MX1_USBD_BASE_ADDR (0x12000 + MX1_IO_BASE_ADDR)
  47. #define MX1_SPI1_BASE_ADDR (0x13000 + MX1_IO_BASE_ADDR)
  48. #define MX1_MMC_BASE_ADDR (0x14000 + MX1_IO_BASE_ADDR)
  49. #define MX1_ASP_BASE_ADDR (0x15000 + MX1_IO_BASE_ADDR)
  50. #define MX1_BTA_BASE_ADDR (0x16000 + MX1_IO_BASE_ADDR)
  51. #define MX1_I2C_BASE_ADDR (0x17000 + MX1_IO_BASE_ADDR)
  52. #define MX1_SSI_BASE_ADDR (0x18000 + MX1_IO_BASE_ADDR)
  53. #define MX1_SPI2_BASE_ADDR (0x19000 + MX1_IO_BASE_ADDR)
  54. #define MX1_MSHC_BASE_ADDR (0x1A000 + MX1_IO_BASE_ADDR)
  55. #define MX1_CCM_BASE_ADDR (0x1B000 + MX1_IO_BASE_ADDR)
  56. #define MX1_SCM_BASE_ADDR (0x1B804 + MX1_IO_BASE_ADDR)
  57. #define MX1_GPIO_BASE_ADDR (0x1C000 + MX1_IO_BASE_ADDR)
  58. #define MX1_EIM_BASE_ADDR (0x20000 + MX1_IO_BASE_ADDR)
  59. #define MX1_SDRAMC_BASE_ADDR (0x21000 + MX1_IO_BASE_ADDR)
  60. #define MX1_MMA_BASE_ADDR (0x22000 + MX1_IO_BASE_ADDR)
  61. #define MX1_AVIC_BASE_ADDR (0x23000 + MX1_IO_BASE_ADDR)
  62. #define MX1_CSI_BASE_ADDR (0x24000 + MX1_IO_BASE_ADDR)
  63. /* macro to get at IO space when running virtually */
  64. #define MX1_IO_P2V(x) IMX_IO_P2V(x)
  65. #define MX1_IO_ADDRESS(x) IOMEM(MX1_IO_P2V(x))
  66. /* fixed interrput numbers */
  67. #define MX1_INT_SOFTINT 0
  68. #define MX1_CSI_INT 6
  69. #define MX1_DSPA_MAC_INT 7
  70. #define MX1_DSPA_INT 8
  71. #define MX1_COMP_INT 9
  72. #define MX1_MSHC_XINT 10
  73. #define MX1_GPIO_INT_PORTA 11
  74. #define MX1_GPIO_INT_PORTB 12
  75. #define MX1_GPIO_INT_PORTC 13
  76. #define MX1_LCDC_INT 14
  77. #define MX1_SIM_INT 15
  78. #define MX1_SIM_DATA_INT 16
  79. #define MX1_RTC_INT 17
  80. #define MX1_RTC_SAMINT 18
  81. #define MX1_INT_UART2PFERR 19
  82. #define MX1_INT_UART2RTS 20
  83. #define MX1_INT_UART2DTR 21
  84. #define MX1_INT_UART2UARTC 22
  85. #define MX1_INT_UART2TX 23
  86. #define MX1_INT_UART2RX 24
  87. #define MX1_INT_UART1PFERR 25
  88. #define MX1_INT_UART1RTS 26
  89. #define MX1_INT_UART1DTR 27
  90. #define MX1_INT_UART1UARTC 28
  91. #define MX1_INT_UART1TX 29
  92. #define MX1_INT_UART1RX 30
  93. #define MX1_VOICE_DAC_INT 31
  94. #define MX1_VOICE_ADC_INT 32
  95. #define MX1_PEN_DATA_INT 33
  96. #define MX1_PWM_INT 34
  97. #define MX1_SDHC_INT 35
  98. #define MX1_INT_I2C 39
  99. #define MX1_CSPI_INT 41
  100. #define MX1_SSI_TX_INT 42
  101. #define MX1_SSI_TX_ERR_INT 43
  102. #define MX1_SSI_RX_INT 44
  103. #define MX1_SSI_RX_ERR_INT 45
  104. #define MX1_TOUCH_INT 46
  105. #define MX1_USBD_INT0 47
  106. #define MX1_USBD_INT1 48
  107. #define MX1_USBD_INT2 49
  108. #define MX1_USBD_INT3 50
  109. #define MX1_USBD_INT4 51
  110. #define MX1_USBD_INT5 52
  111. #define MX1_USBD_INT6 53
  112. #define MX1_BTSYS_INT 55
  113. #define MX1_BTTIM_INT 56
  114. #define MX1_BTWUI_INT 57
  115. #define MX1_TIM2_INT 58
  116. #define MX1_TIM1_INT 59
  117. #define MX1_DMA_ERR 60
  118. #define MX1_DMA_INT 61
  119. #define MX1_GPIO_INT_PORTD 62
  120. #define MX1_WDT_INT 63
  121. /* DMA */
  122. #define MX1_DMA_REQ_UART3_T 2
  123. #define MX1_DMA_REQ_UART3_R 3
  124. #define MX1_DMA_REQ_SSI2_T 4
  125. #define MX1_DMA_REQ_SSI2_R 5
  126. #define MX1_DMA_REQ_CSI_STAT 6
  127. #define MX1_DMA_REQ_CSI_R 7
  128. #define MX1_DMA_REQ_MSHC 8
  129. #define MX1_DMA_REQ_DSPA_DCT_DOUT 9
  130. #define MX1_DMA_REQ_DSPA_DCT_DIN 10
  131. #define MX1_DMA_REQ_DSPA_MAC 11
  132. #define MX1_DMA_REQ_EXT 12
  133. #define MX1_DMA_REQ_SDHC 13
  134. #define MX1_DMA_REQ_SPI1_R 14
  135. #define MX1_DMA_REQ_SPI1_T 15
  136. #define MX1_DMA_REQ_SSI_T 16
  137. #define MX1_DMA_REQ_SSI_R 17
  138. #define MX1_DMA_REQ_ASP_DAC 18
  139. #define MX1_DMA_REQ_ASP_ADC 19
  140. #define MX1_DMA_REQ_USP_EP(x) (20 + (x))
  141. #define MX1_DMA_REQ_SPI2_R 26
  142. #define MX1_DMA_REQ_SPI2_T 27
  143. #define MX1_DMA_REQ_UART2_T 28
  144. #define MX1_DMA_REQ_UART2_R 29
  145. #define MX1_DMA_REQ_UART1_T 30
  146. #define MX1_DMA_REQ_UART1_R 31
  147. /*
  148. * This doesn't depend on IMX_NEEDS_DEPRECATED_SYMBOLS
  149. * to not break drivers/usb/gadget/imx_udc. Should go
  150. * away after this driver uses the new name.
  151. */
  152. #define USBD_INT0 MX1_USBD_INT0
  153. #ifdef IMX_NEEDS_DEPRECATED_SYMBOLS
  154. /* these should go away */
  155. #define IMX_IO_PHYS MX1_IO_BASE_ADDR
  156. #define IMX_IO_SIZE MX1_IO_SIZE
  157. #define IMX_CS0_PHYS MX1_CS0_PHYS
  158. #define IMX_CS0_SIZE MX1_CS0_SIZE
  159. #define IMX_CS1_PHYS MX1_CS1_PHYS
  160. #define IMX_CS1_SIZE MX1_CS1_SIZE
  161. #define IMX_CS2_PHYS MX1_CS2_PHYS
  162. #define IMX_CS2_SIZE MX1_CS2_SIZE
  163. #define IMX_CS3_PHYS MX1_CS3_PHYS
  164. #define IMX_CS3_SIZE MX1_CS3_SIZE
  165. #define IMX_CS4_PHYS MX1_CS4_PHYS
  166. #define IMX_CS4_SIZE MX1_CS4_SIZE
  167. #define IMX_CS5_PHYS MX1_CS5_PHYS
  168. #define IMX_CS5_SIZE MX1_CS5_SIZE
  169. #define AIPI1_BASE_ADDR MX1_AIPI1_BASE_ADDR
  170. #define WDT_BASE_ADDR MX1_WDT_BASE_ADDR
  171. #define TIM1_BASE_ADDR MX1_TIM1_BASE_ADDR
  172. #define TIM2_BASE_ADDR MX1_TIM2_BASE_ADDR
  173. #define RTC_BASE_ADDR MX1_RTC_BASE_ADDR
  174. #define LCDC_BASE_ADDR MX1_LCDC_BASE_ADDR
  175. #define UART1_BASE_ADDR MX1_UART1_BASE_ADDR
  176. #define UART2_BASE_ADDR MX1_UART2_BASE_ADDR
  177. #define PWM_BASE_ADDR MX1_PWM_BASE_ADDR
  178. #define DMA_BASE_ADDR MX1_DMA_BASE_ADDR
  179. #define AIPI2_BASE_ADDR MX1_AIPI2_BASE_ADDR
  180. #define SIM_BASE_ADDR MX1_SIM_BASE_ADDR
  181. #define USBD_BASE_ADDR MX1_USBD_BASE_ADDR
  182. #define SPI1_BASE_ADDR MX1_SPI1_BASE_ADDR
  183. #define MMC_BASE_ADDR MX1_MMC_BASE_ADDR
  184. #define ASP_BASE_ADDR MX1_ASP_BASE_ADDR
  185. #define BTA_BASE_ADDR MX1_BTA_BASE_ADDR
  186. #define I2C_BASE_ADDR MX1_I2C_BASE_ADDR
  187. #define SSI_BASE_ADDR MX1_SSI_BASE_ADDR
  188. #define SPI2_BASE_ADDR MX1_SPI2_BASE_ADDR
  189. #define MSHC_BASE_ADDR MX1_MSHC_BASE_ADDR
  190. #define CCM_BASE_ADDR MX1_CCM_BASE_ADDR
  191. #define SCM_BASE_ADDR MX1_SCM_BASE_ADDR
  192. #define GPIO_BASE_ADDR MX1_GPIO_BASE_ADDR
  193. #define EIM_BASE_ADDR MX1_EIM_BASE_ADDR
  194. #define SDRAMC_BASE_ADDR MX1_SDRAMC_BASE_ADDR
  195. #define MMA_BASE_ADDR MX1_MMA_BASE_ADDR
  196. #define AVIC_BASE_ADDR MX1_AVIC_BASE_ADDR
  197. #define CSI_BASE_ADDR MX1_CSI_BASE_ADDR
  198. #define IO_ADDRESS(x) MX1_IO_ADDRESS(x)
  199. #define AVIC_IO_ADDRESS(x) IO_ADDRESS(x)
  200. #define INT_SOFTINT MX1_INT_SOFTINT
  201. #define CSI_INT MX1_CSI_INT
  202. #define DSPA_MAC_INT MX1_DSPA_MAC_INT
  203. #define DSPA_INT MX1_DSPA_INT
  204. #define COMP_INT MX1_COMP_INT
  205. #define MSHC_XINT MX1_MSHC_XINT
  206. #define GPIO_INT_PORTA MX1_GPIO_INT_PORTA
  207. #define GPIO_INT_PORTB MX1_GPIO_INT_PORTB
  208. #define GPIO_INT_PORTC MX1_GPIO_INT_PORTC
  209. #define LCDC_INT MX1_LCDC_INT
  210. #define SIM_INT MX1_SIM_INT
  211. #define SIM_DATA_INT MX1_SIM_DATA_INT
  212. #define RTC_INT MX1_RTC_INT
  213. #define RTC_SAMINT MX1_RTC_SAMINT
  214. #define UART2_MINT_PFERR MX1_UART2_MINT_PFERR
  215. #define UART2_MINT_RTS MX1_UART2_MINT_RTS
  216. #define UART2_MINT_DTR MX1_UART2_MINT_DTR
  217. #define UART2_MINT_UARTC MX1_UART2_MINT_UARTC
  218. #define UART2_MINT_TX MX1_UART2_MINT_TX
  219. #define UART2_MINT_RX MX1_UART2_MINT_RX
  220. #define UART1_MINT_PFERR MX1_UART1_MINT_PFERR
  221. #define UART1_MINT_RTS MX1_UART1_MINT_RTS
  222. #define UART1_MINT_DTR MX1_UART1_MINT_DTR
  223. #define UART1_MINT_UARTC MX1_UART1_MINT_UARTC
  224. #define UART1_MINT_TX MX1_UART1_MINT_TX
  225. #define UART1_MINT_RX MX1_UART1_MINT_RX
  226. #define VOICE_DAC_INT MX1_VOICE_DAC_INT
  227. #define VOICE_ADC_INT MX1_VOICE_ADC_INT
  228. #define PEN_DATA_INT MX1_PEN_DATA_INT
  229. #define PWM_INT MX1_PWM_INT
  230. #define SDHC_INT MX1_SDHC_INT
  231. #define I2C_INT MX1_INT_I2C
  232. #define CSPI_INT MX1_CSPI_INT
  233. #define SSI_TX_INT MX1_SSI_TX_INT
  234. #define SSI_TX_ERR_INT MX1_SSI_TX_ERR_INT
  235. #define SSI_RX_INT MX1_SSI_RX_INT
  236. #define SSI_RX_ERR_INT MX1_SSI_RX_ERR_INT
  237. #define TOUCH_INT MX1_TOUCH_INT
  238. #define USBD_INT1 MX1_USBD_INT1
  239. #define USBD_INT2 MX1_USBD_INT2
  240. #define USBD_INT3 MX1_USBD_INT3
  241. #define USBD_INT4 MX1_USBD_INT4
  242. #define USBD_INT5 MX1_USBD_INT5
  243. #define USBD_INT6 MX1_USBD_INT6
  244. #define BTSYS_INT MX1_BTSYS_INT
  245. #define BTTIM_INT MX1_BTTIM_INT
  246. #define BTWUI_INT MX1_BTWUI_INT
  247. #define TIM2_INT MX1_TIM2_INT
  248. #define TIM1_INT MX1_TIM1_INT
  249. #define DMA_ERR MX1_DMA_ERR
  250. #define DMA_INT MX1_DMA_INT
  251. #define GPIO_INT_PORTD MX1_GPIO_INT_PORTD
  252. #define WDT_INT MX1_WDT_INT
  253. #define DMA_REQ_UART3_T MX1_DMA_REQ_UART3_T
  254. #define DMA_REQ_UART3_R MX1_DMA_REQ_UART3_R
  255. #define DMA_REQ_SSI2_T MX1_DMA_REQ_SSI2_T
  256. #define DMA_REQ_SSI2_R MX1_DMA_REQ_SSI2_R
  257. #define DMA_REQ_CSI_STAT MX1_DMA_REQ_CSI_STAT
  258. #define DMA_REQ_CSI_R MX1_DMA_REQ_CSI_R
  259. #define DMA_REQ_MSHC MX1_DMA_REQ_MSHC
  260. #define DMA_REQ_DSPA_DCT_DOUT MX1_DMA_REQ_DSPA_DCT_DOUT
  261. #define DMA_REQ_DSPA_DCT_DIN MX1_DMA_REQ_DSPA_DCT_DIN
  262. #define DMA_REQ_DSPA_MAC MX1_DMA_REQ_DSPA_MAC
  263. #define DMA_REQ_EXT MX1_DMA_REQ_EXT
  264. #define DMA_REQ_SDHC MX1_DMA_REQ_SDHC
  265. #define DMA_REQ_SPI1_R MX1_DMA_REQ_SPI1_R
  266. #define DMA_REQ_SPI1_T MX1_DMA_REQ_SPI1_T
  267. #define DMA_REQ_SSI_T MX1_DMA_REQ_SSI_T
  268. #define DMA_REQ_SSI_R MX1_DMA_REQ_SSI_R
  269. #define DMA_REQ_ASP_DAC MX1_DMA_REQ_ASP_DAC
  270. #define DMA_REQ_ASP_ADC MX1_DMA_REQ_ASP_ADC
  271. #define DMA_REQ_USP_EP(x) MX1_DMA_REQ_USP_EP(x)
  272. #define DMA_REQ_SPI2_R MX1_DMA_REQ_SPI2_R
  273. #define DMA_REQ_SPI2_T MX1_DMA_REQ_SPI2_T
  274. #define DMA_REQ_UART2_T MX1_DMA_REQ_UART2_T
  275. #define DMA_REQ_UART2_R MX1_DMA_REQ_UART2_R
  276. #define DMA_REQ_UART1_T MX1_DMA_REQ_UART1_T
  277. #define DMA_REQ_UART1_R MX1_DMA_REQ_UART1_R
  278. #endif /* ifdef IMX_NEEDS_DEPRECATED_SYMBOLS */
  279. #endif /* ifndef __MACH_MX1_H__ */