dm646x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/gpio.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/dm646x.h>
  18. #include <mach/clock.h>
  19. #include <mach/cputype.h>
  20. #include <mach/edma.h>
  21. #include <mach/irqs.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/time.h>
  25. #include <mach/common.h>
  26. #include "clock.h"
  27. #include "mux.h"
  28. /*
  29. * Device specific clocks
  30. */
  31. #define DM646X_REF_FREQ 27000000
  32. #define DM646X_AUX_FREQ 24000000
  33. static struct pll_data pll1_data = {
  34. .num = 1,
  35. .phys_base = DAVINCI_PLL1_BASE,
  36. };
  37. static struct pll_data pll2_data = {
  38. .num = 2,
  39. .phys_base = DAVINCI_PLL2_BASE,
  40. };
  41. static struct clk ref_clk = {
  42. .name = "ref_clk",
  43. .rate = DM646X_REF_FREQ,
  44. };
  45. static struct clk aux_clkin = {
  46. .name = "aux_clkin",
  47. .rate = DM646X_AUX_FREQ,
  48. };
  49. static struct clk pll1_clk = {
  50. .name = "pll1",
  51. .parent = &ref_clk,
  52. .pll_data = &pll1_data,
  53. .flags = CLK_PLL,
  54. };
  55. static struct clk pll1_sysclk1 = {
  56. .name = "pll1_sysclk1",
  57. .parent = &pll1_clk,
  58. .flags = CLK_PLL,
  59. .div_reg = PLLDIV1,
  60. };
  61. static struct clk pll1_sysclk2 = {
  62. .name = "pll1_sysclk2",
  63. .parent = &pll1_clk,
  64. .flags = CLK_PLL,
  65. .div_reg = PLLDIV2,
  66. };
  67. static struct clk pll1_sysclk3 = {
  68. .name = "pll1_sysclk3",
  69. .parent = &pll1_clk,
  70. .flags = CLK_PLL,
  71. .div_reg = PLLDIV3,
  72. };
  73. static struct clk pll1_sysclk4 = {
  74. .name = "pll1_sysclk4",
  75. .parent = &pll1_clk,
  76. .flags = CLK_PLL,
  77. .div_reg = PLLDIV4,
  78. };
  79. static struct clk pll1_sysclk5 = {
  80. .name = "pll1_sysclk5",
  81. .parent = &pll1_clk,
  82. .flags = CLK_PLL,
  83. .div_reg = PLLDIV5,
  84. };
  85. static struct clk pll1_sysclk6 = {
  86. .name = "pll1_sysclk6",
  87. .parent = &pll1_clk,
  88. .flags = CLK_PLL,
  89. .div_reg = PLLDIV6,
  90. };
  91. static struct clk pll1_sysclk8 = {
  92. .name = "pll1_sysclk8",
  93. .parent = &pll1_clk,
  94. .flags = CLK_PLL,
  95. .div_reg = PLLDIV8,
  96. };
  97. static struct clk pll1_sysclk9 = {
  98. .name = "pll1_sysclk9",
  99. .parent = &pll1_clk,
  100. .flags = CLK_PLL,
  101. .div_reg = PLLDIV9,
  102. };
  103. static struct clk pll1_sysclkbp = {
  104. .name = "pll1_sysclkbp",
  105. .parent = &pll1_clk,
  106. .flags = CLK_PLL | PRE_PLL,
  107. .div_reg = BPDIV,
  108. };
  109. static struct clk pll1_aux_clk = {
  110. .name = "pll1_aux_clk",
  111. .parent = &pll1_clk,
  112. .flags = CLK_PLL | PRE_PLL,
  113. };
  114. static struct clk pll2_clk = {
  115. .name = "pll2_clk",
  116. .parent = &ref_clk,
  117. .pll_data = &pll2_data,
  118. .flags = CLK_PLL,
  119. };
  120. static struct clk pll2_sysclk1 = {
  121. .name = "pll2_sysclk1",
  122. .parent = &pll2_clk,
  123. .flags = CLK_PLL,
  124. .div_reg = PLLDIV1,
  125. };
  126. static struct clk dsp_clk = {
  127. .name = "dsp",
  128. .parent = &pll1_sysclk1,
  129. .lpsc = DM646X_LPSC_C64X_CPU,
  130. .flags = PSC_DSP,
  131. .usecount = 1, /* REVISIT how to disable? */
  132. };
  133. static struct clk arm_clk = {
  134. .name = "arm",
  135. .parent = &pll1_sysclk2,
  136. .lpsc = DM646X_LPSC_ARM,
  137. .flags = ALWAYS_ENABLED,
  138. };
  139. static struct clk uart0_clk = {
  140. .name = "uart0",
  141. .parent = &aux_clkin,
  142. .lpsc = DM646X_LPSC_UART0,
  143. };
  144. static struct clk uart1_clk = {
  145. .name = "uart1",
  146. .parent = &aux_clkin,
  147. .lpsc = DM646X_LPSC_UART1,
  148. };
  149. static struct clk uart2_clk = {
  150. .name = "uart2",
  151. .parent = &aux_clkin,
  152. .lpsc = DM646X_LPSC_UART2,
  153. };
  154. static struct clk i2c_clk = {
  155. .name = "I2CCLK",
  156. .parent = &pll1_sysclk3,
  157. .lpsc = DM646X_LPSC_I2C,
  158. };
  159. static struct clk gpio_clk = {
  160. .name = "gpio",
  161. .parent = &pll1_sysclk3,
  162. .lpsc = DM646X_LPSC_GPIO,
  163. };
  164. static struct clk aemif_clk = {
  165. .name = "aemif",
  166. .parent = &pll1_sysclk3,
  167. .lpsc = DM646X_LPSC_AEMIF,
  168. .flags = ALWAYS_ENABLED,
  169. };
  170. static struct clk emac_clk = {
  171. .name = "emac",
  172. .parent = &pll1_sysclk3,
  173. .lpsc = DM646X_LPSC_EMAC,
  174. };
  175. static struct clk pwm0_clk = {
  176. .name = "pwm0",
  177. .parent = &pll1_sysclk3,
  178. .lpsc = DM646X_LPSC_PWM0,
  179. .usecount = 1, /* REVIST: disabling hangs system */
  180. };
  181. static struct clk pwm1_clk = {
  182. .name = "pwm1",
  183. .parent = &pll1_sysclk3,
  184. .lpsc = DM646X_LPSC_PWM1,
  185. .usecount = 1, /* REVIST: disabling hangs system */
  186. };
  187. static struct clk timer0_clk = {
  188. .name = "timer0",
  189. .parent = &pll1_sysclk3,
  190. .lpsc = DM646X_LPSC_TIMER0,
  191. };
  192. static struct clk timer1_clk = {
  193. .name = "timer1",
  194. .parent = &pll1_sysclk3,
  195. .lpsc = DM646X_LPSC_TIMER1,
  196. };
  197. static struct clk timer2_clk = {
  198. .name = "timer2",
  199. .parent = &pll1_sysclk3,
  200. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  201. };
  202. static struct clk vpif0_clk = {
  203. .name = "vpif0",
  204. .parent = &ref_clk,
  205. .lpsc = DM646X_LPSC_VPSSMSTR,
  206. .flags = ALWAYS_ENABLED,
  207. };
  208. static struct clk vpif1_clk = {
  209. .name = "vpif1",
  210. .parent = &ref_clk,
  211. .lpsc = DM646X_LPSC_VPSSSLV,
  212. .flags = ALWAYS_ENABLED,
  213. };
  214. struct davinci_clk dm646x_clks[] = {
  215. CLK(NULL, "ref", &ref_clk),
  216. CLK(NULL, "aux", &aux_clkin),
  217. CLK(NULL, "pll1", &pll1_clk),
  218. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  219. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  220. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  221. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  222. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  223. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  224. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  225. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  226. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  227. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  228. CLK(NULL, "pll2", &pll2_clk),
  229. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  230. CLK(NULL, "dsp", &dsp_clk),
  231. CLK(NULL, "arm", &arm_clk),
  232. CLK(NULL, "uart0", &uart0_clk),
  233. CLK(NULL, "uart1", &uart1_clk),
  234. CLK(NULL, "uart2", &uart2_clk),
  235. CLK("i2c_davinci.1", NULL, &i2c_clk),
  236. CLK(NULL, "gpio", &gpio_clk),
  237. CLK(NULL, "aemif", &aemif_clk),
  238. CLK("davinci_emac.1", NULL, &emac_clk),
  239. CLK(NULL, "pwm0", &pwm0_clk),
  240. CLK(NULL, "pwm1", &pwm1_clk),
  241. CLK(NULL, "timer0", &timer0_clk),
  242. CLK(NULL, "timer1", &timer1_clk),
  243. CLK("watchdog", NULL, &timer2_clk),
  244. CLK(NULL, "vpif0", &vpif0_clk),
  245. CLK(NULL, "vpif1", &vpif1_clk),
  246. CLK(NULL, NULL, NULL),
  247. };
  248. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  249. static struct resource dm646x_emac_resources[] = {
  250. {
  251. .start = DM646X_EMAC_BASE,
  252. .end = DM646X_EMAC_BASE + 0x47ff,
  253. .flags = IORESOURCE_MEM,
  254. },
  255. {
  256. .start = IRQ_DM646X_EMACRXTHINT,
  257. .end = IRQ_DM646X_EMACRXTHINT,
  258. .flags = IORESOURCE_IRQ,
  259. },
  260. {
  261. .start = IRQ_DM646X_EMACRXINT,
  262. .end = IRQ_DM646X_EMACRXINT,
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. {
  266. .start = IRQ_DM646X_EMACTXINT,
  267. .end = IRQ_DM646X_EMACTXINT,
  268. .flags = IORESOURCE_IRQ,
  269. },
  270. {
  271. .start = IRQ_DM646X_EMACMISCINT,
  272. .end = IRQ_DM646X_EMACMISCINT,
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. };
  276. static struct platform_device dm646x_emac_device = {
  277. .name = "davinci_emac",
  278. .id = 1,
  279. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  280. .resource = dm646x_emac_resources,
  281. };
  282. #endif
  283. /*
  284. * Device specific mux setup
  285. *
  286. * soc description mux mode mode mux dbg
  287. * reg offset mask mode
  288. */
  289. static const struct mux_config dm646x_pins[] = {
  290. #ifdef CONFIG_DAVINCI_MUX
  291. MUX_CFG(DM646X, ATAEN, 0, 0, 1, 1, true)
  292. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  293. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  294. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  295. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  296. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  297. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  298. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  299. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  300. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  301. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  302. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  303. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  304. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  305. #endif
  306. };
  307. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  308. [IRQ_DM646X_VP_VERTINT0] = 7,
  309. [IRQ_DM646X_VP_VERTINT1] = 7,
  310. [IRQ_DM646X_VP_VERTINT2] = 7,
  311. [IRQ_DM646X_VP_VERTINT3] = 7,
  312. [IRQ_DM646X_VP_ERRINT] = 7,
  313. [IRQ_DM646X_RESERVED_1] = 7,
  314. [IRQ_DM646X_RESERVED_2] = 7,
  315. [IRQ_DM646X_WDINT] = 7,
  316. [IRQ_DM646X_CRGENINT0] = 7,
  317. [IRQ_DM646X_CRGENINT1] = 7,
  318. [IRQ_DM646X_TSIFINT0] = 7,
  319. [IRQ_DM646X_TSIFINT1] = 7,
  320. [IRQ_DM646X_VDCEINT] = 7,
  321. [IRQ_DM646X_USBINT] = 7,
  322. [IRQ_DM646X_USBDMAINT] = 7,
  323. [IRQ_DM646X_PCIINT] = 7,
  324. [IRQ_CCINT0] = 7, /* dma */
  325. [IRQ_CCERRINT] = 7, /* dma */
  326. [IRQ_TCERRINT0] = 7, /* dma */
  327. [IRQ_TCERRINT] = 7, /* dma */
  328. [IRQ_DM646X_TCERRINT2] = 7,
  329. [IRQ_DM646X_TCERRINT3] = 7,
  330. [IRQ_DM646X_IDE] = 7,
  331. [IRQ_DM646X_HPIINT] = 7,
  332. [IRQ_DM646X_EMACRXTHINT] = 7,
  333. [IRQ_DM646X_EMACRXINT] = 7,
  334. [IRQ_DM646X_EMACTXINT] = 7,
  335. [IRQ_DM646X_EMACMISCINT] = 7,
  336. [IRQ_DM646X_MCASP0TXINT] = 7,
  337. [IRQ_DM646X_MCASP0RXINT] = 7,
  338. [IRQ_AEMIFINT] = 7,
  339. [IRQ_DM646X_RESERVED_3] = 7,
  340. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  341. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  342. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  343. [IRQ_TINT1_TINT34] = 7, /* system tick */
  344. [IRQ_PWMINT0] = 7,
  345. [IRQ_PWMINT1] = 7,
  346. [IRQ_DM646X_VLQINT] = 7,
  347. [IRQ_I2C] = 7,
  348. [IRQ_UARTINT0] = 7,
  349. [IRQ_UARTINT1] = 7,
  350. [IRQ_DM646X_UARTINT2] = 7,
  351. [IRQ_DM646X_SPINT0] = 7,
  352. [IRQ_DM646X_SPINT1] = 7,
  353. [IRQ_DM646X_DSP2ARMINT] = 7,
  354. [IRQ_DM646X_RESERVED_4] = 7,
  355. [IRQ_DM646X_PSCINT] = 7,
  356. [IRQ_DM646X_GPIO0] = 7,
  357. [IRQ_DM646X_GPIO1] = 7,
  358. [IRQ_DM646X_GPIO2] = 7,
  359. [IRQ_DM646X_GPIO3] = 7,
  360. [IRQ_DM646X_GPIO4] = 7,
  361. [IRQ_DM646X_GPIO5] = 7,
  362. [IRQ_DM646X_GPIO6] = 7,
  363. [IRQ_DM646X_GPIO7] = 7,
  364. [IRQ_DM646X_GPIOBNK0] = 7,
  365. [IRQ_DM646X_GPIOBNK1] = 7,
  366. [IRQ_DM646X_GPIOBNK2] = 7,
  367. [IRQ_DM646X_DDRINT] = 7,
  368. [IRQ_DM646X_AEMIFINT] = 7,
  369. [IRQ_COMMTX] = 7,
  370. [IRQ_COMMRX] = 7,
  371. [IRQ_EMUINT] = 7,
  372. };
  373. /*----------------------------------------------------------------------*/
  374. static const s8 dma_chan_dm646x_no_event[] = {
  375. 0, 1, 2, 3, 13,
  376. 14, 15, 24, 25, 26,
  377. 27, 30, 31, 54, 55,
  378. 56,
  379. -1
  380. };
  381. static struct edma_soc_info dm646x_edma_info = {
  382. .n_channel = 64,
  383. .n_region = 6, /* 0-1, 4-7 */
  384. .n_slot = 512,
  385. .n_tc = 4,
  386. .noevent = dma_chan_dm646x_no_event,
  387. };
  388. static struct resource edma_resources[] = {
  389. {
  390. .name = "edma_cc",
  391. .start = 0x01c00000,
  392. .end = 0x01c00000 + SZ_64K - 1,
  393. .flags = IORESOURCE_MEM,
  394. },
  395. {
  396. .name = "edma_tc0",
  397. .start = 0x01c10000,
  398. .end = 0x01c10000 + SZ_1K - 1,
  399. .flags = IORESOURCE_MEM,
  400. },
  401. {
  402. .name = "edma_tc1",
  403. .start = 0x01c10400,
  404. .end = 0x01c10400 + SZ_1K - 1,
  405. .flags = IORESOURCE_MEM,
  406. },
  407. {
  408. .name = "edma_tc2",
  409. .start = 0x01c10800,
  410. .end = 0x01c10800 + SZ_1K - 1,
  411. .flags = IORESOURCE_MEM,
  412. },
  413. {
  414. .name = "edma_tc3",
  415. .start = 0x01c10c00,
  416. .end = 0x01c10c00 + SZ_1K - 1,
  417. .flags = IORESOURCE_MEM,
  418. },
  419. {
  420. .start = IRQ_CCINT0,
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. {
  424. .start = IRQ_CCERRINT,
  425. .flags = IORESOURCE_IRQ,
  426. },
  427. /* not using TC*_ERR */
  428. };
  429. static struct platform_device dm646x_edma_device = {
  430. .name = "edma",
  431. .id = -1,
  432. .dev.platform_data = &dm646x_edma_info,
  433. .num_resources = ARRAY_SIZE(edma_resources),
  434. .resource = edma_resources,
  435. };
  436. /*----------------------------------------------------------------------*/
  437. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  438. void dm646x_init_emac(struct emac_platform_data *pdata)
  439. {
  440. pdata->ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET;
  441. pdata->ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET;
  442. pdata->ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET;
  443. pdata->mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET;
  444. pdata->ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE;
  445. pdata->version = EMAC_VERSION_2;
  446. dm646x_emac_device.dev.platform_data = pdata;
  447. platform_device_register(&dm646x_emac_device);
  448. }
  449. #else
  450. void dm646x_init_emac(struct emac_platform_data *unused) {}
  451. #endif
  452. static struct map_desc dm646x_io_desc[] = {
  453. {
  454. .virtual = IO_VIRT,
  455. .pfn = __phys_to_pfn(IO_PHYS),
  456. .length = IO_SIZE,
  457. .type = MT_DEVICE
  458. },
  459. };
  460. /* Contents of JTAG ID register used to identify exact cpu type */
  461. static struct davinci_id dm646x_ids[] = {
  462. {
  463. .variant = 0x0,
  464. .part_no = 0xb770,
  465. .manufacturer = 0x017,
  466. .cpu_id = DAVINCI_CPU_ID_DM6467,
  467. .name = "dm6467",
  468. },
  469. };
  470. static void __iomem *dm646x_psc_bases[] = {
  471. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  472. };
  473. /*
  474. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  475. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  476. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  477. * T1_TOP: Timer 1, top : <unused>
  478. */
  479. struct davinci_timer_info dm646x_timer_info = {
  480. .timers = davinci_timer_instance,
  481. .clockevent_id = T0_BOT,
  482. .clocksource_id = T0_TOP,
  483. };
  484. static struct davinci_soc_info davinci_soc_info_dm646x = {
  485. .io_desc = dm646x_io_desc,
  486. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  487. .jtag_id_base = IO_ADDRESS(0x01c40028),
  488. .ids = dm646x_ids,
  489. .ids_num = ARRAY_SIZE(dm646x_ids),
  490. .cpu_clks = dm646x_clks,
  491. .psc_bases = dm646x_psc_bases,
  492. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  493. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  494. .pinmux_pins = dm646x_pins,
  495. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  496. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  497. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  498. .intc_irq_prios = dm646x_default_priorities,
  499. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  500. .timer_info = &dm646x_timer_info,
  501. .wdt_base = IO_ADDRESS(DAVINCI_WDOG_BASE),
  502. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  503. .gpio_num = 43, /* Only 33 usable */
  504. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  505. };
  506. void __init dm646x_init(void)
  507. {
  508. davinci_common_init(&davinci_soc_info_dm646x);
  509. }
  510. static int __init dm646x_init_devices(void)
  511. {
  512. if (!cpu_is_davinci_dm646x())
  513. return 0;
  514. platform_device_register(&dm646x_edma_device);
  515. return 0;
  516. }
  517. postcore_initcall(dm646x_init_devices);