dm644x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/gpio.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/dm644x.h>
  18. #include <mach/clock.h>
  19. #include <mach/cputype.h>
  20. #include <mach/edma.h>
  21. #include <mach/irqs.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/time.h>
  25. #include <mach/common.h>
  26. #include "clock.h"
  27. #include "mux.h"
  28. /*
  29. * Device specific clocks
  30. */
  31. #define DM644X_REF_FREQ 27000000
  32. static struct pll_data pll1_data = {
  33. .num = 1,
  34. .phys_base = DAVINCI_PLL1_BASE,
  35. };
  36. static struct pll_data pll2_data = {
  37. .num = 2,
  38. .phys_base = DAVINCI_PLL2_BASE,
  39. };
  40. static struct clk ref_clk = {
  41. .name = "ref_clk",
  42. .rate = DM644X_REF_FREQ,
  43. };
  44. static struct clk pll1_clk = {
  45. .name = "pll1",
  46. .parent = &ref_clk,
  47. .pll_data = &pll1_data,
  48. .flags = CLK_PLL,
  49. };
  50. static struct clk pll1_sysclk1 = {
  51. .name = "pll1_sysclk1",
  52. .parent = &pll1_clk,
  53. .flags = CLK_PLL,
  54. .div_reg = PLLDIV1,
  55. };
  56. static struct clk pll1_sysclk2 = {
  57. .name = "pll1_sysclk2",
  58. .parent = &pll1_clk,
  59. .flags = CLK_PLL,
  60. .div_reg = PLLDIV2,
  61. };
  62. static struct clk pll1_sysclk3 = {
  63. .name = "pll1_sysclk3",
  64. .parent = &pll1_clk,
  65. .flags = CLK_PLL,
  66. .div_reg = PLLDIV3,
  67. };
  68. static struct clk pll1_sysclk5 = {
  69. .name = "pll1_sysclk5",
  70. .parent = &pll1_clk,
  71. .flags = CLK_PLL,
  72. .div_reg = PLLDIV5,
  73. };
  74. static struct clk pll1_aux_clk = {
  75. .name = "pll1_aux_clk",
  76. .parent = &pll1_clk,
  77. .flags = CLK_PLL | PRE_PLL,
  78. };
  79. static struct clk pll1_sysclkbp = {
  80. .name = "pll1_sysclkbp",
  81. .parent = &pll1_clk,
  82. .flags = CLK_PLL | PRE_PLL,
  83. .div_reg = BPDIV
  84. };
  85. static struct clk pll2_clk = {
  86. .name = "pll2",
  87. .parent = &ref_clk,
  88. .pll_data = &pll2_data,
  89. .flags = CLK_PLL,
  90. };
  91. static struct clk pll2_sysclk1 = {
  92. .name = "pll2_sysclk1",
  93. .parent = &pll2_clk,
  94. .flags = CLK_PLL,
  95. .div_reg = PLLDIV1,
  96. };
  97. static struct clk pll2_sysclk2 = {
  98. .name = "pll2_sysclk2",
  99. .parent = &pll2_clk,
  100. .flags = CLK_PLL,
  101. .div_reg = PLLDIV2,
  102. };
  103. static struct clk pll2_sysclkbp = {
  104. .name = "pll2_sysclkbp",
  105. .parent = &pll2_clk,
  106. .flags = CLK_PLL | PRE_PLL,
  107. .div_reg = BPDIV
  108. };
  109. static struct clk dsp_clk = {
  110. .name = "dsp",
  111. .parent = &pll1_sysclk1,
  112. .lpsc = DAVINCI_LPSC_GEM,
  113. .flags = PSC_DSP,
  114. .usecount = 1, /* REVISIT how to disable? */
  115. };
  116. static struct clk arm_clk = {
  117. .name = "arm",
  118. .parent = &pll1_sysclk2,
  119. .lpsc = DAVINCI_LPSC_ARM,
  120. .flags = ALWAYS_ENABLED,
  121. };
  122. static struct clk vicp_clk = {
  123. .name = "vicp",
  124. .parent = &pll1_sysclk2,
  125. .lpsc = DAVINCI_LPSC_IMCOP,
  126. .flags = PSC_DSP,
  127. .usecount = 1, /* REVISIT how to disable? */
  128. };
  129. static struct clk vpss_master_clk = {
  130. .name = "vpss_master",
  131. .parent = &pll1_sysclk3,
  132. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  133. .flags = CLK_PSC,
  134. };
  135. static struct clk vpss_slave_clk = {
  136. .name = "vpss_slave",
  137. .parent = &pll1_sysclk3,
  138. .lpsc = DAVINCI_LPSC_VPSSSLV,
  139. };
  140. static struct clk uart0_clk = {
  141. .name = "uart0",
  142. .parent = &pll1_aux_clk,
  143. .lpsc = DAVINCI_LPSC_UART0,
  144. };
  145. static struct clk uart1_clk = {
  146. .name = "uart1",
  147. .parent = &pll1_aux_clk,
  148. .lpsc = DAVINCI_LPSC_UART1,
  149. };
  150. static struct clk uart2_clk = {
  151. .name = "uart2",
  152. .parent = &pll1_aux_clk,
  153. .lpsc = DAVINCI_LPSC_UART2,
  154. };
  155. static struct clk emac_clk = {
  156. .name = "emac",
  157. .parent = &pll1_sysclk5,
  158. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  159. };
  160. static struct clk i2c_clk = {
  161. .name = "i2c",
  162. .parent = &pll1_aux_clk,
  163. .lpsc = DAVINCI_LPSC_I2C,
  164. };
  165. static struct clk ide_clk = {
  166. .name = "ide",
  167. .parent = &pll1_sysclk5,
  168. .lpsc = DAVINCI_LPSC_ATA,
  169. };
  170. static struct clk asp_clk = {
  171. .name = "asp0",
  172. .parent = &pll1_sysclk5,
  173. .lpsc = DAVINCI_LPSC_McBSP,
  174. };
  175. static struct clk mmcsd_clk = {
  176. .name = "mmcsd",
  177. .parent = &pll1_sysclk5,
  178. .lpsc = DAVINCI_LPSC_MMC_SD,
  179. };
  180. static struct clk spi_clk = {
  181. .name = "spi",
  182. .parent = &pll1_sysclk5,
  183. .lpsc = DAVINCI_LPSC_SPI,
  184. };
  185. static struct clk gpio_clk = {
  186. .name = "gpio",
  187. .parent = &pll1_sysclk5,
  188. .lpsc = DAVINCI_LPSC_GPIO,
  189. };
  190. static struct clk usb_clk = {
  191. .name = "usb",
  192. .parent = &pll1_sysclk5,
  193. .lpsc = DAVINCI_LPSC_USB,
  194. };
  195. static struct clk vlynq_clk = {
  196. .name = "vlynq",
  197. .parent = &pll1_sysclk5,
  198. .lpsc = DAVINCI_LPSC_VLYNQ,
  199. };
  200. static struct clk aemif_clk = {
  201. .name = "aemif",
  202. .parent = &pll1_sysclk5,
  203. .lpsc = DAVINCI_LPSC_AEMIF,
  204. };
  205. static struct clk pwm0_clk = {
  206. .name = "pwm0",
  207. .parent = &pll1_aux_clk,
  208. .lpsc = DAVINCI_LPSC_PWM0,
  209. };
  210. static struct clk pwm1_clk = {
  211. .name = "pwm1",
  212. .parent = &pll1_aux_clk,
  213. .lpsc = DAVINCI_LPSC_PWM1,
  214. };
  215. static struct clk pwm2_clk = {
  216. .name = "pwm2",
  217. .parent = &pll1_aux_clk,
  218. .lpsc = DAVINCI_LPSC_PWM2,
  219. };
  220. static struct clk timer0_clk = {
  221. .name = "timer0",
  222. .parent = &pll1_aux_clk,
  223. .lpsc = DAVINCI_LPSC_TIMER0,
  224. };
  225. static struct clk timer1_clk = {
  226. .name = "timer1",
  227. .parent = &pll1_aux_clk,
  228. .lpsc = DAVINCI_LPSC_TIMER1,
  229. };
  230. static struct clk timer2_clk = {
  231. .name = "timer2",
  232. .parent = &pll1_aux_clk,
  233. .lpsc = DAVINCI_LPSC_TIMER2,
  234. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  235. };
  236. struct davinci_clk dm644x_clks[] = {
  237. CLK(NULL, "ref", &ref_clk),
  238. CLK(NULL, "pll1", &pll1_clk),
  239. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  240. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  241. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  242. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  243. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  244. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  245. CLK(NULL, "pll2", &pll2_clk),
  246. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  247. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  248. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  249. CLK(NULL, "dsp", &dsp_clk),
  250. CLK(NULL, "arm", &arm_clk),
  251. CLK(NULL, "vicp", &vicp_clk),
  252. CLK(NULL, "vpss_master", &vpss_master_clk),
  253. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  254. CLK(NULL, "arm", &arm_clk),
  255. CLK(NULL, "uart0", &uart0_clk),
  256. CLK(NULL, "uart1", &uart1_clk),
  257. CLK(NULL, "uart2", &uart2_clk),
  258. CLK("davinci_emac.1", NULL, &emac_clk),
  259. CLK("i2c_davinci.1", NULL, &i2c_clk),
  260. CLK("palm_bk3710", NULL, &ide_clk),
  261. CLK("soc-audio.0", NULL, &asp_clk),
  262. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  263. CLK(NULL, "spi", &spi_clk),
  264. CLK(NULL, "gpio", &gpio_clk),
  265. CLK(NULL, "usb", &usb_clk),
  266. CLK(NULL, "vlynq", &vlynq_clk),
  267. CLK(NULL, "aemif", &aemif_clk),
  268. CLK(NULL, "pwm0", &pwm0_clk),
  269. CLK(NULL, "pwm1", &pwm1_clk),
  270. CLK(NULL, "pwm2", &pwm2_clk),
  271. CLK(NULL, "timer0", &timer0_clk),
  272. CLK(NULL, "timer1", &timer1_clk),
  273. CLK("watchdog", NULL, &timer2_clk),
  274. CLK(NULL, NULL, NULL),
  275. };
  276. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  277. static struct resource dm644x_emac_resources[] = {
  278. {
  279. .start = DM644X_EMAC_BASE,
  280. .end = DM644X_EMAC_BASE + 0x47ff,
  281. .flags = IORESOURCE_MEM,
  282. },
  283. {
  284. .start = IRQ_EMACINT,
  285. .end = IRQ_EMACINT,
  286. .flags = IORESOURCE_IRQ,
  287. },
  288. };
  289. static struct platform_device dm644x_emac_device = {
  290. .name = "davinci_emac",
  291. .id = 1,
  292. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  293. .resource = dm644x_emac_resources,
  294. };
  295. #endif
  296. /*
  297. * Device specific mux setup
  298. *
  299. * soc description mux mode mode mux dbg
  300. * reg offset mask mode
  301. */
  302. static const struct mux_config dm644x_pins[] = {
  303. #ifdef CONFIG_DAVINCI_MUX
  304. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  305. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  306. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  307. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  308. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  309. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  310. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  311. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  312. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  313. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  314. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  315. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  316. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  317. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  318. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  319. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  320. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  321. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  322. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  323. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  324. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  325. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  326. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  327. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  328. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  329. #endif
  330. };
  331. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  332. static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  333. [IRQ_VDINT0] = 2,
  334. [IRQ_VDINT1] = 6,
  335. [IRQ_VDINT2] = 6,
  336. [IRQ_HISTINT] = 6,
  337. [IRQ_H3AINT] = 6,
  338. [IRQ_PRVUINT] = 6,
  339. [IRQ_RSZINT] = 6,
  340. [7] = 7,
  341. [IRQ_VENCINT] = 6,
  342. [IRQ_ASQINT] = 6,
  343. [IRQ_IMXINT] = 6,
  344. [IRQ_VLCDINT] = 6,
  345. [IRQ_USBINT] = 4,
  346. [IRQ_EMACINT] = 4,
  347. [14] = 7,
  348. [15] = 7,
  349. [IRQ_CCINT0] = 5, /* dma */
  350. [IRQ_CCERRINT] = 5, /* dma */
  351. [IRQ_TCERRINT0] = 5, /* dma */
  352. [IRQ_TCERRINT] = 5, /* dma */
  353. [IRQ_PSCIN] = 7,
  354. [21] = 7,
  355. [IRQ_IDE] = 4,
  356. [23] = 7,
  357. [IRQ_MBXINT] = 7,
  358. [IRQ_MBRINT] = 7,
  359. [IRQ_MMCINT] = 7,
  360. [IRQ_SDIOINT] = 7,
  361. [28] = 7,
  362. [IRQ_DDRINT] = 7,
  363. [IRQ_AEMIFINT] = 7,
  364. [IRQ_VLQINT] = 4,
  365. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  366. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  367. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  368. [IRQ_TINT1_TINT34] = 7, /* system tick */
  369. [IRQ_PWMINT0] = 7,
  370. [IRQ_PWMINT1] = 7,
  371. [IRQ_PWMINT2] = 7,
  372. [IRQ_I2C] = 3,
  373. [IRQ_UARTINT0] = 3,
  374. [IRQ_UARTINT1] = 3,
  375. [IRQ_UARTINT2] = 3,
  376. [IRQ_SPINT0] = 3,
  377. [IRQ_SPINT1] = 3,
  378. [45] = 7,
  379. [IRQ_DSP2ARM0] = 4,
  380. [IRQ_DSP2ARM1] = 4,
  381. [IRQ_GPIO0] = 7,
  382. [IRQ_GPIO1] = 7,
  383. [IRQ_GPIO2] = 7,
  384. [IRQ_GPIO3] = 7,
  385. [IRQ_GPIO4] = 7,
  386. [IRQ_GPIO5] = 7,
  387. [IRQ_GPIO6] = 7,
  388. [IRQ_GPIO7] = 7,
  389. [IRQ_GPIOBNK0] = 7,
  390. [IRQ_GPIOBNK1] = 7,
  391. [IRQ_GPIOBNK2] = 7,
  392. [IRQ_GPIOBNK3] = 7,
  393. [IRQ_GPIOBNK4] = 7,
  394. [IRQ_COMMTX] = 7,
  395. [IRQ_COMMRX] = 7,
  396. [IRQ_EMUINT] = 7,
  397. };
  398. /*----------------------------------------------------------------------*/
  399. static const s8 dma_chan_dm644x_no_event[] = {
  400. 0, 1, 12, 13, 14,
  401. 15, 25, 30, 31, 45,
  402. 46, 47, 55, 56, 57,
  403. 58, 59, 60, 61, 62,
  404. 63,
  405. -1
  406. };
  407. static struct edma_soc_info dm644x_edma_info = {
  408. .n_channel = 64,
  409. .n_region = 4,
  410. .n_slot = 128,
  411. .n_tc = 2,
  412. .noevent = dma_chan_dm644x_no_event,
  413. };
  414. static struct resource edma_resources[] = {
  415. {
  416. .name = "edma_cc",
  417. .start = 0x01c00000,
  418. .end = 0x01c00000 + SZ_64K - 1,
  419. .flags = IORESOURCE_MEM,
  420. },
  421. {
  422. .name = "edma_tc0",
  423. .start = 0x01c10000,
  424. .end = 0x01c10000 + SZ_1K - 1,
  425. .flags = IORESOURCE_MEM,
  426. },
  427. {
  428. .name = "edma_tc1",
  429. .start = 0x01c10400,
  430. .end = 0x01c10400 + SZ_1K - 1,
  431. .flags = IORESOURCE_MEM,
  432. },
  433. {
  434. .start = IRQ_CCINT0,
  435. .flags = IORESOURCE_IRQ,
  436. },
  437. {
  438. .start = IRQ_CCERRINT,
  439. .flags = IORESOURCE_IRQ,
  440. },
  441. /* not using TC*_ERR */
  442. };
  443. static struct platform_device dm644x_edma_device = {
  444. .name = "edma",
  445. .id = -1,
  446. .dev.platform_data = &dm644x_edma_info,
  447. .num_resources = ARRAY_SIZE(edma_resources),
  448. .resource = edma_resources,
  449. };
  450. /*----------------------------------------------------------------------*/
  451. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  452. void dm644x_init_emac(struct emac_platform_data *pdata)
  453. {
  454. pdata->ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET;
  455. pdata->ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET;
  456. pdata->ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET;
  457. pdata->mdio_reg_offset = DM644X_EMAC_MDIO_OFFSET;
  458. pdata->ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE;
  459. pdata->version = EMAC_VERSION_1;
  460. dm644x_emac_device.dev.platform_data = pdata;
  461. platform_device_register(&dm644x_emac_device);
  462. }
  463. #else
  464. void dm644x_init_emac(struct emac_platform_data *unused) {}
  465. #endif
  466. static struct map_desc dm644x_io_desc[] = {
  467. {
  468. .virtual = IO_VIRT,
  469. .pfn = __phys_to_pfn(IO_PHYS),
  470. .length = IO_SIZE,
  471. .type = MT_DEVICE
  472. },
  473. };
  474. /* Contents of JTAG ID register used to identify exact cpu type */
  475. static struct davinci_id dm644x_ids[] = {
  476. {
  477. .variant = 0x0,
  478. .part_no = 0xb700,
  479. .manufacturer = 0x017,
  480. .cpu_id = DAVINCI_CPU_ID_DM6446,
  481. .name = "dm6446",
  482. },
  483. };
  484. static void __iomem *dm644x_psc_bases[] = {
  485. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  486. };
  487. /*
  488. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  489. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  490. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  491. * T1_TOP: Timer 1, top : <unused>
  492. */
  493. struct davinci_timer_info dm644x_timer_info = {
  494. .timers = davinci_timer_instance,
  495. .clockevent_id = T0_BOT,
  496. .clocksource_id = T0_TOP,
  497. };
  498. static struct davinci_soc_info davinci_soc_info_dm644x = {
  499. .io_desc = dm644x_io_desc,
  500. .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
  501. .jtag_id_base = IO_ADDRESS(0x01c40028),
  502. .ids = dm644x_ids,
  503. .ids_num = ARRAY_SIZE(dm644x_ids),
  504. .cpu_clks = dm644x_clks,
  505. .psc_bases = dm644x_psc_bases,
  506. .psc_bases_num = ARRAY_SIZE(dm644x_psc_bases),
  507. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  508. .pinmux_pins = dm644x_pins,
  509. .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
  510. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  511. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  512. .intc_irq_prios = dm644x_default_priorities,
  513. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  514. .timer_info = &dm644x_timer_info,
  515. .wdt_base = IO_ADDRESS(DAVINCI_WDOG_BASE),
  516. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  517. .gpio_num = 71,
  518. .gpio_irq = IRQ_GPIOBNK0,
  519. };
  520. void __init dm644x_init(void)
  521. {
  522. davinci_common_init(&davinci_soc_info_dm644x);
  523. }
  524. static int __init dm644x_init_devices(void)
  525. {
  526. if (!cpu_is_davinci_dm644x())
  527. return 0;
  528. platform_device_register(&dm644x_edma_device);
  529. return 0;
  530. }
  531. postcore_initcall(dm644x_init_devices);