emulate.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0
  32. #define OpImplicit 1 /* No generic decode */
  33. #define OpReg 2 /* Register */
  34. #define OpMem 3 /* Memory */
  35. #define OpAcc 4 /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5 /* ES:DI/EDI/RDI */
  37. #define OpMem64 6 /* Memory, 64-bit */
  38. #define OpImmUByte 7 /* Zero-extended 8-bit immediate */
  39. #define OpDX 8 /* DX register */
  40. #define OpBits 4 /* Width of operand field */
  41. #define OpMask ((1 << OpBits) - 1)
  42. /*
  43. * Opcode effective-address decode tables.
  44. * Note that we only emulate instructions that have at least one memory
  45. * operand (excluding implicit stack references). We assume that stack
  46. * references and instruction fetches will never occur in special memory
  47. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  48. * not be handled.
  49. */
  50. /* Operand sizes: 8-bit operands or specified/overridden size. */
  51. #define ByteOp (1<<0) /* 8-bit operands. */
  52. /* Destination operand type. */
  53. #define DstShift 1
  54. #define ImplicitOps (OpImplicit << DstShift)
  55. #define DstReg (OpReg << DstShift)
  56. #define DstMem (OpMem << DstShift)
  57. #define DstAcc (OpAcc << DstShift)
  58. #define DstDI (OpDI << DstShift)
  59. #define DstMem64 (OpMem64 << DstShift)
  60. #define DstImmUByte (OpImmUByte << DstShift)
  61. #define DstDX (OpDX << DstShift)
  62. #define DstMask (OpMask << DstShift)
  63. /* Source operand type. */
  64. #define SrcNone (0<<5) /* No source operand. */
  65. #define SrcReg (1<<5) /* Register operand. */
  66. #define SrcMem (2<<5) /* Memory operand. */
  67. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  68. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  69. #define SrcImm (5<<5) /* Immediate operand. */
  70. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  71. #define SrcOne (7<<5) /* Implied '1' */
  72. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  73. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  74. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  75. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  76. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  77. #define SrcAcc (0xd<<5) /* Source Accumulator */
  78. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  79. #define SrcDX (0xf<<5) /* Source is in DX register */
  80. #define SrcMask (0xf<<5)
  81. /* Generic ModRM decode. */
  82. #define ModRM (1<<9)
  83. /* Destination is only written; never read. */
  84. #define Mov (1<<10)
  85. #define BitOp (1<<11)
  86. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  87. #define String (1<<13) /* String instruction (rep capable) */
  88. #define Stack (1<<14) /* Stack instruction (push/pop) */
  89. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  90. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  91. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  92. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  93. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  94. #define Sse (1<<18) /* SSE Vector instruction */
  95. /* Misc flags */
  96. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  97. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  98. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  99. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  100. #define Undefined (1<<25) /* No Such Instruction */
  101. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  102. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  103. #define No64 (1<<28)
  104. /* Source 2 operand type */
  105. #define Src2None (0<<29)
  106. #define Src2CL (1<<29)
  107. #define Src2ImmByte (2<<29)
  108. #define Src2One (3<<29)
  109. #define Src2Imm (4<<29)
  110. #define Src2Mask (7<<29)
  111. #define X2(x...) x, x
  112. #define X3(x...) X2(x), x
  113. #define X4(x...) X2(x), X2(x)
  114. #define X5(x...) X4(x), x
  115. #define X6(x...) X4(x), X2(x)
  116. #define X7(x...) X4(x), X3(x)
  117. #define X8(x...) X4(x), X4(x)
  118. #define X16(x...) X8(x), X8(x)
  119. struct opcode {
  120. u32 flags;
  121. u8 intercept;
  122. union {
  123. int (*execute)(struct x86_emulate_ctxt *ctxt);
  124. struct opcode *group;
  125. struct group_dual *gdual;
  126. struct gprefix *gprefix;
  127. } u;
  128. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  129. };
  130. struct group_dual {
  131. struct opcode mod012[8];
  132. struct opcode mod3[8];
  133. };
  134. struct gprefix {
  135. struct opcode pfx_no;
  136. struct opcode pfx_66;
  137. struct opcode pfx_f2;
  138. struct opcode pfx_f3;
  139. };
  140. /* EFLAGS bit definitions. */
  141. #define EFLG_ID (1<<21)
  142. #define EFLG_VIP (1<<20)
  143. #define EFLG_VIF (1<<19)
  144. #define EFLG_AC (1<<18)
  145. #define EFLG_VM (1<<17)
  146. #define EFLG_RF (1<<16)
  147. #define EFLG_IOPL (3<<12)
  148. #define EFLG_NT (1<<14)
  149. #define EFLG_OF (1<<11)
  150. #define EFLG_DF (1<<10)
  151. #define EFLG_IF (1<<9)
  152. #define EFLG_TF (1<<8)
  153. #define EFLG_SF (1<<7)
  154. #define EFLG_ZF (1<<6)
  155. #define EFLG_AF (1<<4)
  156. #define EFLG_PF (1<<2)
  157. #define EFLG_CF (1<<0)
  158. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  159. #define EFLG_RESERVED_ONE_MASK 2
  160. /*
  161. * Instruction emulation:
  162. * Most instructions are emulated directly via a fragment of inline assembly
  163. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  164. * any modified flags.
  165. */
  166. #if defined(CONFIG_X86_64)
  167. #define _LO32 "k" /* force 32-bit operand */
  168. #define _STK "%%rsp" /* stack pointer */
  169. #elif defined(__i386__)
  170. #define _LO32 "" /* force 32-bit operand */
  171. #define _STK "%%esp" /* stack pointer */
  172. #endif
  173. /*
  174. * These EFLAGS bits are restored from saved value during emulation, and
  175. * any changes are written back to the saved value after emulation.
  176. */
  177. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  178. /* Before executing instruction: restore necessary bits in EFLAGS. */
  179. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  180. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  181. "movl %"_sav",%"_LO32 _tmp"; " \
  182. "push %"_tmp"; " \
  183. "push %"_tmp"; " \
  184. "movl %"_msk",%"_LO32 _tmp"; " \
  185. "andl %"_LO32 _tmp",("_STK"); " \
  186. "pushf; " \
  187. "notl %"_LO32 _tmp"; " \
  188. "andl %"_LO32 _tmp",("_STK"); " \
  189. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  190. "pop %"_tmp"; " \
  191. "orl %"_LO32 _tmp",("_STK"); " \
  192. "popf; " \
  193. "pop %"_sav"; "
  194. /* After executing instruction: write-back necessary bits in EFLAGS. */
  195. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  196. /* _sav |= EFLAGS & _msk; */ \
  197. "pushf; " \
  198. "pop %"_tmp"; " \
  199. "andl %"_msk",%"_LO32 _tmp"; " \
  200. "orl %"_LO32 _tmp",%"_sav"; "
  201. #ifdef CONFIG_X86_64
  202. #define ON64(x) x
  203. #else
  204. #define ON64(x)
  205. #endif
  206. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  207. do { \
  208. __asm__ __volatile__ ( \
  209. _PRE_EFLAGS("0", "4", "2") \
  210. _op _suffix " %"_x"3,%1; " \
  211. _POST_EFLAGS("0", "4", "2") \
  212. : "=m" ((ctxt)->eflags), \
  213. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  214. "=&r" (_tmp) \
  215. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  216. } while (0)
  217. /* Raw emulation: instruction has two explicit operands. */
  218. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  219. do { \
  220. unsigned long _tmp; \
  221. \
  222. switch ((ctxt)->dst.bytes) { \
  223. case 2: \
  224. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  225. break; \
  226. case 4: \
  227. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  228. break; \
  229. case 8: \
  230. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  231. break; \
  232. } \
  233. } while (0)
  234. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  235. do { \
  236. unsigned long _tmp; \
  237. switch ((ctxt)->dst.bytes) { \
  238. case 1: \
  239. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  240. break; \
  241. default: \
  242. __emulate_2op_nobyte(ctxt, _op, \
  243. _wx, _wy, _lx, _ly, _qx, _qy); \
  244. break; \
  245. } \
  246. } while (0)
  247. /* Source operand is byte-sized and may be restricted to just %cl. */
  248. #define emulate_2op_SrcB(ctxt, _op) \
  249. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  250. /* Source operand is byte, word, long or quad sized. */
  251. #define emulate_2op_SrcV(ctxt, _op) \
  252. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  253. /* Source operand is word, long or quad sized. */
  254. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  255. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  256. /* Instruction has three operands and one operand is stored in ECX register */
  257. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  258. do { \
  259. unsigned long _tmp; \
  260. _type _clv = (ctxt)->src2.val; \
  261. _type _srcv = (ctxt)->src.val; \
  262. _type _dstv = (ctxt)->dst.val; \
  263. \
  264. __asm__ __volatile__ ( \
  265. _PRE_EFLAGS("0", "5", "2") \
  266. _op _suffix " %4,%1 \n" \
  267. _POST_EFLAGS("0", "5", "2") \
  268. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  269. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  270. ); \
  271. \
  272. (ctxt)->src2.val = (unsigned long) _clv; \
  273. (ctxt)->src2.val = (unsigned long) _srcv; \
  274. (ctxt)->dst.val = (unsigned long) _dstv; \
  275. } while (0)
  276. #define emulate_2op_cl(ctxt, _op) \
  277. do { \
  278. switch ((ctxt)->dst.bytes) { \
  279. case 2: \
  280. __emulate_2op_cl(ctxt, _op, "w", u16); \
  281. break; \
  282. case 4: \
  283. __emulate_2op_cl(ctxt, _op, "l", u32); \
  284. break; \
  285. case 8: \
  286. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  287. break; \
  288. } \
  289. } while (0)
  290. #define __emulate_1op(ctxt, _op, _suffix) \
  291. do { \
  292. unsigned long _tmp; \
  293. \
  294. __asm__ __volatile__ ( \
  295. _PRE_EFLAGS("0", "3", "2") \
  296. _op _suffix " %1; " \
  297. _POST_EFLAGS("0", "3", "2") \
  298. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  299. "=&r" (_tmp) \
  300. : "i" (EFLAGS_MASK)); \
  301. } while (0)
  302. /* Instruction has only one explicit operand (no source operand). */
  303. #define emulate_1op(ctxt, _op) \
  304. do { \
  305. switch ((ctxt)->dst.bytes) { \
  306. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  307. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  308. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  309. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  310. } \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  316. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  317. \
  318. __asm__ __volatile__ ( \
  319. _PRE_EFLAGS("0", "5", "1") \
  320. "1: \n\t" \
  321. _op _suffix " %6; " \
  322. "2: \n\t" \
  323. _POST_EFLAGS("0", "5", "1") \
  324. ".pushsection .fixup,\"ax\" \n\t" \
  325. "3: movb $1, %4 \n\t" \
  326. "jmp 2b \n\t" \
  327. ".popsection \n\t" \
  328. _ASM_EXTABLE(1b, 3b) \
  329. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  330. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  331. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  332. "a" (*rax), "d" (*rdx)); \
  333. } while (0)
  334. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  335. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  336. do { \
  337. switch((ctxt)->src.bytes) { \
  338. case 1: \
  339. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  340. break; \
  341. case 2: \
  342. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  343. break; \
  344. case 4: \
  345. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  346. break; \
  347. case 8: ON64( \
  348. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  349. break; \
  350. } \
  351. } while (0)
  352. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  353. enum x86_intercept intercept,
  354. enum x86_intercept_stage stage)
  355. {
  356. struct x86_instruction_info info = {
  357. .intercept = intercept,
  358. .rep_prefix = ctxt->rep_prefix,
  359. .modrm_mod = ctxt->modrm_mod,
  360. .modrm_reg = ctxt->modrm_reg,
  361. .modrm_rm = ctxt->modrm_rm,
  362. .src_val = ctxt->src.val64,
  363. .src_bytes = ctxt->src.bytes,
  364. .dst_bytes = ctxt->dst.bytes,
  365. .ad_bytes = ctxt->ad_bytes,
  366. .next_rip = ctxt->eip,
  367. };
  368. return ctxt->ops->intercept(ctxt, &info, stage);
  369. }
  370. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  371. {
  372. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  373. }
  374. /* Access/update address held in a register, based on addressing mode. */
  375. static inline unsigned long
  376. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  377. {
  378. if (ctxt->ad_bytes == sizeof(unsigned long))
  379. return reg;
  380. else
  381. return reg & ad_mask(ctxt);
  382. }
  383. static inline unsigned long
  384. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  385. {
  386. return address_mask(ctxt, reg);
  387. }
  388. static inline void
  389. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  390. {
  391. if (ctxt->ad_bytes == sizeof(unsigned long))
  392. *reg += inc;
  393. else
  394. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  395. }
  396. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  397. {
  398. register_address_increment(ctxt, &ctxt->_eip, rel);
  399. }
  400. static u32 desc_limit_scaled(struct desc_struct *desc)
  401. {
  402. u32 limit = get_desc_limit(desc);
  403. return desc->g ? (limit << 12) | 0xfff : limit;
  404. }
  405. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  406. {
  407. ctxt->has_seg_override = true;
  408. ctxt->seg_override = seg;
  409. }
  410. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  411. {
  412. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  413. return 0;
  414. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  415. }
  416. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  417. {
  418. if (!ctxt->has_seg_override)
  419. return 0;
  420. return ctxt->seg_override;
  421. }
  422. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  423. u32 error, bool valid)
  424. {
  425. ctxt->exception.vector = vec;
  426. ctxt->exception.error_code = error;
  427. ctxt->exception.error_code_valid = valid;
  428. return X86EMUL_PROPAGATE_FAULT;
  429. }
  430. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  431. {
  432. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  433. }
  434. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  435. {
  436. return emulate_exception(ctxt, GP_VECTOR, err, true);
  437. }
  438. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  439. {
  440. return emulate_exception(ctxt, SS_VECTOR, err, true);
  441. }
  442. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  443. {
  444. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  445. }
  446. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  447. {
  448. return emulate_exception(ctxt, TS_VECTOR, err, true);
  449. }
  450. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  451. {
  452. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  453. }
  454. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  455. {
  456. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  457. }
  458. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  459. {
  460. u16 selector;
  461. struct desc_struct desc;
  462. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  463. return selector;
  464. }
  465. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  466. unsigned seg)
  467. {
  468. u16 dummy;
  469. u32 base3;
  470. struct desc_struct desc;
  471. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  472. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  473. }
  474. static int __linearize(struct x86_emulate_ctxt *ctxt,
  475. struct segmented_address addr,
  476. unsigned size, bool write, bool fetch,
  477. ulong *linear)
  478. {
  479. struct desc_struct desc;
  480. bool usable;
  481. ulong la;
  482. u32 lim;
  483. u16 sel;
  484. unsigned cpl, rpl;
  485. la = seg_base(ctxt, addr.seg) + addr.ea;
  486. switch (ctxt->mode) {
  487. case X86EMUL_MODE_REAL:
  488. break;
  489. case X86EMUL_MODE_PROT64:
  490. if (((signed long)la << 16) >> 16 != la)
  491. return emulate_gp(ctxt, 0);
  492. break;
  493. default:
  494. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  495. addr.seg);
  496. if (!usable)
  497. goto bad;
  498. /* code segment or read-only data segment */
  499. if (((desc.type & 8) || !(desc.type & 2)) && write)
  500. goto bad;
  501. /* unreadable code segment */
  502. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  503. goto bad;
  504. lim = desc_limit_scaled(&desc);
  505. if ((desc.type & 8) || !(desc.type & 4)) {
  506. /* expand-up segment */
  507. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  508. goto bad;
  509. } else {
  510. /* exapand-down segment */
  511. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  512. goto bad;
  513. lim = desc.d ? 0xffffffff : 0xffff;
  514. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  515. goto bad;
  516. }
  517. cpl = ctxt->ops->cpl(ctxt);
  518. rpl = sel & 3;
  519. cpl = max(cpl, rpl);
  520. if (!(desc.type & 8)) {
  521. /* data segment */
  522. if (cpl > desc.dpl)
  523. goto bad;
  524. } else if ((desc.type & 8) && !(desc.type & 4)) {
  525. /* nonconforming code segment */
  526. if (cpl != desc.dpl)
  527. goto bad;
  528. } else if ((desc.type & 8) && (desc.type & 4)) {
  529. /* conforming code segment */
  530. if (cpl < desc.dpl)
  531. goto bad;
  532. }
  533. break;
  534. }
  535. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  536. la &= (u32)-1;
  537. *linear = la;
  538. return X86EMUL_CONTINUE;
  539. bad:
  540. if (addr.seg == VCPU_SREG_SS)
  541. return emulate_ss(ctxt, addr.seg);
  542. else
  543. return emulate_gp(ctxt, addr.seg);
  544. }
  545. static int linearize(struct x86_emulate_ctxt *ctxt,
  546. struct segmented_address addr,
  547. unsigned size, bool write,
  548. ulong *linear)
  549. {
  550. return __linearize(ctxt, addr, size, write, false, linear);
  551. }
  552. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  553. struct segmented_address addr,
  554. void *data,
  555. unsigned size)
  556. {
  557. int rc;
  558. ulong linear;
  559. rc = linearize(ctxt, addr, size, false, &linear);
  560. if (rc != X86EMUL_CONTINUE)
  561. return rc;
  562. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  563. }
  564. /*
  565. * Fetch the next byte of the instruction being emulated which is pointed to
  566. * by ctxt->_eip, then increment ctxt->_eip.
  567. *
  568. * Also prefetch the remaining bytes of the instruction without crossing page
  569. * boundary if they are not in fetch_cache yet.
  570. */
  571. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  572. {
  573. struct fetch_cache *fc = &ctxt->fetch;
  574. int rc;
  575. int size, cur_size;
  576. if (ctxt->_eip == fc->end) {
  577. unsigned long linear;
  578. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  579. .ea = ctxt->_eip };
  580. cur_size = fc->end - fc->start;
  581. size = min(15UL - cur_size,
  582. PAGE_SIZE - offset_in_page(ctxt->_eip));
  583. rc = __linearize(ctxt, addr, size, false, true, &linear);
  584. if (unlikely(rc != X86EMUL_CONTINUE))
  585. return rc;
  586. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  587. size, &ctxt->exception);
  588. if (unlikely(rc != X86EMUL_CONTINUE))
  589. return rc;
  590. fc->end += size;
  591. }
  592. *dest = fc->data[ctxt->_eip - fc->start];
  593. ctxt->_eip++;
  594. return X86EMUL_CONTINUE;
  595. }
  596. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  597. void *dest, unsigned size)
  598. {
  599. int rc;
  600. /* x86 instructions are limited to 15 bytes. */
  601. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  602. return X86EMUL_UNHANDLEABLE;
  603. while (size--) {
  604. rc = do_insn_fetch_byte(ctxt, dest++);
  605. if (rc != X86EMUL_CONTINUE)
  606. return rc;
  607. }
  608. return X86EMUL_CONTINUE;
  609. }
  610. /* Fetch next part of the instruction being emulated. */
  611. #define insn_fetch(_type, _ctxt) \
  612. ({ unsigned long _x; \
  613. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  614. if (rc != X86EMUL_CONTINUE) \
  615. goto done; \
  616. (_type)_x; \
  617. })
  618. #define insn_fetch_arr(_arr, _size, _ctxt) \
  619. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  620. if (rc != X86EMUL_CONTINUE) \
  621. goto done; \
  622. })
  623. /*
  624. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  625. * pointer into the block that addresses the relevant register.
  626. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  627. */
  628. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  629. int highbyte_regs)
  630. {
  631. void *p;
  632. p = &regs[modrm_reg];
  633. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  634. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  635. return p;
  636. }
  637. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  638. struct segmented_address addr,
  639. u16 *size, unsigned long *address, int op_bytes)
  640. {
  641. int rc;
  642. if (op_bytes == 2)
  643. op_bytes = 3;
  644. *address = 0;
  645. rc = segmented_read_std(ctxt, addr, size, 2);
  646. if (rc != X86EMUL_CONTINUE)
  647. return rc;
  648. addr.ea += 2;
  649. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  650. return rc;
  651. }
  652. static int test_cc(unsigned int condition, unsigned int flags)
  653. {
  654. int rc = 0;
  655. switch ((condition & 15) >> 1) {
  656. case 0: /* o */
  657. rc |= (flags & EFLG_OF);
  658. break;
  659. case 1: /* b/c/nae */
  660. rc |= (flags & EFLG_CF);
  661. break;
  662. case 2: /* z/e */
  663. rc |= (flags & EFLG_ZF);
  664. break;
  665. case 3: /* be/na */
  666. rc |= (flags & (EFLG_CF|EFLG_ZF));
  667. break;
  668. case 4: /* s */
  669. rc |= (flags & EFLG_SF);
  670. break;
  671. case 5: /* p/pe */
  672. rc |= (flags & EFLG_PF);
  673. break;
  674. case 7: /* le/ng */
  675. rc |= (flags & EFLG_ZF);
  676. /* fall through */
  677. case 6: /* l/nge */
  678. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  679. break;
  680. }
  681. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  682. return (!!rc ^ (condition & 1));
  683. }
  684. static void fetch_register_operand(struct operand *op)
  685. {
  686. switch (op->bytes) {
  687. case 1:
  688. op->val = *(u8 *)op->addr.reg;
  689. break;
  690. case 2:
  691. op->val = *(u16 *)op->addr.reg;
  692. break;
  693. case 4:
  694. op->val = *(u32 *)op->addr.reg;
  695. break;
  696. case 8:
  697. op->val = *(u64 *)op->addr.reg;
  698. break;
  699. }
  700. }
  701. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  702. {
  703. ctxt->ops->get_fpu(ctxt);
  704. switch (reg) {
  705. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  706. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  707. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  708. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  709. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  710. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  711. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  712. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  713. #ifdef CONFIG_X86_64
  714. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  715. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  716. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  717. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  718. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  719. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  720. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  721. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  722. #endif
  723. default: BUG();
  724. }
  725. ctxt->ops->put_fpu(ctxt);
  726. }
  727. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  728. int reg)
  729. {
  730. ctxt->ops->get_fpu(ctxt);
  731. switch (reg) {
  732. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  733. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  734. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  735. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  736. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  737. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  738. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  739. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  740. #ifdef CONFIG_X86_64
  741. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  742. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  743. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  744. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  745. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  746. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  747. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  748. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  749. #endif
  750. default: BUG();
  751. }
  752. ctxt->ops->put_fpu(ctxt);
  753. }
  754. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  755. struct operand *op,
  756. int inhibit_bytereg)
  757. {
  758. unsigned reg = ctxt->modrm_reg;
  759. int highbyte_regs = ctxt->rex_prefix == 0;
  760. if (!(ctxt->d & ModRM))
  761. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  762. if (ctxt->d & Sse) {
  763. op->type = OP_XMM;
  764. op->bytes = 16;
  765. op->addr.xmm = reg;
  766. read_sse_reg(ctxt, &op->vec_val, reg);
  767. return;
  768. }
  769. op->type = OP_REG;
  770. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  771. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  772. op->bytes = 1;
  773. } else {
  774. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  775. op->bytes = ctxt->op_bytes;
  776. }
  777. fetch_register_operand(op);
  778. op->orig_val = op->val;
  779. }
  780. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  781. struct operand *op)
  782. {
  783. u8 sib;
  784. int index_reg = 0, base_reg = 0, scale;
  785. int rc = X86EMUL_CONTINUE;
  786. ulong modrm_ea = 0;
  787. if (ctxt->rex_prefix) {
  788. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  789. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  790. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  791. }
  792. ctxt->modrm = insn_fetch(u8, ctxt);
  793. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  794. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  795. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  796. ctxt->modrm_seg = VCPU_SREG_DS;
  797. if (ctxt->modrm_mod == 3) {
  798. op->type = OP_REG;
  799. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  800. op->addr.reg = decode_register(ctxt->modrm_rm,
  801. ctxt->regs, ctxt->d & ByteOp);
  802. if (ctxt->d & Sse) {
  803. op->type = OP_XMM;
  804. op->bytes = 16;
  805. op->addr.xmm = ctxt->modrm_rm;
  806. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  807. return rc;
  808. }
  809. fetch_register_operand(op);
  810. return rc;
  811. }
  812. op->type = OP_MEM;
  813. if (ctxt->ad_bytes == 2) {
  814. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  815. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  816. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  817. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  818. /* 16-bit ModR/M decode. */
  819. switch (ctxt->modrm_mod) {
  820. case 0:
  821. if (ctxt->modrm_rm == 6)
  822. modrm_ea += insn_fetch(u16, ctxt);
  823. break;
  824. case 1:
  825. modrm_ea += insn_fetch(s8, ctxt);
  826. break;
  827. case 2:
  828. modrm_ea += insn_fetch(u16, ctxt);
  829. break;
  830. }
  831. switch (ctxt->modrm_rm) {
  832. case 0:
  833. modrm_ea += bx + si;
  834. break;
  835. case 1:
  836. modrm_ea += bx + di;
  837. break;
  838. case 2:
  839. modrm_ea += bp + si;
  840. break;
  841. case 3:
  842. modrm_ea += bp + di;
  843. break;
  844. case 4:
  845. modrm_ea += si;
  846. break;
  847. case 5:
  848. modrm_ea += di;
  849. break;
  850. case 6:
  851. if (ctxt->modrm_mod != 0)
  852. modrm_ea += bp;
  853. break;
  854. case 7:
  855. modrm_ea += bx;
  856. break;
  857. }
  858. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  859. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  860. ctxt->modrm_seg = VCPU_SREG_SS;
  861. modrm_ea = (u16)modrm_ea;
  862. } else {
  863. /* 32/64-bit ModR/M decode. */
  864. if ((ctxt->modrm_rm & 7) == 4) {
  865. sib = insn_fetch(u8, ctxt);
  866. index_reg |= (sib >> 3) & 7;
  867. base_reg |= sib & 7;
  868. scale = sib >> 6;
  869. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  870. modrm_ea += insn_fetch(s32, ctxt);
  871. else
  872. modrm_ea += ctxt->regs[base_reg];
  873. if (index_reg != 4)
  874. modrm_ea += ctxt->regs[index_reg] << scale;
  875. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  876. if (ctxt->mode == X86EMUL_MODE_PROT64)
  877. ctxt->rip_relative = 1;
  878. } else
  879. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  880. switch (ctxt->modrm_mod) {
  881. case 0:
  882. if (ctxt->modrm_rm == 5)
  883. modrm_ea += insn_fetch(s32, ctxt);
  884. break;
  885. case 1:
  886. modrm_ea += insn_fetch(s8, ctxt);
  887. break;
  888. case 2:
  889. modrm_ea += insn_fetch(s32, ctxt);
  890. break;
  891. }
  892. }
  893. op->addr.mem.ea = modrm_ea;
  894. done:
  895. return rc;
  896. }
  897. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  898. struct operand *op)
  899. {
  900. int rc = X86EMUL_CONTINUE;
  901. op->type = OP_MEM;
  902. switch (ctxt->ad_bytes) {
  903. case 2:
  904. op->addr.mem.ea = insn_fetch(u16, ctxt);
  905. break;
  906. case 4:
  907. op->addr.mem.ea = insn_fetch(u32, ctxt);
  908. break;
  909. case 8:
  910. op->addr.mem.ea = insn_fetch(u64, ctxt);
  911. break;
  912. }
  913. done:
  914. return rc;
  915. }
  916. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  917. {
  918. long sv = 0, mask;
  919. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  920. mask = ~(ctxt->dst.bytes * 8 - 1);
  921. if (ctxt->src.bytes == 2)
  922. sv = (s16)ctxt->src.val & (s16)mask;
  923. else if (ctxt->src.bytes == 4)
  924. sv = (s32)ctxt->src.val & (s32)mask;
  925. ctxt->dst.addr.mem.ea += (sv >> 3);
  926. }
  927. /* only subword offset */
  928. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  929. }
  930. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  931. unsigned long addr, void *dest, unsigned size)
  932. {
  933. int rc;
  934. struct read_cache *mc = &ctxt->mem_read;
  935. while (size) {
  936. int n = min(size, 8u);
  937. size -= n;
  938. if (mc->pos < mc->end)
  939. goto read_cached;
  940. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  941. &ctxt->exception);
  942. if (rc != X86EMUL_CONTINUE)
  943. return rc;
  944. mc->end += n;
  945. read_cached:
  946. memcpy(dest, mc->data + mc->pos, n);
  947. mc->pos += n;
  948. dest += n;
  949. addr += n;
  950. }
  951. return X86EMUL_CONTINUE;
  952. }
  953. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  954. struct segmented_address addr,
  955. void *data,
  956. unsigned size)
  957. {
  958. int rc;
  959. ulong linear;
  960. rc = linearize(ctxt, addr, size, false, &linear);
  961. if (rc != X86EMUL_CONTINUE)
  962. return rc;
  963. return read_emulated(ctxt, linear, data, size);
  964. }
  965. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  966. struct segmented_address addr,
  967. const void *data,
  968. unsigned size)
  969. {
  970. int rc;
  971. ulong linear;
  972. rc = linearize(ctxt, addr, size, true, &linear);
  973. if (rc != X86EMUL_CONTINUE)
  974. return rc;
  975. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  976. &ctxt->exception);
  977. }
  978. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  979. struct segmented_address addr,
  980. const void *orig_data, const void *data,
  981. unsigned size)
  982. {
  983. int rc;
  984. ulong linear;
  985. rc = linearize(ctxt, addr, size, true, &linear);
  986. if (rc != X86EMUL_CONTINUE)
  987. return rc;
  988. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  989. size, &ctxt->exception);
  990. }
  991. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  992. unsigned int size, unsigned short port,
  993. void *dest)
  994. {
  995. struct read_cache *rc = &ctxt->io_read;
  996. if (rc->pos == rc->end) { /* refill pio read ahead */
  997. unsigned int in_page, n;
  998. unsigned int count = ctxt->rep_prefix ?
  999. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1000. in_page = (ctxt->eflags & EFLG_DF) ?
  1001. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1002. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1003. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1004. count);
  1005. if (n == 0)
  1006. n = 1;
  1007. rc->pos = rc->end = 0;
  1008. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1009. return 0;
  1010. rc->end = n * size;
  1011. }
  1012. memcpy(dest, rc->data + rc->pos, size);
  1013. rc->pos += size;
  1014. return 1;
  1015. }
  1016. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1017. u16 selector, struct desc_ptr *dt)
  1018. {
  1019. struct x86_emulate_ops *ops = ctxt->ops;
  1020. if (selector & 1 << 2) {
  1021. struct desc_struct desc;
  1022. u16 sel;
  1023. memset (dt, 0, sizeof *dt);
  1024. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1025. return;
  1026. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1027. dt->address = get_desc_base(&desc);
  1028. } else
  1029. ops->get_gdt(ctxt, dt);
  1030. }
  1031. /* allowed just for 8 bytes segments */
  1032. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1033. u16 selector, struct desc_struct *desc)
  1034. {
  1035. struct desc_ptr dt;
  1036. u16 index = selector >> 3;
  1037. ulong addr;
  1038. get_descriptor_table_ptr(ctxt, selector, &dt);
  1039. if (dt.size < index * 8 + 7)
  1040. return emulate_gp(ctxt, selector & 0xfffc);
  1041. addr = dt.address + index * 8;
  1042. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1043. &ctxt->exception);
  1044. }
  1045. /* allowed just for 8 bytes segments */
  1046. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1047. u16 selector, struct desc_struct *desc)
  1048. {
  1049. struct desc_ptr dt;
  1050. u16 index = selector >> 3;
  1051. ulong addr;
  1052. get_descriptor_table_ptr(ctxt, selector, &dt);
  1053. if (dt.size < index * 8 + 7)
  1054. return emulate_gp(ctxt, selector & 0xfffc);
  1055. addr = dt.address + index * 8;
  1056. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1057. &ctxt->exception);
  1058. }
  1059. /* Does not support long mode */
  1060. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1061. u16 selector, int seg)
  1062. {
  1063. struct desc_struct seg_desc;
  1064. u8 dpl, rpl, cpl;
  1065. unsigned err_vec = GP_VECTOR;
  1066. u32 err_code = 0;
  1067. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1068. int ret;
  1069. memset(&seg_desc, 0, sizeof seg_desc);
  1070. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1071. || ctxt->mode == X86EMUL_MODE_REAL) {
  1072. /* set real mode segment descriptor */
  1073. set_desc_base(&seg_desc, selector << 4);
  1074. set_desc_limit(&seg_desc, 0xffff);
  1075. seg_desc.type = 3;
  1076. seg_desc.p = 1;
  1077. seg_desc.s = 1;
  1078. goto load;
  1079. }
  1080. /* NULL selector is not valid for TR, CS and SS */
  1081. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1082. && null_selector)
  1083. goto exception;
  1084. /* TR should be in GDT only */
  1085. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1086. goto exception;
  1087. if (null_selector) /* for NULL selector skip all following checks */
  1088. goto load;
  1089. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1090. if (ret != X86EMUL_CONTINUE)
  1091. return ret;
  1092. err_code = selector & 0xfffc;
  1093. err_vec = GP_VECTOR;
  1094. /* can't load system descriptor into segment selecor */
  1095. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1096. goto exception;
  1097. if (!seg_desc.p) {
  1098. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1099. goto exception;
  1100. }
  1101. rpl = selector & 3;
  1102. dpl = seg_desc.dpl;
  1103. cpl = ctxt->ops->cpl(ctxt);
  1104. switch (seg) {
  1105. case VCPU_SREG_SS:
  1106. /*
  1107. * segment is not a writable data segment or segment
  1108. * selector's RPL != CPL or segment selector's RPL != CPL
  1109. */
  1110. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1111. goto exception;
  1112. break;
  1113. case VCPU_SREG_CS:
  1114. if (!(seg_desc.type & 8))
  1115. goto exception;
  1116. if (seg_desc.type & 4) {
  1117. /* conforming */
  1118. if (dpl > cpl)
  1119. goto exception;
  1120. } else {
  1121. /* nonconforming */
  1122. if (rpl > cpl || dpl != cpl)
  1123. goto exception;
  1124. }
  1125. /* CS(RPL) <- CPL */
  1126. selector = (selector & 0xfffc) | cpl;
  1127. break;
  1128. case VCPU_SREG_TR:
  1129. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_LDTR:
  1133. if (seg_desc.s || seg_desc.type != 2)
  1134. goto exception;
  1135. break;
  1136. default: /* DS, ES, FS, or GS */
  1137. /*
  1138. * segment is not a data or readable code segment or
  1139. * ((segment is a data or nonconforming code segment)
  1140. * and (both RPL and CPL > DPL))
  1141. */
  1142. if ((seg_desc.type & 0xa) == 0x8 ||
  1143. (((seg_desc.type & 0xc) != 0xc) &&
  1144. (rpl > dpl && cpl > dpl)))
  1145. goto exception;
  1146. break;
  1147. }
  1148. if (seg_desc.s) {
  1149. /* mark segment as accessed */
  1150. seg_desc.type |= 1;
  1151. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1152. if (ret != X86EMUL_CONTINUE)
  1153. return ret;
  1154. }
  1155. load:
  1156. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1157. return X86EMUL_CONTINUE;
  1158. exception:
  1159. emulate_exception(ctxt, err_vec, err_code, true);
  1160. return X86EMUL_PROPAGATE_FAULT;
  1161. }
  1162. static void write_register_operand(struct operand *op)
  1163. {
  1164. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1165. switch (op->bytes) {
  1166. case 1:
  1167. *(u8 *)op->addr.reg = (u8)op->val;
  1168. break;
  1169. case 2:
  1170. *(u16 *)op->addr.reg = (u16)op->val;
  1171. break;
  1172. case 4:
  1173. *op->addr.reg = (u32)op->val;
  1174. break; /* 64b: zero-extend */
  1175. case 8:
  1176. *op->addr.reg = op->val;
  1177. break;
  1178. }
  1179. }
  1180. static int writeback(struct x86_emulate_ctxt *ctxt)
  1181. {
  1182. int rc;
  1183. switch (ctxt->dst.type) {
  1184. case OP_REG:
  1185. write_register_operand(&ctxt->dst);
  1186. break;
  1187. case OP_MEM:
  1188. if (ctxt->lock_prefix)
  1189. rc = segmented_cmpxchg(ctxt,
  1190. ctxt->dst.addr.mem,
  1191. &ctxt->dst.orig_val,
  1192. &ctxt->dst.val,
  1193. ctxt->dst.bytes);
  1194. else
  1195. rc = segmented_write(ctxt,
  1196. ctxt->dst.addr.mem,
  1197. &ctxt->dst.val,
  1198. ctxt->dst.bytes);
  1199. if (rc != X86EMUL_CONTINUE)
  1200. return rc;
  1201. break;
  1202. case OP_XMM:
  1203. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1204. break;
  1205. case OP_NONE:
  1206. /* no writeback */
  1207. break;
  1208. default:
  1209. break;
  1210. }
  1211. return X86EMUL_CONTINUE;
  1212. }
  1213. static int em_push(struct x86_emulate_ctxt *ctxt)
  1214. {
  1215. struct segmented_address addr;
  1216. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1217. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1218. addr.seg = VCPU_SREG_SS;
  1219. /* Disable writeback. */
  1220. ctxt->dst.type = OP_NONE;
  1221. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1222. }
  1223. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1224. void *dest, int len)
  1225. {
  1226. int rc;
  1227. struct segmented_address addr;
  1228. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1229. addr.seg = VCPU_SREG_SS;
  1230. rc = segmented_read(ctxt, addr, dest, len);
  1231. if (rc != X86EMUL_CONTINUE)
  1232. return rc;
  1233. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1234. return rc;
  1235. }
  1236. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1237. {
  1238. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1239. }
  1240. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1241. void *dest, int len)
  1242. {
  1243. int rc;
  1244. unsigned long val, change_mask;
  1245. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1246. int cpl = ctxt->ops->cpl(ctxt);
  1247. rc = emulate_pop(ctxt, &val, len);
  1248. if (rc != X86EMUL_CONTINUE)
  1249. return rc;
  1250. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1251. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1252. switch(ctxt->mode) {
  1253. case X86EMUL_MODE_PROT64:
  1254. case X86EMUL_MODE_PROT32:
  1255. case X86EMUL_MODE_PROT16:
  1256. if (cpl == 0)
  1257. change_mask |= EFLG_IOPL;
  1258. if (cpl <= iopl)
  1259. change_mask |= EFLG_IF;
  1260. break;
  1261. case X86EMUL_MODE_VM86:
  1262. if (iopl < 3)
  1263. return emulate_gp(ctxt, 0);
  1264. change_mask |= EFLG_IF;
  1265. break;
  1266. default: /* real mode */
  1267. change_mask |= (EFLG_IOPL | EFLG_IF);
  1268. break;
  1269. }
  1270. *(unsigned long *)dest =
  1271. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1272. return rc;
  1273. }
  1274. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1275. {
  1276. ctxt->dst.type = OP_REG;
  1277. ctxt->dst.addr.reg = &ctxt->eflags;
  1278. ctxt->dst.bytes = ctxt->op_bytes;
  1279. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1280. }
  1281. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1282. {
  1283. ctxt->src.val = get_segment_selector(ctxt, seg);
  1284. return em_push(ctxt);
  1285. }
  1286. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1287. {
  1288. unsigned long selector;
  1289. int rc;
  1290. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1291. if (rc != X86EMUL_CONTINUE)
  1292. return rc;
  1293. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1294. return rc;
  1295. }
  1296. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1297. {
  1298. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1299. int rc = X86EMUL_CONTINUE;
  1300. int reg = VCPU_REGS_RAX;
  1301. while (reg <= VCPU_REGS_RDI) {
  1302. (reg == VCPU_REGS_RSP) ?
  1303. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1304. rc = em_push(ctxt);
  1305. if (rc != X86EMUL_CONTINUE)
  1306. return rc;
  1307. ++reg;
  1308. }
  1309. return rc;
  1310. }
  1311. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1312. {
  1313. ctxt->src.val = (unsigned long)ctxt->eflags;
  1314. return em_push(ctxt);
  1315. }
  1316. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1317. {
  1318. int rc = X86EMUL_CONTINUE;
  1319. int reg = VCPU_REGS_RDI;
  1320. while (reg >= VCPU_REGS_RAX) {
  1321. if (reg == VCPU_REGS_RSP) {
  1322. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1323. ctxt->op_bytes);
  1324. --reg;
  1325. }
  1326. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1327. if (rc != X86EMUL_CONTINUE)
  1328. break;
  1329. --reg;
  1330. }
  1331. return rc;
  1332. }
  1333. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1334. {
  1335. struct x86_emulate_ops *ops = ctxt->ops;
  1336. int rc;
  1337. struct desc_ptr dt;
  1338. gva_t cs_addr;
  1339. gva_t eip_addr;
  1340. u16 cs, eip;
  1341. /* TODO: Add limit checks */
  1342. ctxt->src.val = ctxt->eflags;
  1343. rc = em_push(ctxt);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. return rc;
  1346. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1347. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1348. rc = em_push(ctxt);
  1349. if (rc != X86EMUL_CONTINUE)
  1350. return rc;
  1351. ctxt->src.val = ctxt->_eip;
  1352. rc = em_push(ctxt);
  1353. if (rc != X86EMUL_CONTINUE)
  1354. return rc;
  1355. ops->get_idt(ctxt, &dt);
  1356. eip_addr = dt.address + (irq << 2);
  1357. cs_addr = dt.address + (irq << 2) + 2;
  1358. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1359. if (rc != X86EMUL_CONTINUE)
  1360. return rc;
  1361. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. ctxt->_eip = eip;
  1368. return rc;
  1369. }
  1370. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1371. {
  1372. switch(ctxt->mode) {
  1373. case X86EMUL_MODE_REAL:
  1374. return emulate_int_real(ctxt, irq);
  1375. case X86EMUL_MODE_VM86:
  1376. case X86EMUL_MODE_PROT16:
  1377. case X86EMUL_MODE_PROT32:
  1378. case X86EMUL_MODE_PROT64:
  1379. default:
  1380. /* Protected mode interrupts unimplemented yet */
  1381. return X86EMUL_UNHANDLEABLE;
  1382. }
  1383. }
  1384. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1385. {
  1386. int rc = X86EMUL_CONTINUE;
  1387. unsigned long temp_eip = 0;
  1388. unsigned long temp_eflags = 0;
  1389. unsigned long cs = 0;
  1390. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1391. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1392. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1393. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1394. /* TODO: Add stack limit check */
  1395. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. if (temp_eip & ~0xffff)
  1399. return emulate_gp(ctxt, 0);
  1400. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1401. if (rc != X86EMUL_CONTINUE)
  1402. return rc;
  1403. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1404. if (rc != X86EMUL_CONTINUE)
  1405. return rc;
  1406. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1407. if (rc != X86EMUL_CONTINUE)
  1408. return rc;
  1409. ctxt->_eip = temp_eip;
  1410. if (ctxt->op_bytes == 4)
  1411. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1412. else if (ctxt->op_bytes == 2) {
  1413. ctxt->eflags &= ~0xffff;
  1414. ctxt->eflags |= temp_eflags;
  1415. }
  1416. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1417. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1418. return rc;
  1419. }
  1420. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1421. {
  1422. switch(ctxt->mode) {
  1423. case X86EMUL_MODE_REAL:
  1424. return emulate_iret_real(ctxt);
  1425. case X86EMUL_MODE_VM86:
  1426. case X86EMUL_MODE_PROT16:
  1427. case X86EMUL_MODE_PROT32:
  1428. case X86EMUL_MODE_PROT64:
  1429. default:
  1430. /* iret from protected mode unimplemented yet */
  1431. return X86EMUL_UNHANDLEABLE;
  1432. }
  1433. }
  1434. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1435. {
  1436. int rc;
  1437. unsigned short sel;
  1438. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1439. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1440. if (rc != X86EMUL_CONTINUE)
  1441. return rc;
  1442. ctxt->_eip = 0;
  1443. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1444. return X86EMUL_CONTINUE;
  1445. }
  1446. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1447. {
  1448. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1449. }
  1450. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1451. {
  1452. switch (ctxt->modrm_reg) {
  1453. case 0: /* rol */
  1454. emulate_2op_SrcB(ctxt, "rol");
  1455. break;
  1456. case 1: /* ror */
  1457. emulate_2op_SrcB(ctxt, "ror");
  1458. break;
  1459. case 2: /* rcl */
  1460. emulate_2op_SrcB(ctxt, "rcl");
  1461. break;
  1462. case 3: /* rcr */
  1463. emulate_2op_SrcB(ctxt, "rcr");
  1464. break;
  1465. case 4: /* sal/shl */
  1466. case 6: /* sal/shl */
  1467. emulate_2op_SrcB(ctxt, "sal");
  1468. break;
  1469. case 5: /* shr */
  1470. emulate_2op_SrcB(ctxt, "shr");
  1471. break;
  1472. case 7: /* sar */
  1473. emulate_2op_SrcB(ctxt, "sar");
  1474. break;
  1475. }
  1476. return X86EMUL_CONTINUE;
  1477. }
  1478. static int em_not(struct x86_emulate_ctxt *ctxt)
  1479. {
  1480. ctxt->dst.val = ~ctxt->dst.val;
  1481. return X86EMUL_CONTINUE;
  1482. }
  1483. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1484. {
  1485. emulate_1op(ctxt, "neg");
  1486. return X86EMUL_CONTINUE;
  1487. }
  1488. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. u8 ex = 0;
  1491. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1492. return X86EMUL_CONTINUE;
  1493. }
  1494. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1495. {
  1496. u8 ex = 0;
  1497. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1498. return X86EMUL_CONTINUE;
  1499. }
  1500. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1501. {
  1502. u8 de = 0;
  1503. emulate_1op_rax_rdx(ctxt, "div", de);
  1504. if (de)
  1505. return emulate_de(ctxt);
  1506. return X86EMUL_CONTINUE;
  1507. }
  1508. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. u8 de = 0;
  1511. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1512. if (de)
  1513. return emulate_de(ctxt);
  1514. return X86EMUL_CONTINUE;
  1515. }
  1516. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1517. {
  1518. int rc = X86EMUL_CONTINUE;
  1519. switch (ctxt->modrm_reg) {
  1520. case 0: /* inc */
  1521. emulate_1op(ctxt, "inc");
  1522. break;
  1523. case 1: /* dec */
  1524. emulate_1op(ctxt, "dec");
  1525. break;
  1526. case 2: /* call near abs */ {
  1527. long int old_eip;
  1528. old_eip = ctxt->_eip;
  1529. ctxt->_eip = ctxt->src.val;
  1530. ctxt->src.val = old_eip;
  1531. rc = em_push(ctxt);
  1532. break;
  1533. }
  1534. case 4: /* jmp abs */
  1535. ctxt->_eip = ctxt->src.val;
  1536. break;
  1537. case 5: /* jmp far */
  1538. rc = em_jmp_far(ctxt);
  1539. break;
  1540. case 6: /* push */
  1541. rc = em_push(ctxt);
  1542. break;
  1543. }
  1544. return rc;
  1545. }
  1546. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. u64 old = ctxt->dst.orig_val64;
  1549. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1550. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1551. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1552. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1553. ctxt->eflags &= ~EFLG_ZF;
  1554. } else {
  1555. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1556. (u32) ctxt->regs[VCPU_REGS_RBX];
  1557. ctxt->eflags |= EFLG_ZF;
  1558. }
  1559. return X86EMUL_CONTINUE;
  1560. }
  1561. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1562. {
  1563. ctxt->dst.type = OP_REG;
  1564. ctxt->dst.addr.reg = &ctxt->_eip;
  1565. ctxt->dst.bytes = ctxt->op_bytes;
  1566. return em_pop(ctxt);
  1567. }
  1568. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1569. {
  1570. int rc;
  1571. unsigned long cs;
  1572. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1573. if (rc != X86EMUL_CONTINUE)
  1574. return rc;
  1575. if (ctxt->op_bytes == 4)
  1576. ctxt->_eip = (u32)ctxt->_eip;
  1577. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1581. return rc;
  1582. }
  1583. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1584. {
  1585. unsigned short sel;
  1586. int rc;
  1587. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1588. rc = load_segment_descriptor(ctxt, sel, seg);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. ctxt->dst.val = ctxt->src.val;
  1592. return rc;
  1593. }
  1594. static void
  1595. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1596. struct desc_struct *cs, struct desc_struct *ss)
  1597. {
  1598. u16 selector;
  1599. memset(cs, 0, sizeof(struct desc_struct));
  1600. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1601. memset(ss, 0, sizeof(struct desc_struct));
  1602. cs->l = 0; /* will be adjusted later */
  1603. set_desc_base(cs, 0); /* flat segment */
  1604. cs->g = 1; /* 4kb granularity */
  1605. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1606. cs->type = 0x0b; /* Read, Execute, Accessed */
  1607. cs->s = 1;
  1608. cs->dpl = 0; /* will be adjusted later */
  1609. cs->p = 1;
  1610. cs->d = 1;
  1611. set_desc_base(ss, 0); /* flat segment */
  1612. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1613. ss->g = 1; /* 4kb granularity */
  1614. ss->s = 1;
  1615. ss->type = 0x03; /* Read/Write, Accessed */
  1616. ss->d = 1; /* 32bit stack segment */
  1617. ss->dpl = 0;
  1618. ss->p = 1;
  1619. }
  1620. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1621. {
  1622. struct x86_emulate_ops *ops = ctxt->ops;
  1623. struct desc_struct cs, ss;
  1624. u64 msr_data;
  1625. u16 cs_sel, ss_sel;
  1626. u64 efer = 0;
  1627. /* syscall is not available in real mode */
  1628. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1629. ctxt->mode == X86EMUL_MODE_VM86)
  1630. return emulate_ud(ctxt);
  1631. ops->get_msr(ctxt, MSR_EFER, &efer);
  1632. setup_syscalls_segments(ctxt, &cs, &ss);
  1633. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1634. msr_data >>= 32;
  1635. cs_sel = (u16)(msr_data & 0xfffc);
  1636. ss_sel = (u16)(msr_data + 8);
  1637. if (efer & EFER_LMA) {
  1638. cs.d = 0;
  1639. cs.l = 1;
  1640. }
  1641. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1642. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1643. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1644. if (efer & EFER_LMA) {
  1645. #ifdef CONFIG_X86_64
  1646. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1647. ops->get_msr(ctxt,
  1648. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1649. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1650. ctxt->_eip = msr_data;
  1651. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1652. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1653. #endif
  1654. } else {
  1655. /* legacy mode */
  1656. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1657. ctxt->_eip = (u32)msr_data;
  1658. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1659. }
  1660. return X86EMUL_CONTINUE;
  1661. }
  1662. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1663. {
  1664. struct x86_emulate_ops *ops = ctxt->ops;
  1665. struct desc_struct cs, ss;
  1666. u64 msr_data;
  1667. u16 cs_sel, ss_sel;
  1668. u64 efer = 0;
  1669. ops->get_msr(ctxt, MSR_EFER, &efer);
  1670. /* inject #GP if in real mode */
  1671. if (ctxt->mode == X86EMUL_MODE_REAL)
  1672. return emulate_gp(ctxt, 0);
  1673. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1674. * Therefore, we inject an #UD.
  1675. */
  1676. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1677. return emulate_ud(ctxt);
  1678. setup_syscalls_segments(ctxt, &cs, &ss);
  1679. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1680. switch (ctxt->mode) {
  1681. case X86EMUL_MODE_PROT32:
  1682. if ((msr_data & 0xfffc) == 0x0)
  1683. return emulate_gp(ctxt, 0);
  1684. break;
  1685. case X86EMUL_MODE_PROT64:
  1686. if (msr_data == 0x0)
  1687. return emulate_gp(ctxt, 0);
  1688. break;
  1689. }
  1690. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1691. cs_sel = (u16)msr_data;
  1692. cs_sel &= ~SELECTOR_RPL_MASK;
  1693. ss_sel = cs_sel + 8;
  1694. ss_sel &= ~SELECTOR_RPL_MASK;
  1695. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1696. cs.d = 0;
  1697. cs.l = 1;
  1698. }
  1699. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1700. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1701. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1702. ctxt->_eip = msr_data;
  1703. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1704. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1705. return X86EMUL_CONTINUE;
  1706. }
  1707. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1708. {
  1709. struct x86_emulate_ops *ops = ctxt->ops;
  1710. struct desc_struct cs, ss;
  1711. u64 msr_data;
  1712. int usermode;
  1713. u16 cs_sel = 0, ss_sel = 0;
  1714. /* inject #GP if in real mode or Virtual 8086 mode */
  1715. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1716. ctxt->mode == X86EMUL_MODE_VM86)
  1717. return emulate_gp(ctxt, 0);
  1718. setup_syscalls_segments(ctxt, &cs, &ss);
  1719. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1720. usermode = X86EMUL_MODE_PROT64;
  1721. else
  1722. usermode = X86EMUL_MODE_PROT32;
  1723. cs.dpl = 3;
  1724. ss.dpl = 3;
  1725. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1726. switch (usermode) {
  1727. case X86EMUL_MODE_PROT32:
  1728. cs_sel = (u16)(msr_data + 16);
  1729. if ((msr_data & 0xfffc) == 0x0)
  1730. return emulate_gp(ctxt, 0);
  1731. ss_sel = (u16)(msr_data + 24);
  1732. break;
  1733. case X86EMUL_MODE_PROT64:
  1734. cs_sel = (u16)(msr_data + 32);
  1735. if (msr_data == 0x0)
  1736. return emulate_gp(ctxt, 0);
  1737. ss_sel = cs_sel + 8;
  1738. cs.d = 0;
  1739. cs.l = 1;
  1740. break;
  1741. }
  1742. cs_sel |= SELECTOR_RPL_MASK;
  1743. ss_sel |= SELECTOR_RPL_MASK;
  1744. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1745. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1746. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1747. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1748. return X86EMUL_CONTINUE;
  1749. }
  1750. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1751. {
  1752. int iopl;
  1753. if (ctxt->mode == X86EMUL_MODE_REAL)
  1754. return false;
  1755. if (ctxt->mode == X86EMUL_MODE_VM86)
  1756. return true;
  1757. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1758. return ctxt->ops->cpl(ctxt) > iopl;
  1759. }
  1760. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1761. u16 port, u16 len)
  1762. {
  1763. struct x86_emulate_ops *ops = ctxt->ops;
  1764. struct desc_struct tr_seg;
  1765. u32 base3;
  1766. int r;
  1767. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1768. unsigned mask = (1 << len) - 1;
  1769. unsigned long base;
  1770. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1771. if (!tr_seg.p)
  1772. return false;
  1773. if (desc_limit_scaled(&tr_seg) < 103)
  1774. return false;
  1775. base = get_desc_base(&tr_seg);
  1776. #ifdef CONFIG_X86_64
  1777. base |= ((u64)base3) << 32;
  1778. #endif
  1779. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1780. if (r != X86EMUL_CONTINUE)
  1781. return false;
  1782. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1783. return false;
  1784. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1785. if (r != X86EMUL_CONTINUE)
  1786. return false;
  1787. if ((perm >> bit_idx) & mask)
  1788. return false;
  1789. return true;
  1790. }
  1791. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1792. u16 port, u16 len)
  1793. {
  1794. if (ctxt->perm_ok)
  1795. return true;
  1796. if (emulator_bad_iopl(ctxt))
  1797. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1798. return false;
  1799. ctxt->perm_ok = true;
  1800. return true;
  1801. }
  1802. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1803. struct tss_segment_16 *tss)
  1804. {
  1805. tss->ip = ctxt->_eip;
  1806. tss->flag = ctxt->eflags;
  1807. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1808. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1809. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1810. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1811. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1812. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1813. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1814. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1815. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1816. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1817. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1818. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1819. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1820. }
  1821. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1822. struct tss_segment_16 *tss)
  1823. {
  1824. int ret;
  1825. ctxt->_eip = tss->ip;
  1826. ctxt->eflags = tss->flag | 2;
  1827. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1828. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1829. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1830. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1831. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1832. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1833. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1834. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1835. /*
  1836. * SDM says that segment selectors are loaded before segment
  1837. * descriptors
  1838. */
  1839. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1840. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1841. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1842. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1843. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1844. /*
  1845. * Now load segment descriptors. If fault happenes at this stage
  1846. * it is handled in a context of new task
  1847. */
  1848. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1849. if (ret != X86EMUL_CONTINUE)
  1850. return ret;
  1851. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1852. if (ret != X86EMUL_CONTINUE)
  1853. return ret;
  1854. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1855. if (ret != X86EMUL_CONTINUE)
  1856. return ret;
  1857. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1858. if (ret != X86EMUL_CONTINUE)
  1859. return ret;
  1860. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1861. if (ret != X86EMUL_CONTINUE)
  1862. return ret;
  1863. return X86EMUL_CONTINUE;
  1864. }
  1865. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1866. u16 tss_selector, u16 old_tss_sel,
  1867. ulong old_tss_base, struct desc_struct *new_desc)
  1868. {
  1869. struct x86_emulate_ops *ops = ctxt->ops;
  1870. struct tss_segment_16 tss_seg;
  1871. int ret;
  1872. u32 new_tss_base = get_desc_base(new_desc);
  1873. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1874. &ctxt->exception);
  1875. if (ret != X86EMUL_CONTINUE)
  1876. /* FIXME: need to provide precise fault address */
  1877. return ret;
  1878. save_state_to_tss16(ctxt, &tss_seg);
  1879. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1880. &ctxt->exception);
  1881. if (ret != X86EMUL_CONTINUE)
  1882. /* FIXME: need to provide precise fault address */
  1883. return ret;
  1884. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1885. &ctxt->exception);
  1886. if (ret != X86EMUL_CONTINUE)
  1887. /* FIXME: need to provide precise fault address */
  1888. return ret;
  1889. if (old_tss_sel != 0xffff) {
  1890. tss_seg.prev_task_link = old_tss_sel;
  1891. ret = ops->write_std(ctxt, new_tss_base,
  1892. &tss_seg.prev_task_link,
  1893. sizeof tss_seg.prev_task_link,
  1894. &ctxt->exception);
  1895. if (ret != X86EMUL_CONTINUE)
  1896. /* FIXME: need to provide precise fault address */
  1897. return ret;
  1898. }
  1899. return load_state_from_tss16(ctxt, &tss_seg);
  1900. }
  1901. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1902. struct tss_segment_32 *tss)
  1903. {
  1904. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1905. tss->eip = ctxt->_eip;
  1906. tss->eflags = ctxt->eflags;
  1907. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1908. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1909. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1910. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1911. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1912. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1913. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1914. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1915. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1916. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1917. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1918. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1919. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1920. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1921. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1922. }
  1923. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1924. struct tss_segment_32 *tss)
  1925. {
  1926. int ret;
  1927. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1928. return emulate_gp(ctxt, 0);
  1929. ctxt->_eip = tss->eip;
  1930. ctxt->eflags = tss->eflags | 2;
  1931. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1932. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1933. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1934. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1935. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1936. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1937. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1938. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1939. /*
  1940. * SDM says that segment selectors are loaded before segment
  1941. * descriptors
  1942. */
  1943. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1944. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1945. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1946. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1947. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1948. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1949. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1950. /*
  1951. * Now load segment descriptors. If fault happenes at this stage
  1952. * it is handled in a context of new task
  1953. */
  1954. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1955. if (ret != X86EMUL_CONTINUE)
  1956. return ret;
  1957. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1958. if (ret != X86EMUL_CONTINUE)
  1959. return ret;
  1960. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1961. if (ret != X86EMUL_CONTINUE)
  1962. return ret;
  1963. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1964. if (ret != X86EMUL_CONTINUE)
  1965. return ret;
  1966. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1967. if (ret != X86EMUL_CONTINUE)
  1968. return ret;
  1969. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1970. if (ret != X86EMUL_CONTINUE)
  1971. return ret;
  1972. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1973. if (ret != X86EMUL_CONTINUE)
  1974. return ret;
  1975. return X86EMUL_CONTINUE;
  1976. }
  1977. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1978. u16 tss_selector, u16 old_tss_sel,
  1979. ulong old_tss_base, struct desc_struct *new_desc)
  1980. {
  1981. struct x86_emulate_ops *ops = ctxt->ops;
  1982. struct tss_segment_32 tss_seg;
  1983. int ret;
  1984. u32 new_tss_base = get_desc_base(new_desc);
  1985. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1986. &ctxt->exception);
  1987. if (ret != X86EMUL_CONTINUE)
  1988. /* FIXME: need to provide precise fault address */
  1989. return ret;
  1990. save_state_to_tss32(ctxt, &tss_seg);
  1991. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1992. &ctxt->exception);
  1993. if (ret != X86EMUL_CONTINUE)
  1994. /* FIXME: need to provide precise fault address */
  1995. return ret;
  1996. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1997. &ctxt->exception);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. /* FIXME: need to provide precise fault address */
  2000. return ret;
  2001. if (old_tss_sel != 0xffff) {
  2002. tss_seg.prev_task_link = old_tss_sel;
  2003. ret = ops->write_std(ctxt, new_tss_base,
  2004. &tss_seg.prev_task_link,
  2005. sizeof tss_seg.prev_task_link,
  2006. &ctxt->exception);
  2007. if (ret != X86EMUL_CONTINUE)
  2008. /* FIXME: need to provide precise fault address */
  2009. return ret;
  2010. }
  2011. return load_state_from_tss32(ctxt, &tss_seg);
  2012. }
  2013. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2014. u16 tss_selector, int reason,
  2015. bool has_error_code, u32 error_code)
  2016. {
  2017. struct x86_emulate_ops *ops = ctxt->ops;
  2018. struct desc_struct curr_tss_desc, next_tss_desc;
  2019. int ret;
  2020. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2021. ulong old_tss_base =
  2022. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2023. u32 desc_limit;
  2024. /* FIXME: old_tss_base == ~0 ? */
  2025. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. return ret;
  2028. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2029. if (ret != X86EMUL_CONTINUE)
  2030. return ret;
  2031. /* FIXME: check that next_tss_desc is tss */
  2032. if (reason != TASK_SWITCH_IRET) {
  2033. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2034. ops->cpl(ctxt) > next_tss_desc.dpl)
  2035. return emulate_gp(ctxt, 0);
  2036. }
  2037. desc_limit = desc_limit_scaled(&next_tss_desc);
  2038. if (!next_tss_desc.p ||
  2039. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2040. desc_limit < 0x2b)) {
  2041. emulate_ts(ctxt, tss_selector & 0xfffc);
  2042. return X86EMUL_PROPAGATE_FAULT;
  2043. }
  2044. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2045. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2046. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2047. }
  2048. if (reason == TASK_SWITCH_IRET)
  2049. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2050. /* set back link to prev task only if NT bit is set in eflags
  2051. note that old_tss_sel is not used afetr this point */
  2052. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2053. old_tss_sel = 0xffff;
  2054. if (next_tss_desc.type & 8)
  2055. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2056. old_tss_base, &next_tss_desc);
  2057. else
  2058. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2059. old_tss_base, &next_tss_desc);
  2060. if (ret != X86EMUL_CONTINUE)
  2061. return ret;
  2062. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2063. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2064. if (reason != TASK_SWITCH_IRET) {
  2065. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2066. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2067. }
  2068. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2069. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2070. if (has_error_code) {
  2071. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2072. ctxt->lock_prefix = 0;
  2073. ctxt->src.val = (unsigned long) error_code;
  2074. ret = em_push(ctxt);
  2075. }
  2076. return ret;
  2077. }
  2078. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2079. u16 tss_selector, int reason,
  2080. bool has_error_code, u32 error_code)
  2081. {
  2082. int rc;
  2083. ctxt->_eip = ctxt->eip;
  2084. ctxt->dst.type = OP_NONE;
  2085. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2086. has_error_code, error_code);
  2087. if (rc == X86EMUL_CONTINUE)
  2088. ctxt->eip = ctxt->_eip;
  2089. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2090. }
  2091. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2092. int reg, struct operand *op)
  2093. {
  2094. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2095. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2096. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2097. op->addr.mem.seg = seg;
  2098. }
  2099. static int em_das(struct x86_emulate_ctxt *ctxt)
  2100. {
  2101. u8 al, old_al;
  2102. bool af, cf, old_cf;
  2103. cf = ctxt->eflags & X86_EFLAGS_CF;
  2104. al = ctxt->dst.val;
  2105. old_al = al;
  2106. old_cf = cf;
  2107. cf = false;
  2108. af = ctxt->eflags & X86_EFLAGS_AF;
  2109. if ((al & 0x0f) > 9 || af) {
  2110. al -= 6;
  2111. cf = old_cf | (al >= 250);
  2112. af = true;
  2113. } else {
  2114. af = false;
  2115. }
  2116. if (old_al > 0x99 || old_cf) {
  2117. al -= 0x60;
  2118. cf = true;
  2119. }
  2120. ctxt->dst.val = al;
  2121. /* Set PF, ZF, SF */
  2122. ctxt->src.type = OP_IMM;
  2123. ctxt->src.val = 0;
  2124. ctxt->src.bytes = 1;
  2125. emulate_2op_SrcV(ctxt, "or");
  2126. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2127. if (cf)
  2128. ctxt->eflags |= X86_EFLAGS_CF;
  2129. if (af)
  2130. ctxt->eflags |= X86_EFLAGS_AF;
  2131. return X86EMUL_CONTINUE;
  2132. }
  2133. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2134. {
  2135. u16 sel, old_cs;
  2136. ulong old_eip;
  2137. int rc;
  2138. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2139. old_eip = ctxt->_eip;
  2140. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2141. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2142. return X86EMUL_CONTINUE;
  2143. ctxt->_eip = 0;
  2144. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2145. ctxt->src.val = old_cs;
  2146. rc = em_push(ctxt);
  2147. if (rc != X86EMUL_CONTINUE)
  2148. return rc;
  2149. ctxt->src.val = old_eip;
  2150. return em_push(ctxt);
  2151. }
  2152. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2153. {
  2154. int rc;
  2155. ctxt->dst.type = OP_REG;
  2156. ctxt->dst.addr.reg = &ctxt->_eip;
  2157. ctxt->dst.bytes = ctxt->op_bytes;
  2158. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2159. if (rc != X86EMUL_CONTINUE)
  2160. return rc;
  2161. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2162. return X86EMUL_CONTINUE;
  2163. }
  2164. static int em_add(struct x86_emulate_ctxt *ctxt)
  2165. {
  2166. emulate_2op_SrcV(ctxt, "add");
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_or(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. emulate_2op_SrcV(ctxt, "or");
  2172. return X86EMUL_CONTINUE;
  2173. }
  2174. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2175. {
  2176. emulate_2op_SrcV(ctxt, "adc");
  2177. return X86EMUL_CONTINUE;
  2178. }
  2179. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2180. {
  2181. emulate_2op_SrcV(ctxt, "sbb");
  2182. return X86EMUL_CONTINUE;
  2183. }
  2184. static int em_and(struct x86_emulate_ctxt *ctxt)
  2185. {
  2186. emulate_2op_SrcV(ctxt, "and");
  2187. return X86EMUL_CONTINUE;
  2188. }
  2189. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2190. {
  2191. emulate_2op_SrcV(ctxt, "sub");
  2192. return X86EMUL_CONTINUE;
  2193. }
  2194. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2195. {
  2196. emulate_2op_SrcV(ctxt, "xor");
  2197. return X86EMUL_CONTINUE;
  2198. }
  2199. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2200. {
  2201. emulate_2op_SrcV(ctxt, "cmp");
  2202. /* Disable writeback. */
  2203. ctxt->dst.type = OP_NONE;
  2204. return X86EMUL_CONTINUE;
  2205. }
  2206. static int em_test(struct x86_emulate_ctxt *ctxt)
  2207. {
  2208. emulate_2op_SrcV(ctxt, "test");
  2209. /* Disable writeback. */
  2210. ctxt->dst.type = OP_NONE;
  2211. return X86EMUL_CONTINUE;
  2212. }
  2213. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2214. {
  2215. /* Write back the register source. */
  2216. ctxt->src.val = ctxt->dst.val;
  2217. write_register_operand(&ctxt->src);
  2218. /* Write back the memory destination with implicit LOCK prefix. */
  2219. ctxt->dst.val = ctxt->src.orig_val;
  2220. ctxt->lock_prefix = 1;
  2221. return X86EMUL_CONTINUE;
  2222. }
  2223. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2224. {
  2225. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2226. return X86EMUL_CONTINUE;
  2227. }
  2228. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2229. {
  2230. ctxt->dst.val = ctxt->src2.val;
  2231. return em_imul(ctxt);
  2232. }
  2233. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2234. {
  2235. ctxt->dst.type = OP_REG;
  2236. ctxt->dst.bytes = ctxt->src.bytes;
  2237. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2238. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. u64 tsc = 0;
  2244. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2245. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2246. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2247. return X86EMUL_CONTINUE;
  2248. }
  2249. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2250. {
  2251. ctxt->dst.val = ctxt->src.val;
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2255. {
  2256. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2257. return emulate_ud(ctxt);
  2258. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2259. return X86EMUL_CONTINUE;
  2260. }
  2261. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2262. {
  2263. u16 sel = ctxt->src.val;
  2264. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2265. return emulate_ud(ctxt);
  2266. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2267. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2268. /* Disable writeback. */
  2269. ctxt->dst.type = OP_NONE;
  2270. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2271. }
  2272. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2273. {
  2274. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2275. return X86EMUL_CONTINUE;
  2276. }
  2277. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. int rc;
  2280. ulong linear;
  2281. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2282. if (rc == X86EMUL_CONTINUE)
  2283. ctxt->ops->invlpg(ctxt, linear);
  2284. /* Disable writeback. */
  2285. ctxt->dst.type = OP_NONE;
  2286. return X86EMUL_CONTINUE;
  2287. }
  2288. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2289. {
  2290. ulong cr0;
  2291. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2292. cr0 &= ~X86_CR0_TS;
  2293. ctxt->ops->set_cr(ctxt, 0, cr0);
  2294. return X86EMUL_CONTINUE;
  2295. }
  2296. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2297. {
  2298. int rc;
  2299. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2300. return X86EMUL_UNHANDLEABLE;
  2301. rc = ctxt->ops->fix_hypercall(ctxt);
  2302. if (rc != X86EMUL_CONTINUE)
  2303. return rc;
  2304. /* Let the processor re-execute the fixed hypercall */
  2305. ctxt->_eip = ctxt->eip;
  2306. /* Disable writeback. */
  2307. ctxt->dst.type = OP_NONE;
  2308. return X86EMUL_CONTINUE;
  2309. }
  2310. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2311. {
  2312. struct desc_ptr desc_ptr;
  2313. int rc;
  2314. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2315. &desc_ptr.size, &desc_ptr.address,
  2316. ctxt->op_bytes);
  2317. if (rc != X86EMUL_CONTINUE)
  2318. return rc;
  2319. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2320. /* Disable writeback. */
  2321. ctxt->dst.type = OP_NONE;
  2322. return X86EMUL_CONTINUE;
  2323. }
  2324. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2325. {
  2326. int rc;
  2327. rc = ctxt->ops->fix_hypercall(ctxt);
  2328. /* Disable writeback. */
  2329. ctxt->dst.type = OP_NONE;
  2330. return rc;
  2331. }
  2332. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2333. {
  2334. struct desc_ptr desc_ptr;
  2335. int rc;
  2336. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2337. &desc_ptr.size, &desc_ptr.address,
  2338. ctxt->op_bytes);
  2339. if (rc != X86EMUL_CONTINUE)
  2340. return rc;
  2341. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2342. /* Disable writeback. */
  2343. ctxt->dst.type = OP_NONE;
  2344. return X86EMUL_CONTINUE;
  2345. }
  2346. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2347. {
  2348. ctxt->dst.bytes = 2;
  2349. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2350. return X86EMUL_CONTINUE;
  2351. }
  2352. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2353. {
  2354. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2355. | (ctxt->src.val & 0x0f));
  2356. ctxt->dst.type = OP_NONE;
  2357. return X86EMUL_CONTINUE;
  2358. }
  2359. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2360. {
  2361. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2362. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2363. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2364. jmp_rel(ctxt, ctxt->src.val);
  2365. return X86EMUL_CONTINUE;
  2366. }
  2367. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2368. {
  2369. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2370. jmp_rel(ctxt, ctxt->src.val);
  2371. return X86EMUL_CONTINUE;
  2372. }
  2373. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2374. {
  2375. if (emulator_bad_iopl(ctxt))
  2376. return emulate_gp(ctxt, 0);
  2377. ctxt->eflags &= ~X86_EFLAGS_IF;
  2378. return X86EMUL_CONTINUE;
  2379. }
  2380. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2381. {
  2382. if (emulator_bad_iopl(ctxt))
  2383. return emulate_gp(ctxt, 0);
  2384. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2385. ctxt->eflags |= X86_EFLAGS_IF;
  2386. return X86EMUL_CONTINUE;
  2387. }
  2388. static bool valid_cr(int nr)
  2389. {
  2390. switch (nr) {
  2391. case 0:
  2392. case 2 ... 4:
  2393. case 8:
  2394. return true;
  2395. default:
  2396. return false;
  2397. }
  2398. }
  2399. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2400. {
  2401. if (!valid_cr(ctxt->modrm_reg))
  2402. return emulate_ud(ctxt);
  2403. return X86EMUL_CONTINUE;
  2404. }
  2405. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2406. {
  2407. u64 new_val = ctxt->src.val64;
  2408. int cr = ctxt->modrm_reg;
  2409. u64 efer = 0;
  2410. static u64 cr_reserved_bits[] = {
  2411. 0xffffffff00000000ULL,
  2412. 0, 0, 0, /* CR3 checked later */
  2413. CR4_RESERVED_BITS,
  2414. 0, 0, 0,
  2415. CR8_RESERVED_BITS,
  2416. };
  2417. if (!valid_cr(cr))
  2418. return emulate_ud(ctxt);
  2419. if (new_val & cr_reserved_bits[cr])
  2420. return emulate_gp(ctxt, 0);
  2421. switch (cr) {
  2422. case 0: {
  2423. u64 cr4;
  2424. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2425. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2426. return emulate_gp(ctxt, 0);
  2427. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2428. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2429. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2430. !(cr4 & X86_CR4_PAE))
  2431. return emulate_gp(ctxt, 0);
  2432. break;
  2433. }
  2434. case 3: {
  2435. u64 rsvd = 0;
  2436. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2437. if (efer & EFER_LMA)
  2438. rsvd = CR3_L_MODE_RESERVED_BITS;
  2439. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2440. rsvd = CR3_PAE_RESERVED_BITS;
  2441. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2442. rsvd = CR3_NONPAE_RESERVED_BITS;
  2443. if (new_val & rsvd)
  2444. return emulate_gp(ctxt, 0);
  2445. break;
  2446. }
  2447. case 4: {
  2448. u64 cr4;
  2449. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2450. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2451. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2452. return emulate_gp(ctxt, 0);
  2453. break;
  2454. }
  2455. }
  2456. return X86EMUL_CONTINUE;
  2457. }
  2458. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2459. {
  2460. unsigned long dr7;
  2461. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2462. /* Check if DR7.Global_Enable is set */
  2463. return dr7 & (1 << 13);
  2464. }
  2465. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2466. {
  2467. int dr = ctxt->modrm_reg;
  2468. u64 cr4;
  2469. if (dr > 7)
  2470. return emulate_ud(ctxt);
  2471. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2472. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2473. return emulate_ud(ctxt);
  2474. if (check_dr7_gd(ctxt))
  2475. return emulate_db(ctxt);
  2476. return X86EMUL_CONTINUE;
  2477. }
  2478. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2479. {
  2480. u64 new_val = ctxt->src.val64;
  2481. int dr = ctxt->modrm_reg;
  2482. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2483. return emulate_gp(ctxt, 0);
  2484. return check_dr_read(ctxt);
  2485. }
  2486. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. u64 efer;
  2489. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2490. if (!(efer & EFER_SVME))
  2491. return emulate_ud(ctxt);
  2492. return X86EMUL_CONTINUE;
  2493. }
  2494. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2495. {
  2496. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2497. /* Valid physical address? */
  2498. if (rax & 0xffff000000000000ULL)
  2499. return emulate_gp(ctxt, 0);
  2500. return check_svme(ctxt);
  2501. }
  2502. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2503. {
  2504. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2505. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2506. return emulate_ud(ctxt);
  2507. return X86EMUL_CONTINUE;
  2508. }
  2509. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2510. {
  2511. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2512. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2513. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2514. (rcx > 3))
  2515. return emulate_gp(ctxt, 0);
  2516. return X86EMUL_CONTINUE;
  2517. }
  2518. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2519. {
  2520. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2521. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2522. return emulate_gp(ctxt, 0);
  2523. return X86EMUL_CONTINUE;
  2524. }
  2525. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2526. {
  2527. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2528. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2529. return emulate_gp(ctxt, 0);
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. #define D(_y) { .flags = (_y) }
  2533. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2534. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2535. .check_perm = (_p) }
  2536. #define N D(0)
  2537. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2538. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2539. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2540. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2541. #define II(_f, _e, _i) \
  2542. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2543. #define IIP(_f, _e, _i, _p) \
  2544. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2545. .check_perm = (_p) }
  2546. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2547. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2548. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2549. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2550. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2551. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2552. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2553. static struct opcode group7_rm1[] = {
  2554. DI(SrcNone | ModRM | Priv, monitor),
  2555. DI(SrcNone | ModRM | Priv, mwait),
  2556. N, N, N, N, N, N,
  2557. };
  2558. static struct opcode group7_rm3[] = {
  2559. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2560. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2561. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2562. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2563. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2564. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2565. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2566. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2567. };
  2568. static struct opcode group7_rm7[] = {
  2569. N,
  2570. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2571. N, N, N, N, N, N,
  2572. };
  2573. static struct opcode group1[] = {
  2574. I(Lock, em_add),
  2575. I(Lock, em_or),
  2576. I(Lock, em_adc),
  2577. I(Lock, em_sbb),
  2578. I(Lock, em_and),
  2579. I(Lock, em_sub),
  2580. I(Lock, em_xor),
  2581. I(0, em_cmp),
  2582. };
  2583. static struct opcode group1A[] = {
  2584. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2585. };
  2586. static struct opcode group3[] = {
  2587. I(DstMem | SrcImm | ModRM, em_test),
  2588. I(DstMem | SrcImm | ModRM, em_test),
  2589. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2590. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2591. I(SrcMem | ModRM, em_mul_ex),
  2592. I(SrcMem | ModRM, em_imul_ex),
  2593. I(SrcMem | ModRM, em_div_ex),
  2594. I(SrcMem | ModRM, em_idiv_ex),
  2595. };
  2596. static struct opcode group4[] = {
  2597. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2598. N, N, N, N, N, N,
  2599. };
  2600. static struct opcode group5[] = {
  2601. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2602. D(SrcMem | ModRM | Stack),
  2603. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2604. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2605. D(SrcMem | ModRM | Stack), N,
  2606. };
  2607. static struct opcode group6[] = {
  2608. DI(ModRM | Prot, sldt),
  2609. DI(ModRM | Prot, str),
  2610. DI(ModRM | Prot | Priv, lldt),
  2611. DI(ModRM | Prot | Priv, ltr),
  2612. N, N, N, N,
  2613. };
  2614. static struct group_dual group7 = { {
  2615. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2616. DI(ModRM | Mov | DstMem | Priv, sidt),
  2617. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2618. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2619. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2620. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2621. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2622. }, {
  2623. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2624. EXT(0, group7_rm1),
  2625. N, EXT(0, group7_rm3),
  2626. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2627. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2628. } };
  2629. static struct opcode group8[] = {
  2630. N, N, N, N,
  2631. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2632. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2633. };
  2634. static struct group_dual group9 = { {
  2635. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2636. }, {
  2637. N, N, N, N, N, N, N, N,
  2638. } };
  2639. static struct opcode group11[] = {
  2640. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2641. };
  2642. static struct gprefix pfx_0f_6f_0f_7f = {
  2643. N, N, N, I(Sse, em_movdqu),
  2644. };
  2645. static struct opcode opcode_table[256] = {
  2646. /* 0x00 - 0x07 */
  2647. I6ALU(Lock, em_add),
  2648. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2649. /* 0x08 - 0x0F */
  2650. I6ALU(Lock, em_or),
  2651. D(ImplicitOps | Stack | No64), N,
  2652. /* 0x10 - 0x17 */
  2653. I6ALU(Lock, em_adc),
  2654. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2655. /* 0x18 - 0x1F */
  2656. I6ALU(Lock, em_sbb),
  2657. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2658. /* 0x20 - 0x27 */
  2659. I6ALU(Lock, em_and), N, N,
  2660. /* 0x28 - 0x2F */
  2661. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2662. /* 0x30 - 0x37 */
  2663. I6ALU(Lock, em_xor), N, N,
  2664. /* 0x38 - 0x3F */
  2665. I6ALU(0, em_cmp), N, N,
  2666. /* 0x40 - 0x4F */
  2667. X16(D(DstReg)),
  2668. /* 0x50 - 0x57 */
  2669. X8(I(SrcReg | Stack, em_push)),
  2670. /* 0x58 - 0x5F */
  2671. X8(I(DstReg | Stack, em_pop)),
  2672. /* 0x60 - 0x67 */
  2673. I(ImplicitOps | Stack | No64, em_pusha),
  2674. I(ImplicitOps | Stack | No64, em_popa),
  2675. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2676. N, N, N, N,
  2677. /* 0x68 - 0x6F */
  2678. I(SrcImm | Mov | Stack, em_push),
  2679. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2680. I(SrcImmByte | Mov | Stack, em_push),
  2681. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2682. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2683. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2684. /* 0x70 - 0x7F */
  2685. X16(D(SrcImmByte)),
  2686. /* 0x80 - 0x87 */
  2687. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2688. G(DstMem | SrcImm | ModRM | Group, group1),
  2689. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2690. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2691. I2bv(DstMem | SrcReg | ModRM, em_test),
  2692. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2693. /* 0x88 - 0x8F */
  2694. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2695. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2696. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2697. D(ModRM | SrcMem | NoAccess | DstReg),
  2698. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2699. G(0, group1A),
  2700. /* 0x90 - 0x97 */
  2701. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2702. /* 0x98 - 0x9F */
  2703. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2704. I(SrcImmFAddr | No64, em_call_far), N,
  2705. II(ImplicitOps | Stack, em_pushf, pushf),
  2706. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2707. /* 0xA0 - 0xA7 */
  2708. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2709. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2710. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2711. I2bv(SrcSI | DstDI | String, em_cmp),
  2712. /* 0xA8 - 0xAF */
  2713. I2bv(DstAcc | SrcImm, em_test),
  2714. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2715. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2716. I2bv(SrcAcc | DstDI | String, em_cmp),
  2717. /* 0xB0 - 0xB7 */
  2718. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2719. /* 0xB8 - 0xBF */
  2720. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2721. /* 0xC0 - 0xC7 */
  2722. D2bv(DstMem | SrcImmByte | ModRM),
  2723. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2724. I(ImplicitOps | Stack, em_ret),
  2725. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2726. G(ByteOp, group11), G(0, group11),
  2727. /* 0xC8 - 0xCF */
  2728. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2729. D(ImplicitOps), DI(SrcImmByte, intn),
  2730. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2731. /* 0xD0 - 0xD7 */
  2732. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2733. N, N, N, N,
  2734. /* 0xD8 - 0xDF */
  2735. N, N, N, N, N, N, N, N,
  2736. /* 0xE0 - 0xE7 */
  2737. X3(I(SrcImmByte, em_loop)),
  2738. I(SrcImmByte, em_jcxz),
  2739. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2740. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2741. /* 0xE8 - 0xEF */
  2742. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2743. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2744. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2745. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2746. /* 0xF0 - 0xF7 */
  2747. N, DI(ImplicitOps, icebp), N, N,
  2748. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2749. G(ByteOp, group3), G(0, group3),
  2750. /* 0xF8 - 0xFF */
  2751. D(ImplicitOps), D(ImplicitOps),
  2752. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2753. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2754. };
  2755. static struct opcode twobyte_table[256] = {
  2756. /* 0x00 - 0x0F */
  2757. G(0, group6), GD(0, &group7), N, N,
  2758. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2759. II(ImplicitOps | Priv, em_clts, clts), N,
  2760. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2761. N, D(ImplicitOps | ModRM), N, N,
  2762. /* 0x10 - 0x1F */
  2763. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2764. /* 0x20 - 0x2F */
  2765. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2766. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2767. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2768. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2769. N, N, N, N,
  2770. N, N, N, N, N, N, N, N,
  2771. /* 0x30 - 0x3F */
  2772. DI(ImplicitOps | Priv, wrmsr),
  2773. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2774. DI(ImplicitOps | Priv, rdmsr),
  2775. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2776. I(ImplicitOps | VendorSpecific, em_sysenter),
  2777. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2778. N, N,
  2779. N, N, N, N, N, N, N, N,
  2780. /* 0x40 - 0x4F */
  2781. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2782. /* 0x50 - 0x5F */
  2783. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2784. /* 0x60 - 0x6F */
  2785. N, N, N, N,
  2786. N, N, N, N,
  2787. N, N, N, N,
  2788. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2789. /* 0x70 - 0x7F */
  2790. N, N, N, N,
  2791. N, N, N, N,
  2792. N, N, N, N,
  2793. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2794. /* 0x80 - 0x8F */
  2795. X16(D(SrcImm)),
  2796. /* 0x90 - 0x9F */
  2797. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2798. /* 0xA0 - 0xA7 */
  2799. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2800. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2801. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2802. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2803. /* 0xA8 - 0xAF */
  2804. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2805. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2806. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2807. D(DstMem | SrcReg | Src2CL | ModRM),
  2808. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2809. /* 0xB0 - 0xB7 */
  2810. D2bv(DstMem | SrcReg | ModRM | Lock),
  2811. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2812. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2813. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2814. /* 0xB8 - 0xBF */
  2815. N, N,
  2816. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2817. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2818. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2819. /* 0xC0 - 0xCF */
  2820. D2bv(DstMem | SrcReg | ModRM | Lock),
  2821. N, D(DstMem | SrcReg | ModRM | Mov),
  2822. N, N, N, GD(0, &group9),
  2823. N, N, N, N, N, N, N, N,
  2824. /* 0xD0 - 0xDF */
  2825. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2826. /* 0xE0 - 0xEF */
  2827. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2828. /* 0xF0 - 0xFF */
  2829. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2830. };
  2831. #undef D
  2832. #undef N
  2833. #undef G
  2834. #undef GD
  2835. #undef I
  2836. #undef GP
  2837. #undef EXT
  2838. #undef D2bv
  2839. #undef D2bvIP
  2840. #undef I2bv
  2841. #undef I6ALU
  2842. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2843. {
  2844. unsigned size;
  2845. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2846. if (size == 8)
  2847. size = 4;
  2848. return size;
  2849. }
  2850. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2851. unsigned size, bool sign_extension)
  2852. {
  2853. int rc = X86EMUL_CONTINUE;
  2854. op->type = OP_IMM;
  2855. op->bytes = size;
  2856. op->addr.mem.ea = ctxt->_eip;
  2857. /* NB. Immediates are sign-extended as necessary. */
  2858. switch (op->bytes) {
  2859. case 1:
  2860. op->val = insn_fetch(s8, ctxt);
  2861. break;
  2862. case 2:
  2863. op->val = insn_fetch(s16, ctxt);
  2864. break;
  2865. case 4:
  2866. op->val = insn_fetch(s32, ctxt);
  2867. break;
  2868. }
  2869. if (!sign_extension) {
  2870. switch (op->bytes) {
  2871. case 1:
  2872. op->val &= 0xff;
  2873. break;
  2874. case 2:
  2875. op->val &= 0xffff;
  2876. break;
  2877. case 4:
  2878. op->val &= 0xffffffff;
  2879. break;
  2880. }
  2881. }
  2882. done:
  2883. return rc;
  2884. }
  2885. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2886. unsigned d)
  2887. {
  2888. int rc = X86EMUL_CONTINUE;
  2889. switch (d) {
  2890. case OpReg:
  2891. decode_register_operand(ctxt, op,
  2892. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  2893. break;
  2894. case OpImmUByte:
  2895. op->type = OP_IMM;
  2896. op->addr.mem.ea = ctxt->_eip;
  2897. op->bytes = 1;
  2898. op->val = insn_fetch(u8, ctxt);
  2899. break;
  2900. case OpMem:
  2901. case OpMem64:
  2902. *op = ctxt->memop;
  2903. ctxt->memopp = op;
  2904. if (d == OpMem64)
  2905. op->bytes = 8;
  2906. else
  2907. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2908. if (ctxt->d & BitOp)
  2909. fetch_bit_operand(ctxt);
  2910. op->orig_val = op->val;
  2911. break;
  2912. case OpAcc:
  2913. op->type = OP_REG;
  2914. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2915. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  2916. fetch_register_operand(op);
  2917. op->orig_val = op->val;
  2918. break;
  2919. case OpDI:
  2920. op->type = OP_MEM;
  2921. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2922. op->addr.mem.ea =
  2923. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  2924. op->addr.mem.seg = VCPU_SREG_ES;
  2925. op->val = 0;
  2926. break;
  2927. case OpDX:
  2928. op->type = OP_REG;
  2929. op->bytes = 2;
  2930. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2931. fetch_register_operand(op);
  2932. break;
  2933. case OpImplicit:
  2934. /* Special instructions do their own operand decoding. */
  2935. default:
  2936. op->type = OP_NONE; /* Disable writeback. */
  2937. break;
  2938. }
  2939. done:
  2940. return rc;
  2941. }
  2942. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2943. {
  2944. int rc = X86EMUL_CONTINUE;
  2945. int mode = ctxt->mode;
  2946. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2947. bool op_prefix = false;
  2948. struct opcode opcode;
  2949. ctxt->memop.type = OP_NONE;
  2950. ctxt->memopp = NULL;
  2951. ctxt->_eip = ctxt->eip;
  2952. ctxt->fetch.start = ctxt->_eip;
  2953. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  2954. if (insn_len > 0)
  2955. memcpy(ctxt->fetch.data, insn, insn_len);
  2956. switch (mode) {
  2957. case X86EMUL_MODE_REAL:
  2958. case X86EMUL_MODE_VM86:
  2959. case X86EMUL_MODE_PROT16:
  2960. def_op_bytes = def_ad_bytes = 2;
  2961. break;
  2962. case X86EMUL_MODE_PROT32:
  2963. def_op_bytes = def_ad_bytes = 4;
  2964. break;
  2965. #ifdef CONFIG_X86_64
  2966. case X86EMUL_MODE_PROT64:
  2967. def_op_bytes = 4;
  2968. def_ad_bytes = 8;
  2969. break;
  2970. #endif
  2971. default:
  2972. return EMULATION_FAILED;
  2973. }
  2974. ctxt->op_bytes = def_op_bytes;
  2975. ctxt->ad_bytes = def_ad_bytes;
  2976. /* Legacy prefixes. */
  2977. for (;;) {
  2978. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  2979. case 0x66: /* operand-size override */
  2980. op_prefix = true;
  2981. /* switch between 2/4 bytes */
  2982. ctxt->op_bytes = def_op_bytes ^ 6;
  2983. break;
  2984. case 0x67: /* address-size override */
  2985. if (mode == X86EMUL_MODE_PROT64)
  2986. /* switch between 4/8 bytes */
  2987. ctxt->ad_bytes = def_ad_bytes ^ 12;
  2988. else
  2989. /* switch between 2/4 bytes */
  2990. ctxt->ad_bytes = def_ad_bytes ^ 6;
  2991. break;
  2992. case 0x26: /* ES override */
  2993. case 0x2e: /* CS override */
  2994. case 0x36: /* SS override */
  2995. case 0x3e: /* DS override */
  2996. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  2997. break;
  2998. case 0x64: /* FS override */
  2999. case 0x65: /* GS override */
  3000. set_seg_override(ctxt, ctxt->b & 7);
  3001. break;
  3002. case 0x40 ... 0x4f: /* REX */
  3003. if (mode != X86EMUL_MODE_PROT64)
  3004. goto done_prefixes;
  3005. ctxt->rex_prefix = ctxt->b;
  3006. continue;
  3007. case 0xf0: /* LOCK */
  3008. ctxt->lock_prefix = 1;
  3009. break;
  3010. case 0xf2: /* REPNE/REPNZ */
  3011. case 0xf3: /* REP/REPE/REPZ */
  3012. ctxt->rep_prefix = ctxt->b;
  3013. break;
  3014. default:
  3015. goto done_prefixes;
  3016. }
  3017. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3018. ctxt->rex_prefix = 0;
  3019. }
  3020. done_prefixes:
  3021. /* REX prefix. */
  3022. if (ctxt->rex_prefix & 8)
  3023. ctxt->op_bytes = 8; /* REX.W */
  3024. /* Opcode byte(s). */
  3025. opcode = opcode_table[ctxt->b];
  3026. /* Two-byte opcode? */
  3027. if (ctxt->b == 0x0f) {
  3028. ctxt->twobyte = 1;
  3029. ctxt->b = insn_fetch(u8, ctxt);
  3030. opcode = twobyte_table[ctxt->b];
  3031. }
  3032. ctxt->d = opcode.flags;
  3033. while (ctxt->d & GroupMask) {
  3034. switch (ctxt->d & GroupMask) {
  3035. case Group:
  3036. ctxt->modrm = insn_fetch(u8, ctxt);
  3037. --ctxt->_eip;
  3038. goffset = (ctxt->modrm >> 3) & 7;
  3039. opcode = opcode.u.group[goffset];
  3040. break;
  3041. case GroupDual:
  3042. ctxt->modrm = insn_fetch(u8, ctxt);
  3043. --ctxt->_eip;
  3044. goffset = (ctxt->modrm >> 3) & 7;
  3045. if ((ctxt->modrm >> 6) == 3)
  3046. opcode = opcode.u.gdual->mod3[goffset];
  3047. else
  3048. opcode = opcode.u.gdual->mod012[goffset];
  3049. break;
  3050. case RMExt:
  3051. goffset = ctxt->modrm & 7;
  3052. opcode = opcode.u.group[goffset];
  3053. break;
  3054. case Prefix:
  3055. if (ctxt->rep_prefix && op_prefix)
  3056. return EMULATION_FAILED;
  3057. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3058. switch (simd_prefix) {
  3059. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3060. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3061. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3062. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3063. }
  3064. break;
  3065. default:
  3066. return EMULATION_FAILED;
  3067. }
  3068. ctxt->d &= ~GroupMask;
  3069. ctxt->d |= opcode.flags;
  3070. }
  3071. ctxt->execute = opcode.u.execute;
  3072. ctxt->check_perm = opcode.check_perm;
  3073. ctxt->intercept = opcode.intercept;
  3074. /* Unrecognised? */
  3075. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3076. return EMULATION_FAILED;
  3077. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3078. return EMULATION_FAILED;
  3079. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3080. ctxt->op_bytes = 8;
  3081. if (ctxt->d & Op3264) {
  3082. if (mode == X86EMUL_MODE_PROT64)
  3083. ctxt->op_bytes = 8;
  3084. else
  3085. ctxt->op_bytes = 4;
  3086. }
  3087. if (ctxt->d & Sse)
  3088. ctxt->op_bytes = 16;
  3089. /* ModRM and SIB bytes. */
  3090. if (ctxt->d & ModRM) {
  3091. rc = decode_modrm(ctxt, &ctxt->memop);
  3092. if (!ctxt->has_seg_override)
  3093. set_seg_override(ctxt, ctxt->modrm_seg);
  3094. } else if (ctxt->d & MemAbs)
  3095. rc = decode_abs(ctxt, &ctxt->memop);
  3096. if (rc != X86EMUL_CONTINUE)
  3097. goto done;
  3098. if (!ctxt->has_seg_override)
  3099. set_seg_override(ctxt, VCPU_SREG_DS);
  3100. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3101. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3102. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3103. /*
  3104. * Decode and fetch the source operand: register, memory
  3105. * or immediate.
  3106. */
  3107. switch (ctxt->d & SrcMask) {
  3108. case SrcNone:
  3109. break;
  3110. case SrcReg:
  3111. decode_register_operand(ctxt, &ctxt->src, 0);
  3112. break;
  3113. case SrcMem16:
  3114. ctxt->memop.bytes = 2;
  3115. goto srcmem_common;
  3116. case SrcMem32:
  3117. ctxt->memop.bytes = 4;
  3118. goto srcmem_common;
  3119. case SrcMem:
  3120. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3121. srcmem_common:
  3122. ctxt->src = ctxt->memop;
  3123. ctxt->memopp = &ctxt->src;
  3124. break;
  3125. case SrcImmU16:
  3126. rc = decode_imm(ctxt, &ctxt->src, 2, false);
  3127. break;
  3128. case SrcImm:
  3129. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
  3130. break;
  3131. case SrcImmU:
  3132. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
  3133. break;
  3134. case SrcImmByte:
  3135. rc = decode_imm(ctxt, &ctxt->src, 1, true);
  3136. break;
  3137. case SrcImmUByte:
  3138. rc = decode_imm(ctxt, &ctxt->src, 1, false);
  3139. break;
  3140. case SrcAcc:
  3141. ctxt->src.type = OP_REG;
  3142. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3143. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3144. fetch_register_operand(&ctxt->src);
  3145. break;
  3146. case SrcOne:
  3147. ctxt->src.bytes = 1;
  3148. ctxt->src.val = 1;
  3149. break;
  3150. case SrcSI:
  3151. ctxt->src.type = OP_MEM;
  3152. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3153. ctxt->src.addr.mem.ea =
  3154. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3155. ctxt->src.addr.mem.seg = seg_override(ctxt);
  3156. ctxt->src.val = 0;
  3157. break;
  3158. case SrcImmFAddr:
  3159. ctxt->src.type = OP_IMM;
  3160. ctxt->src.addr.mem.ea = ctxt->_eip;
  3161. ctxt->src.bytes = ctxt->op_bytes + 2;
  3162. insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt);
  3163. break;
  3164. case SrcMemFAddr:
  3165. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3166. goto srcmem_common;
  3167. break;
  3168. case SrcDX:
  3169. ctxt->src.type = OP_REG;
  3170. ctxt->src.bytes = 2;
  3171. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3172. fetch_register_operand(&ctxt->src);
  3173. break;
  3174. }
  3175. if (rc != X86EMUL_CONTINUE)
  3176. goto done;
  3177. /*
  3178. * Decode and fetch the second source operand: register, memory
  3179. * or immediate.
  3180. */
  3181. switch (ctxt->d & Src2Mask) {
  3182. case Src2None:
  3183. break;
  3184. case Src2CL:
  3185. ctxt->src2.bytes = 1;
  3186. ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3187. break;
  3188. case Src2ImmByte:
  3189. rc = decode_imm(ctxt, &ctxt->src2, 1, true);
  3190. break;
  3191. case Src2One:
  3192. ctxt->src2.bytes = 1;
  3193. ctxt->src2.val = 1;
  3194. break;
  3195. case Src2Imm:
  3196. rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
  3197. break;
  3198. }
  3199. if (rc != X86EMUL_CONTINUE)
  3200. goto done;
  3201. /* Decode and fetch the destination operand: register or memory. */
  3202. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3203. done:
  3204. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3205. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3206. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3207. }
  3208. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3209. {
  3210. /* The second termination condition only applies for REPE
  3211. * and REPNE. Test if the repeat string operation prefix is
  3212. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3213. * corresponding termination condition according to:
  3214. * - if REPE/REPZ and ZF = 0 then done
  3215. * - if REPNE/REPNZ and ZF = 1 then done
  3216. */
  3217. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3218. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3219. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3220. ((ctxt->eflags & EFLG_ZF) == 0))
  3221. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3222. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3223. return true;
  3224. return false;
  3225. }
  3226. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3227. {
  3228. struct x86_emulate_ops *ops = ctxt->ops;
  3229. u64 msr_data;
  3230. int rc = X86EMUL_CONTINUE;
  3231. int saved_dst_type = ctxt->dst.type;
  3232. ctxt->mem_read.pos = 0;
  3233. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3234. rc = emulate_ud(ctxt);
  3235. goto done;
  3236. }
  3237. /* LOCK prefix is allowed only with some instructions */
  3238. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3239. rc = emulate_ud(ctxt);
  3240. goto done;
  3241. }
  3242. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3243. rc = emulate_ud(ctxt);
  3244. goto done;
  3245. }
  3246. if ((ctxt->d & Sse)
  3247. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3248. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3249. rc = emulate_ud(ctxt);
  3250. goto done;
  3251. }
  3252. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3253. rc = emulate_nm(ctxt);
  3254. goto done;
  3255. }
  3256. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3257. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3258. X86_ICPT_PRE_EXCEPT);
  3259. if (rc != X86EMUL_CONTINUE)
  3260. goto done;
  3261. }
  3262. /* Privileged instruction can be executed only in CPL=0 */
  3263. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3264. rc = emulate_gp(ctxt, 0);
  3265. goto done;
  3266. }
  3267. /* Instruction can only be executed in protected mode */
  3268. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3269. rc = emulate_ud(ctxt);
  3270. goto done;
  3271. }
  3272. /* Do instruction specific permission checks */
  3273. if (ctxt->check_perm) {
  3274. rc = ctxt->check_perm(ctxt);
  3275. if (rc != X86EMUL_CONTINUE)
  3276. goto done;
  3277. }
  3278. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3279. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3280. X86_ICPT_POST_EXCEPT);
  3281. if (rc != X86EMUL_CONTINUE)
  3282. goto done;
  3283. }
  3284. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3285. /* All REP prefixes have the same first termination condition */
  3286. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3287. ctxt->eip = ctxt->_eip;
  3288. goto done;
  3289. }
  3290. }
  3291. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3292. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3293. ctxt->src.valptr, ctxt->src.bytes);
  3294. if (rc != X86EMUL_CONTINUE)
  3295. goto done;
  3296. ctxt->src.orig_val64 = ctxt->src.val64;
  3297. }
  3298. if (ctxt->src2.type == OP_MEM) {
  3299. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3300. &ctxt->src2.val, ctxt->src2.bytes);
  3301. if (rc != X86EMUL_CONTINUE)
  3302. goto done;
  3303. }
  3304. if ((ctxt->d & DstMask) == ImplicitOps)
  3305. goto special_insn;
  3306. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3307. /* optimisation - avoid slow emulated read if Mov */
  3308. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3309. &ctxt->dst.val, ctxt->dst.bytes);
  3310. if (rc != X86EMUL_CONTINUE)
  3311. goto done;
  3312. }
  3313. ctxt->dst.orig_val = ctxt->dst.val;
  3314. special_insn:
  3315. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3316. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3317. X86_ICPT_POST_MEMACCESS);
  3318. if (rc != X86EMUL_CONTINUE)
  3319. goto done;
  3320. }
  3321. if (ctxt->execute) {
  3322. rc = ctxt->execute(ctxt);
  3323. if (rc != X86EMUL_CONTINUE)
  3324. goto done;
  3325. goto writeback;
  3326. }
  3327. if (ctxt->twobyte)
  3328. goto twobyte_insn;
  3329. switch (ctxt->b) {
  3330. case 0x06: /* push es */
  3331. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3332. break;
  3333. case 0x07: /* pop es */
  3334. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3335. break;
  3336. case 0x0e: /* push cs */
  3337. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3338. break;
  3339. case 0x16: /* push ss */
  3340. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3341. break;
  3342. case 0x17: /* pop ss */
  3343. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3344. break;
  3345. case 0x1e: /* push ds */
  3346. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3347. break;
  3348. case 0x1f: /* pop ds */
  3349. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3350. break;
  3351. case 0x40 ... 0x47: /* inc r16/r32 */
  3352. emulate_1op(ctxt, "inc");
  3353. break;
  3354. case 0x48 ... 0x4f: /* dec r16/r32 */
  3355. emulate_1op(ctxt, "dec");
  3356. break;
  3357. case 0x63: /* movsxd */
  3358. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3359. goto cannot_emulate;
  3360. ctxt->dst.val = (s32) ctxt->src.val;
  3361. break;
  3362. case 0x6c: /* insb */
  3363. case 0x6d: /* insw/insd */
  3364. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3365. goto do_io_in;
  3366. case 0x6e: /* outsb */
  3367. case 0x6f: /* outsw/outsd */
  3368. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3369. goto do_io_out;
  3370. break;
  3371. case 0x70 ... 0x7f: /* jcc (short) */
  3372. if (test_cc(ctxt->b, ctxt->eflags))
  3373. jmp_rel(ctxt, ctxt->src.val);
  3374. break;
  3375. case 0x8d: /* lea r16/r32, m */
  3376. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3377. break;
  3378. case 0x8f: /* pop (sole member of Grp1a) */
  3379. rc = em_grp1a(ctxt);
  3380. break;
  3381. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3382. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3383. break;
  3384. rc = em_xchg(ctxt);
  3385. break;
  3386. case 0x98: /* cbw/cwde/cdqe */
  3387. switch (ctxt->op_bytes) {
  3388. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3389. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3390. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3391. }
  3392. break;
  3393. case 0xc0 ... 0xc1:
  3394. rc = em_grp2(ctxt);
  3395. break;
  3396. case 0xc4: /* les */
  3397. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3398. break;
  3399. case 0xc5: /* lds */
  3400. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3401. break;
  3402. case 0xcc: /* int3 */
  3403. rc = emulate_int(ctxt, 3);
  3404. break;
  3405. case 0xcd: /* int n */
  3406. rc = emulate_int(ctxt, ctxt->src.val);
  3407. break;
  3408. case 0xce: /* into */
  3409. if (ctxt->eflags & EFLG_OF)
  3410. rc = emulate_int(ctxt, 4);
  3411. break;
  3412. case 0xd0 ... 0xd1: /* Grp2 */
  3413. rc = em_grp2(ctxt);
  3414. break;
  3415. case 0xd2 ... 0xd3: /* Grp2 */
  3416. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3417. rc = em_grp2(ctxt);
  3418. break;
  3419. case 0xe4: /* inb */
  3420. case 0xe5: /* in */
  3421. goto do_io_in;
  3422. case 0xe6: /* outb */
  3423. case 0xe7: /* out */
  3424. goto do_io_out;
  3425. case 0xe8: /* call (near) */ {
  3426. long int rel = ctxt->src.val;
  3427. ctxt->src.val = (unsigned long) ctxt->_eip;
  3428. jmp_rel(ctxt, rel);
  3429. rc = em_push(ctxt);
  3430. break;
  3431. }
  3432. case 0xe9: /* jmp rel */
  3433. case 0xeb: /* jmp rel short */
  3434. jmp_rel(ctxt, ctxt->src.val);
  3435. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3436. break;
  3437. case 0xec: /* in al,dx */
  3438. case 0xed: /* in (e/r)ax,dx */
  3439. do_io_in:
  3440. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3441. &ctxt->dst.val))
  3442. goto done; /* IO is needed */
  3443. break;
  3444. case 0xee: /* out dx,al */
  3445. case 0xef: /* out dx,(e/r)ax */
  3446. do_io_out:
  3447. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3448. &ctxt->src.val, 1);
  3449. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3450. break;
  3451. case 0xf4: /* hlt */
  3452. ctxt->ops->halt(ctxt);
  3453. break;
  3454. case 0xf5: /* cmc */
  3455. /* complement carry flag from eflags reg */
  3456. ctxt->eflags ^= EFLG_CF;
  3457. break;
  3458. case 0xf8: /* clc */
  3459. ctxt->eflags &= ~EFLG_CF;
  3460. break;
  3461. case 0xf9: /* stc */
  3462. ctxt->eflags |= EFLG_CF;
  3463. break;
  3464. case 0xfc: /* cld */
  3465. ctxt->eflags &= ~EFLG_DF;
  3466. break;
  3467. case 0xfd: /* std */
  3468. ctxt->eflags |= EFLG_DF;
  3469. break;
  3470. case 0xfe: /* Grp4 */
  3471. rc = em_grp45(ctxt);
  3472. break;
  3473. case 0xff: /* Grp5 */
  3474. rc = em_grp45(ctxt);
  3475. break;
  3476. default:
  3477. goto cannot_emulate;
  3478. }
  3479. if (rc != X86EMUL_CONTINUE)
  3480. goto done;
  3481. writeback:
  3482. rc = writeback(ctxt);
  3483. if (rc != X86EMUL_CONTINUE)
  3484. goto done;
  3485. /*
  3486. * restore dst type in case the decoding will be reused
  3487. * (happens for string instruction )
  3488. */
  3489. ctxt->dst.type = saved_dst_type;
  3490. if ((ctxt->d & SrcMask) == SrcSI)
  3491. string_addr_inc(ctxt, seg_override(ctxt),
  3492. VCPU_REGS_RSI, &ctxt->src);
  3493. if ((ctxt->d & DstMask) == DstDI)
  3494. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3495. &ctxt->dst);
  3496. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3497. struct read_cache *r = &ctxt->io_read;
  3498. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3499. if (!string_insn_completed(ctxt)) {
  3500. /*
  3501. * Re-enter guest when pio read ahead buffer is empty
  3502. * or, if it is not used, after each 1024 iteration.
  3503. */
  3504. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3505. (r->end == 0 || r->end != r->pos)) {
  3506. /*
  3507. * Reset read cache. Usually happens before
  3508. * decode, but since instruction is restarted
  3509. * we have to do it here.
  3510. */
  3511. ctxt->mem_read.end = 0;
  3512. return EMULATION_RESTART;
  3513. }
  3514. goto done; /* skip rip writeback */
  3515. }
  3516. }
  3517. ctxt->eip = ctxt->_eip;
  3518. done:
  3519. if (rc == X86EMUL_PROPAGATE_FAULT)
  3520. ctxt->have_exception = true;
  3521. if (rc == X86EMUL_INTERCEPTED)
  3522. return EMULATION_INTERCEPTED;
  3523. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3524. twobyte_insn:
  3525. switch (ctxt->b) {
  3526. case 0x09: /* wbinvd */
  3527. (ctxt->ops->wbinvd)(ctxt);
  3528. break;
  3529. case 0x08: /* invd */
  3530. case 0x0d: /* GrpP (prefetch) */
  3531. case 0x18: /* Grp16 (prefetch/nop) */
  3532. break;
  3533. case 0x20: /* mov cr, reg */
  3534. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3535. break;
  3536. case 0x21: /* mov from dr to reg */
  3537. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3538. break;
  3539. case 0x22: /* mov reg, cr */
  3540. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3541. emulate_gp(ctxt, 0);
  3542. rc = X86EMUL_PROPAGATE_FAULT;
  3543. goto done;
  3544. }
  3545. ctxt->dst.type = OP_NONE;
  3546. break;
  3547. case 0x23: /* mov from reg to dr */
  3548. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3549. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3550. ~0ULL : ~0U)) < 0) {
  3551. /* #UD condition is already handled by the code above */
  3552. emulate_gp(ctxt, 0);
  3553. rc = X86EMUL_PROPAGATE_FAULT;
  3554. goto done;
  3555. }
  3556. ctxt->dst.type = OP_NONE; /* no writeback */
  3557. break;
  3558. case 0x30:
  3559. /* wrmsr */
  3560. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3561. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3562. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3563. emulate_gp(ctxt, 0);
  3564. rc = X86EMUL_PROPAGATE_FAULT;
  3565. goto done;
  3566. }
  3567. rc = X86EMUL_CONTINUE;
  3568. break;
  3569. case 0x32:
  3570. /* rdmsr */
  3571. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3572. emulate_gp(ctxt, 0);
  3573. rc = X86EMUL_PROPAGATE_FAULT;
  3574. goto done;
  3575. } else {
  3576. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3577. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3578. }
  3579. rc = X86EMUL_CONTINUE;
  3580. break;
  3581. case 0x40 ... 0x4f: /* cmov */
  3582. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3583. if (!test_cc(ctxt->b, ctxt->eflags))
  3584. ctxt->dst.type = OP_NONE; /* no writeback */
  3585. break;
  3586. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3587. if (test_cc(ctxt->b, ctxt->eflags))
  3588. jmp_rel(ctxt, ctxt->src.val);
  3589. break;
  3590. case 0x90 ... 0x9f: /* setcc r/m8 */
  3591. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3592. break;
  3593. case 0xa0: /* push fs */
  3594. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3595. break;
  3596. case 0xa1: /* pop fs */
  3597. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3598. break;
  3599. case 0xa3:
  3600. bt: /* bt */
  3601. ctxt->dst.type = OP_NONE;
  3602. /* only subword offset */
  3603. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3604. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3605. break;
  3606. case 0xa4: /* shld imm8, r, r/m */
  3607. case 0xa5: /* shld cl, r, r/m */
  3608. emulate_2op_cl(ctxt, "shld");
  3609. break;
  3610. case 0xa8: /* push gs */
  3611. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3612. break;
  3613. case 0xa9: /* pop gs */
  3614. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3615. break;
  3616. case 0xab:
  3617. bts: /* bts */
  3618. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3619. break;
  3620. case 0xac: /* shrd imm8, r, r/m */
  3621. case 0xad: /* shrd cl, r, r/m */
  3622. emulate_2op_cl(ctxt, "shrd");
  3623. break;
  3624. case 0xae: /* clflush */
  3625. break;
  3626. case 0xb0 ... 0xb1: /* cmpxchg */
  3627. /*
  3628. * Save real source value, then compare EAX against
  3629. * destination.
  3630. */
  3631. ctxt->src.orig_val = ctxt->src.val;
  3632. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3633. emulate_2op_SrcV(ctxt, "cmp");
  3634. if (ctxt->eflags & EFLG_ZF) {
  3635. /* Success: write back to memory. */
  3636. ctxt->dst.val = ctxt->src.orig_val;
  3637. } else {
  3638. /* Failure: write the value we saw to EAX. */
  3639. ctxt->dst.type = OP_REG;
  3640. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3641. }
  3642. break;
  3643. case 0xb2: /* lss */
  3644. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3645. break;
  3646. case 0xb3:
  3647. btr: /* btr */
  3648. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3649. break;
  3650. case 0xb4: /* lfs */
  3651. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3652. break;
  3653. case 0xb5: /* lgs */
  3654. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3655. break;
  3656. case 0xb6 ... 0xb7: /* movzx */
  3657. ctxt->dst.bytes = ctxt->op_bytes;
  3658. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3659. : (u16) ctxt->src.val;
  3660. break;
  3661. case 0xba: /* Grp8 */
  3662. switch (ctxt->modrm_reg & 3) {
  3663. case 0:
  3664. goto bt;
  3665. case 1:
  3666. goto bts;
  3667. case 2:
  3668. goto btr;
  3669. case 3:
  3670. goto btc;
  3671. }
  3672. break;
  3673. case 0xbb:
  3674. btc: /* btc */
  3675. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3676. break;
  3677. case 0xbc: { /* bsf */
  3678. u8 zf;
  3679. __asm__ ("bsf %2, %0; setz %1"
  3680. : "=r"(ctxt->dst.val), "=q"(zf)
  3681. : "r"(ctxt->src.val));
  3682. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3683. if (zf) {
  3684. ctxt->eflags |= X86_EFLAGS_ZF;
  3685. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3686. }
  3687. break;
  3688. }
  3689. case 0xbd: { /* bsr */
  3690. u8 zf;
  3691. __asm__ ("bsr %2, %0; setz %1"
  3692. : "=r"(ctxt->dst.val), "=q"(zf)
  3693. : "r"(ctxt->src.val));
  3694. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3695. if (zf) {
  3696. ctxt->eflags |= X86_EFLAGS_ZF;
  3697. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3698. }
  3699. break;
  3700. }
  3701. case 0xbe ... 0xbf: /* movsx */
  3702. ctxt->dst.bytes = ctxt->op_bytes;
  3703. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3704. (s16) ctxt->src.val;
  3705. break;
  3706. case 0xc0 ... 0xc1: /* xadd */
  3707. emulate_2op_SrcV(ctxt, "add");
  3708. /* Write back the register source. */
  3709. ctxt->src.val = ctxt->dst.orig_val;
  3710. write_register_operand(&ctxt->src);
  3711. break;
  3712. case 0xc3: /* movnti */
  3713. ctxt->dst.bytes = ctxt->op_bytes;
  3714. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3715. (u64) ctxt->src.val;
  3716. break;
  3717. case 0xc7: /* Grp9 (cmpxchg8b) */
  3718. rc = em_grp9(ctxt);
  3719. break;
  3720. default:
  3721. goto cannot_emulate;
  3722. }
  3723. if (rc != X86EMUL_CONTINUE)
  3724. goto done;
  3725. goto writeback;
  3726. cannot_emulate:
  3727. return EMULATION_FAILED;
  3728. }