smpboot.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/apic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <asm/smpboot_hooks.h>
  66. #ifdef CONFIG_X86_32
  67. u8 apicid_2_node[MAX_APICID];
  68. static int low_mappings;
  69. #endif
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. #else
  85. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  86. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  87. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  88. #endif
  89. /* Number of siblings per CPU package */
  90. int smp_num_siblings = 1;
  91. EXPORT_SYMBOL(smp_num_siblings);
  92. /* Last level cache ID of each logical CPU */
  93. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  94. /* representing HT siblings of each logical CPU */
  95. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  96. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  97. /* representing HT and core siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  100. /* Per CPU bogomips and other parameters */
  101. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  102. EXPORT_PER_CPU_SYMBOL(cpu_info);
  103. atomic_t init_deasserted;
  104. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  105. /* which logical CPUs are on which nodes */
  106. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  107. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  108. EXPORT_SYMBOL(node_to_cpumask_map);
  109. /* which node each logical CPU is on */
  110. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  111. EXPORT_SYMBOL(cpu_to_node_map);
  112. /* set up a mapping between cpu and node. */
  113. static void map_cpu_to_node(int cpu, int node)
  114. {
  115. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  116. cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
  117. cpu_to_node_map[cpu] = node;
  118. }
  119. /* undo a mapping between cpu and node. */
  120. static void unmap_cpu_to_node(int cpu)
  121. {
  122. int node;
  123. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  124. for (node = 0; node < MAX_NUMNODES; node++)
  125. cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
  126. cpu_to_node_map[cpu] = 0;
  127. }
  128. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  129. #define map_cpu_to_node(cpu, node) ({})
  130. #define unmap_cpu_to_node(cpu) ({})
  131. #endif
  132. #ifdef CONFIG_X86_32
  133. static int boot_cpu_logical_apicid;
  134. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  135. { [0 ... NR_CPUS-1] = BAD_APICID };
  136. static void map_cpu_to_logical_apicid(void)
  137. {
  138. int cpu = smp_processor_id();
  139. int apicid = logical_smp_processor_id();
  140. int node = apic->apicid_to_node(apicid);
  141. if (!node_online(node))
  142. node = first_online_node;
  143. cpu_2_logical_apicid[cpu] = apicid;
  144. map_cpu_to_node(cpu, node);
  145. }
  146. void numa_remove_cpu(int cpu)
  147. {
  148. cpu_2_logical_apicid[cpu] = BAD_APICID;
  149. unmap_cpu_to_node(cpu);
  150. }
  151. #else
  152. #define map_cpu_to_logical_apicid() do {} while (0)
  153. #endif
  154. /*
  155. * Report back to the Boot Processor.
  156. * Running on AP.
  157. */
  158. static void __cpuinit smp_callin(void)
  159. {
  160. int cpuid, phys_id;
  161. unsigned long timeout;
  162. /*
  163. * If waken up by an INIT in an 82489DX configuration
  164. * we may get here before an INIT-deassert IPI reaches
  165. * our local APIC. We have to wait for the IPI or we'll
  166. * lock up on an APIC access.
  167. */
  168. if (apic->wait_for_init_deassert)
  169. apic->wait_for_init_deassert(&init_deasserted);
  170. /*
  171. * (This works even if the APIC is not enabled.)
  172. */
  173. phys_id = read_apic_id();
  174. cpuid = smp_processor_id();
  175. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  176. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  177. phys_id, cpuid);
  178. }
  179. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  180. /*
  181. * STARTUP IPIs are fragile beasts as they might sometimes
  182. * trigger some glue motherboard logic. Complete APIC bus
  183. * silence for 1 second, this overestimates the time the
  184. * boot CPU is spending to send the up to 2 STARTUP IPIs
  185. * by a factor of two. This should be enough.
  186. */
  187. /*
  188. * Waiting 2s total for startup (udelay is not yet working)
  189. */
  190. timeout = jiffies + 2*HZ;
  191. while (time_before(jiffies, timeout)) {
  192. /*
  193. * Has the boot CPU finished it's STARTUP sequence?
  194. */
  195. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  196. break;
  197. cpu_relax();
  198. }
  199. if (!time_before(jiffies, timeout)) {
  200. panic("%s: CPU%d started up but did not get a callout!\n",
  201. __func__, cpuid);
  202. }
  203. /*
  204. * the boot CPU has finished the init stage and is spinning
  205. * on callin_map until we finish. We are free to set up this
  206. * CPU, first the APIC. (this is probably redundant on most
  207. * boards)
  208. */
  209. pr_debug("CALLIN, before setup_local_APIC().\n");
  210. if (apic->smp_callin_clear_local_apic)
  211. apic->smp_callin_clear_local_apic();
  212. setup_local_APIC();
  213. end_local_APIC_setup();
  214. map_cpu_to_logical_apicid();
  215. notify_cpu_starting(cpuid);
  216. /*
  217. * Get our bogomips.
  218. *
  219. * Need to enable IRQs because it can take longer and then
  220. * the NMI watchdog might kill us.
  221. */
  222. local_irq_enable();
  223. calibrate_delay();
  224. local_irq_disable();
  225. pr_debug("Stack at about %p\n", &cpuid);
  226. /*
  227. * Save our processor parameters
  228. */
  229. smp_store_cpu_info(cpuid);
  230. /*
  231. * Allow the master to continue.
  232. */
  233. cpumask_set_cpu(cpuid, cpu_callin_mask);
  234. }
  235. /*
  236. * Activate a secondary processor.
  237. */
  238. notrace static void __cpuinit start_secondary(void *unused)
  239. {
  240. /*
  241. * Don't put *anything* before cpu_init(), SMP booting is too
  242. * fragile that we want to limit the things done here to the
  243. * most necessary things.
  244. */
  245. vmi_bringup();
  246. cpu_init();
  247. preempt_disable();
  248. smp_callin();
  249. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  250. barrier();
  251. /*
  252. * Check TSC synchronization with the BP:
  253. */
  254. check_tsc_sync_target();
  255. if (nmi_watchdog == NMI_IO_APIC) {
  256. disable_8259A_irq(0);
  257. enable_NMI_through_LVT0();
  258. enable_8259A_irq(0);
  259. }
  260. #ifdef CONFIG_X86_32
  261. while (low_mappings)
  262. cpu_relax();
  263. __flush_tlb_all();
  264. #endif
  265. /* This must be done before setting cpu_online_map */
  266. set_cpu_sibling_map(raw_smp_processor_id());
  267. wmb();
  268. /*
  269. * We need to hold call_lock, so there is no inconsistency
  270. * between the time smp_call_function() determines number of
  271. * IPI recipients, and the time when the determination is made
  272. * for which cpus receive the IPI. Holding this
  273. * lock helps us to not include this cpu in a currently in progress
  274. * smp_call_function().
  275. *
  276. * We need to hold vector_lock so there the set of online cpus
  277. * does not change while we are assigning vectors to cpus. Holding
  278. * this lock ensures we don't half assign or remove an irq from a cpu.
  279. */
  280. ipi_call_lock();
  281. lock_vector_lock();
  282. __setup_vector_irq(smp_processor_id());
  283. set_cpu_online(smp_processor_id(), true);
  284. unlock_vector_lock();
  285. ipi_call_unlock();
  286. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  287. /* enable local interrupts */
  288. local_irq_enable();
  289. setup_secondary_clock();
  290. wmb();
  291. cpu_idle();
  292. }
  293. /*
  294. * The bootstrap kernel entry code has set these up. Save them for
  295. * a given CPU
  296. */
  297. void __cpuinit smp_store_cpu_info(int id)
  298. {
  299. struct cpuinfo_x86 *c = &cpu_data(id);
  300. *c = boot_cpu_data;
  301. c->cpu_index = id;
  302. if (id != 0)
  303. identify_secondary_cpu(c);
  304. }
  305. void __cpuinit set_cpu_sibling_map(int cpu)
  306. {
  307. int i;
  308. struct cpuinfo_x86 *c = &cpu_data(cpu);
  309. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  310. if (smp_num_siblings > 1) {
  311. for_each_cpu(i, cpu_sibling_setup_mask) {
  312. struct cpuinfo_x86 *o = &cpu_data(i);
  313. if (c->phys_proc_id == o->phys_proc_id &&
  314. c->cpu_core_id == o->cpu_core_id) {
  315. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  316. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  317. cpumask_set_cpu(i, cpu_core_mask(cpu));
  318. cpumask_set_cpu(cpu, cpu_core_mask(i));
  319. cpumask_set_cpu(i, &c->llc_shared_map);
  320. cpumask_set_cpu(cpu, &o->llc_shared_map);
  321. }
  322. }
  323. } else {
  324. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  325. }
  326. cpumask_set_cpu(cpu, &c->llc_shared_map);
  327. if (current_cpu_data.x86_max_cores == 1) {
  328. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  329. c->booted_cores = 1;
  330. return;
  331. }
  332. for_each_cpu(i, cpu_sibling_setup_mask) {
  333. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  334. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  335. cpumask_set_cpu(i, &c->llc_shared_map);
  336. cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
  337. }
  338. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  339. cpumask_set_cpu(i, cpu_core_mask(cpu));
  340. cpumask_set_cpu(cpu, cpu_core_mask(i));
  341. /*
  342. * Does this new cpu bringup a new core?
  343. */
  344. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  345. /*
  346. * for each core in package, increment
  347. * the booted_cores for this new cpu
  348. */
  349. if (cpumask_first(cpu_sibling_mask(i)) == i)
  350. c->booted_cores++;
  351. /*
  352. * increment the core count for all
  353. * the other cpus in this package
  354. */
  355. if (i != cpu)
  356. cpu_data(i).booted_cores++;
  357. } else if (i != cpu && !c->booted_cores)
  358. c->booted_cores = cpu_data(i).booted_cores;
  359. }
  360. }
  361. }
  362. /* maps the cpu to the sched domain representing multi-core */
  363. const struct cpumask *cpu_coregroup_mask(int cpu)
  364. {
  365. struct cpuinfo_x86 *c = &cpu_data(cpu);
  366. /*
  367. * For perf, we return last level cache shared map.
  368. * And for power savings, we return cpu_core_map
  369. */
  370. if (sched_mc_power_savings || sched_smt_power_savings)
  371. return cpu_core_mask(cpu);
  372. else
  373. return &c->llc_shared_map;
  374. }
  375. cpumask_t cpu_coregroup_map(int cpu)
  376. {
  377. return *cpu_coregroup_mask(cpu);
  378. }
  379. static void impress_friends(void)
  380. {
  381. int cpu;
  382. unsigned long bogosum = 0;
  383. /*
  384. * Allow the user to impress friends.
  385. */
  386. pr_debug("Before bogomips.\n");
  387. for_each_possible_cpu(cpu)
  388. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  389. bogosum += cpu_data(cpu).loops_per_jiffy;
  390. printk(KERN_INFO
  391. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  392. num_online_cpus(),
  393. bogosum/(500000/HZ),
  394. (bogosum/(5000/HZ))%100);
  395. pr_debug("Before bogocount - setting activated=1.\n");
  396. }
  397. void __inquire_remote_apic(int apicid)
  398. {
  399. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  400. char *names[] = { "ID", "VERSION", "SPIV" };
  401. int timeout;
  402. u32 status;
  403. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  404. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  405. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  406. /*
  407. * Wait for idle.
  408. */
  409. status = safe_apic_wait_icr_idle();
  410. if (status)
  411. printk(KERN_CONT
  412. "a previous APIC delivery may have failed\n");
  413. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  414. timeout = 0;
  415. do {
  416. udelay(100);
  417. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  418. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  419. switch (status) {
  420. case APIC_ICR_RR_VALID:
  421. status = apic_read(APIC_RRR);
  422. printk(KERN_CONT "%08x\n", status);
  423. break;
  424. default:
  425. printk(KERN_CONT "failed\n");
  426. }
  427. }
  428. }
  429. /*
  430. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  431. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  432. * won't ... remember to clear down the APIC, etc later.
  433. */
  434. int __devinit
  435. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  436. {
  437. unsigned long send_status, accept_status = 0;
  438. int maxlvt;
  439. /* Target chip */
  440. /* Boot on the stack */
  441. /* Kick the second */
  442. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  443. pr_debug("Waiting for send to finish...\n");
  444. send_status = safe_apic_wait_icr_idle();
  445. /*
  446. * Give the other CPU some time to accept the IPI.
  447. */
  448. udelay(200);
  449. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  450. maxlvt = lapic_get_maxlvt();
  451. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  452. apic_write(APIC_ESR, 0);
  453. accept_status = (apic_read(APIC_ESR) & 0xEF);
  454. }
  455. pr_debug("NMI sent.\n");
  456. if (send_status)
  457. printk(KERN_ERR "APIC never delivered???\n");
  458. if (accept_status)
  459. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  460. return (send_status | accept_status);
  461. }
  462. int __devinit
  463. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  464. {
  465. unsigned long send_status, accept_status = 0;
  466. int maxlvt, num_starts, j;
  467. maxlvt = lapic_get_maxlvt();
  468. /*
  469. * Be paranoid about clearing APIC errors.
  470. */
  471. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  472. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  473. apic_write(APIC_ESR, 0);
  474. apic_read(APIC_ESR);
  475. }
  476. pr_debug("Asserting INIT.\n");
  477. /*
  478. * Turn INIT on target chip
  479. */
  480. /*
  481. * Send IPI
  482. */
  483. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  484. phys_apicid);
  485. pr_debug("Waiting for send to finish...\n");
  486. send_status = safe_apic_wait_icr_idle();
  487. mdelay(10);
  488. pr_debug("Deasserting INIT.\n");
  489. /* Target chip */
  490. /* Send IPI */
  491. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  492. pr_debug("Waiting for send to finish...\n");
  493. send_status = safe_apic_wait_icr_idle();
  494. mb();
  495. atomic_set(&init_deasserted, 1);
  496. /*
  497. * Should we send STARTUP IPIs ?
  498. *
  499. * Determine this based on the APIC version.
  500. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  501. */
  502. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  503. num_starts = 2;
  504. else
  505. num_starts = 0;
  506. /*
  507. * Paravirt / VMI wants a startup IPI hook here to set up the
  508. * target processor state.
  509. */
  510. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  511. (unsigned long)stack_start.sp);
  512. /*
  513. * Run STARTUP IPI loop.
  514. */
  515. pr_debug("#startup loops: %d.\n", num_starts);
  516. for (j = 1; j <= num_starts; j++) {
  517. pr_debug("Sending STARTUP #%d.\n", j);
  518. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  519. apic_write(APIC_ESR, 0);
  520. apic_read(APIC_ESR);
  521. pr_debug("After apic_write.\n");
  522. /*
  523. * STARTUP IPI
  524. */
  525. /* Target chip */
  526. /* Boot on the stack */
  527. /* Kick the second */
  528. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  529. phys_apicid);
  530. /*
  531. * Give the other CPU some time to accept the IPI.
  532. */
  533. udelay(300);
  534. pr_debug("Startup point 1.\n");
  535. pr_debug("Waiting for send to finish...\n");
  536. send_status = safe_apic_wait_icr_idle();
  537. /*
  538. * Give the other CPU some time to accept the IPI.
  539. */
  540. udelay(200);
  541. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  542. apic_write(APIC_ESR, 0);
  543. accept_status = (apic_read(APIC_ESR) & 0xEF);
  544. if (send_status || accept_status)
  545. break;
  546. }
  547. pr_debug("After Startup.\n");
  548. if (send_status)
  549. printk(KERN_ERR "APIC never delivered???\n");
  550. if (accept_status)
  551. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  552. return (send_status | accept_status);
  553. }
  554. struct create_idle {
  555. struct work_struct work;
  556. struct task_struct *idle;
  557. struct completion done;
  558. int cpu;
  559. };
  560. static void __cpuinit do_fork_idle(struct work_struct *work)
  561. {
  562. struct create_idle *c_idle =
  563. container_of(work, struct create_idle, work);
  564. c_idle->idle = fork_idle(c_idle->cpu);
  565. complete(&c_idle->done);
  566. }
  567. /*
  568. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  569. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  570. * Returns zero if CPU booted OK, else error code from
  571. * ->wakeup_secondary_cpu.
  572. */
  573. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  574. {
  575. unsigned long boot_error = 0;
  576. unsigned long start_ip;
  577. int timeout;
  578. struct create_idle c_idle = {
  579. .cpu = cpu,
  580. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  581. };
  582. INIT_WORK(&c_idle.work, do_fork_idle);
  583. alternatives_smp_switch(1);
  584. c_idle.idle = get_idle_for_cpu(cpu);
  585. /*
  586. * We can't use kernel_thread since we must avoid to
  587. * reschedule the child.
  588. */
  589. if (c_idle.idle) {
  590. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  591. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  592. init_idle(c_idle.idle, cpu);
  593. goto do_rest;
  594. }
  595. if (!keventd_up() || current_is_keventd())
  596. c_idle.work.func(&c_idle.work);
  597. else {
  598. schedule_work(&c_idle.work);
  599. wait_for_completion(&c_idle.done);
  600. }
  601. if (IS_ERR(c_idle.idle)) {
  602. printk("failed fork for CPU %d\n", cpu);
  603. return PTR_ERR(c_idle.idle);
  604. }
  605. set_idle_for_cpu(cpu, c_idle.idle);
  606. do_rest:
  607. per_cpu(current_task, cpu) = c_idle.idle;
  608. #ifdef CONFIG_X86_32
  609. /* Stack for startup_32 can be just as for start_secondary onwards */
  610. irq_ctx_init(cpu);
  611. #else
  612. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  613. initial_gs = per_cpu_offset(cpu);
  614. per_cpu(kernel_stack, cpu) =
  615. (unsigned long)task_stack_page(c_idle.idle) -
  616. KERNEL_STACK_OFFSET + THREAD_SIZE;
  617. #endif
  618. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  619. initial_code = (unsigned long)start_secondary;
  620. stack_start.sp = (void *) c_idle.idle->thread.sp;
  621. /* start_ip had better be page-aligned! */
  622. start_ip = setup_trampoline();
  623. /* So we see what's up */
  624. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  625. cpu, apicid, start_ip);
  626. /*
  627. * This grunge runs the startup process for
  628. * the targeted processor.
  629. */
  630. atomic_set(&init_deasserted, 0);
  631. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  632. pr_debug("Setting warm reset code and vector.\n");
  633. smpboot_setup_warm_reset_vector(start_ip);
  634. /*
  635. * Be paranoid about clearing APIC errors.
  636. */
  637. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  638. apic_write(APIC_ESR, 0);
  639. apic_read(APIC_ESR);
  640. }
  641. }
  642. /*
  643. * Kick the secondary CPU. Use the method in the APIC driver
  644. * if it's defined - or use an INIT boot APIC message otherwise:
  645. */
  646. if (apic->wakeup_secondary_cpu)
  647. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  648. else
  649. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  650. if (!boot_error) {
  651. /*
  652. * allow APs to start initializing.
  653. */
  654. pr_debug("Before Callout %d.\n", cpu);
  655. cpumask_set_cpu(cpu, cpu_callout_mask);
  656. pr_debug("After Callout %d.\n", cpu);
  657. /*
  658. * Wait 5s total for a response
  659. */
  660. for (timeout = 0; timeout < 50000; timeout++) {
  661. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  662. break; /* It has booted */
  663. udelay(100);
  664. }
  665. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  666. /* number CPUs logically, starting from 1 (BSP is 0) */
  667. pr_debug("OK.\n");
  668. printk(KERN_INFO "CPU%d: ", cpu);
  669. print_cpu_info(&cpu_data(cpu));
  670. pr_debug("CPU has booted.\n");
  671. } else {
  672. boot_error = 1;
  673. if (*((volatile unsigned char *)trampoline_base)
  674. == 0xA5)
  675. /* trampoline started but...? */
  676. printk(KERN_ERR "Stuck ??\n");
  677. else
  678. /* trampoline code not run */
  679. printk(KERN_ERR "Not responding.\n");
  680. if (apic->inquire_remote_apic)
  681. apic->inquire_remote_apic(apicid);
  682. }
  683. }
  684. if (boot_error) {
  685. /* Try to put things back the way they were before ... */
  686. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  687. /* was set by do_boot_cpu() */
  688. cpumask_clear_cpu(cpu, cpu_callout_mask);
  689. /* was set by cpu_init() */
  690. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  691. set_cpu_present(cpu, false);
  692. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  693. }
  694. /* mark "stuck" area as not stuck */
  695. *((volatile unsigned long *)trampoline_base) = 0;
  696. /*
  697. * Cleanup possible dangling ends...
  698. */
  699. smpboot_restore_warm_reset_vector();
  700. return boot_error;
  701. }
  702. int __cpuinit native_cpu_up(unsigned int cpu)
  703. {
  704. int apicid = apic->cpu_present_to_apicid(cpu);
  705. unsigned long flags;
  706. int err;
  707. WARN_ON(irqs_disabled());
  708. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  709. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  710. !physid_isset(apicid, phys_cpu_present_map)) {
  711. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  712. return -EINVAL;
  713. }
  714. /*
  715. * Already booted CPU?
  716. */
  717. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  718. pr_debug("do_boot_cpu %d Already started\n", cpu);
  719. return -ENOSYS;
  720. }
  721. /*
  722. * Save current MTRR state in case it was changed since early boot
  723. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  724. */
  725. mtrr_save_state();
  726. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  727. #ifdef CONFIG_X86_32
  728. /* init low mem mapping */
  729. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  730. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  731. flush_tlb_all();
  732. low_mappings = 1;
  733. err = do_boot_cpu(apicid, cpu);
  734. zap_low_mappings();
  735. low_mappings = 0;
  736. #else
  737. err = do_boot_cpu(apicid, cpu);
  738. #endif
  739. if (err) {
  740. pr_debug("do_boot_cpu failed %d\n", err);
  741. return -EIO;
  742. }
  743. /*
  744. * Check TSC synchronization with the AP (keep irqs disabled
  745. * while doing so):
  746. */
  747. local_irq_save(flags);
  748. check_tsc_sync_source(cpu);
  749. local_irq_restore(flags);
  750. while (!cpu_online(cpu)) {
  751. cpu_relax();
  752. touch_nmi_watchdog();
  753. }
  754. return 0;
  755. }
  756. /*
  757. * Fall back to non SMP mode after errors.
  758. *
  759. * RED-PEN audit/test this more. I bet there is more state messed up here.
  760. */
  761. static __init void disable_smp(void)
  762. {
  763. /* use the read/write pointers to the present and possible maps */
  764. cpumask_copy(&cpu_present_map, cpumask_of(0));
  765. cpumask_copy(&cpu_possible_map, cpumask_of(0));
  766. smpboot_clear_io_apic_irqs();
  767. if (smp_found_config)
  768. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  769. else
  770. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  771. map_cpu_to_logical_apicid();
  772. cpumask_set_cpu(0, cpu_sibling_mask(0));
  773. cpumask_set_cpu(0, cpu_core_mask(0));
  774. }
  775. /*
  776. * Various sanity checks.
  777. */
  778. static int __init smp_sanity_check(unsigned max_cpus)
  779. {
  780. preempt_disable();
  781. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  782. if (def_to_bigsmp && nr_cpu_ids > 8) {
  783. unsigned int cpu;
  784. unsigned nr;
  785. printk(KERN_WARNING
  786. "More than 8 CPUs detected - skipping them.\n"
  787. "Use CONFIG_X86_BIGSMP.\n");
  788. nr = 0;
  789. for_each_present_cpu(cpu) {
  790. if (nr >= 8)
  791. set_cpu_present(cpu, false);
  792. nr++;
  793. }
  794. nr = 0;
  795. for_each_possible_cpu(cpu) {
  796. if (nr >= 8)
  797. set_cpu_possible(cpu, false);
  798. nr++;
  799. }
  800. nr_cpu_ids = 8;
  801. }
  802. #endif
  803. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  804. printk(KERN_WARNING
  805. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  806. hard_smp_processor_id());
  807. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  808. }
  809. /*
  810. * If we couldn't find an SMP configuration at boot time,
  811. * get out of here now!
  812. */
  813. if (!smp_found_config && !acpi_lapic) {
  814. preempt_enable();
  815. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  816. disable_smp();
  817. if (APIC_init_uniprocessor())
  818. printk(KERN_NOTICE "Local APIC not detected."
  819. " Using dummy APIC emulation.\n");
  820. return -1;
  821. }
  822. /*
  823. * Should not be necessary because the MP table should list the boot
  824. * CPU too, but we do it for the sake of robustness anyway.
  825. */
  826. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  827. printk(KERN_NOTICE
  828. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  829. boot_cpu_physical_apicid);
  830. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  831. }
  832. preempt_enable();
  833. /*
  834. * If we couldn't find a local APIC, then get out of here now!
  835. */
  836. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  837. !cpu_has_apic) {
  838. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  839. boot_cpu_physical_apicid);
  840. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  841. "(tell your hw vendor)\n");
  842. smpboot_clear_io_apic();
  843. arch_disable_smp_support();
  844. return -1;
  845. }
  846. verify_local_APIC();
  847. /*
  848. * If SMP should be disabled, then really disable it!
  849. */
  850. if (!max_cpus) {
  851. printk(KERN_INFO "SMP mode deactivated.\n");
  852. smpboot_clear_io_apic();
  853. localise_nmi_watchdog();
  854. connect_bsp_APIC();
  855. setup_local_APIC();
  856. end_local_APIC_setup();
  857. return -1;
  858. }
  859. return 0;
  860. }
  861. static void __init smp_cpu_index_default(void)
  862. {
  863. int i;
  864. struct cpuinfo_x86 *c;
  865. for_each_possible_cpu(i) {
  866. c = &cpu_data(i);
  867. /* mark all to hotplug */
  868. c->cpu_index = nr_cpu_ids;
  869. }
  870. }
  871. /*
  872. * Prepare for SMP bootup. The MP table or ACPI has been read
  873. * earlier. Just do some sanity checking here and enable APIC mode.
  874. */
  875. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  876. {
  877. preempt_disable();
  878. smp_cpu_index_default();
  879. current_cpu_data = boot_cpu_data;
  880. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  881. mb();
  882. /*
  883. * Setup boot CPU information
  884. */
  885. smp_store_cpu_info(0); /* Final full version of the data */
  886. #ifdef CONFIG_X86_32
  887. boot_cpu_logical_apicid = logical_smp_processor_id();
  888. #endif
  889. current_thread_info()->cpu = 0; /* needed? */
  890. set_cpu_sibling_map(0);
  891. enable_IR_x2apic();
  892. #ifdef CONFIG_X86_64
  893. default_setup_apic_routing();
  894. #endif
  895. if (smp_sanity_check(max_cpus) < 0) {
  896. printk(KERN_INFO "SMP disabled\n");
  897. disable_smp();
  898. goto out;
  899. }
  900. preempt_disable();
  901. if (read_apic_id() != boot_cpu_physical_apicid) {
  902. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  903. read_apic_id(), boot_cpu_physical_apicid);
  904. /* Or can we switch back to PIC here? */
  905. }
  906. preempt_enable();
  907. connect_bsp_APIC();
  908. /*
  909. * Switch from PIC to APIC mode.
  910. */
  911. setup_local_APIC();
  912. /*
  913. * Enable IO APIC before setting up error vector
  914. */
  915. if (!skip_ioapic_setup && nr_ioapics)
  916. enable_IO_APIC();
  917. end_local_APIC_setup();
  918. map_cpu_to_logical_apicid();
  919. if (apic->setup_portio_remap)
  920. apic->setup_portio_remap();
  921. smpboot_setup_io_apic();
  922. /*
  923. * Set up local APIC timer on boot CPU.
  924. */
  925. printk(KERN_INFO "CPU%d: ", 0);
  926. print_cpu_info(&cpu_data(0));
  927. setup_boot_clock();
  928. if (is_uv_system())
  929. uv_system_init();
  930. out:
  931. preempt_enable();
  932. }
  933. /*
  934. * Early setup to make printk work.
  935. */
  936. void __init native_smp_prepare_boot_cpu(void)
  937. {
  938. int me = smp_processor_id();
  939. switch_to_new_gdt(me);
  940. /* already set me in cpu_online_mask in boot_cpu_init() */
  941. cpumask_set_cpu(me, cpu_callout_mask);
  942. per_cpu(cpu_state, me) = CPU_ONLINE;
  943. }
  944. void __init native_smp_cpus_done(unsigned int max_cpus)
  945. {
  946. pr_debug("Boot done.\n");
  947. impress_friends();
  948. #ifdef CONFIG_X86_IO_APIC
  949. setup_ioapic_dest();
  950. #endif
  951. check_nmi_watchdog();
  952. }
  953. static int __initdata setup_possible_cpus = -1;
  954. static int __init _setup_possible_cpus(char *str)
  955. {
  956. get_option(&str, &setup_possible_cpus);
  957. return 0;
  958. }
  959. early_param("possible_cpus", _setup_possible_cpus);
  960. /*
  961. * cpu_possible_map should be static, it cannot change as cpu's
  962. * are onlined, or offlined. The reason is per-cpu data-structures
  963. * are allocated by some modules at init time, and dont expect to
  964. * do this dynamically on cpu arrival/departure.
  965. * cpu_present_map on the other hand can change dynamically.
  966. * In case when cpu_hotplug is not compiled, then we resort to current
  967. * behaviour, which is cpu_possible == cpu_present.
  968. * - Ashok Raj
  969. *
  970. * Three ways to find out the number of additional hotplug CPUs:
  971. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  972. * - The user can overwrite it with possible_cpus=NUM
  973. * - Otherwise don't reserve additional CPUs.
  974. * We do this because additional CPUs waste a lot of memory.
  975. * -AK
  976. */
  977. __init void prefill_possible_map(void)
  978. {
  979. int i, possible;
  980. /* no processor from mptable or madt */
  981. if (!num_processors)
  982. num_processors = 1;
  983. if (setup_possible_cpus == -1)
  984. possible = num_processors + disabled_cpus;
  985. else
  986. possible = setup_possible_cpus;
  987. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  988. if (possible > CONFIG_NR_CPUS) {
  989. printk(KERN_WARNING
  990. "%d Processors exceeds NR_CPUS limit of %d\n",
  991. possible, CONFIG_NR_CPUS);
  992. possible = CONFIG_NR_CPUS;
  993. }
  994. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  995. possible, max_t(int, possible - num_processors, 0));
  996. for (i = 0; i < possible; i++)
  997. set_cpu_possible(i, true);
  998. nr_cpu_ids = possible;
  999. }
  1000. #ifdef CONFIG_HOTPLUG_CPU
  1001. static void remove_siblinginfo(int cpu)
  1002. {
  1003. int sibling;
  1004. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1005. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1006. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1007. /*/
  1008. * last thread sibling in this cpu core going down
  1009. */
  1010. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1011. cpu_data(sibling).booted_cores--;
  1012. }
  1013. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1014. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1015. cpumask_clear(cpu_sibling_mask(cpu));
  1016. cpumask_clear(cpu_core_mask(cpu));
  1017. c->phys_proc_id = 0;
  1018. c->cpu_core_id = 0;
  1019. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1020. }
  1021. static void __ref remove_cpu_from_maps(int cpu)
  1022. {
  1023. set_cpu_online(cpu, false);
  1024. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1025. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1026. /* was set by cpu_init() */
  1027. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1028. numa_remove_cpu(cpu);
  1029. }
  1030. void cpu_disable_common(void)
  1031. {
  1032. int cpu = smp_processor_id();
  1033. /*
  1034. * HACK:
  1035. * Allow any queued timer interrupts to get serviced
  1036. * This is only a temporary solution until we cleanup
  1037. * fixup_irqs as we do for IA64.
  1038. */
  1039. local_irq_enable();
  1040. mdelay(1);
  1041. local_irq_disable();
  1042. remove_siblinginfo(cpu);
  1043. /* It's now safe to remove this processor from the online map */
  1044. lock_vector_lock();
  1045. remove_cpu_from_maps(cpu);
  1046. unlock_vector_lock();
  1047. fixup_irqs();
  1048. }
  1049. int native_cpu_disable(void)
  1050. {
  1051. int cpu = smp_processor_id();
  1052. /*
  1053. * Perhaps use cpufreq to drop frequency, but that could go
  1054. * into generic code.
  1055. *
  1056. * We won't take down the boot processor on i386 due to some
  1057. * interrupts only being able to be serviced by the BSP.
  1058. * Especially so if we're not using an IOAPIC -zwane
  1059. */
  1060. if (cpu == 0)
  1061. return -EBUSY;
  1062. if (nmi_watchdog == NMI_LOCAL_APIC)
  1063. stop_apic_nmi_watchdog(NULL);
  1064. clear_local_APIC();
  1065. cpu_disable_common();
  1066. return 0;
  1067. }
  1068. void native_cpu_die(unsigned int cpu)
  1069. {
  1070. /* We don't do anything here: idle task is faking death itself. */
  1071. unsigned int i;
  1072. for (i = 0; i < 10; i++) {
  1073. /* They ack this in play_dead by setting CPU_DEAD */
  1074. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1075. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1076. if (1 == num_online_cpus())
  1077. alternatives_smp_switch(0);
  1078. return;
  1079. }
  1080. msleep(100);
  1081. }
  1082. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1083. }
  1084. void play_dead_common(void)
  1085. {
  1086. idle_task_exit();
  1087. reset_lazy_tlbstate();
  1088. irq_ctx_exit(raw_smp_processor_id());
  1089. c1e_remove_cpu(raw_smp_processor_id());
  1090. mb();
  1091. /* Ack it */
  1092. __get_cpu_var(cpu_state) = CPU_DEAD;
  1093. /*
  1094. * With physical CPU hotplug, we should halt the cpu
  1095. */
  1096. local_irq_disable();
  1097. }
  1098. void native_play_dead(void)
  1099. {
  1100. play_dead_common();
  1101. wbinvd_halt();
  1102. }
  1103. #else /* ... !CONFIG_HOTPLUG_CPU */
  1104. int native_cpu_disable(void)
  1105. {
  1106. return -ENOSYS;
  1107. }
  1108. void native_cpu_die(unsigned int cpu)
  1109. {
  1110. /* We said "no" in __cpu_disable */
  1111. BUG();
  1112. }
  1113. void native_play_dead(void)
  1114. {
  1115. BUG();
  1116. }
  1117. #endif