cpu_debug.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. #ifndef _ASM_X86_CPU_DEBUG_H
  2. #define _ASM_X86_CPU_DEBUG_H
  3. /*
  4. * CPU x86 architecture debug
  5. *
  6. * Copyright(C) 2009 Jaswinder Singh Rajput
  7. */
  8. /* Register flags */
  9. enum cpu_debug_bit {
  10. /* Model Specific Registers (MSRs) */
  11. CPU_MC_BIT, /* Machine Check */
  12. CPU_MONITOR_BIT, /* Monitor */
  13. CPU_TIME_BIT, /* Time */
  14. CPU_PMC_BIT, /* Performance Monitor */
  15. CPU_PLATFORM_BIT, /* Platform */
  16. CPU_APIC_BIT, /* APIC */
  17. CPU_POWERON_BIT, /* Power-on */
  18. CPU_CONTROL_BIT, /* Control */
  19. CPU_FEATURES_BIT, /* Features control */
  20. CPU_LBRANCH_BIT, /* Last Branch */
  21. CPU_BIOS_BIT, /* BIOS */
  22. CPU_FREQ_BIT, /* Frequency */
  23. CPU_MTTR_BIT, /* MTRR */
  24. CPU_PERF_BIT, /* Performance */
  25. CPU_CACHE_BIT, /* Cache */
  26. CPU_SYSENTER_BIT, /* Sysenter */
  27. CPU_THERM_BIT, /* Thermal */
  28. CPU_MISC_BIT, /* Miscellaneous */
  29. CPU_DEBUG_BIT, /* Debug */
  30. CPU_PAT_BIT, /* PAT */
  31. CPU_VMX_BIT, /* VMX */
  32. CPU_CALL_BIT, /* System Call */
  33. CPU_BASE_BIT, /* BASE Address */
  34. CPU_SMM_BIT, /* System mgmt mode */
  35. CPU_SVM_BIT, /*Secure Virtual Machine*/
  36. CPU_OSVM_BIT, /* OS-Visible Workaround*/
  37. /* Standard Registers */
  38. CPU_TSS_BIT, /* Task Stack Segment */
  39. CPU_CR_BIT, /* Control Registers */
  40. CPU_DT_BIT, /* Descriptor Table */
  41. /* End of Registers flags */
  42. CPU_REG_ALL_BIT, /* Select all Registers */
  43. };
  44. #define CPU_REG_ALL (~0) /* Select all Registers */
  45. #define CPU_MC (1 << CPU_MC_BIT)
  46. #define CPU_MONITOR (1 << CPU_MONITOR_BIT)
  47. #define CPU_TIME (1 << CPU_TIME_BIT)
  48. #define CPU_PMC (1 << CPU_PMC_BIT)
  49. #define CPU_PLATFORM (1 << CPU_PLATFORM_BIT)
  50. #define CPU_APIC (1 << CPU_APIC_BIT)
  51. #define CPU_POWERON (1 << CPU_POWERON_BIT)
  52. #define CPU_CONTROL (1 << CPU_CONTROL_BIT)
  53. #define CPU_FEATURES (1 << CPU_FEATURES_BIT)
  54. #define CPU_LBRANCH (1 << CPU_LBRANCH_BIT)
  55. #define CPU_BIOS (1 << CPU_BIOS_BIT)
  56. #define CPU_FREQ (1 << CPU_FREQ_BIT)
  57. #define CPU_MTRR (1 << CPU_MTTR_BIT)
  58. #define CPU_PERF (1 << CPU_PERF_BIT)
  59. #define CPU_CACHE (1 << CPU_CACHE_BIT)
  60. #define CPU_SYSENTER (1 << CPU_SYSENTER_BIT)
  61. #define CPU_THERM (1 << CPU_THERM_BIT)
  62. #define CPU_MISC (1 << CPU_MISC_BIT)
  63. #define CPU_DEBUG (1 << CPU_DEBUG_BIT)
  64. #define CPU_PAT (1 << CPU_PAT_BIT)
  65. #define CPU_VMX (1 << CPU_VMX_BIT)
  66. #define CPU_CALL (1 << CPU_CALL_BIT)
  67. #define CPU_BASE (1 << CPU_BASE_BIT)
  68. #define CPU_SMM (1 << CPU_SMM_BIT)
  69. #define CPU_SVM (1 << CPU_SVM_BIT)
  70. #define CPU_OSVM (1 << CPU_OSVM_BIT)
  71. #define CPU_TSS (1 << CPU_TSS_BIT)
  72. #define CPU_CR (1 << CPU_CR_BIT)
  73. #define CPU_DT (1 << CPU_DT_BIT)
  74. /* Register file flags */
  75. enum cpu_file_bit {
  76. CPU_INDEX_BIT, /* index */
  77. CPU_VALUE_BIT, /* value */
  78. };
  79. #define CPU_FILE_VALUE (1 << CPU_VALUE_BIT)
  80. /*
  81. * DisplayFamily_DisplayModel Processor Families/Processor Number Series
  82. * -------------------------- ------------------------------------------
  83. * 05_01, 05_02, 05_04 Pentium, Pentium with MMX
  84. *
  85. * 06_01 Pentium Pro
  86. * 06_03, 06_05 Pentium II Xeon, Pentium II
  87. * 06_07, 06_08, 06_0A, 06_0B Pentium III Xeon, Pentum III
  88. *
  89. * 06_09, 060D Pentium M
  90. *
  91. * 06_0E Core Duo, Core Solo
  92. *
  93. * 06_0F Xeon 3000, 3200, 5100, 5300, 7300 series,
  94. * Core 2 Quad, Core 2 Extreme, Core 2 Duo,
  95. * Pentium dual-core
  96. * 06_17 Xeon 5200, 5400 series, Core 2 Quad Q9650
  97. *
  98. * 06_1C Atom
  99. *
  100. * 0F_00, 0F_01, 0F_02 Xeon, Xeon MP, Pentium 4
  101. * 0F_03, 0F_04 Xeon, Xeon MP, Pentium 4, Pentium D
  102. *
  103. * 0F_06 Xeon 7100, 5000 Series, Xeon MP,
  104. * Pentium 4, Pentium D
  105. */
  106. /* Register processors bits */
  107. enum cpu_processor_bit {
  108. CPU_NONE,
  109. /* Intel */
  110. CPU_INTEL_PENTIUM_BIT,
  111. CPU_INTEL_P6_BIT,
  112. CPU_INTEL_PENTIUM_M_BIT,
  113. CPU_INTEL_CORE_BIT,
  114. CPU_INTEL_CORE2_BIT,
  115. CPU_INTEL_ATOM_BIT,
  116. CPU_INTEL_XEON_P4_BIT,
  117. CPU_INTEL_XEON_MP_BIT,
  118. };
  119. #define CPU_ALL (~0) /* Select all CPUs */
  120. #define CPU_INTEL_PENTIUM (1 << CPU_INTEL_PENTIUM_BIT)
  121. #define CPU_INTEL_P6 (1 << CPU_INTEL_P6_BIT)
  122. #define CPU_INTEL_PENTIUM_M (1 << CPU_INTEL_PENTIUM_M_BIT)
  123. #define CPU_INTEL_CORE (1 << CPU_INTEL_CORE_BIT)
  124. #define CPU_INTEL_CORE2 (1 << CPU_INTEL_CORE2_BIT)
  125. #define CPU_INTEL_ATOM (1 << CPU_INTEL_ATOM_BIT)
  126. #define CPU_INTEL_XEON_P4 (1 << CPU_INTEL_XEON_P4_BIT)
  127. #define CPU_INTEL_XEON_MP (1 << CPU_INTEL_XEON_MP_BIT)
  128. #define CPU_INTEL_PX (CPU_INTEL_P6 | CPU_INTEL_PENTIUM_M)
  129. #define CPU_INTEL_COREX (CPU_INTEL_CORE | CPU_INTEL_CORE2)
  130. #define CPU_INTEL_XEON (CPU_INTEL_XEON_P4 | CPU_INTEL_XEON_MP)
  131. #define CPU_CO_AT (CPU_INTEL_CORE | CPU_INTEL_ATOM)
  132. #define CPU_C2_AT (CPU_INTEL_CORE2 | CPU_INTEL_ATOM)
  133. #define CPU_CX_AT (CPU_INTEL_COREX | CPU_INTEL_ATOM)
  134. #define CPU_CX_XE (CPU_INTEL_COREX | CPU_INTEL_XEON)
  135. #define CPU_P6_XE (CPU_INTEL_P6 | CPU_INTEL_XEON)
  136. #define CPU_PM_CO_AT (CPU_INTEL_PENTIUM_M | CPU_CO_AT)
  137. #define CPU_C2_AT_XE (CPU_C2_AT | CPU_INTEL_XEON)
  138. #define CPU_CX_AT_XE (CPU_CX_AT | CPU_INTEL_XEON)
  139. #define CPU_P6_CX_AT (CPU_INTEL_P6 | CPU_CX_AT)
  140. #define CPU_P6_CX_XE (CPU_P6_XE | CPU_INTEL_COREX)
  141. #define CPU_P6_CX_AT_XE (CPU_INTEL_P6 | CPU_CX_AT_XE)
  142. #define CPU_PM_CX_AT_XE (CPU_INTEL_PENTIUM_M | CPU_CX_AT_XE)
  143. #define CPU_PM_CX_AT (CPU_INTEL_PENTIUM_M | CPU_CX_AT)
  144. #define CPU_PM_CX_XE (CPU_INTEL_PENTIUM_M | CPU_CX_XE)
  145. #define CPU_PX_CX_AT (CPU_INTEL_PX | CPU_CX_AT)
  146. #define CPU_PX_CX_AT_XE (CPU_INTEL_PX | CPU_CX_AT_XE)
  147. /* Select all Intel CPUs*/
  148. #define CPU_INTEL_ALL (CPU_INTEL_PENTIUM | CPU_PX_CX_AT_XE)
  149. #define MAX_CPU_FILES 512
  150. struct cpu_private {
  151. unsigned cpu;
  152. unsigned type;
  153. unsigned reg;
  154. unsigned file;
  155. };
  156. struct cpu_debug_base {
  157. char *name; /* Register name */
  158. unsigned flag; /* Register flag */
  159. };
  160. struct cpu_cpuX_base {
  161. struct dentry *dentry; /* Register dentry */
  162. int init; /* Register index file */
  163. };
  164. struct cpu_file_base {
  165. char *name; /* Register file name */
  166. unsigned flag; /* Register file flag */
  167. };
  168. struct cpu_debug_range {
  169. unsigned min; /* Register range min */
  170. unsigned max; /* Register range max */
  171. unsigned flag; /* Supported flags */
  172. unsigned model; /* Supported models */
  173. };
  174. #endif /* _ASM_X86_CPU_DEBUG_H */