ata_piix.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not avaliable */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  132. ich5_sata,
  133. ich6_sata,
  134. ich6m_sata,
  135. ich8_sata,
  136. ich8_2port_sata,
  137. ich8m_apple_sata, /* locks up on second port enable */
  138. tolapai_sata,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. u32 saved_iocfg;
  149. spinlock_t sidpr_lock; /* FIXME: remove once locking in EH is fixed */
  150. void __iomem *sidpr;
  151. };
  152. static int piix_init_one(struct pci_dev *pdev,
  153. const struct pci_device_id *ent);
  154. static void piix_remove_one(struct pci_dev *pdev);
  155. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  156. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  157. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  158. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  159. static int ich_pata_cable_detect(struct ata_port *ap);
  160. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  161. static int piix_sidpr_scr_read(struct ata_link *link,
  162. unsigned int reg, u32 *val);
  163. static int piix_sidpr_scr_write(struct ata_link *link,
  164. unsigned int reg, u32 val);
  165. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  166. unsigned hints);
  167. static bool piix_irq_check(struct ata_port *ap);
  168. #ifdef CONFIG_PM
  169. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  170. static int piix_pci_device_resume(struct pci_dev *pdev);
  171. #endif
  172. static unsigned int in_module_init = 1;
  173. static const struct pci_device_id piix_pci_tbl[] = {
  174. /* Intel PIIX3 for the 430HX etc */
  175. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  176. /* VMware ICH4 */
  177. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  178. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  179. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  180. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  181. /* Intel PIIX4 */
  182. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  183. /* Intel PIIX4 */
  184. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  185. /* Intel PIIX */
  186. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  187. /* Intel ICH (i810, i815, i840) UDMA 66*/
  188. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  189. /* Intel ICH0 : UDMA 33*/
  190. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  191. /* Intel ICH2M */
  192. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  194. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH3M */
  196. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH3 (E7500/1) UDMA 100 */
  198. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  200. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* Intel ICH5 */
  203. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* C-ICH (i810E2) */
  205. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  207. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* ICH6 (and 6) (i915) UDMA 100 */
  209. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  210. /* ICH7/7-R (i945, i975) UDMA 100*/
  211. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  212. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  213. /* ICH8 Mobile PATA Controller */
  214. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  215. /* SATA ports */
  216. /* 82801EB (ICH5) */
  217. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  218. /* 82801EB (ICH5) */
  219. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  220. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  221. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  222. /* 6300ESB pretending RAID */
  223. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  224. /* 82801FB/FW (ICH6/ICH6W) */
  225. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  226. /* 82801FR/FRW (ICH6R/ICH6RW) */
  227. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  228. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  229. * Attach iff the controller is in IDE mode. */
  230. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  231. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  232. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  233. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  234. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  235. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  236. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  237. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  238. /* SATA Controller 1 IDE (ICH8) */
  239. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  240. /* SATA Controller 2 IDE (ICH8) */
  241. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  242. /* Mobile SATA Controller IDE (ICH8M), Apple */
  243. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  244. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  245. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  246. /* Mobile SATA Controller IDE (ICH8M) */
  247. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  248. /* SATA Controller IDE (ICH9) */
  249. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  250. /* SATA Controller IDE (ICH9) */
  251. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  252. /* SATA Controller IDE (ICH9) */
  253. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  254. /* SATA Controller IDE (ICH9M) */
  255. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  256. /* SATA Controller IDE (ICH9M) */
  257. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  258. /* SATA Controller IDE (ICH9M) */
  259. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  260. /* SATA Controller IDE (Tolapai) */
  261. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  262. /* SATA Controller IDE (ICH10) */
  263. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  264. /* SATA Controller IDE (ICH10) */
  265. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  266. /* SATA Controller IDE (ICH10) */
  267. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  268. /* SATA Controller IDE (ICH10) */
  269. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  270. /* SATA Controller IDE (PCH) */
  271. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  272. /* SATA Controller IDE (PCH) */
  273. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  274. /* SATA Controller IDE (PCH) */
  275. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  276. /* SATA Controller IDE (PCH) */
  277. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  278. /* SATA Controller IDE (PCH) */
  279. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  280. /* SATA Controller IDE (PCH) */
  281. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  282. /* SATA Controller IDE (CPT) */
  283. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  284. /* SATA Controller IDE (CPT) */
  285. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  286. /* SATA Controller IDE (CPT) */
  287. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  288. /* SATA Controller IDE (CPT) */
  289. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  290. /* SATA Controller IDE (PBG) */
  291. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  292. /* SATA Controller IDE (PBG) */
  293. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  294. { } /* terminate list */
  295. };
  296. static struct pci_driver piix_pci_driver = {
  297. .name = DRV_NAME,
  298. .id_table = piix_pci_tbl,
  299. .probe = piix_init_one,
  300. .remove = piix_remove_one,
  301. #ifdef CONFIG_PM
  302. .suspend = piix_pci_device_suspend,
  303. .resume = piix_pci_device_resume,
  304. #endif
  305. };
  306. static struct scsi_host_template piix_sht = {
  307. ATA_BMDMA_SHT(DRV_NAME),
  308. };
  309. static struct ata_port_operations piix_sata_ops = {
  310. .inherits = &ata_bmdma32_port_ops,
  311. .sff_irq_check = piix_irq_check,
  312. };
  313. static struct ata_port_operations piix_pata_ops = {
  314. .inherits = &piix_sata_ops,
  315. .cable_detect = ata_cable_40wire,
  316. .set_piomode = piix_set_piomode,
  317. .set_dmamode = piix_set_dmamode,
  318. .prereset = piix_pata_prereset,
  319. };
  320. static struct ata_port_operations piix_vmw_ops = {
  321. .inherits = &piix_pata_ops,
  322. .bmdma_status = piix_vmw_bmdma_status,
  323. };
  324. static struct ata_port_operations ich_pata_ops = {
  325. .inherits = &piix_pata_ops,
  326. .cable_detect = ich_pata_cable_detect,
  327. .set_dmamode = ich_set_dmamode,
  328. };
  329. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  330. &dev_attr_link_power_management_policy,
  331. NULL
  332. };
  333. static struct scsi_host_template piix_sidpr_sht = {
  334. ATA_BMDMA_SHT(DRV_NAME),
  335. .shost_attrs = piix_sidpr_shost_attrs,
  336. };
  337. static struct ata_port_operations piix_sidpr_sata_ops = {
  338. .inherits = &piix_sata_ops,
  339. .hardreset = sata_std_hardreset,
  340. .scr_read = piix_sidpr_scr_read,
  341. .scr_write = piix_sidpr_scr_write,
  342. .set_lpm = piix_sidpr_set_lpm,
  343. };
  344. static const struct piix_map_db ich5_map_db = {
  345. .mask = 0x7,
  346. .port_enable = 0x3,
  347. .map = {
  348. /* PM PS SM SS MAP */
  349. { P0, NA, P1, NA }, /* 000b */
  350. { P1, NA, P0, NA }, /* 001b */
  351. { RV, RV, RV, RV },
  352. { RV, RV, RV, RV },
  353. { P0, P1, IDE, IDE }, /* 100b */
  354. { P1, P0, IDE, IDE }, /* 101b */
  355. { IDE, IDE, P0, P1 }, /* 110b */
  356. { IDE, IDE, P1, P0 }, /* 111b */
  357. },
  358. };
  359. static const struct piix_map_db ich6_map_db = {
  360. .mask = 0x3,
  361. .port_enable = 0xf,
  362. .map = {
  363. /* PM PS SM SS MAP */
  364. { P0, P2, P1, P3 }, /* 00b */
  365. { IDE, IDE, P1, P3 }, /* 01b */
  366. { P0, P2, IDE, IDE }, /* 10b */
  367. { RV, RV, RV, RV },
  368. },
  369. };
  370. static const struct piix_map_db ich6m_map_db = {
  371. .mask = 0x3,
  372. .port_enable = 0x5,
  373. /* Map 01b isn't specified in the doc but some notebooks use
  374. * it anyway. MAP 01b have been spotted on both ICH6M and
  375. * ICH7M.
  376. */
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, P2, NA, NA }, /* 00b */
  380. { IDE, IDE, P1, P3 }, /* 01b */
  381. { P0, P2, IDE, IDE }, /* 10b */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db ich8_map_db = {
  386. .mask = 0x3,
  387. .port_enable = 0xf,
  388. .map = {
  389. /* PM PS SM SS MAP */
  390. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  391. { RV, RV, RV, RV },
  392. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  393. { RV, RV, RV, RV },
  394. },
  395. };
  396. static const struct piix_map_db ich8_2port_map_db = {
  397. .mask = 0x3,
  398. .port_enable = 0x3,
  399. .map = {
  400. /* PM PS SM SS MAP */
  401. { P0, NA, P1, NA }, /* 00b */
  402. { RV, RV, RV, RV }, /* 01b */
  403. { RV, RV, RV, RV }, /* 10b */
  404. { RV, RV, RV, RV },
  405. },
  406. };
  407. static const struct piix_map_db ich8m_apple_map_db = {
  408. .mask = 0x3,
  409. .port_enable = 0x1,
  410. .map = {
  411. /* PM PS SM SS MAP */
  412. { P0, NA, NA, NA }, /* 00b */
  413. { RV, RV, RV, RV },
  414. { P0, P2, IDE, IDE }, /* 10b */
  415. { RV, RV, RV, RV },
  416. },
  417. };
  418. static const struct piix_map_db tolapai_map_db = {
  419. .mask = 0x3,
  420. .port_enable = 0x3,
  421. .map = {
  422. /* PM PS SM SS MAP */
  423. { P0, NA, P1, NA }, /* 00b */
  424. { RV, RV, RV, RV }, /* 01b */
  425. { RV, RV, RV, RV }, /* 10b */
  426. { RV, RV, RV, RV },
  427. },
  428. };
  429. static const struct piix_map_db *piix_map_db_table[] = {
  430. [ich5_sata] = &ich5_map_db,
  431. [ich6_sata] = &ich6_map_db,
  432. [ich6m_sata] = &ich6m_map_db,
  433. [ich8_sata] = &ich8_map_db,
  434. [ich8_2port_sata] = &ich8_2port_map_db,
  435. [ich8m_apple_sata] = &ich8m_apple_map_db,
  436. [tolapai_sata] = &tolapai_map_db,
  437. };
  438. static struct ata_port_info piix_port_info[] = {
  439. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  440. {
  441. .flags = PIIX_PATA_FLAGS,
  442. .pio_mask = ATA_PIO4,
  443. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  444. .port_ops = &piix_pata_ops,
  445. },
  446. [piix_pata_33] = /* PIIX4 at 33MHz */
  447. {
  448. .flags = PIIX_PATA_FLAGS,
  449. .pio_mask = ATA_PIO4,
  450. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  451. .udma_mask = ATA_UDMA2,
  452. .port_ops = &piix_pata_ops,
  453. },
  454. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  455. {
  456. .flags = PIIX_PATA_FLAGS,
  457. .pio_mask = ATA_PIO4,
  458. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  459. .udma_mask = ATA_UDMA2,
  460. .port_ops = &ich_pata_ops,
  461. },
  462. [ich_pata_66] = /* ICH controllers up to 66MHz */
  463. {
  464. .flags = PIIX_PATA_FLAGS,
  465. .pio_mask = ATA_PIO4,
  466. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  467. .udma_mask = ATA_UDMA4,
  468. .port_ops = &ich_pata_ops,
  469. },
  470. [ich_pata_100] =
  471. {
  472. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  473. .pio_mask = ATA_PIO4,
  474. .mwdma_mask = ATA_MWDMA12_ONLY,
  475. .udma_mask = ATA_UDMA5,
  476. .port_ops = &ich_pata_ops,
  477. },
  478. [ich_pata_100_nomwdma1] =
  479. {
  480. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  481. .pio_mask = ATA_PIO4,
  482. .mwdma_mask = ATA_MWDMA2_ONLY,
  483. .udma_mask = ATA_UDMA5,
  484. .port_ops = &ich_pata_ops,
  485. },
  486. [ich5_sata] =
  487. {
  488. .flags = PIIX_SATA_FLAGS,
  489. .pio_mask = ATA_PIO4,
  490. .mwdma_mask = ATA_MWDMA2,
  491. .udma_mask = ATA_UDMA6,
  492. .port_ops = &piix_sata_ops,
  493. },
  494. [ich6_sata] =
  495. {
  496. .flags = PIIX_SATA_FLAGS,
  497. .pio_mask = ATA_PIO4,
  498. .mwdma_mask = ATA_MWDMA2,
  499. .udma_mask = ATA_UDMA6,
  500. .port_ops = &piix_sata_ops,
  501. },
  502. [ich6m_sata] =
  503. {
  504. .flags = PIIX_SATA_FLAGS,
  505. .pio_mask = ATA_PIO4,
  506. .mwdma_mask = ATA_MWDMA2,
  507. .udma_mask = ATA_UDMA6,
  508. .port_ops = &piix_sata_ops,
  509. },
  510. [ich8_sata] =
  511. {
  512. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  513. .pio_mask = ATA_PIO4,
  514. .mwdma_mask = ATA_MWDMA2,
  515. .udma_mask = ATA_UDMA6,
  516. .port_ops = &piix_sata_ops,
  517. },
  518. [ich8_2port_sata] =
  519. {
  520. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  521. .pio_mask = ATA_PIO4,
  522. .mwdma_mask = ATA_MWDMA2,
  523. .udma_mask = ATA_UDMA6,
  524. .port_ops = &piix_sata_ops,
  525. },
  526. [tolapai_sata] =
  527. {
  528. .flags = PIIX_SATA_FLAGS,
  529. .pio_mask = ATA_PIO4,
  530. .mwdma_mask = ATA_MWDMA2,
  531. .udma_mask = ATA_UDMA6,
  532. .port_ops = &piix_sata_ops,
  533. },
  534. [ich8m_apple_sata] =
  535. {
  536. .flags = PIIX_SATA_FLAGS,
  537. .pio_mask = ATA_PIO4,
  538. .mwdma_mask = ATA_MWDMA2,
  539. .udma_mask = ATA_UDMA6,
  540. .port_ops = &piix_sata_ops,
  541. },
  542. [piix_pata_vmw] =
  543. {
  544. .flags = PIIX_PATA_FLAGS,
  545. .pio_mask = ATA_PIO4,
  546. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  547. .udma_mask = ATA_UDMA2,
  548. .port_ops = &piix_vmw_ops,
  549. },
  550. };
  551. static struct pci_bits piix_enable_bits[] = {
  552. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  553. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  554. };
  555. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  556. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  557. MODULE_LICENSE("GPL");
  558. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  559. MODULE_VERSION(DRV_VERSION);
  560. struct ich_laptop {
  561. u16 device;
  562. u16 subvendor;
  563. u16 subdevice;
  564. };
  565. /*
  566. * List of laptops that use short cables rather than 80 wire
  567. */
  568. static const struct ich_laptop ich_laptop[] = {
  569. /* devid, subvendor, subdev */
  570. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  571. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  572. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  573. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  574. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  575. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  576. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  577. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  578. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  579. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  580. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  581. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  582. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  583. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  584. /* end marker */
  585. { 0, }
  586. };
  587. /**
  588. * ich_pata_cable_detect - Probe host controller cable detect info
  589. * @ap: Port for which cable detect info is desired
  590. *
  591. * Read 80c cable indicator from ATA PCI device's PCI config
  592. * register. This register is normally set by firmware (BIOS).
  593. *
  594. * LOCKING:
  595. * None (inherited from caller).
  596. */
  597. static int ich_pata_cable_detect(struct ata_port *ap)
  598. {
  599. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  600. struct piix_host_priv *hpriv = ap->host->private_data;
  601. const struct ich_laptop *lap = &ich_laptop[0];
  602. u8 mask;
  603. /* Check for specials - Acer Aspire 5602WLMi */
  604. while (lap->device) {
  605. if (lap->device == pdev->device &&
  606. lap->subvendor == pdev->subsystem_vendor &&
  607. lap->subdevice == pdev->subsystem_device)
  608. return ATA_CBL_PATA40_SHORT;
  609. lap++;
  610. }
  611. /* check BIOS cable detect results */
  612. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  613. if ((hpriv->saved_iocfg & mask) == 0)
  614. return ATA_CBL_PATA40;
  615. return ATA_CBL_PATA80;
  616. }
  617. /**
  618. * piix_pata_prereset - prereset for PATA host controller
  619. * @link: Target link
  620. * @deadline: deadline jiffies for the operation
  621. *
  622. * LOCKING:
  623. * None (inherited from caller).
  624. */
  625. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  626. {
  627. struct ata_port *ap = link->ap;
  628. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  629. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  630. return -ENOENT;
  631. return ata_sff_prereset(link, deadline);
  632. }
  633. static DEFINE_SPINLOCK(piix_lock);
  634. /**
  635. * piix_set_piomode - Initialize host controller PATA PIO timings
  636. * @ap: Port whose timings we are configuring
  637. * @adev: um
  638. *
  639. * Set PIO mode for device, in host controller PCI config space.
  640. *
  641. * LOCKING:
  642. * None (inherited from caller).
  643. */
  644. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  645. {
  646. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  647. unsigned long flags;
  648. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  649. unsigned int is_slave = (adev->devno != 0);
  650. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  651. unsigned int slave_port = 0x44;
  652. u16 master_data;
  653. u8 slave_data;
  654. u8 udma_enable;
  655. int control = 0;
  656. /*
  657. * See Intel Document 298600-004 for the timing programing rules
  658. * for ICH controllers.
  659. */
  660. static const /* ISP RTC */
  661. u8 timings[][2] = { { 0, 0 },
  662. { 0, 0 },
  663. { 1, 0 },
  664. { 2, 1 },
  665. { 2, 3 }, };
  666. if (pio >= 2)
  667. control |= 1; /* TIME1 enable */
  668. if (ata_pio_need_iordy(adev))
  669. control |= 2; /* IE enable */
  670. /* Intel specifies that the PPE functionality is for disk only */
  671. if (adev->class == ATA_DEV_ATA)
  672. control |= 4; /* PPE enable */
  673. spin_lock_irqsave(&piix_lock, flags);
  674. /* PIO configuration clears DTE unconditionally. It will be
  675. * programmed in set_dmamode which is guaranteed to be called
  676. * after set_piomode if any DMA mode is available.
  677. */
  678. pci_read_config_word(dev, master_port, &master_data);
  679. if (is_slave) {
  680. /* clear TIME1|IE1|PPE1|DTE1 */
  681. master_data &= 0xff0f;
  682. /* Enable SITRE (separate slave timing register) */
  683. master_data |= 0x4000;
  684. /* enable PPE1, IE1 and TIME1 as needed */
  685. master_data |= (control << 4);
  686. pci_read_config_byte(dev, slave_port, &slave_data);
  687. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  688. /* Load the timing nibble for this slave */
  689. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  690. << (ap->port_no ? 4 : 0);
  691. } else {
  692. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  693. master_data &= 0xccf0;
  694. /* Enable PPE, IE and TIME as appropriate */
  695. master_data |= control;
  696. /* load ISP and RCT */
  697. master_data |=
  698. (timings[pio][0] << 12) |
  699. (timings[pio][1] << 8);
  700. }
  701. pci_write_config_word(dev, master_port, master_data);
  702. if (is_slave)
  703. pci_write_config_byte(dev, slave_port, slave_data);
  704. /* Ensure the UDMA bit is off - it will be turned back on if
  705. UDMA is selected */
  706. if (ap->udma_mask) {
  707. pci_read_config_byte(dev, 0x48, &udma_enable);
  708. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  709. pci_write_config_byte(dev, 0x48, udma_enable);
  710. }
  711. spin_unlock_irqrestore(&piix_lock, flags);
  712. }
  713. /**
  714. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  715. * @ap: Port whose timings we are configuring
  716. * @adev: Drive in question
  717. * @isich: set if the chip is an ICH device
  718. *
  719. * Set UDMA mode for device, in host controller PCI config space.
  720. *
  721. * LOCKING:
  722. * None (inherited from caller).
  723. */
  724. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  725. {
  726. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  727. unsigned long flags;
  728. u8 master_port = ap->port_no ? 0x42 : 0x40;
  729. u16 master_data;
  730. u8 speed = adev->dma_mode;
  731. int devid = adev->devno + 2 * ap->port_no;
  732. u8 udma_enable = 0;
  733. static const /* ISP RTC */
  734. u8 timings[][2] = { { 0, 0 },
  735. { 0, 0 },
  736. { 1, 0 },
  737. { 2, 1 },
  738. { 2, 3 }, };
  739. spin_lock_irqsave(&piix_lock, flags);
  740. pci_read_config_word(dev, master_port, &master_data);
  741. if (ap->udma_mask)
  742. pci_read_config_byte(dev, 0x48, &udma_enable);
  743. if (speed >= XFER_UDMA_0) {
  744. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  745. u16 udma_timing;
  746. u16 ideconf;
  747. int u_clock, u_speed;
  748. /*
  749. * UDMA is handled by a combination of clock switching and
  750. * selection of dividers
  751. *
  752. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  753. * except UDMA0 which is 00
  754. */
  755. u_speed = min(2 - (udma & 1), udma);
  756. if (udma == 5)
  757. u_clock = 0x1000; /* 100Mhz */
  758. else if (udma > 2)
  759. u_clock = 1; /* 66Mhz */
  760. else
  761. u_clock = 0; /* 33Mhz */
  762. udma_enable |= (1 << devid);
  763. /* Load the CT/RP selection */
  764. pci_read_config_word(dev, 0x4A, &udma_timing);
  765. udma_timing &= ~(3 << (4 * devid));
  766. udma_timing |= u_speed << (4 * devid);
  767. pci_write_config_word(dev, 0x4A, udma_timing);
  768. if (isich) {
  769. /* Select a 33/66/100Mhz clock */
  770. pci_read_config_word(dev, 0x54, &ideconf);
  771. ideconf &= ~(0x1001 << devid);
  772. ideconf |= u_clock << devid;
  773. /* For ICH or later we should set bit 10 for better
  774. performance (WR_PingPong_En) */
  775. pci_write_config_word(dev, 0x54, ideconf);
  776. }
  777. } else {
  778. /*
  779. * MWDMA is driven by the PIO timings. We must also enable
  780. * IORDY unconditionally along with TIME1. PPE has already
  781. * been set when the PIO timing was set.
  782. */
  783. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  784. unsigned int control;
  785. u8 slave_data;
  786. const unsigned int needed_pio[3] = {
  787. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  788. };
  789. int pio = needed_pio[mwdma] - XFER_PIO_0;
  790. control = 3; /* IORDY|TIME1 */
  791. /* If the drive MWDMA is faster than it can do PIO then
  792. we must force PIO into PIO0 */
  793. if (adev->pio_mode < needed_pio[mwdma])
  794. /* Enable DMA timing only */
  795. control |= 8; /* PIO cycles in PIO0 */
  796. if (adev->devno) { /* Slave */
  797. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  798. master_data |= control << 4;
  799. pci_read_config_byte(dev, 0x44, &slave_data);
  800. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  801. /* Load the matching timing */
  802. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  803. pci_write_config_byte(dev, 0x44, slave_data);
  804. } else { /* Master */
  805. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  806. and master timing bits */
  807. master_data |= control;
  808. master_data |=
  809. (timings[pio][0] << 12) |
  810. (timings[pio][1] << 8);
  811. }
  812. if (ap->udma_mask)
  813. udma_enable &= ~(1 << devid);
  814. pci_write_config_word(dev, master_port, master_data);
  815. }
  816. /* Don't scribble on 0x48 if the controller does not support UDMA */
  817. if (ap->udma_mask)
  818. pci_write_config_byte(dev, 0x48, udma_enable);
  819. spin_unlock_irqrestore(&piix_lock, flags);
  820. }
  821. /**
  822. * piix_set_dmamode - Initialize host controller PATA DMA timings
  823. * @ap: Port whose timings we are configuring
  824. * @adev: um
  825. *
  826. * Set MW/UDMA mode for device, in host controller PCI config space.
  827. *
  828. * LOCKING:
  829. * None (inherited from caller).
  830. */
  831. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  832. {
  833. do_pata_set_dmamode(ap, adev, 0);
  834. }
  835. /**
  836. * ich_set_dmamode - Initialize host controller PATA DMA timings
  837. * @ap: Port whose timings we are configuring
  838. * @adev: um
  839. *
  840. * Set MW/UDMA mode for device, in host controller PCI config space.
  841. *
  842. * LOCKING:
  843. * None (inherited from caller).
  844. */
  845. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  846. {
  847. do_pata_set_dmamode(ap, adev, 1);
  848. }
  849. /*
  850. * Serial ATA Index/Data Pair Superset Registers access
  851. *
  852. * Beginning from ICH8, there's a sane way to access SCRs using index
  853. * and data register pair located at BAR5 which means that we have
  854. * separate SCRs for master and slave. This is handled using libata
  855. * slave_link facility.
  856. */
  857. static const int piix_sidx_map[] = {
  858. [SCR_STATUS] = 0,
  859. [SCR_ERROR] = 2,
  860. [SCR_CONTROL] = 1,
  861. };
  862. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  863. {
  864. struct ata_port *ap = link->ap;
  865. struct piix_host_priv *hpriv = ap->host->private_data;
  866. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  867. hpriv->sidpr + PIIX_SIDPR_IDX);
  868. }
  869. static int piix_sidpr_scr_read(struct ata_link *link,
  870. unsigned int reg, u32 *val)
  871. {
  872. struct piix_host_priv *hpriv = link->ap->host->private_data;
  873. unsigned long flags;
  874. if (reg >= ARRAY_SIZE(piix_sidx_map))
  875. return -EINVAL;
  876. spin_lock_irqsave(&hpriv->sidpr_lock, flags);
  877. piix_sidpr_sel(link, reg);
  878. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  879. spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
  880. return 0;
  881. }
  882. static int piix_sidpr_scr_write(struct ata_link *link,
  883. unsigned int reg, u32 val)
  884. {
  885. struct piix_host_priv *hpriv = link->ap->host->private_data;
  886. unsigned long flags;
  887. if (reg >= ARRAY_SIZE(piix_sidx_map))
  888. return -EINVAL;
  889. spin_lock_irqsave(&hpriv->sidpr_lock, flags);
  890. piix_sidpr_sel(link, reg);
  891. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  892. spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
  893. return 0;
  894. }
  895. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  896. unsigned hints)
  897. {
  898. return sata_link_scr_lpm(link, policy, false);
  899. }
  900. static bool piix_irq_check(struct ata_port *ap)
  901. {
  902. if (unlikely(!ap->ioaddr.bmdma_addr))
  903. return false;
  904. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  905. }
  906. #ifdef CONFIG_PM
  907. static int piix_broken_suspend(void)
  908. {
  909. static const struct dmi_system_id sysids[] = {
  910. {
  911. .ident = "TECRA M3",
  912. .matches = {
  913. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  914. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  915. },
  916. },
  917. {
  918. .ident = "TECRA M3",
  919. .matches = {
  920. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  921. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  922. },
  923. },
  924. {
  925. .ident = "TECRA M4",
  926. .matches = {
  927. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  928. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  929. },
  930. },
  931. {
  932. .ident = "TECRA M4",
  933. .matches = {
  934. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  935. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  936. },
  937. },
  938. {
  939. .ident = "TECRA M5",
  940. .matches = {
  941. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  942. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  943. },
  944. },
  945. {
  946. .ident = "TECRA M6",
  947. .matches = {
  948. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  949. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  950. },
  951. },
  952. {
  953. .ident = "TECRA M7",
  954. .matches = {
  955. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  956. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  957. },
  958. },
  959. {
  960. .ident = "TECRA A8",
  961. .matches = {
  962. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  963. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  964. },
  965. },
  966. {
  967. .ident = "Satellite R20",
  968. .matches = {
  969. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  970. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  971. },
  972. },
  973. {
  974. .ident = "Satellite R25",
  975. .matches = {
  976. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  977. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  978. },
  979. },
  980. {
  981. .ident = "Satellite U200",
  982. .matches = {
  983. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  984. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  985. },
  986. },
  987. {
  988. .ident = "Satellite U200",
  989. .matches = {
  990. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  991. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  992. },
  993. },
  994. {
  995. .ident = "Satellite Pro U200",
  996. .matches = {
  997. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  998. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  999. },
  1000. },
  1001. {
  1002. .ident = "Satellite U205",
  1003. .matches = {
  1004. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1005. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1006. },
  1007. },
  1008. {
  1009. .ident = "SATELLITE U205",
  1010. .matches = {
  1011. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1012. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1013. },
  1014. },
  1015. {
  1016. .ident = "Portege M500",
  1017. .matches = {
  1018. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1019. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1020. },
  1021. },
  1022. {
  1023. .ident = "VGN-BX297XP",
  1024. .matches = {
  1025. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  1026. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1027. },
  1028. },
  1029. { } /* terminate list */
  1030. };
  1031. static const char *oemstrs[] = {
  1032. "Tecra M3,",
  1033. };
  1034. int i;
  1035. if (dmi_check_system(sysids))
  1036. return 1;
  1037. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1038. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1039. return 1;
  1040. /* TECRA M4 sometimes forgets its identify and reports bogus
  1041. * DMI information. As the bogus information is a bit
  1042. * generic, match as many entries as possible. This manual
  1043. * matching is necessary because dmi_system_id.matches is
  1044. * limited to four entries.
  1045. */
  1046. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1047. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1048. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1049. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1050. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1051. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1052. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1053. return 1;
  1054. return 0;
  1055. }
  1056. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1057. {
  1058. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1059. unsigned long flags;
  1060. int rc = 0;
  1061. rc = ata_host_suspend(host, mesg);
  1062. if (rc)
  1063. return rc;
  1064. /* Some braindamaged ACPI suspend implementations expect the
  1065. * controller to be awake on entry; otherwise, it burns cpu
  1066. * cycles and power trying to do something to the sleeping
  1067. * beauty.
  1068. */
  1069. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1070. pci_save_state(pdev);
  1071. /* mark its power state as "unknown", since we don't
  1072. * know if e.g. the BIOS will change its device state
  1073. * when we suspend.
  1074. */
  1075. if (pdev->current_state == PCI_D0)
  1076. pdev->current_state = PCI_UNKNOWN;
  1077. /* tell resume that it's waking up from broken suspend */
  1078. spin_lock_irqsave(&host->lock, flags);
  1079. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1080. spin_unlock_irqrestore(&host->lock, flags);
  1081. } else
  1082. ata_pci_device_do_suspend(pdev, mesg);
  1083. return 0;
  1084. }
  1085. static int piix_pci_device_resume(struct pci_dev *pdev)
  1086. {
  1087. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1088. unsigned long flags;
  1089. int rc;
  1090. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1091. spin_lock_irqsave(&host->lock, flags);
  1092. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1093. spin_unlock_irqrestore(&host->lock, flags);
  1094. pci_set_power_state(pdev, PCI_D0);
  1095. pci_restore_state(pdev);
  1096. /* PCI device wasn't disabled during suspend. Use
  1097. * pci_reenable_device() to avoid affecting the enable
  1098. * count.
  1099. */
  1100. rc = pci_reenable_device(pdev);
  1101. if (rc)
  1102. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1103. "device after resume (%d)\n", rc);
  1104. } else
  1105. rc = ata_pci_device_do_resume(pdev);
  1106. if (rc == 0)
  1107. ata_host_resume(host);
  1108. return rc;
  1109. }
  1110. #endif
  1111. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1112. {
  1113. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1114. }
  1115. #define AHCI_PCI_BAR 5
  1116. #define AHCI_GLOBAL_CTL 0x04
  1117. #define AHCI_ENABLE (1 << 31)
  1118. static int piix_disable_ahci(struct pci_dev *pdev)
  1119. {
  1120. void __iomem *mmio;
  1121. u32 tmp;
  1122. int rc = 0;
  1123. /* BUG: pci_enable_device has not yet been called. This
  1124. * works because this device is usually set up by BIOS.
  1125. */
  1126. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1127. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1128. return 0;
  1129. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1130. if (!mmio)
  1131. return -ENOMEM;
  1132. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1133. if (tmp & AHCI_ENABLE) {
  1134. tmp &= ~AHCI_ENABLE;
  1135. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1136. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1137. if (tmp & AHCI_ENABLE)
  1138. rc = -EIO;
  1139. }
  1140. pci_iounmap(pdev, mmio);
  1141. return rc;
  1142. }
  1143. /**
  1144. * piix_check_450nx_errata - Check for problem 450NX setup
  1145. * @ata_dev: the PCI device to check
  1146. *
  1147. * Check for the present of 450NX errata #19 and errata #25. If
  1148. * they are found return an error code so we can turn off DMA
  1149. */
  1150. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1151. {
  1152. struct pci_dev *pdev = NULL;
  1153. u16 cfg;
  1154. int no_piix_dma = 0;
  1155. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1156. /* Look for 450NX PXB. Check for problem configurations
  1157. A PCI quirk checks bit 6 already */
  1158. pci_read_config_word(pdev, 0x41, &cfg);
  1159. /* Only on the original revision: IDE DMA can hang */
  1160. if (pdev->revision == 0x00)
  1161. no_piix_dma = 1;
  1162. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1163. else if (cfg & (1<<14) && pdev->revision < 5)
  1164. no_piix_dma = 2;
  1165. }
  1166. if (no_piix_dma)
  1167. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1168. if (no_piix_dma == 2)
  1169. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1170. return no_piix_dma;
  1171. }
  1172. static void __devinit piix_init_pcs(struct ata_host *host,
  1173. const struct piix_map_db *map_db)
  1174. {
  1175. struct pci_dev *pdev = to_pci_dev(host->dev);
  1176. u16 pcs, new_pcs;
  1177. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1178. new_pcs = pcs | map_db->port_enable;
  1179. if (new_pcs != pcs) {
  1180. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1181. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1182. msleep(150);
  1183. }
  1184. }
  1185. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1186. struct ata_port_info *pinfo,
  1187. const struct piix_map_db *map_db)
  1188. {
  1189. const int *map;
  1190. int i, invalid_map = 0;
  1191. u8 map_value;
  1192. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1193. map = map_db->map[map_value & map_db->mask];
  1194. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1195. for (i = 0; i < 4; i++) {
  1196. switch (map[i]) {
  1197. case RV:
  1198. invalid_map = 1;
  1199. printk(" XX");
  1200. break;
  1201. case NA:
  1202. printk(" --");
  1203. break;
  1204. case IDE:
  1205. WARN_ON((i & 1) || map[i + 1] != IDE);
  1206. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1207. i++;
  1208. printk(" IDE IDE");
  1209. break;
  1210. default:
  1211. printk(" P%d", map[i]);
  1212. if (i & 1)
  1213. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1214. break;
  1215. }
  1216. }
  1217. printk(" ]\n");
  1218. if (invalid_map)
  1219. dev_printk(KERN_ERR, &pdev->dev,
  1220. "invalid MAP value %u\n", map_value);
  1221. return map;
  1222. }
  1223. static bool piix_no_sidpr(struct ata_host *host)
  1224. {
  1225. struct pci_dev *pdev = to_pci_dev(host->dev);
  1226. /*
  1227. * Samsung DB-P70 only has three ATA ports exposed and
  1228. * curiously the unconnected first port reports link online
  1229. * while not responding to SRST protocol causing excessive
  1230. * detection delay.
  1231. *
  1232. * Unfortunately, the system doesn't carry enough DMI
  1233. * information to identify the machine but does have subsystem
  1234. * vendor and device set. As it's unclear whether the
  1235. * subsystem vendor/device is used only for this specific
  1236. * board, the port can't be disabled solely with the
  1237. * information; however, turning off SIDPR access works around
  1238. * the problem. Turn it off.
  1239. *
  1240. * This problem is reported in bnc#441240.
  1241. *
  1242. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1243. */
  1244. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1245. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1246. pdev->subsystem_device == 0xb049) {
  1247. dev_printk(KERN_WARNING, host->dev,
  1248. "Samsung DB-P70 detected, disabling SIDPR\n");
  1249. return true;
  1250. }
  1251. return false;
  1252. }
  1253. static int __devinit piix_init_sidpr(struct ata_host *host)
  1254. {
  1255. struct pci_dev *pdev = to_pci_dev(host->dev);
  1256. struct piix_host_priv *hpriv = host->private_data;
  1257. struct ata_link *link0 = &host->ports[0]->link;
  1258. u32 scontrol;
  1259. int i, rc;
  1260. /* check for availability */
  1261. for (i = 0; i < 4; i++)
  1262. if (hpriv->map[i] == IDE)
  1263. return 0;
  1264. /* is it blacklisted? */
  1265. if (piix_no_sidpr(host))
  1266. return 0;
  1267. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1268. return 0;
  1269. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1270. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1271. return 0;
  1272. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1273. return 0;
  1274. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1275. /* SCR access via SIDPR doesn't work on some configurations.
  1276. * Give it a test drive by inhibiting power save modes which
  1277. * we'll do anyway.
  1278. */
  1279. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1280. /* if IPM is already 3, SCR access is probably working. Don't
  1281. * un-inhibit power save modes as BIOS might have inhibited
  1282. * them for a reason.
  1283. */
  1284. if ((scontrol & 0xf00) != 0x300) {
  1285. scontrol |= 0x300;
  1286. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1287. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1288. if ((scontrol & 0xf00) != 0x300) {
  1289. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1290. "SIDPR is available but doesn't work\n");
  1291. return 0;
  1292. }
  1293. }
  1294. /* okay, SCRs available, set ops and ask libata for slave_link */
  1295. for (i = 0; i < 2; i++) {
  1296. struct ata_port *ap = host->ports[i];
  1297. ap->ops = &piix_sidpr_sata_ops;
  1298. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1299. rc = ata_slave_link_init(ap);
  1300. if (rc)
  1301. return rc;
  1302. }
  1303. }
  1304. return 0;
  1305. }
  1306. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1307. {
  1308. static const struct dmi_system_id sysids[] = {
  1309. {
  1310. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1311. * isn't used to boot the system which
  1312. * disables the channel.
  1313. */
  1314. .ident = "M570U",
  1315. .matches = {
  1316. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1317. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1318. },
  1319. },
  1320. { } /* terminate list */
  1321. };
  1322. struct pci_dev *pdev = to_pci_dev(host->dev);
  1323. struct piix_host_priv *hpriv = host->private_data;
  1324. if (!dmi_check_system(sysids))
  1325. return;
  1326. /* The datasheet says that bit 18 is NOOP but certain systems
  1327. * seem to use it to disable a channel. Clear the bit on the
  1328. * affected systems.
  1329. */
  1330. if (hpriv->saved_iocfg & (1 << 18)) {
  1331. dev_printk(KERN_INFO, &pdev->dev,
  1332. "applying IOCFG bit18 quirk\n");
  1333. pci_write_config_dword(pdev, PIIX_IOCFG,
  1334. hpriv->saved_iocfg & ~(1 << 18));
  1335. }
  1336. }
  1337. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1338. {
  1339. static const struct dmi_system_id broken_systems[] = {
  1340. {
  1341. .ident = "HP Compaq 2510p",
  1342. .matches = {
  1343. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1344. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1345. },
  1346. /* PCI slot number of the controller */
  1347. .driver_data = (void *)0x1FUL,
  1348. },
  1349. {
  1350. .ident = "HP Compaq nc6000",
  1351. .matches = {
  1352. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1353. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1354. },
  1355. /* PCI slot number of the controller */
  1356. .driver_data = (void *)0x1FUL,
  1357. },
  1358. { } /* terminate list */
  1359. };
  1360. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1361. if (dmi) {
  1362. unsigned long slot = (unsigned long)dmi->driver_data;
  1363. /* apply the quirk only to on-board controllers */
  1364. return slot == PCI_SLOT(pdev->devfn);
  1365. }
  1366. return false;
  1367. }
  1368. /**
  1369. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1370. * @pdev: PCI device to register
  1371. * @ent: Entry in piix_pci_tbl matching with @pdev
  1372. *
  1373. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1374. * and then hand over control to libata, for it to do the rest.
  1375. *
  1376. * LOCKING:
  1377. * Inherited from PCI layer (may sleep).
  1378. *
  1379. * RETURNS:
  1380. * Zero on success, or -ERRNO value.
  1381. */
  1382. static int __devinit piix_init_one(struct pci_dev *pdev,
  1383. const struct pci_device_id *ent)
  1384. {
  1385. static int printed_version;
  1386. struct device *dev = &pdev->dev;
  1387. struct ata_port_info port_info[2];
  1388. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1389. struct scsi_host_template *sht = &piix_sht;
  1390. unsigned long port_flags;
  1391. struct ata_host *host;
  1392. struct piix_host_priv *hpriv;
  1393. int rc;
  1394. if (!printed_version++)
  1395. dev_printk(KERN_DEBUG, &pdev->dev,
  1396. "version " DRV_VERSION "\n");
  1397. /* no hotplugging support for later devices (FIXME) */
  1398. if (!in_module_init && ent->driver_data >= ich5_sata)
  1399. return -ENODEV;
  1400. if (piix_broken_system_poweroff(pdev)) {
  1401. piix_port_info[ent->driver_data].flags |=
  1402. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1403. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1404. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1405. "on poweroff and hibernation\n");
  1406. }
  1407. port_info[0] = piix_port_info[ent->driver_data];
  1408. port_info[1] = piix_port_info[ent->driver_data];
  1409. port_flags = port_info[0].flags;
  1410. /* enable device and prepare host */
  1411. rc = pcim_enable_device(pdev);
  1412. if (rc)
  1413. return rc;
  1414. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1415. if (!hpriv)
  1416. return -ENOMEM;
  1417. spin_lock_init(&hpriv->sidpr_lock);
  1418. /* Save IOCFG, this will be used for cable detection, quirk
  1419. * detection and restoration on detach. This is necessary
  1420. * because some ACPI implementations mess up cable related
  1421. * bits on _STM. Reported on kernel bz#11879.
  1422. */
  1423. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1424. /* ICH6R may be driven by either ata_piix or ahci driver
  1425. * regardless of BIOS configuration. Make sure AHCI mode is
  1426. * off.
  1427. */
  1428. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1429. rc = piix_disable_ahci(pdev);
  1430. if (rc)
  1431. return rc;
  1432. }
  1433. /* SATA map init can change port_info, do it before prepping host */
  1434. if (port_flags & ATA_FLAG_SATA)
  1435. hpriv->map = piix_init_sata_map(pdev, port_info,
  1436. piix_map_db_table[ent->driver_data]);
  1437. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1438. if (rc)
  1439. return rc;
  1440. host->private_data = hpriv;
  1441. /* initialize controller */
  1442. if (port_flags & ATA_FLAG_SATA) {
  1443. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1444. rc = piix_init_sidpr(host);
  1445. if (rc)
  1446. return rc;
  1447. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1448. sht = &piix_sidpr_sht;
  1449. }
  1450. /* apply IOCFG bit18 quirk */
  1451. piix_iocfg_bit18_quirk(host);
  1452. /* On ICH5, some BIOSen disable the interrupt using the
  1453. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1454. * On ICH6, this bit has the same effect, but only when
  1455. * MSI is disabled (and it is disabled, as we don't use
  1456. * message-signalled interrupts currently).
  1457. */
  1458. if (port_flags & PIIX_FLAG_CHECKINTR)
  1459. pci_intx(pdev, 1);
  1460. if (piix_check_450nx_errata(pdev)) {
  1461. /* This writes into the master table but it does not
  1462. really matter for this errata as we will apply it to
  1463. all the PIIX devices on the board */
  1464. host->ports[0]->mwdma_mask = 0;
  1465. host->ports[0]->udma_mask = 0;
  1466. host->ports[1]->mwdma_mask = 0;
  1467. host->ports[1]->udma_mask = 0;
  1468. }
  1469. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1470. pci_set_master(pdev);
  1471. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1472. }
  1473. static void piix_remove_one(struct pci_dev *pdev)
  1474. {
  1475. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1476. struct piix_host_priv *hpriv = host->private_data;
  1477. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1478. ata_pci_remove_one(pdev);
  1479. }
  1480. static int __init piix_init(void)
  1481. {
  1482. int rc;
  1483. DPRINTK("pci_register_driver\n");
  1484. rc = pci_register_driver(&piix_pci_driver);
  1485. if (rc)
  1486. return rc;
  1487. in_module_init = 0;
  1488. DPRINTK("done\n");
  1489. return 0;
  1490. }
  1491. static void __exit piix_exit(void)
  1492. {
  1493. pci_unregister_driver(&piix_pci_driver);
  1494. }
  1495. module_init(piix_init);
  1496. module_exit(piix_exit);