forcedeth.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. * 0.43: 10 Aug 2005: Add support for tx checksum.
  99. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  100. * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
  101. * 0.46: 20 Oct 2005: Add irq optimization modes.
  102. *
  103. * Known bugs:
  104. * We suspect that on some hardware no TX done interrupts are generated.
  105. * This means recovery from netif_stop_queue only happens if the hw timer
  106. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  107. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  108. * If your hardware reliably generates tx done interrupts, then you can remove
  109. * DEV_NEED_TIMERIRQ from the driver_data flags.
  110. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  111. * superfluous timer interrupts from the nic.
  112. */
  113. #define FORCEDETH_VERSION "0.46"
  114. #define DRV_NAME "forcedeth"
  115. #include <linux/module.h>
  116. #include <linux/types.h>
  117. #include <linux/pci.h>
  118. #include <linux/interrupt.h>
  119. #include <linux/netdevice.h>
  120. #include <linux/etherdevice.h>
  121. #include <linux/delay.h>
  122. #include <linux/spinlock.h>
  123. #include <linux/ethtool.h>
  124. #include <linux/timer.h>
  125. #include <linux/skbuff.h>
  126. #include <linux/mii.h>
  127. #include <linux/random.h>
  128. #include <linux/init.h>
  129. #include <linux/if_vlan.h>
  130. #include <asm/irq.h>
  131. #include <asm/io.h>
  132. #include <asm/uaccess.h>
  133. #include <asm/system.h>
  134. #if 0
  135. #define dprintk printk
  136. #else
  137. #define dprintk(x...) do { } while (0)
  138. #endif
  139. /*
  140. * Hardware access:
  141. */
  142. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  143. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  144. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  145. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  146. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  147. enum {
  148. NvRegIrqStatus = 0x000,
  149. #define NVREG_IRQSTAT_MIIEVENT 0x040
  150. #define NVREG_IRQSTAT_MASK 0x1ff
  151. NvRegIrqMask = 0x004,
  152. #define NVREG_IRQ_RX_ERROR 0x0001
  153. #define NVREG_IRQ_RX 0x0002
  154. #define NVREG_IRQ_RX_NOBUF 0x0004
  155. #define NVREG_IRQ_TX_ERR 0x0008
  156. #define NVREG_IRQ_TX_OK 0x0010
  157. #define NVREG_IRQ_TIMER 0x0020
  158. #define NVREG_IRQ_LINK 0x0040
  159. #define NVREG_IRQ_TX_ERROR 0x0080
  160. #define NVREG_IRQ_TX1 0x0100
  161. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  162. #define NVREG_IRQMASK_CPU 0x0040
  163. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  164. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  165. NVREG_IRQ_TX1))
  166. NvRegUnknownSetupReg6 = 0x008,
  167. #define NVREG_UNKSETUP6_VAL 3
  168. /*
  169. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  170. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  171. */
  172. NvRegPollingInterval = 0x00c,
  173. #define NVREG_POLL_DEFAULT_THROUGHPUT 970
  174. #define NVREG_POLL_DEFAULT_CPU 13
  175. NvRegMisc1 = 0x080,
  176. #define NVREG_MISC1_HD 0x02
  177. #define NVREG_MISC1_FORCE 0x3b0f3c
  178. NvRegTransmitterControl = 0x084,
  179. #define NVREG_XMITCTL_START 0x01
  180. NvRegTransmitterStatus = 0x088,
  181. #define NVREG_XMITSTAT_BUSY 0x01
  182. NvRegPacketFilterFlags = 0x8c,
  183. #define NVREG_PFF_ALWAYS 0x7F0008
  184. #define NVREG_PFF_PROMISC 0x80
  185. #define NVREG_PFF_MYADDR 0x20
  186. NvRegOffloadConfig = 0x90,
  187. #define NVREG_OFFLOAD_HOMEPHY 0x601
  188. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  189. NvRegReceiverControl = 0x094,
  190. #define NVREG_RCVCTL_START 0x01
  191. NvRegReceiverStatus = 0x98,
  192. #define NVREG_RCVSTAT_BUSY 0x01
  193. NvRegRandomSeed = 0x9c,
  194. #define NVREG_RNDSEED_MASK 0x00ff
  195. #define NVREG_RNDSEED_FORCE 0x7f00
  196. #define NVREG_RNDSEED_FORCE2 0x2d00
  197. #define NVREG_RNDSEED_FORCE3 0x7400
  198. NvRegUnknownSetupReg1 = 0xA0,
  199. #define NVREG_UNKSETUP1_VAL 0x16070f
  200. NvRegUnknownSetupReg2 = 0xA4,
  201. #define NVREG_UNKSETUP2_VAL 0x16
  202. NvRegMacAddrA = 0xA8,
  203. NvRegMacAddrB = 0xAC,
  204. NvRegMulticastAddrA = 0xB0,
  205. #define NVREG_MCASTADDRA_FORCE 0x01
  206. NvRegMulticastAddrB = 0xB4,
  207. NvRegMulticastMaskA = 0xB8,
  208. NvRegMulticastMaskB = 0xBC,
  209. NvRegPhyInterface = 0xC0,
  210. #define PHY_RGMII 0x10000000
  211. NvRegTxRingPhysAddr = 0x100,
  212. NvRegRxRingPhysAddr = 0x104,
  213. NvRegRingSizes = 0x108,
  214. #define NVREG_RINGSZ_TXSHIFT 0
  215. #define NVREG_RINGSZ_RXSHIFT 16
  216. NvRegUnknownTransmitterReg = 0x10c,
  217. NvRegLinkSpeed = 0x110,
  218. #define NVREG_LINKSPEED_FORCE 0x10000
  219. #define NVREG_LINKSPEED_10 1000
  220. #define NVREG_LINKSPEED_100 100
  221. #define NVREG_LINKSPEED_1000 50
  222. #define NVREG_LINKSPEED_MASK (0xFFF)
  223. NvRegUnknownSetupReg5 = 0x130,
  224. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  225. NvRegUnknownSetupReg3 = 0x13c,
  226. #define NVREG_UNKSETUP3_VAL1 0x200010
  227. NvRegTxRxControl = 0x144,
  228. #define NVREG_TXRXCTL_KICK 0x0001
  229. #define NVREG_TXRXCTL_BIT1 0x0002
  230. #define NVREG_TXRXCTL_BIT2 0x0004
  231. #define NVREG_TXRXCTL_IDLE 0x0008
  232. #define NVREG_TXRXCTL_RESET 0x0010
  233. #define NVREG_TXRXCTL_RXCHECK 0x0400
  234. #define NVREG_TXRXCTL_DESC_1 0
  235. #define NVREG_TXRXCTL_DESC_2 0x02100
  236. #define NVREG_TXRXCTL_DESC_3 0x02200
  237. NvRegMIIStatus = 0x180,
  238. #define NVREG_MIISTAT_ERROR 0x0001
  239. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  240. #define NVREG_MIISTAT_MASK 0x000f
  241. #define NVREG_MIISTAT_MASK2 0x000f
  242. NvRegUnknownSetupReg4 = 0x184,
  243. #define NVREG_UNKSETUP4_VAL 8
  244. NvRegAdapterControl = 0x188,
  245. #define NVREG_ADAPTCTL_START 0x02
  246. #define NVREG_ADAPTCTL_LINKUP 0x04
  247. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  248. #define NVREG_ADAPTCTL_RUNNING 0x100000
  249. #define NVREG_ADAPTCTL_PHYSHIFT 24
  250. NvRegMIISpeed = 0x18c,
  251. #define NVREG_MIISPEED_BIT8 (1<<8)
  252. #define NVREG_MIIDELAY 5
  253. NvRegMIIControl = 0x190,
  254. #define NVREG_MIICTL_INUSE 0x08000
  255. #define NVREG_MIICTL_WRITE 0x00400
  256. #define NVREG_MIICTL_ADDRSHIFT 5
  257. NvRegMIIData = 0x194,
  258. NvRegWakeUpFlags = 0x200,
  259. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  260. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  261. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  262. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  263. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  264. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  265. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  266. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  267. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  268. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  269. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  270. NvRegPatternCRC = 0x204,
  271. NvRegPatternMask = 0x208,
  272. NvRegPowerCap = 0x268,
  273. #define NVREG_POWERCAP_D3SUPP (1<<30)
  274. #define NVREG_POWERCAP_D2SUPP (1<<26)
  275. #define NVREG_POWERCAP_D1SUPP (1<<25)
  276. NvRegPowerState = 0x26c,
  277. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  278. #define NVREG_POWERSTATE_VALID 0x0100
  279. #define NVREG_POWERSTATE_MASK 0x0003
  280. #define NVREG_POWERSTATE_D0 0x0000
  281. #define NVREG_POWERSTATE_D1 0x0001
  282. #define NVREG_POWERSTATE_D2 0x0002
  283. #define NVREG_POWERSTATE_D3 0x0003
  284. };
  285. /* Big endian: should work, but is untested */
  286. struct ring_desc {
  287. u32 PacketBuffer;
  288. u32 FlagLen;
  289. };
  290. struct ring_desc_ex {
  291. u32 PacketBufferHigh;
  292. u32 PacketBufferLow;
  293. u32 Reserved;
  294. u32 FlagLen;
  295. };
  296. typedef union _ring_type {
  297. struct ring_desc* orig;
  298. struct ring_desc_ex* ex;
  299. } ring_type;
  300. #define FLAG_MASK_V1 0xffff0000
  301. #define FLAG_MASK_V2 0xffffc000
  302. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  303. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  304. #define NV_TX_LASTPACKET (1<<16)
  305. #define NV_TX_RETRYERROR (1<<19)
  306. #define NV_TX_FORCED_INTERRUPT (1<<24)
  307. #define NV_TX_DEFERRED (1<<26)
  308. #define NV_TX_CARRIERLOST (1<<27)
  309. #define NV_TX_LATECOLLISION (1<<28)
  310. #define NV_TX_UNDERFLOW (1<<29)
  311. #define NV_TX_ERROR (1<<30)
  312. #define NV_TX_VALID (1<<31)
  313. #define NV_TX2_LASTPACKET (1<<29)
  314. #define NV_TX2_RETRYERROR (1<<18)
  315. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  316. #define NV_TX2_DEFERRED (1<<25)
  317. #define NV_TX2_CARRIERLOST (1<<26)
  318. #define NV_TX2_LATECOLLISION (1<<27)
  319. #define NV_TX2_UNDERFLOW (1<<28)
  320. /* error and valid are the same for both */
  321. #define NV_TX2_ERROR (1<<30)
  322. #define NV_TX2_VALID (1<<31)
  323. #define NV_TX2_TSO (1<<28)
  324. #define NV_TX2_TSO_SHIFT 14
  325. #define NV_TX2_CHECKSUM_L3 (1<<27)
  326. #define NV_TX2_CHECKSUM_L4 (1<<26)
  327. #define NV_RX_DESCRIPTORVALID (1<<16)
  328. #define NV_RX_MISSEDFRAME (1<<17)
  329. #define NV_RX_SUBSTRACT1 (1<<18)
  330. #define NV_RX_ERROR1 (1<<23)
  331. #define NV_RX_ERROR2 (1<<24)
  332. #define NV_RX_ERROR3 (1<<25)
  333. #define NV_RX_ERROR4 (1<<26)
  334. #define NV_RX_CRCERR (1<<27)
  335. #define NV_RX_OVERFLOW (1<<28)
  336. #define NV_RX_FRAMINGERR (1<<29)
  337. #define NV_RX_ERROR (1<<30)
  338. #define NV_RX_AVAIL (1<<31)
  339. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  340. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  341. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  342. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  343. #define NV_RX2_DESCRIPTORVALID (1<<29)
  344. #define NV_RX2_SUBSTRACT1 (1<<25)
  345. #define NV_RX2_ERROR1 (1<<18)
  346. #define NV_RX2_ERROR2 (1<<19)
  347. #define NV_RX2_ERROR3 (1<<20)
  348. #define NV_RX2_ERROR4 (1<<21)
  349. #define NV_RX2_CRCERR (1<<22)
  350. #define NV_RX2_OVERFLOW (1<<23)
  351. #define NV_RX2_FRAMINGERR (1<<24)
  352. /* error and avail are the same for both */
  353. #define NV_RX2_ERROR (1<<30)
  354. #define NV_RX2_AVAIL (1<<31)
  355. /* Miscelaneous hardware related defines: */
  356. #define NV_PCI_REGSZ 0x270
  357. /* various timeout delays: all in usec */
  358. #define NV_TXRX_RESET_DELAY 4
  359. #define NV_TXSTOP_DELAY1 10
  360. #define NV_TXSTOP_DELAY1MAX 500000
  361. #define NV_TXSTOP_DELAY2 100
  362. #define NV_RXSTOP_DELAY1 10
  363. #define NV_RXSTOP_DELAY1MAX 500000
  364. #define NV_RXSTOP_DELAY2 100
  365. #define NV_SETUP5_DELAY 5
  366. #define NV_SETUP5_DELAYMAX 50000
  367. #define NV_POWERUP_DELAY 5
  368. #define NV_POWERUP_DELAYMAX 5000
  369. #define NV_MIIBUSY_DELAY 50
  370. #define NV_MIIPHY_DELAY 10
  371. #define NV_MIIPHY_DELAYMAX 10000
  372. #define NV_WAKEUPPATTERNS 5
  373. #define NV_WAKEUPMASKENTRIES 4
  374. /* General driver defaults */
  375. #define NV_WATCHDOG_TIMEO (5*HZ)
  376. #define RX_RING 128
  377. #define TX_RING 64
  378. /*
  379. * If your nic mysteriously hangs then try to reduce the limits
  380. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  381. * last valid ring entry. But this would be impossible to
  382. * implement - probably a disassembly error.
  383. */
  384. #define TX_LIMIT_STOP 63
  385. #define TX_LIMIT_START 62
  386. /* rx/tx mac addr + type + vlan + align + slack*/
  387. #define NV_RX_HEADERS (64)
  388. /* even more slack. */
  389. #define NV_RX_ALLOC_PAD (64)
  390. /* maximum mtu size */
  391. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  392. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  393. #define OOM_REFILL (1+HZ/20)
  394. #define POLL_WAIT (1+HZ/100)
  395. #define LINK_TIMEOUT (3*HZ)
  396. /*
  397. * desc_ver values:
  398. * The nic supports three different descriptor types:
  399. * - DESC_VER_1: Original
  400. * - DESC_VER_2: support for jumbo frames.
  401. * - DESC_VER_3: 64-bit format.
  402. */
  403. #define DESC_VER_1 1
  404. #define DESC_VER_2 2
  405. #define DESC_VER_3 3
  406. /* PHY defines */
  407. #define PHY_OUI_MARVELL 0x5043
  408. #define PHY_OUI_CICADA 0x03f1
  409. #define PHYID1_OUI_MASK 0x03ff
  410. #define PHYID1_OUI_SHFT 6
  411. #define PHYID2_OUI_MASK 0xfc00
  412. #define PHYID2_OUI_SHFT 10
  413. #define PHY_INIT1 0x0f000
  414. #define PHY_INIT2 0x0e00
  415. #define PHY_INIT3 0x01000
  416. #define PHY_INIT4 0x0200
  417. #define PHY_INIT5 0x0004
  418. #define PHY_INIT6 0x02000
  419. #define PHY_GIGABIT 0x0100
  420. #define PHY_TIMEOUT 0x1
  421. #define PHY_ERROR 0x2
  422. #define PHY_100 0x1
  423. #define PHY_1000 0x2
  424. #define PHY_HALF 0x100
  425. /* FIXME: MII defines that should be added to <linux/mii.h> */
  426. #define MII_1000BT_CR 0x09
  427. #define MII_1000BT_SR 0x0a
  428. #define ADVERTISE_1000FULL 0x0200
  429. #define ADVERTISE_1000HALF 0x0100
  430. #define LPA_1000FULL 0x0800
  431. #define LPA_1000HALF 0x0400
  432. /*
  433. * SMP locking:
  434. * All hardware access under dev->priv->lock, except the performance
  435. * critical parts:
  436. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  437. * by the arch code for interrupts.
  438. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  439. * needs dev->priv->lock :-(
  440. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  441. */
  442. /* in dev: base, irq */
  443. struct fe_priv {
  444. spinlock_t lock;
  445. /* General data:
  446. * Locking: spin_lock(&np->lock); */
  447. struct net_device_stats stats;
  448. int in_shutdown;
  449. u32 linkspeed;
  450. int duplex;
  451. int autoneg;
  452. int fixed_mode;
  453. int phyaddr;
  454. int wolenabled;
  455. unsigned int phy_oui;
  456. u16 gigabit;
  457. /* General data: RO fields */
  458. dma_addr_t ring_addr;
  459. struct pci_dev *pci_dev;
  460. u32 orig_mac[2];
  461. u32 irqmask;
  462. u32 desc_ver;
  463. u32 txrxctl_bits;
  464. void __iomem *base;
  465. /* rx specific fields.
  466. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  467. */
  468. ring_type rx_ring;
  469. unsigned int cur_rx, refill_rx;
  470. struct sk_buff *rx_skbuff[RX_RING];
  471. dma_addr_t rx_dma[RX_RING];
  472. unsigned int rx_buf_sz;
  473. unsigned int pkt_limit;
  474. struct timer_list oom_kick;
  475. struct timer_list nic_poll;
  476. /* media detection workaround.
  477. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  478. */
  479. int need_linktimer;
  480. unsigned long link_timeout;
  481. /*
  482. * tx specific fields.
  483. */
  484. ring_type tx_ring;
  485. unsigned int next_tx, nic_tx;
  486. struct sk_buff *tx_skbuff[TX_RING];
  487. dma_addr_t tx_dma[TX_RING];
  488. u32 tx_flags;
  489. };
  490. /*
  491. * Maximum number of loops until we assume that a bit in the irq mask
  492. * is stuck. Overridable with module param.
  493. */
  494. static int max_interrupt_work = 5;
  495. /*
  496. * Optimization can be either throuput mode or cpu mode
  497. *
  498. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  499. * CPU Mode: Interrupts are controlled by a timer.
  500. */
  501. #define NV_OPTIMIZATION_MODE_THROUGHPUT 0
  502. #define NV_OPTIMIZATION_MODE_CPU 1
  503. static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  504. /*
  505. * Poll interval for timer irq
  506. *
  507. * This interval determines how frequent an interrupt is generated.
  508. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  509. * Min = 0, and Max = 65535
  510. */
  511. static int poll_interval = -1;
  512. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  513. {
  514. return netdev_priv(dev);
  515. }
  516. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  517. {
  518. return ((struct fe_priv *)netdev_priv(dev))->base;
  519. }
  520. static inline void pci_push(u8 __iomem *base)
  521. {
  522. /* force out pending posted writes */
  523. readl(base);
  524. }
  525. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  526. {
  527. return le32_to_cpu(prd->FlagLen)
  528. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  529. }
  530. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  531. {
  532. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  533. }
  534. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  535. int delay, int delaymax, const char *msg)
  536. {
  537. u8 __iomem *base = get_hwbase(dev);
  538. pci_push(base);
  539. do {
  540. udelay(delay);
  541. delaymax -= delay;
  542. if (delaymax < 0) {
  543. if (msg)
  544. printk(msg);
  545. return 1;
  546. }
  547. } while ((readl(base + offset) & mask) != target);
  548. return 0;
  549. }
  550. #define MII_READ (-1)
  551. /* mii_rw: read/write a register on the PHY.
  552. *
  553. * Caller must guarantee serialization
  554. */
  555. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  556. {
  557. u8 __iomem *base = get_hwbase(dev);
  558. u32 reg;
  559. int retval;
  560. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  561. reg = readl(base + NvRegMIIControl);
  562. if (reg & NVREG_MIICTL_INUSE) {
  563. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  564. udelay(NV_MIIBUSY_DELAY);
  565. }
  566. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  567. if (value != MII_READ) {
  568. writel(value, base + NvRegMIIData);
  569. reg |= NVREG_MIICTL_WRITE;
  570. }
  571. writel(reg, base + NvRegMIIControl);
  572. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  573. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  574. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  575. dev->name, miireg, addr);
  576. retval = -1;
  577. } else if (value != MII_READ) {
  578. /* it was a write operation - fewer failures are detectable */
  579. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  580. dev->name, value, miireg, addr);
  581. retval = 0;
  582. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  583. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  584. dev->name, miireg, addr);
  585. retval = -1;
  586. } else {
  587. retval = readl(base + NvRegMIIData);
  588. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  589. dev->name, miireg, addr, retval);
  590. }
  591. return retval;
  592. }
  593. static int phy_reset(struct net_device *dev)
  594. {
  595. struct fe_priv *np = netdev_priv(dev);
  596. u32 miicontrol;
  597. unsigned int tries = 0;
  598. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  599. miicontrol |= BMCR_RESET;
  600. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  601. return -1;
  602. }
  603. /* wait for 500ms */
  604. msleep(500);
  605. /* must wait till reset is deasserted */
  606. while (miicontrol & BMCR_RESET) {
  607. msleep(10);
  608. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  609. /* FIXME: 100 tries seem excessive */
  610. if (tries++ > 100)
  611. return -1;
  612. }
  613. return 0;
  614. }
  615. static int phy_init(struct net_device *dev)
  616. {
  617. struct fe_priv *np = get_nvpriv(dev);
  618. u8 __iomem *base = get_hwbase(dev);
  619. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  620. /* set advertise register */
  621. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  622. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  623. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  624. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  625. return PHY_ERROR;
  626. }
  627. /* get phy interface type */
  628. phyinterface = readl(base + NvRegPhyInterface);
  629. /* see if gigabit phy */
  630. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  631. if (mii_status & PHY_GIGABIT) {
  632. np->gigabit = PHY_GIGABIT;
  633. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  634. mii_control_1000 &= ~ADVERTISE_1000HALF;
  635. if (phyinterface & PHY_RGMII)
  636. mii_control_1000 |= ADVERTISE_1000FULL;
  637. else
  638. mii_control_1000 &= ~ADVERTISE_1000FULL;
  639. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  640. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  641. return PHY_ERROR;
  642. }
  643. }
  644. else
  645. np->gigabit = 0;
  646. /* reset the phy */
  647. if (phy_reset(dev)) {
  648. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  649. return PHY_ERROR;
  650. }
  651. /* phy vendor specific configuration */
  652. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  653. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  654. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  655. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  656. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  657. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  658. return PHY_ERROR;
  659. }
  660. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  661. phy_reserved |= PHY_INIT5;
  662. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  663. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  664. return PHY_ERROR;
  665. }
  666. }
  667. if (np->phy_oui == PHY_OUI_CICADA) {
  668. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  669. phy_reserved |= PHY_INIT6;
  670. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  671. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  672. return PHY_ERROR;
  673. }
  674. }
  675. /* restart auto negotiation */
  676. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  677. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  678. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  679. return PHY_ERROR;
  680. }
  681. return 0;
  682. }
  683. static void nv_start_rx(struct net_device *dev)
  684. {
  685. struct fe_priv *np = netdev_priv(dev);
  686. u8 __iomem *base = get_hwbase(dev);
  687. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  688. /* Already running? Stop it. */
  689. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  690. writel(0, base + NvRegReceiverControl);
  691. pci_push(base);
  692. }
  693. writel(np->linkspeed, base + NvRegLinkSpeed);
  694. pci_push(base);
  695. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  696. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  697. dev->name, np->duplex, np->linkspeed);
  698. pci_push(base);
  699. }
  700. static void nv_stop_rx(struct net_device *dev)
  701. {
  702. u8 __iomem *base = get_hwbase(dev);
  703. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  704. writel(0, base + NvRegReceiverControl);
  705. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  706. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  707. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  708. udelay(NV_RXSTOP_DELAY2);
  709. writel(0, base + NvRegLinkSpeed);
  710. }
  711. static void nv_start_tx(struct net_device *dev)
  712. {
  713. u8 __iomem *base = get_hwbase(dev);
  714. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  715. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  716. pci_push(base);
  717. }
  718. static void nv_stop_tx(struct net_device *dev)
  719. {
  720. u8 __iomem *base = get_hwbase(dev);
  721. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  722. writel(0, base + NvRegTransmitterControl);
  723. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  724. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  725. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  726. udelay(NV_TXSTOP_DELAY2);
  727. writel(0, base + NvRegUnknownTransmitterReg);
  728. }
  729. static void nv_txrx_reset(struct net_device *dev)
  730. {
  731. struct fe_priv *np = netdev_priv(dev);
  732. u8 __iomem *base = get_hwbase(dev);
  733. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  734. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  735. pci_push(base);
  736. udelay(NV_TXRX_RESET_DELAY);
  737. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  738. pci_push(base);
  739. }
  740. /*
  741. * nv_get_stats: dev->get_stats function
  742. * Get latest stats value from the nic.
  743. * Called with read_lock(&dev_base_lock) held for read -
  744. * only synchronized against unregister_netdevice.
  745. */
  746. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  747. {
  748. struct fe_priv *np = netdev_priv(dev);
  749. /* It seems that the nic always generates interrupts and doesn't
  750. * accumulate errors internally. Thus the current values in np->stats
  751. * are already up to date.
  752. */
  753. return &np->stats;
  754. }
  755. /*
  756. * nv_alloc_rx: fill rx ring entries.
  757. * Return 1 if the allocations for the skbs failed and the
  758. * rx engine is without Available descriptors
  759. */
  760. static int nv_alloc_rx(struct net_device *dev)
  761. {
  762. struct fe_priv *np = netdev_priv(dev);
  763. unsigned int refill_rx = np->refill_rx;
  764. int nr;
  765. while (np->cur_rx != refill_rx) {
  766. struct sk_buff *skb;
  767. nr = refill_rx % RX_RING;
  768. if (np->rx_skbuff[nr] == NULL) {
  769. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  770. if (!skb)
  771. break;
  772. skb->dev = dev;
  773. np->rx_skbuff[nr] = skb;
  774. } else {
  775. skb = np->rx_skbuff[nr];
  776. }
  777. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  778. PCI_DMA_FROMDEVICE);
  779. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  780. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  781. wmb();
  782. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  783. } else {
  784. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  785. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  786. wmb();
  787. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  788. }
  789. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  790. dev->name, refill_rx);
  791. refill_rx++;
  792. }
  793. np->refill_rx = refill_rx;
  794. if (np->cur_rx - refill_rx == RX_RING)
  795. return 1;
  796. return 0;
  797. }
  798. static void nv_do_rx_refill(unsigned long data)
  799. {
  800. struct net_device *dev = (struct net_device *) data;
  801. struct fe_priv *np = netdev_priv(dev);
  802. disable_irq(dev->irq);
  803. if (nv_alloc_rx(dev)) {
  804. spin_lock(&np->lock);
  805. if (!np->in_shutdown)
  806. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  807. spin_unlock(&np->lock);
  808. }
  809. enable_irq(dev->irq);
  810. }
  811. static void nv_init_rx(struct net_device *dev)
  812. {
  813. struct fe_priv *np = netdev_priv(dev);
  814. int i;
  815. np->cur_rx = RX_RING;
  816. np->refill_rx = 0;
  817. for (i = 0; i < RX_RING; i++)
  818. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  819. np->rx_ring.orig[i].FlagLen = 0;
  820. else
  821. np->rx_ring.ex[i].FlagLen = 0;
  822. }
  823. static void nv_init_tx(struct net_device *dev)
  824. {
  825. struct fe_priv *np = netdev_priv(dev);
  826. int i;
  827. np->next_tx = np->nic_tx = 0;
  828. for (i = 0; i < TX_RING; i++) {
  829. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  830. np->tx_ring.orig[i].FlagLen = 0;
  831. else
  832. np->tx_ring.ex[i].FlagLen = 0;
  833. np->tx_skbuff[i] = NULL;
  834. }
  835. }
  836. static int nv_init_ring(struct net_device *dev)
  837. {
  838. nv_init_tx(dev);
  839. nv_init_rx(dev);
  840. return nv_alloc_rx(dev);
  841. }
  842. static void nv_release_txskb(struct net_device *dev, unsigned int skbnr)
  843. {
  844. struct fe_priv *np = netdev_priv(dev);
  845. struct sk_buff *skb = np->tx_skbuff[skbnr];
  846. unsigned int j, entry, fragments;
  847. dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d, skb %p\n",
  848. dev->name, skbnr, np->tx_skbuff[skbnr]);
  849. entry = skbnr;
  850. if ((fragments = skb_shinfo(skb)->nr_frags) != 0) {
  851. for (j = fragments; j >= 1; j--) {
  852. skb_frag_t *frag = &skb_shinfo(skb)->frags[j-1];
  853. pci_unmap_page(np->pci_dev, np->tx_dma[entry],
  854. frag->size,
  855. PCI_DMA_TODEVICE);
  856. entry = (entry - 1) % TX_RING;
  857. }
  858. }
  859. pci_unmap_single(np->pci_dev, np->tx_dma[entry],
  860. skb->len - skb->data_len,
  861. PCI_DMA_TODEVICE);
  862. dev_kfree_skb_irq(skb);
  863. np->tx_skbuff[skbnr] = NULL;
  864. }
  865. static void nv_drain_tx(struct net_device *dev)
  866. {
  867. struct fe_priv *np = netdev_priv(dev);
  868. unsigned int i;
  869. for (i = 0; i < TX_RING; i++) {
  870. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  871. np->tx_ring.orig[i].FlagLen = 0;
  872. else
  873. np->tx_ring.ex[i].FlagLen = 0;
  874. if (np->tx_skbuff[i]) {
  875. nv_release_txskb(dev, i);
  876. np->stats.tx_dropped++;
  877. }
  878. }
  879. }
  880. static void nv_drain_rx(struct net_device *dev)
  881. {
  882. struct fe_priv *np = netdev_priv(dev);
  883. int i;
  884. for (i = 0; i < RX_RING; i++) {
  885. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  886. np->rx_ring.orig[i].FlagLen = 0;
  887. else
  888. np->rx_ring.ex[i].FlagLen = 0;
  889. wmb();
  890. if (np->rx_skbuff[i]) {
  891. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  892. np->rx_skbuff[i]->len,
  893. PCI_DMA_FROMDEVICE);
  894. dev_kfree_skb(np->rx_skbuff[i]);
  895. np->rx_skbuff[i] = NULL;
  896. }
  897. }
  898. }
  899. static void drain_ring(struct net_device *dev)
  900. {
  901. nv_drain_tx(dev);
  902. nv_drain_rx(dev);
  903. }
  904. /*
  905. * nv_start_xmit: dev->hard_start_xmit function
  906. * Called with dev->xmit_lock held.
  907. */
  908. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  909. {
  910. struct fe_priv *np = netdev_priv(dev);
  911. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  912. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  913. unsigned int nr = (np->next_tx + fragments) % TX_RING;
  914. unsigned int i;
  915. spin_lock_irq(&np->lock);
  916. if ((np->next_tx - np->nic_tx + fragments) > TX_LIMIT_STOP) {
  917. spin_unlock_irq(&np->lock);
  918. netif_stop_queue(dev);
  919. return NETDEV_TX_BUSY;
  920. }
  921. np->tx_skbuff[nr] = skb;
  922. if (fragments) {
  923. dprintk(KERN_DEBUG "%s: nv_start_xmit: buffer contains %d fragments\n", dev->name, fragments);
  924. /* setup descriptors in reverse order */
  925. for (i = fragments; i >= 1; i--) {
  926. skb_frag_t *frag = &skb_shinfo(skb)->frags[i-1];
  927. np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset, frag->size,
  928. PCI_DMA_TODEVICE);
  929. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  930. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  931. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  932. } else {
  933. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  934. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  935. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  936. }
  937. nr = (nr - 1) % TX_RING;
  938. if (np->desc_ver == DESC_VER_1)
  939. tx_flags_extra &= ~NV_TX_LASTPACKET;
  940. else
  941. tx_flags_extra &= ~NV_TX2_LASTPACKET;
  942. }
  943. }
  944. #ifdef NETIF_F_TSO
  945. if (skb_shinfo(skb)->tso_size)
  946. tx_flags_extra |= NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT);
  947. else
  948. #endif
  949. tx_flags_extra |= (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0);
  950. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len-skb->data_len,
  951. PCI_DMA_TODEVICE);
  952. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  953. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  954. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  955. } else {
  956. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  957. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  958. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  959. }
  960. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission. tx_flags_extra: %x\n",
  961. dev->name, np->next_tx, tx_flags_extra);
  962. {
  963. int j;
  964. for (j=0; j<64; j++) {
  965. if ((j%16) == 0)
  966. dprintk("\n%03x:", j);
  967. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  968. }
  969. dprintk("\n");
  970. }
  971. np->next_tx += 1 + fragments;
  972. dev->trans_start = jiffies;
  973. spin_unlock_irq(&np->lock);
  974. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  975. pci_push(get_hwbase(dev));
  976. return NETDEV_TX_OK;
  977. }
  978. /*
  979. * nv_tx_done: check for completed packets, release the skbs.
  980. *
  981. * Caller must own np->lock.
  982. */
  983. static void nv_tx_done(struct net_device *dev)
  984. {
  985. struct fe_priv *np = netdev_priv(dev);
  986. u32 Flags;
  987. unsigned int i;
  988. struct sk_buff *skb;
  989. while (np->nic_tx != np->next_tx) {
  990. i = np->nic_tx % TX_RING;
  991. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  992. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  993. else
  994. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  995. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  996. dev->name, np->nic_tx, Flags);
  997. if (Flags & NV_TX_VALID)
  998. break;
  999. if (np->desc_ver == DESC_VER_1) {
  1000. if (Flags & NV_TX_LASTPACKET) {
  1001. skb = np->tx_skbuff[i];
  1002. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  1003. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  1004. if (Flags & NV_TX_UNDERFLOW)
  1005. np->stats.tx_fifo_errors++;
  1006. if (Flags & NV_TX_CARRIERLOST)
  1007. np->stats.tx_carrier_errors++;
  1008. np->stats.tx_errors++;
  1009. } else {
  1010. np->stats.tx_packets++;
  1011. np->stats.tx_bytes += skb->len;
  1012. }
  1013. nv_release_txskb(dev, i);
  1014. }
  1015. } else {
  1016. if (Flags & NV_TX2_LASTPACKET) {
  1017. skb = np->tx_skbuff[i];
  1018. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  1019. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  1020. if (Flags & NV_TX2_UNDERFLOW)
  1021. np->stats.tx_fifo_errors++;
  1022. if (Flags & NV_TX2_CARRIERLOST)
  1023. np->stats.tx_carrier_errors++;
  1024. np->stats.tx_errors++;
  1025. } else {
  1026. np->stats.tx_packets++;
  1027. np->stats.tx_bytes += skb->len;
  1028. }
  1029. nv_release_txskb(dev, i);
  1030. }
  1031. }
  1032. np->nic_tx++;
  1033. }
  1034. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  1035. netif_wake_queue(dev);
  1036. }
  1037. /*
  1038. * nv_tx_timeout: dev->tx_timeout function
  1039. * Called with dev->xmit_lock held.
  1040. */
  1041. static void nv_tx_timeout(struct net_device *dev)
  1042. {
  1043. struct fe_priv *np = netdev_priv(dev);
  1044. u8 __iomem *base = get_hwbase(dev);
  1045. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  1046. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  1047. {
  1048. int i;
  1049. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  1050. dev->name, (unsigned long)np->ring_addr,
  1051. np->next_tx, np->nic_tx);
  1052. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1053. for (i=0;i<0x400;i+= 32) {
  1054. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1055. i,
  1056. readl(base + i + 0), readl(base + i + 4),
  1057. readl(base + i + 8), readl(base + i + 12),
  1058. readl(base + i + 16), readl(base + i + 20),
  1059. readl(base + i + 24), readl(base + i + 28));
  1060. }
  1061. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1062. for (i=0;i<TX_RING;i+= 4) {
  1063. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1064. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1065. i,
  1066. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  1067. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  1068. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  1069. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  1070. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  1071. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  1072. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  1073. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  1074. } else {
  1075. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1076. i,
  1077. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  1078. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  1079. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  1080. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  1081. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  1082. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  1083. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  1084. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  1085. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  1086. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  1087. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1088. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1089. }
  1090. }
  1091. }
  1092. spin_lock_irq(&np->lock);
  1093. /* 1) stop tx engine */
  1094. nv_stop_tx(dev);
  1095. /* 2) check that the packets were not sent already: */
  1096. nv_tx_done(dev);
  1097. /* 3) if there are dead entries: clear everything */
  1098. if (np->next_tx != np->nic_tx) {
  1099. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1100. nv_drain_tx(dev);
  1101. np->next_tx = np->nic_tx = 0;
  1102. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1103. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1104. else
  1105. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1106. netif_wake_queue(dev);
  1107. }
  1108. /* 4) restart tx engine */
  1109. nv_start_tx(dev);
  1110. spin_unlock_irq(&np->lock);
  1111. }
  1112. /*
  1113. * Called when the nic notices a mismatch between the actual data len on the
  1114. * wire and the len indicated in the 802 header
  1115. */
  1116. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1117. {
  1118. int hdrlen; /* length of the 802 header */
  1119. int protolen; /* length as stored in the proto field */
  1120. /* 1) calculate len according to header */
  1121. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1122. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1123. hdrlen = VLAN_HLEN;
  1124. } else {
  1125. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1126. hdrlen = ETH_HLEN;
  1127. }
  1128. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1129. dev->name, datalen, protolen, hdrlen);
  1130. if (protolen > ETH_DATA_LEN)
  1131. return datalen; /* Value in proto field not a len, no checks possible */
  1132. protolen += hdrlen;
  1133. /* consistency checks: */
  1134. if (datalen > ETH_ZLEN) {
  1135. if (datalen >= protolen) {
  1136. /* more data on wire than in 802 header, trim of
  1137. * additional data.
  1138. */
  1139. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1140. dev->name, protolen);
  1141. return protolen;
  1142. } else {
  1143. /* less data on wire than mentioned in header.
  1144. * Discard the packet.
  1145. */
  1146. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1147. dev->name);
  1148. return -1;
  1149. }
  1150. } else {
  1151. /* short packet. Accept only if 802 values are also short */
  1152. if (protolen > ETH_ZLEN) {
  1153. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1154. dev->name);
  1155. return -1;
  1156. }
  1157. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1158. dev->name, datalen);
  1159. return datalen;
  1160. }
  1161. }
  1162. static void nv_rx_process(struct net_device *dev)
  1163. {
  1164. struct fe_priv *np = netdev_priv(dev);
  1165. u32 Flags;
  1166. for (;;) {
  1167. struct sk_buff *skb;
  1168. int len;
  1169. int i;
  1170. if (np->cur_rx - np->refill_rx >= RX_RING)
  1171. break; /* we scanned the whole ring - do not continue */
  1172. i = np->cur_rx % RX_RING;
  1173. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1174. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1175. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1176. } else {
  1177. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1178. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1179. }
  1180. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1181. dev->name, np->cur_rx, Flags);
  1182. if (Flags & NV_RX_AVAIL)
  1183. break; /* still owned by hardware, */
  1184. /*
  1185. * the packet is for us - immediately tear down the pci mapping.
  1186. * TODO: check if a prefetch of the first cacheline improves
  1187. * the performance.
  1188. */
  1189. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1190. np->rx_skbuff[i]->len,
  1191. PCI_DMA_FROMDEVICE);
  1192. {
  1193. int j;
  1194. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1195. for (j=0; j<64; j++) {
  1196. if ((j%16) == 0)
  1197. dprintk("\n%03x:", j);
  1198. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1199. }
  1200. dprintk("\n");
  1201. }
  1202. /* look at what we actually got: */
  1203. if (np->desc_ver == DESC_VER_1) {
  1204. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1205. goto next_pkt;
  1206. if (Flags & NV_RX_ERROR) {
  1207. if (Flags & NV_RX_MISSEDFRAME) {
  1208. np->stats.rx_missed_errors++;
  1209. np->stats.rx_errors++;
  1210. goto next_pkt;
  1211. }
  1212. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1213. np->stats.rx_errors++;
  1214. goto next_pkt;
  1215. }
  1216. if (Flags & NV_RX_CRCERR) {
  1217. np->stats.rx_crc_errors++;
  1218. np->stats.rx_errors++;
  1219. goto next_pkt;
  1220. }
  1221. if (Flags & NV_RX_OVERFLOW) {
  1222. np->stats.rx_over_errors++;
  1223. np->stats.rx_errors++;
  1224. goto next_pkt;
  1225. }
  1226. if (Flags & NV_RX_ERROR4) {
  1227. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1228. if (len < 0) {
  1229. np->stats.rx_errors++;
  1230. goto next_pkt;
  1231. }
  1232. }
  1233. /* framing errors are soft errors. */
  1234. if (Flags & NV_RX_FRAMINGERR) {
  1235. if (Flags & NV_RX_SUBSTRACT1) {
  1236. len--;
  1237. }
  1238. }
  1239. }
  1240. } else {
  1241. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1242. goto next_pkt;
  1243. if (Flags & NV_RX2_ERROR) {
  1244. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1245. np->stats.rx_errors++;
  1246. goto next_pkt;
  1247. }
  1248. if (Flags & NV_RX2_CRCERR) {
  1249. np->stats.rx_crc_errors++;
  1250. np->stats.rx_errors++;
  1251. goto next_pkt;
  1252. }
  1253. if (Flags & NV_RX2_OVERFLOW) {
  1254. np->stats.rx_over_errors++;
  1255. np->stats.rx_errors++;
  1256. goto next_pkt;
  1257. }
  1258. if (Flags & NV_RX2_ERROR4) {
  1259. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1260. if (len < 0) {
  1261. np->stats.rx_errors++;
  1262. goto next_pkt;
  1263. }
  1264. }
  1265. /* framing errors are soft errors */
  1266. if (Flags & NV_RX2_FRAMINGERR) {
  1267. if (Flags & NV_RX2_SUBSTRACT1) {
  1268. len--;
  1269. }
  1270. }
  1271. }
  1272. Flags &= NV_RX2_CHECKSUMMASK;
  1273. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1274. Flags == NV_RX2_CHECKSUMOK2 ||
  1275. Flags == NV_RX2_CHECKSUMOK3) {
  1276. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1277. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1278. } else {
  1279. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1280. }
  1281. }
  1282. /* got a valid packet - forward it to the network core */
  1283. skb = np->rx_skbuff[i];
  1284. np->rx_skbuff[i] = NULL;
  1285. skb_put(skb, len);
  1286. skb->protocol = eth_type_trans(skb, dev);
  1287. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1288. dev->name, np->cur_rx, len, skb->protocol);
  1289. netif_rx(skb);
  1290. dev->last_rx = jiffies;
  1291. np->stats.rx_packets++;
  1292. np->stats.rx_bytes += len;
  1293. next_pkt:
  1294. np->cur_rx++;
  1295. }
  1296. }
  1297. static void set_bufsize(struct net_device *dev)
  1298. {
  1299. struct fe_priv *np = netdev_priv(dev);
  1300. if (dev->mtu <= ETH_DATA_LEN)
  1301. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1302. else
  1303. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1304. }
  1305. /*
  1306. * nv_change_mtu: dev->change_mtu function
  1307. * Called with dev_base_lock held for read.
  1308. */
  1309. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1310. {
  1311. struct fe_priv *np = netdev_priv(dev);
  1312. int old_mtu;
  1313. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1314. return -EINVAL;
  1315. old_mtu = dev->mtu;
  1316. dev->mtu = new_mtu;
  1317. /* return early if the buffer sizes will not change */
  1318. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1319. return 0;
  1320. if (old_mtu == new_mtu)
  1321. return 0;
  1322. /* synchronized against open : rtnl_lock() held by caller */
  1323. if (netif_running(dev)) {
  1324. u8 __iomem *base = get_hwbase(dev);
  1325. /*
  1326. * It seems that the nic preloads valid ring entries into an
  1327. * internal buffer. The procedure for flushing everything is
  1328. * guessed, there is probably a simpler approach.
  1329. * Changing the MTU is a rare event, it shouldn't matter.
  1330. */
  1331. disable_irq(dev->irq);
  1332. spin_lock_bh(&dev->xmit_lock);
  1333. spin_lock(&np->lock);
  1334. /* stop engines */
  1335. nv_stop_rx(dev);
  1336. nv_stop_tx(dev);
  1337. nv_txrx_reset(dev);
  1338. /* drain rx queue */
  1339. nv_drain_rx(dev);
  1340. nv_drain_tx(dev);
  1341. /* reinit driver view of the rx queue */
  1342. nv_init_rx(dev);
  1343. nv_init_tx(dev);
  1344. /* alloc new rx buffers */
  1345. set_bufsize(dev);
  1346. if (nv_alloc_rx(dev)) {
  1347. if (!np->in_shutdown)
  1348. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1349. }
  1350. /* reinit nic view of the rx queue */
  1351. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1352. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1353. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1354. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1355. else
  1356. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1357. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1358. base + NvRegRingSizes);
  1359. pci_push(base);
  1360. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1361. pci_push(base);
  1362. /* restart rx engine */
  1363. nv_start_rx(dev);
  1364. nv_start_tx(dev);
  1365. spin_unlock(&np->lock);
  1366. spin_unlock_bh(&dev->xmit_lock);
  1367. enable_irq(dev->irq);
  1368. }
  1369. return 0;
  1370. }
  1371. static void nv_copy_mac_to_hw(struct net_device *dev)
  1372. {
  1373. u8 __iomem *base = get_hwbase(dev);
  1374. u32 mac[2];
  1375. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1376. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1377. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1378. writel(mac[0], base + NvRegMacAddrA);
  1379. writel(mac[1], base + NvRegMacAddrB);
  1380. }
  1381. /*
  1382. * nv_set_mac_address: dev->set_mac_address function
  1383. * Called with rtnl_lock() held.
  1384. */
  1385. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1386. {
  1387. struct fe_priv *np = netdev_priv(dev);
  1388. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1389. if(!is_valid_ether_addr(macaddr->sa_data))
  1390. return -EADDRNOTAVAIL;
  1391. /* synchronized against open : rtnl_lock() held by caller */
  1392. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1393. if (netif_running(dev)) {
  1394. spin_lock_bh(&dev->xmit_lock);
  1395. spin_lock_irq(&np->lock);
  1396. /* stop rx engine */
  1397. nv_stop_rx(dev);
  1398. /* set mac address */
  1399. nv_copy_mac_to_hw(dev);
  1400. /* restart rx engine */
  1401. nv_start_rx(dev);
  1402. spin_unlock_irq(&np->lock);
  1403. spin_unlock_bh(&dev->xmit_lock);
  1404. } else {
  1405. nv_copy_mac_to_hw(dev);
  1406. }
  1407. return 0;
  1408. }
  1409. /*
  1410. * nv_set_multicast: dev->set_multicast function
  1411. * Called with dev->xmit_lock held.
  1412. */
  1413. static void nv_set_multicast(struct net_device *dev)
  1414. {
  1415. struct fe_priv *np = netdev_priv(dev);
  1416. u8 __iomem *base = get_hwbase(dev);
  1417. u32 addr[2];
  1418. u32 mask[2];
  1419. u32 pff;
  1420. memset(addr, 0, sizeof(addr));
  1421. memset(mask, 0, sizeof(mask));
  1422. if (dev->flags & IFF_PROMISC) {
  1423. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1424. pff = NVREG_PFF_PROMISC;
  1425. } else {
  1426. pff = NVREG_PFF_MYADDR;
  1427. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1428. u32 alwaysOff[2];
  1429. u32 alwaysOn[2];
  1430. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1431. if (dev->flags & IFF_ALLMULTI) {
  1432. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1433. } else {
  1434. struct dev_mc_list *walk;
  1435. walk = dev->mc_list;
  1436. while (walk != NULL) {
  1437. u32 a, b;
  1438. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1439. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1440. alwaysOn[0] &= a;
  1441. alwaysOff[0] &= ~a;
  1442. alwaysOn[1] &= b;
  1443. alwaysOff[1] &= ~b;
  1444. walk = walk->next;
  1445. }
  1446. }
  1447. addr[0] = alwaysOn[0];
  1448. addr[1] = alwaysOn[1];
  1449. mask[0] = alwaysOn[0] | alwaysOff[0];
  1450. mask[1] = alwaysOn[1] | alwaysOff[1];
  1451. }
  1452. }
  1453. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1454. pff |= NVREG_PFF_ALWAYS;
  1455. spin_lock_irq(&np->lock);
  1456. nv_stop_rx(dev);
  1457. writel(addr[0], base + NvRegMulticastAddrA);
  1458. writel(addr[1], base + NvRegMulticastAddrB);
  1459. writel(mask[0], base + NvRegMulticastMaskA);
  1460. writel(mask[1], base + NvRegMulticastMaskB);
  1461. writel(pff, base + NvRegPacketFilterFlags);
  1462. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1463. dev->name);
  1464. nv_start_rx(dev);
  1465. spin_unlock_irq(&np->lock);
  1466. }
  1467. /**
  1468. * nv_update_linkspeed: Setup the MAC according to the link partner
  1469. * @dev: Network device to be configured
  1470. *
  1471. * The function queries the PHY and checks if there is a link partner.
  1472. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  1473. * set to 10 MBit HD.
  1474. *
  1475. * The function returns 0 if there is no link partner and 1 if there is
  1476. * a good link partner.
  1477. */
  1478. static int nv_update_linkspeed(struct net_device *dev)
  1479. {
  1480. struct fe_priv *np = netdev_priv(dev);
  1481. u8 __iomem *base = get_hwbase(dev);
  1482. int adv, lpa;
  1483. int newls = np->linkspeed;
  1484. int newdup = np->duplex;
  1485. int mii_status;
  1486. int retval = 0;
  1487. u32 control_1000, status_1000, phyreg;
  1488. /* BMSR_LSTATUS is latched, read it twice:
  1489. * we want the current value.
  1490. */
  1491. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1492. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1493. if (!(mii_status & BMSR_LSTATUS)) {
  1494. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1495. dev->name);
  1496. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1497. newdup = 0;
  1498. retval = 0;
  1499. goto set_speed;
  1500. }
  1501. if (np->autoneg == 0) {
  1502. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1503. dev->name, np->fixed_mode);
  1504. if (np->fixed_mode & LPA_100FULL) {
  1505. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1506. newdup = 1;
  1507. } else if (np->fixed_mode & LPA_100HALF) {
  1508. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1509. newdup = 0;
  1510. } else if (np->fixed_mode & LPA_10FULL) {
  1511. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1512. newdup = 1;
  1513. } else {
  1514. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1515. newdup = 0;
  1516. }
  1517. retval = 1;
  1518. goto set_speed;
  1519. }
  1520. /* check auto negotiation is complete */
  1521. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1522. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1523. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1524. newdup = 0;
  1525. retval = 0;
  1526. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1527. goto set_speed;
  1528. }
  1529. retval = 1;
  1530. if (np->gigabit == PHY_GIGABIT) {
  1531. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1532. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1533. if ((control_1000 & ADVERTISE_1000FULL) &&
  1534. (status_1000 & LPA_1000FULL)) {
  1535. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1536. dev->name);
  1537. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1538. newdup = 1;
  1539. goto set_speed;
  1540. }
  1541. }
  1542. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1543. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1544. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1545. dev->name, adv, lpa);
  1546. /* FIXME: handle parallel detection properly */
  1547. lpa = lpa & adv;
  1548. if (lpa & LPA_100FULL) {
  1549. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1550. newdup = 1;
  1551. } else if (lpa & LPA_100HALF) {
  1552. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1553. newdup = 0;
  1554. } else if (lpa & LPA_10FULL) {
  1555. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1556. newdup = 1;
  1557. } else if (lpa & LPA_10HALF) {
  1558. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1559. newdup = 0;
  1560. } else {
  1561. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1562. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1563. newdup = 0;
  1564. }
  1565. set_speed:
  1566. if (np->duplex == newdup && np->linkspeed == newls)
  1567. return retval;
  1568. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1569. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1570. np->duplex = newdup;
  1571. np->linkspeed = newls;
  1572. if (np->gigabit == PHY_GIGABIT) {
  1573. phyreg = readl(base + NvRegRandomSeed);
  1574. phyreg &= ~(0x3FF00);
  1575. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1576. phyreg |= NVREG_RNDSEED_FORCE3;
  1577. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1578. phyreg |= NVREG_RNDSEED_FORCE2;
  1579. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1580. phyreg |= NVREG_RNDSEED_FORCE;
  1581. writel(phyreg, base + NvRegRandomSeed);
  1582. }
  1583. phyreg = readl(base + NvRegPhyInterface);
  1584. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1585. if (np->duplex == 0)
  1586. phyreg |= PHY_HALF;
  1587. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1588. phyreg |= PHY_100;
  1589. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1590. phyreg |= PHY_1000;
  1591. writel(phyreg, base + NvRegPhyInterface);
  1592. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1593. base + NvRegMisc1);
  1594. pci_push(base);
  1595. writel(np->linkspeed, base + NvRegLinkSpeed);
  1596. pci_push(base);
  1597. return retval;
  1598. }
  1599. static void nv_linkchange(struct net_device *dev)
  1600. {
  1601. if (nv_update_linkspeed(dev)) {
  1602. if (!netif_carrier_ok(dev)) {
  1603. netif_carrier_on(dev);
  1604. printk(KERN_INFO "%s: link up.\n", dev->name);
  1605. nv_start_rx(dev);
  1606. }
  1607. } else {
  1608. if (netif_carrier_ok(dev)) {
  1609. netif_carrier_off(dev);
  1610. printk(KERN_INFO "%s: link down.\n", dev->name);
  1611. nv_stop_rx(dev);
  1612. }
  1613. }
  1614. }
  1615. static void nv_link_irq(struct net_device *dev)
  1616. {
  1617. u8 __iomem *base = get_hwbase(dev);
  1618. u32 miistat;
  1619. miistat = readl(base + NvRegMIIStatus);
  1620. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1621. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1622. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1623. nv_linkchange(dev);
  1624. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1625. }
  1626. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1627. {
  1628. struct net_device *dev = (struct net_device *) data;
  1629. struct fe_priv *np = netdev_priv(dev);
  1630. u8 __iomem *base = get_hwbase(dev);
  1631. u32 events;
  1632. int i;
  1633. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1634. for (i=0; ; i++) {
  1635. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1636. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1637. pci_push(base);
  1638. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1639. if (!(events & np->irqmask))
  1640. break;
  1641. spin_lock(&np->lock);
  1642. nv_tx_done(dev);
  1643. spin_unlock(&np->lock);
  1644. nv_rx_process(dev);
  1645. if (nv_alloc_rx(dev)) {
  1646. spin_lock(&np->lock);
  1647. if (!np->in_shutdown)
  1648. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1649. spin_unlock(&np->lock);
  1650. }
  1651. if (events & NVREG_IRQ_LINK) {
  1652. spin_lock(&np->lock);
  1653. nv_link_irq(dev);
  1654. spin_unlock(&np->lock);
  1655. }
  1656. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1657. spin_lock(&np->lock);
  1658. nv_linkchange(dev);
  1659. spin_unlock(&np->lock);
  1660. np->link_timeout = jiffies + LINK_TIMEOUT;
  1661. }
  1662. if (events & (NVREG_IRQ_TX_ERR)) {
  1663. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1664. dev->name, events);
  1665. }
  1666. if (events & (NVREG_IRQ_UNKNOWN)) {
  1667. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1668. dev->name, events);
  1669. }
  1670. if (i > max_interrupt_work) {
  1671. spin_lock(&np->lock);
  1672. /* disable interrupts on the nic */
  1673. writel(0, base + NvRegIrqMask);
  1674. pci_push(base);
  1675. if (!np->in_shutdown)
  1676. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1677. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1678. spin_unlock(&np->lock);
  1679. break;
  1680. }
  1681. }
  1682. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1683. return IRQ_RETVAL(i);
  1684. }
  1685. static void nv_do_nic_poll(unsigned long data)
  1686. {
  1687. struct net_device *dev = (struct net_device *) data;
  1688. struct fe_priv *np = netdev_priv(dev);
  1689. u8 __iomem *base = get_hwbase(dev);
  1690. disable_irq(dev->irq);
  1691. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1692. /*
  1693. * reenable interrupts on the nic, we have to do this before calling
  1694. * nv_nic_irq because that may decide to do otherwise
  1695. */
  1696. writel(np->irqmask, base + NvRegIrqMask);
  1697. pci_push(base);
  1698. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1699. enable_irq(dev->irq);
  1700. }
  1701. #ifdef CONFIG_NET_POLL_CONTROLLER
  1702. static void nv_poll_controller(struct net_device *dev)
  1703. {
  1704. nv_do_nic_poll((unsigned long) dev);
  1705. }
  1706. #endif
  1707. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1708. {
  1709. struct fe_priv *np = netdev_priv(dev);
  1710. strcpy(info->driver, "forcedeth");
  1711. strcpy(info->version, FORCEDETH_VERSION);
  1712. strcpy(info->bus_info, pci_name(np->pci_dev));
  1713. }
  1714. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1715. {
  1716. struct fe_priv *np = netdev_priv(dev);
  1717. wolinfo->supported = WAKE_MAGIC;
  1718. spin_lock_irq(&np->lock);
  1719. if (np->wolenabled)
  1720. wolinfo->wolopts = WAKE_MAGIC;
  1721. spin_unlock_irq(&np->lock);
  1722. }
  1723. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1724. {
  1725. struct fe_priv *np = netdev_priv(dev);
  1726. u8 __iomem *base = get_hwbase(dev);
  1727. spin_lock_irq(&np->lock);
  1728. if (wolinfo->wolopts == 0) {
  1729. writel(0, base + NvRegWakeUpFlags);
  1730. np->wolenabled = 0;
  1731. }
  1732. if (wolinfo->wolopts & WAKE_MAGIC) {
  1733. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1734. np->wolenabled = 1;
  1735. }
  1736. spin_unlock_irq(&np->lock);
  1737. return 0;
  1738. }
  1739. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1740. {
  1741. struct fe_priv *np = netdev_priv(dev);
  1742. int adv;
  1743. spin_lock_irq(&np->lock);
  1744. ecmd->port = PORT_MII;
  1745. if (!netif_running(dev)) {
  1746. /* We do not track link speed / duplex setting if the
  1747. * interface is disabled. Force a link check */
  1748. nv_update_linkspeed(dev);
  1749. }
  1750. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1751. case NVREG_LINKSPEED_10:
  1752. ecmd->speed = SPEED_10;
  1753. break;
  1754. case NVREG_LINKSPEED_100:
  1755. ecmd->speed = SPEED_100;
  1756. break;
  1757. case NVREG_LINKSPEED_1000:
  1758. ecmd->speed = SPEED_1000;
  1759. break;
  1760. }
  1761. ecmd->duplex = DUPLEX_HALF;
  1762. if (np->duplex)
  1763. ecmd->duplex = DUPLEX_FULL;
  1764. ecmd->autoneg = np->autoneg;
  1765. ecmd->advertising = ADVERTISED_MII;
  1766. if (np->autoneg) {
  1767. ecmd->advertising |= ADVERTISED_Autoneg;
  1768. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1769. } else {
  1770. adv = np->fixed_mode;
  1771. }
  1772. if (adv & ADVERTISE_10HALF)
  1773. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1774. if (adv & ADVERTISE_10FULL)
  1775. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1776. if (adv & ADVERTISE_100HALF)
  1777. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1778. if (adv & ADVERTISE_100FULL)
  1779. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1780. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1781. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1782. if (adv & ADVERTISE_1000FULL)
  1783. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1784. }
  1785. ecmd->supported = (SUPPORTED_Autoneg |
  1786. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1787. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1788. SUPPORTED_MII);
  1789. if (np->gigabit == PHY_GIGABIT)
  1790. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1791. ecmd->phy_address = np->phyaddr;
  1792. ecmd->transceiver = XCVR_EXTERNAL;
  1793. /* ignore maxtxpkt, maxrxpkt for now */
  1794. spin_unlock_irq(&np->lock);
  1795. return 0;
  1796. }
  1797. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1798. {
  1799. struct fe_priv *np = netdev_priv(dev);
  1800. if (ecmd->port != PORT_MII)
  1801. return -EINVAL;
  1802. if (ecmd->transceiver != XCVR_EXTERNAL)
  1803. return -EINVAL;
  1804. if (ecmd->phy_address != np->phyaddr) {
  1805. /* TODO: support switching between multiple phys. Should be
  1806. * trivial, but not enabled due to lack of test hardware. */
  1807. return -EINVAL;
  1808. }
  1809. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1810. u32 mask;
  1811. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1812. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1813. if (np->gigabit == PHY_GIGABIT)
  1814. mask |= ADVERTISED_1000baseT_Full;
  1815. if ((ecmd->advertising & mask) == 0)
  1816. return -EINVAL;
  1817. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1818. /* Note: autonegotiation disable, speed 1000 intentionally
  1819. * forbidden - noone should need that. */
  1820. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1821. return -EINVAL;
  1822. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1823. return -EINVAL;
  1824. } else {
  1825. return -EINVAL;
  1826. }
  1827. spin_lock_irq(&np->lock);
  1828. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1829. int adv, bmcr;
  1830. np->autoneg = 1;
  1831. /* advertise only what has been requested */
  1832. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1833. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1834. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1835. adv |= ADVERTISE_10HALF;
  1836. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1837. adv |= ADVERTISE_10FULL;
  1838. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1839. adv |= ADVERTISE_100HALF;
  1840. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1841. adv |= ADVERTISE_100FULL;
  1842. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1843. if (np->gigabit == PHY_GIGABIT) {
  1844. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1845. adv &= ~ADVERTISE_1000FULL;
  1846. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1847. adv |= ADVERTISE_1000FULL;
  1848. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1849. }
  1850. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1851. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1852. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1853. } else {
  1854. int adv, bmcr;
  1855. np->autoneg = 0;
  1856. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1857. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1858. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1859. adv |= ADVERTISE_10HALF;
  1860. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1861. adv |= ADVERTISE_10FULL;
  1862. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1863. adv |= ADVERTISE_100HALF;
  1864. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1865. adv |= ADVERTISE_100FULL;
  1866. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1867. np->fixed_mode = adv;
  1868. if (np->gigabit == PHY_GIGABIT) {
  1869. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1870. adv &= ~ADVERTISE_1000FULL;
  1871. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1872. }
  1873. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1874. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1875. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1876. bmcr |= BMCR_FULLDPLX;
  1877. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1878. bmcr |= BMCR_SPEED100;
  1879. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1880. if (netif_running(dev)) {
  1881. /* Wait a bit and then reconfigure the nic. */
  1882. udelay(10);
  1883. nv_linkchange(dev);
  1884. }
  1885. }
  1886. spin_unlock_irq(&np->lock);
  1887. return 0;
  1888. }
  1889. #define FORCEDETH_REGS_VER 1
  1890. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1891. static int nv_get_regs_len(struct net_device *dev)
  1892. {
  1893. return FORCEDETH_REGS_SIZE;
  1894. }
  1895. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1896. {
  1897. struct fe_priv *np = netdev_priv(dev);
  1898. u8 __iomem *base = get_hwbase(dev);
  1899. u32 *rbuf = buf;
  1900. int i;
  1901. regs->version = FORCEDETH_REGS_VER;
  1902. spin_lock_irq(&np->lock);
  1903. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1904. rbuf[i] = readl(base + i*sizeof(u32));
  1905. spin_unlock_irq(&np->lock);
  1906. }
  1907. static int nv_nway_reset(struct net_device *dev)
  1908. {
  1909. struct fe_priv *np = netdev_priv(dev);
  1910. int ret;
  1911. spin_lock_irq(&np->lock);
  1912. if (np->autoneg) {
  1913. int bmcr;
  1914. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1915. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1916. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1917. ret = 0;
  1918. } else {
  1919. ret = -EINVAL;
  1920. }
  1921. spin_unlock_irq(&np->lock);
  1922. return ret;
  1923. }
  1924. static struct ethtool_ops ops = {
  1925. .get_drvinfo = nv_get_drvinfo,
  1926. .get_link = ethtool_op_get_link,
  1927. .get_wol = nv_get_wol,
  1928. .set_wol = nv_set_wol,
  1929. .get_settings = nv_get_settings,
  1930. .set_settings = nv_set_settings,
  1931. .get_regs_len = nv_get_regs_len,
  1932. .get_regs = nv_get_regs,
  1933. .nway_reset = nv_nway_reset,
  1934. .get_perm_addr = ethtool_op_get_perm_addr,
  1935. };
  1936. static int nv_open(struct net_device *dev)
  1937. {
  1938. struct fe_priv *np = netdev_priv(dev);
  1939. u8 __iomem *base = get_hwbase(dev);
  1940. int ret, oom, i;
  1941. dprintk(KERN_DEBUG "nv_open: begin\n");
  1942. /* 1) erase previous misconfiguration */
  1943. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1944. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1945. writel(0, base + NvRegMulticastAddrB);
  1946. writel(0, base + NvRegMulticastMaskA);
  1947. writel(0, base + NvRegMulticastMaskB);
  1948. writel(0, base + NvRegPacketFilterFlags);
  1949. writel(0, base + NvRegTransmitterControl);
  1950. writel(0, base + NvRegReceiverControl);
  1951. writel(0, base + NvRegAdapterControl);
  1952. /* 2) initialize descriptor rings */
  1953. set_bufsize(dev);
  1954. oom = nv_init_ring(dev);
  1955. writel(0, base + NvRegLinkSpeed);
  1956. writel(0, base + NvRegUnknownTransmitterReg);
  1957. nv_txrx_reset(dev);
  1958. writel(0, base + NvRegUnknownSetupReg6);
  1959. np->in_shutdown = 0;
  1960. /* 3) set mac address */
  1961. nv_copy_mac_to_hw(dev);
  1962. /* 4) give hw rings */
  1963. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1964. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1965. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1966. else
  1967. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1968. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1969. base + NvRegRingSizes);
  1970. /* 5) continue setup */
  1971. writel(np->linkspeed, base + NvRegLinkSpeed);
  1972. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1973. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  1974. pci_push(base);
  1975. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  1976. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1977. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1978. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1979. writel(0, base + NvRegUnknownSetupReg4);
  1980. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1981. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1982. /* 6) continue setup */
  1983. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1984. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1985. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1986. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1987. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1988. get_random_bytes(&i, sizeof(i));
  1989. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1990. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1991. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1992. if (poll_interval == -1) {
  1993. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  1994. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  1995. else
  1996. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  1997. }
  1998. else
  1999. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  2000. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  2001. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  2002. base + NvRegAdapterControl);
  2003. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  2004. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  2005. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  2006. i = readl(base + NvRegPowerState);
  2007. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  2008. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  2009. pci_push(base);
  2010. udelay(10);
  2011. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  2012. writel(0, base + NvRegIrqMask);
  2013. pci_push(base);
  2014. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  2015. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2016. pci_push(base);
  2017. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  2018. if (ret)
  2019. goto out_drain;
  2020. /* ask for interrupts */
  2021. writel(np->irqmask, base + NvRegIrqMask);
  2022. spin_lock_irq(&np->lock);
  2023. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  2024. writel(0, base + NvRegMulticastAddrB);
  2025. writel(0, base + NvRegMulticastMaskA);
  2026. writel(0, base + NvRegMulticastMaskB);
  2027. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  2028. /* One manual link speed update: Interrupts are enabled, future link
  2029. * speed changes cause interrupts and are handled by nv_link_irq().
  2030. */
  2031. {
  2032. u32 miistat;
  2033. miistat = readl(base + NvRegMIIStatus);
  2034. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  2035. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  2036. }
  2037. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  2038. * to init hw */
  2039. np->linkspeed = 0;
  2040. ret = nv_update_linkspeed(dev);
  2041. nv_start_rx(dev);
  2042. nv_start_tx(dev);
  2043. netif_start_queue(dev);
  2044. if (ret) {
  2045. netif_carrier_on(dev);
  2046. } else {
  2047. printk("%s: no link during initialization.\n", dev->name);
  2048. netif_carrier_off(dev);
  2049. }
  2050. if (oom)
  2051. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2052. spin_unlock_irq(&np->lock);
  2053. return 0;
  2054. out_drain:
  2055. drain_ring(dev);
  2056. return ret;
  2057. }
  2058. static int nv_close(struct net_device *dev)
  2059. {
  2060. struct fe_priv *np = netdev_priv(dev);
  2061. u8 __iomem *base;
  2062. spin_lock_irq(&np->lock);
  2063. np->in_shutdown = 1;
  2064. spin_unlock_irq(&np->lock);
  2065. synchronize_irq(dev->irq);
  2066. del_timer_sync(&np->oom_kick);
  2067. del_timer_sync(&np->nic_poll);
  2068. netif_stop_queue(dev);
  2069. spin_lock_irq(&np->lock);
  2070. nv_stop_tx(dev);
  2071. nv_stop_rx(dev);
  2072. nv_txrx_reset(dev);
  2073. /* disable interrupts on the nic or we will lock up */
  2074. base = get_hwbase(dev);
  2075. writel(0, base + NvRegIrqMask);
  2076. pci_push(base);
  2077. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  2078. spin_unlock_irq(&np->lock);
  2079. free_irq(dev->irq, dev);
  2080. drain_ring(dev);
  2081. if (np->wolenabled)
  2082. nv_start_rx(dev);
  2083. /* special op: write back the misordered MAC address - otherwise
  2084. * the next nv_probe would see a wrong address.
  2085. */
  2086. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2087. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2088. /* FIXME: power down nic */
  2089. return 0;
  2090. }
  2091. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  2092. {
  2093. struct net_device *dev;
  2094. struct fe_priv *np;
  2095. unsigned long addr;
  2096. u8 __iomem *base;
  2097. int err, i;
  2098. dev = alloc_etherdev(sizeof(struct fe_priv));
  2099. err = -ENOMEM;
  2100. if (!dev)
  2101. goto out;
  2102. np = netdev_priv(dev);
  2103. np->pci_dev = pci_dev;
  2104. spin_lock_init(&np->lock);
  2105. SET_MODULE_OWNER(dev);
  2106. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2107. init_timer(&np->oom_kick);
  2108. np->oom_kick.data = (unsigned long) dev;
  2109. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2110. init_timer(&np->nic_poll);
  2111. np->nic_poll.data = (unsigned long) dev;
  2112. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2113. err = pci_enable_device(pci_dev);
  2114. if (err) {
  2115. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2116. err, pci_name(pci_dev));
  2117. goto out_free;
  2118. }
  2119. pci_set_master(pci_dev);
  2120. err = pci_request_regions(pci_dev, DRV_NAME);
  2121. if (err < 0)
  2122. goto out_disable;
  2123. err = -EINVAL;
  2124. addr = 0;
  2125. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2126. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2127. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2128. pci_resource_len(pci_dev, i),
  2129. pci_resource_flags(pci_dev, i));
  2130. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2131. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2132. addr = pci_resource_start(pci_dev, i);
  2133. break;
  2134. }
  2135. }
  2136. if (i == DEVICE_COUNT_RESOURCE) {
  2137. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2138. pci_name(pci_dev));
  2139. goto out_relreg;
  2140. }
  2141. /* handle different descriptor versions */
  2142. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2143. /* packet format 3: supports 40-bit addressing */
  2144. np->desc_ver = DESC_VER_3;
  2145. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2146. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2147. pci_name(pci_dev));
  2148. } else {
  2149. dev->features |= NETIF_F_HIGHDMA;
  2150. }
  2151. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  2152. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2153. /* packet format 2: supports jumbo frames */
  2154. np->desc_ver = DESC_VER_2;
  2155. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  2156. } else {
  2157. /* original packet format */
  2158. np->desc_ver = DESC_VER_1;
  2159. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  2160. }
  2161. np->pkt_limit = NV_PKTLIMIT_1;
  2162. if (id->driver_data & DEV_HAS_LARGEDESC)
  2163. np->pkt_limit = NV_PKTLIMIT_2;
  2164. if (id->driver_data & DEV_HAS_CHECKSUM) {
  2165. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  2166. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  2167. #ifdef NETIF_F_TSO
  2168. dev->features |= NETIF_F_TSO;
  2169. #endif
  2170. }
  2171. err = -ENOMEM;
  2172. np->base = ioremap(addr, NV_PCI_REGSZ);
  2173. if (!np->base)
  2174. goto out_relreg;
  2175. dev->base_addr = (unsigned long)np->base;
  2176. dev->irq = pci_dev->irq;
  2177. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2178. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2179. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2180. &np->ring_addr);
  2181. if (!np->rx_ring.orig)
  2182. goto out_unmap;
  2183. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2184. } else {
  2185. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2186. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2187. &np->ring_addr);
  2188. if (!np->rx_ring.ex)
  2189. goto out_unmap;
  2190. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2191. }
  2192. dev->open = nv_open;
  2193. dev->stop = nv_close;
  2194. dev->hard_start_xmit = nv_start_xmit;
  2195. dev->get_stats = nv_get_stats;
  2196. dev->change_mtu = nv_change_mtu;
  2197. dev->set_mac_address = nv_set_mac_address;
  2198. dev->set_multicast_list = nv_set_multicast;
  2199. #ifdef CONFIG_NET_POLL_CONTROLLER
  2200. dev->poll_controller = nv_poll_controller;
  2201. #endif
  2202. SET_ETHTOOL_OPS(dev, &ops);
  2203. dev->tx_timeout = nv_tx_timeout;
  2204. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2205. pci_set_drvdata(pci_dev, dev);
  2206. /* read the mac address */
  2207. base = get_hwbase(dev);
  2208. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2209. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2210. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2211. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2212. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2213. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2214. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2215. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2216. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2217. if (!is_valid_ether_addr(dev->perm_addr)) {
  2218. /*
  2219. * Bad mac address. At least one bios sets the mac address
  2220. * to 01:23:45:67:89:ab
  2221. */
  2222. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2223. pci_name(pci_dev),
  2224. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2225. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2226. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2227. dev->dev_addr[0] = 0x00;
  2228. dev->dev_addr[1] = 0x00;
  2229. dev->dev_addr[2] = 0x6c;
  2230. get_random_bytes(&dev->dev_addr[3], 3);
  2231. }
  2232. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2233. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2234. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2235. /* disable WOL */
  2236. writel(0, base + NvRegWakeUpFlags);
  2237. np->wolenabled = 0;
  2238. if (np->desc_ver == DESC_VER_1) {
  2239. np->tx_flags = NV_TX_VALID;
  2240. } else {
  2241. np->tx_flags = NV_TX2_VALID;
  2242. }
  2243. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  2244. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  2245. else
  2246. np->irqmask = NVREG_IRQMASK_CPU;
  2247. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2248. np->irqmask |= NVREG_IRQ_TIMER;
  2249. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2250. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2251. np->need_linktimer = 1;
  2252. np->link_timeout = jiffies + LINK_TIMEOUT;
  2253. } else {
  2254. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2255. np->need_linktimer = 0;
  2256. }
  2257. /* find a suitable phy */
  2258. for (i = 1; i < 32; i++) {
  2259. int id1, id2;
  2260. spin_lock_irq(&np->lock);
  2261. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  2262. spin_unlock_irq(&np->lock);
  2263. if (id1 < 0 || id1 == 0xffff)
  2264. continue;
  2265. spin_lock_irq(&np->lock);
  2266. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  2267. spin_unlock_irq(&np->lock);
  2268. if (id2 < 0 || id2 == 0xffff)
  2269. continue;
  2270. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2271. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2272. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2273. pci_name(pci_dev), id1, id2, i);
  2274. np->phyaddr = i;
  2275. np->phy_oui = id1 | id2;
  2276. break;
  2277. }
  2278. if (i == 32) {
  2279. /* PHY in isolate mode? No phy attached and user wants to
  2280. * test loopback? Very odd, but can be correct.
  2281. */
  2282. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2283. pci_name(pci_dev));
  2284. }
  2285. if (i != 32) {
  2286. /* reset it */
  2287. phy_init(dev);
  2288. }
  2289. /* set default link speed settings */
  2290. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2291. np->duplex = 0;
  2292. np->autoneg = 1;
  2293. err = register_netdev(dev);
  2294. if (err) {
  2295. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2296. goto out_freering;
  2297. }
  2298. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2299. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2300. pci_name(pci_dev));
  2301. return 0;
  2302. out_freering:
  2303. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2304. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2305. np->rx_ring.orig, np->ring_addr);
  2306. else
  2307. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2308. np->rx_ring.ex, np->ring_addr);
  2309. pci_set_drvdata(pci_dev, NULL);
  2310. out_unmap:
  2311. iounmap(get_hwbase(dev));
  2312. out_relreg:
  2313. pci_release_regions(pci_dev);
  2314. out_disable:
  2315. pci_disable_device(pci_dev);
  2316. out_free:
  2317. free_netdev(dev);
  2318. out:
  2319. return err;
  2320. }
  2321. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2322. {
  2323. struct net_device *dev = pci_get_drvdata(pci_dev);
  2324. struct fe_priv *np = netdev_priv(dev);
  2325. unregister_netdev(dev);
  2326. /* free all structures */
  2327. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2328. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2329. else
  2330. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2331. iounmap(get_hwbase(dev));
  2332. pci_release_regions(pci_dev);
  2333. pci_disable_device(pci_dev);
  2334. free_netdev(dev);
  2335. pci_set_drvdata(pci_dev, NULL);
  2336. }
  2337. static struct pci_device_id pci_tbl[] = {
  2338. { /* nForce Ethernet Controller */
  2339. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2340. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2341. },
  2342. { /* nForce2 Ethernet Controller */
  2343. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2344. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2345. },
  2346. { /* nForce3 Ethernet Controller */
  2347. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2348. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2349. },
  2350. { /* nForce3 Ethernet Controller */
  2351. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2352. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2353. },
  2354. { /* nForce3 Ethernet Controller */
  2355. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2356. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2357. },
  2358. { /* nForce3 Ethernet Controller */
  2359. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2360. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2361. },
  2362. { /* nForce3 Ethernet Controller */
  2363. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2364. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2365. },
  2366. { /* CK804 Ethernet Controller */
  2367. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2368. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2369. },
  2370. { /* CK804 Ethernet Controller */
  2371. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2372. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2373. },
  2374. { /* MCP04 Ethernet Controller */
  2375. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2376. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2377. },
  2378. { /* MCP04 Ethernet Controller */
  2379. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2380. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2381. },
  2382. { /* MCP51 Ethernet Controller */
  2383. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2384. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2385. },
  2386. { /* MCP51 Ethernet Controller */
  2387. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2388. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2389. },
  2390. { /* MCP55 Ethernet Controller */
  2391. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2392. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2393. },
  2394. { /* MCP55 Ethernet Controller */
  2395. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2396. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2397. },
  2398. {0,},
  2399. };
  2400. static struct pci_driver driver = {
  2401. .name = "forcedeth",
  2402. .id_table = pci_tbl,
  2403. .probe = nv_probe,
  2404. .remove = __devexit_p(nv_remove),
  2405. };
  2406. static int __init init_nic(void)
  2407. {
  2408. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2409. return pci_module_init(&driver);
  2410. }
  2411. static void __exit exit_nic(void)
  2412. {
  2413. pci_unregister_driver(&driver);
  2414. }
  2415. module_param(max_interrupt_work, int, 0);
  2416. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2417. module_param(optimization_mode, int, 0);
  2418. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
  2419. module_param(poll_interval, int, 0);
  2420. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  2421. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2422. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2423. MODULE_LICENSE("GPL");
  2424. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2425. module_init(init_nic);
  2426. module_exit(exit_nic);