iwl-3945.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-3945-core.h"
  40. #include "iwl-3945.h"
  41. #include "iwl-helpers.h"
  42. #include "iwl-3945-rs.h"
  43. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_##r##M_IEEE, \
  46. IWL_RATE_##ip##M_INDEX, \
  47. IWL_RATE_##in##M_INDEX, \
  48. IWL_RATE_##rp##M_INDEX, \
  49. IWL_RATE_##rn##M_INDEX, \
  50. IWL_RATE_##pp##M_INDEX, \
  51. IWL_RATE_##np##M_INDEX, \
  52. IWL_RATE_##r##M_INDEX_TABLE, \
  53. IWL_RATE_##ip##M_INDEX_TABLE }
  54. /*
  55. * Parameter order:
  56. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  57. *
  58. * If there isn't a valid next or previous rate then INV is used which
  59. * maps to IWL_RATE_INVALID
  60. *
  61. */
  62. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
  63. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  64. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  65. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  66. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  67. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  68. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  69. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  70. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  71. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  72. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  73. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  74. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  75. };
  76. /* 1 = enable the iwl3945_disable_events() function */
  77. #define IWL_EVT_DISABLE (0)
  78. #define IWL_EVT_DISABLE_SIZE (1532/32)
  79. /**
  80. * iwl3945_disable_events - Disable selected events in uCode event log
  81. *
  82. * Disable an event by writing "1"s into "disable"
  83. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  84. * Default values of 0 enable uCode events to be logged.
  85. * Use for only special debugging. This function is just a placeholder as-is,
  86. * you'll need to provide the special bits! ...
  87. * ... and set IWL_EVT_DISABLE to 1. */
  88. void iwl3945_disable_events(struct iwl3945_priv *priv)
  89. {
  90. int ret;
  91. int i;
  92. u32 base; /* SRAM address of event log header */
  93. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  94. u32 array_size; /* # of u32 entries in array */
  95. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  96. 0x00000000, /* 31 - 0 Event id numbers */
  97. 0x00000000, /* 63 - 32 */
  98. 0x00000000, /* 95 - 64 */
  99. 0x00000000, /* 127 - 96 */
  100. 0x00000000, /* 159 - 128 */
  101. 0x00000000, /* 191 - 160 */
  102. 0x00000000, /* 223 - 192 */
  103. 0x00000000, /* 255 - 224 */
  104. 0x00000000, /* 287 - 256 */
  105. 0x00000000, /* 319 - 288 */
  106. 0x00000000, /* 351 - 320 */
  107. 0x00000000, /* 383 - 352 */
  108. 0x00000000, /* 415 - 384 */
  109. 0x00000000, /* 447 - 416 */
  110. 0x00000000, /* 479 - 448 */
  111. 0x00000000, /* 511 - 480 */
  112. 0x00000000, /* 543 - 512 */
  113. 0x00000000, /* 575 - 544 */
  114. 0x00000000, /* 607 - 576 */
  115. 0x00000000, /* 639 - 608 */
  116. 0x00000000, /* 671 - 640 */
  117. 0x00000000, /* 703 - 672 */
  118. 0x00000000, /* 735 - 704 */
  119. 0x00000000, /* 767 - 736 */
  120. 0x00000000, /* 799 - 768 */
  121. 0x00000000, /* 831 - 800 */
  122. 0x00000000, /* 863 - 832 */
  123. 0x00000000, /* 895 - 864 */
  124. 0x00000000, /* 927 - 896 */
  125. 0x00000000, /* 959 - 928 */
  126. 0x00000000, /* 991 - 960 */
  127. 0x00000000, /* 1023 - 992 */
  128. 0x00000000, /* 1055 - 1024 */
  129. 0x00000000, /* 1087 - 1056 */
  130. 0x00000000, /* 1119 - 1088 */
  131. 0x00000000, /* 1151 - 1120 */
  132. 0x00000000, /* 1183 - 1152 */
  133. 0x00000000, /* 1215 - 1184 */
  134. 0x00000000, /* 1247 - 1216 */
  135. 0x00000000, /* 1279 - 1248 */
  136. 0x00000000, /* 1311 - 1280 */
  137. 0x00000000, /* 1343 - 1312 */
  138. 0x00000000, /* 1375 - 1344 */
  139. 0x00000000, /* 1407 - 1376 */
  140. 0x00000000, /* 1439 - 1408 */
  141. 0x00000000, /* 1471 - 1440 */
  142. 0x00000000, /* 1503 - 1472 */
  143. };
  144. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  145. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  146. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  147. return;
  148. }
  149. ret = iwl3945_grab_nic_access(priv);
  150. if (ret) {
  151. IWL_WARNING("Can not read from adapter at this time.\n");
  152. return;
  153. }
  154. disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
  156. iwl3945_release_nic_access(priv);
  157. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  158. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  159. disable_ptr);
  160. ret = iwl3945_grab_nic_access(priv);
  161. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  162. iwl3945_write_targ_mem(priv,
  163. disable_ptr + (i * sizeof(u32)),
  164. evt_disable[i]);
  165. iwl3945_release_nic_access(priv);
  166. } else {
  167. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  168. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  169. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  170. disable_ptr, array_size);
  171. }
  172. }
  173. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  174. {
  175. int idx;
  176. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  177. if (iwl3945_rates[idx].plcp == plcp)
  178. return idx;
  179. return -1;
  180. }
  181. /**
  182. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  183. * @priv: eeprom and antenna fields are used to determine antenna flags
  184. *
  185. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  186. * priv->antenna specifies the antenna diversity mode:
  187. *
  188. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  189. * IWL_ANTENNA_MAIN - Force MAIN antenna
  190. * IWL_ANTENNA_AUX - Force AUX antenna
  191. */
  192. __le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
  193. {
  194. switch (priv->antenna) {
  195. case IWL_ANTENNA_DIVERSITY:
  196. return 0;
  197. case IWL_ANTENNA_MAIN:
  198. if (priv->eeprom.antenna_switch_type)
  199. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  200. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  201. case IWL_ANTENNA_AUX:
  202. if (priv->eeprom.antenna_switch_type)
  203. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  204. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  205. }
  206. /* bad antenna selector value */
  207. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  208. return 0; /* "diversity" is default if error */
  209. }
  210. #ifdef CONFIG_IWL3945_DEBUG
  211. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  212. static const char *iwl3945_get_tx_fail_reason(u32 status)
  213. {
  214. switch (status & TX_STATUS_MSK) {
  215. case TX_STATUS_SUCCESS:
  216. return "SUCCESS";
  217. TX_STATUS_ENTRY(SHORT_LIMIT);
  218. TX_STATUS_ENTRY(LONG_LIMIT);
  219. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  220. TX_STATUS_ENTRY(MGMNT_ABORT);
  221. TX_STATUS_ENTRY(NEXT_FRAG);
  222. TX_STATUS_ENTRY(LIFE_EXPIRE);
  223. TX_STATUS_ENTRY(DEST_PS);
  224. TX_STATUS_ENTRY(ABORTED);
  225. TX_STATUS_ENTRY(BT_RETRY);
  226. TX_STATUS_ENTRY(STA_INVALID);
  227. TX_STATUS_ENTRY(FRAG_DROPPED);
  228. TX_STATUS_ENTRY(TID_DISABLE);
  229. TX_STATUS_ENTRY(FRAME_FLUSHED);
  230. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  231. TX_STATUS_ENTRY(TX_LOCKED);
  232. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  233. }
  234. return "UNKNOWN";
  235. }
  236. #else
  237. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  238. {
  239. return "";
  240. }
  241. #endif
  242. /*
  243. * get ieee prev rate from rate scale table.
  244. * for A and B mode we need to overright prev
  245. * value
  246. */
  247. int iwl3945_rs_next_rate(struct iwl3945_priv *priv, int rate)
  248. {
  249. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  250. switch (priv->band) {
  251. case IEEE80211_BAND_5GHZ:
  252. if (rate == IWL_RATE_12M_INDEX)
  253. next_rate = IWL_RATE_9M_INDEX;
  254. else if (rate == IWL_RATE_6M_INDEX)
  255. next_rate = IWL_RATE_6M_INDEX;
  256. break;
  257. /* XXX cannot be invoked in current mac80211 so not a regression
  258. case MODE_IEEE80211B:
  259. if (rate == IWL_RATE_11M_INDEX_TABLE)
  260. next_rate = IWL_RATE_5M_INDEX_TABLE;
  261. break;
  262. */
  263. default:
  264. break;
  265. }
  266. return next_rate;
  267. }
  268. /**
  269. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  270. *
  271. * When FW advances 'R' index, all entries between old and new 'R' index
  272. * need to be reclaimed. As result, some free space forms. If there is
  273. * enough free space (> low mark), wake the stack that feeds us.
  274. */
  275. static void iwl3945_tx_queue_reclaim(struct iwl3945_priv *priv,
  276. int txq_id, int index)
  277. {
  278. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  279. struct iwl3945_queue *q = &txq->q;
  280. struct iwl3945_tx_info *tx_info;
  281. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  282. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  283. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  284. tx_info = &txq->txb[txq->q.read_ptr];
  285. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  286. tx_info->skb[0] = NULL;
  287. iwl3945_hw_txq_free_tfd(priv, txq);
  288. }
  289. if (iwl3945_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  290. (txq_id != IWL_CMD_QUEUE_NUM) &&
  291. priv->mac80211_registered)
  292. ieee80211_wake_queue(priv->hw, txq_id);
  293. }
  294. /**
  295. * iwl3945_rx_reply_tx - Handle Tx response
  296. */
  297. static void iwl3945_rx_reply_tx(struct iwl3945_priv *priv,
  298. struct iwl3945_rx_mem_buffer *rxb)
  299. {
  300. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  301. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  302. int txq_id = SEQ_TO_QUEUE(sequence);
  303. int index = SEQ_TO_INDEX(sequence);
  304. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  305. struct ieee80211_tx_info *info;
  306. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  307. u32 status = le32_to_cpu(tx_resp->status);
  308. int rate_idx;
  309. int fail, i;
  310. if ((index >= txq->q.n_bd) || (iwl3945_x2_queue_used(&txq->q, index) == 0)) {
  311. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  312. "is out of range [0-%d] %d %d\n", txq_id,
  313. index, txq->q.n_bd, txq->q.write_ptr,
  314. txq->q.read_ptr);
  315. return;
  316. }
  317. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  318. ieee80211_tx_info_clear_status(info);
  319. /* Fill the MRR chain with some info about on-chip retransmissions */
  320. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  321. if (info->band == IEEE80211_BAND_5GHZ)
  322. rate_idx -= IWL_FIRST_OFDM_RATE;
  323. fail = tx_resp->failure_frame;
  324. for (i = 0; i < IEEE80211_TX_MAX_RATES; i++) {
  325. int next = iwl3945_rs_next_rate(priv, rate_idx);
  326. info->status.rates[i].idx = rate_idx;
  327. /*
  328. * Put remaining into the last count as best approximation
  329. * of saying exactly what the hardware would have done...
  330. */
  331. if ((rate_idx == next) || (i == IEEE80211_TX_MAX_RATES - 1)) {
  332. info->status.rates[i].count = fail;
  333. break;
  334. }
  335. info->status.rates[i].count = priv->retry_rate;
  336. fail -= priv->retry_rate;
  337. rate_idx = next;
  338. if (fail <= 0)
  339. break;
  340. }
  341. info->status.rates[i].count++; /* add final attempt */
  342. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  343. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  344. IEEE80211_TX_STAT_ACK : 0;
  345. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  346. txq_id, iwl3945_get_tx_fail_reason(status), status,
  347. tx_resp->rate, tx_resp->failure_frame);
  348. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  349. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  350. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  351. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  352. }
  353. /*****************************************************************************
  354. *
  355. * Intel PRO/Wireless 3945ABG/BG Network Connection
  356. *
  357. * RX handler implementations
  358. *
  359. *****************************************************************************/
  360. void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  361. {
  362. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  363. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  364. (int)sizeof(struct iwl3945_notif_statistics),
  365. le32_to_cpu(pkt->len));
  366. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  367. iwl3945_led_background(priv);
  368. priv->last_statistics_time = jiffies;
  369. }
  370. /******************************************************************************
  371. *
  372. * Misc. internal state and helper functions
  373. *
  374. ******************************************************************************/
  375. #ifdef CONFIG_IWL3945_DEBUG
  376. /**
  377. * iwl3945_report_frame - dump frame to syslog during debug sessions
  378. *
  379. * You may hack this function to show different aspects of received frames,
  380. * including selective frame dumps.
  381. * group100 parameter selects whether to show 1 out of 100 good frames.
  382. */
  383. static void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  384. struct iwl3945_rx_packet *pkt,
  385. struct ieee80211_hdr *header, int group100)
  386. {
  387. u32 to_us;
  388. u32 print_summary = 0;
  389. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  390. u32 hundred = 0;
  391. u32 dataframe = 0;
  392. __le16 fc;
  393. u16 seq_ctl;
  394. u16 channel;
  395. u16 phy_flags;
  396. u16 length;
  397. u16 status;
  398. u16 bcn_tmr;
  399. u32 tsf_low;
  400. u64 tsf;
  401. u8 rssi;
  402. u8 agc;
  403. u16 sig_avg;
  404. u16 noise_diff;
  405. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  406. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  407. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  408. u8 *data = IWL_RX_DATA(pkt);
  409. /* MAC header */
  410. fc = header->frame_control;
  411. seq_ctl = le16_to_cpu(header->seq_ctrl);
  412. /* metadata */
  413. channel = le16_to_cpu(rx_hdr->channel);
  414. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  415. length = le16_to_cpu(rx_hdr->len);
  416. /* end-of-frame status and timestamp */
  417. status = le32_to_cpu(rx_end->status);
  418. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  419. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  420. tsf = le64_to_cpu(rx_end->timestamp);
  421. /* signal statistics */
  422. rssi = rx_stats->rssi;
  423. agc = rx_stats->agc;
  424. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  425. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  426. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  427. /* if data frame is to us and all is good,
  428. * (optionally) print summary for only 1 out of every 100 */
  429. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  430. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  431. dataframe = 1;
  432. if (!group100)
  433. print_summary = 1; /* print each frame */
  434. else if (priv->framecnt_to_us < 100) {
  435. priv->framecnt_to_us++;
  436. print_summary = 0;
  437. } else {
  438. priv->framecnt_to_us = 0;
  439. print_summary = 1;
  440. hundred = 1;
  441. }
  442. } else {
  443. /* print summary for all other frames */
  444. print_summary = 1;
  445. }
  446. if (print_summary) {
  447. char *title;
  448. int rate;
  449. if (hundred)
  450. title = "100Frames";
  451. else if (ieee80211_has_retry(fc))
  452. title = "Retry";
  453. else if (ieee80211_is_assoc_resp(fc))
  454. title = "AscRsp";
  455. else if (ieee80211_is_reassoc_resp(fc))
  456. title = "RasRsp";
  457. else if (ieee80211_is_probe_resp(fc)) {
  458. title = "PrbRsp";
  459. print_dump = 1; /* dump frame contents */
  460. } else if (ieee80211_is_beacon(fc)) {
  461. title = "Beacon";
  462. print_dump = 1; /* dump frame contents */
  463. } else if (ieee80211_is_atim(fc))
  464. title = "ATIM";
  465. else if (ieee80211_is_auth(fc))
  466. title = "Auth";
  467. else if (ieee80211_is_deauth(fc))
  468. title = "DeAuth";
  469. else if (ieee80211_is_disassoc(fc))
  470. title = "DisAssoc";
  471. else
  472. title = "Frame";
  473. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  474. if (rate == -1)
  475. rate = 0;
  476. else
  477. rate = iwl3945_rates[rate].ieee / 2;
  478. /* print frame summary.
  479. * MAC addresses show just the last byte (for brevity),
  480. * but you can hack it to show more, if you'd like to. */
  481. if (dataframe)
  482. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  483. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  484. title, le16_to_cpu(fc), header->addr1[5],
  485. length, rssi, channel, rate);
  486. else {
  487. /* src/dst addresses assume managed mode */
  488. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  489. "src=0x%02x, rssi=%u, tim=%lu usec, "
  490. "phy=0x%02x, chnl=%d\n",
  491. title, le16_to_cpu(fc), header->addr1[5],
  492. header->addr3[5], rssi,
  493. tsf_low - priv->scan_start_tsf,
  494. phy_flags, channel);
  495. }
  496. }
  497. if (print_dump)
  498. iwl3945_print_hex_dump(IWL_DL_RX, data, length);
  499. }
  500. #else
  501. static inline void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  502. struct iwl3945_rx_packet *pkt,
  503. struct ieee80211_hdr *header, int group100)
  504. {
  505. }
  506. #endif
  507. /* This is necessary only for a number of statistics, see the caller. */
  508. static int iwl3945_is_network_packet(struct iwl3945_priv *priv,
  509. struct ieee80211_hdr *header)
  510. {
  511. /* Filter incoming packets to determine if they are targeted toward
  512. * this network, discarding packets coming from ourselves */
  513. switch (priv->iw_mode) {
  514. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  515. /* packets to our IBSS update information */
  516. return !compare_ether_addr(header->addr3, priv->bssid);
  517. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  518. /* packets to our IBSS update information */
  519. return !compare_ether_addr(header->addr2, priv->bssid);
  520. default:
  521. return 1;
  522. }
  523. }
  524. static void iwl3945_pass_packet_to_mac80211(struct iwl3945_priv *priv,
  525. struct iwl3945_rx_mem_buffer *rxb,
  526. struct ieee80211_rx_status *stats)
  527. {
  528. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  529. #ifdef CONFIG_IWL3945_LEDS
  530. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  531. #endif
  532. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  533. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  534. short len = le16_to_cpu(rx_hdr->len);
  535. /* We received data from the HW, so stop the watchdog */
  536. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  537. IWL_DEBUG_DROP("Corruption detected!\n");
  538. return;
  539. }
  540. /* We only process data packets if the interface is open */
  541. if (unlikely(!priv->is_open)) {
  542. IWL_DEBUG_DROP_LIMIT
  543. ("Dropping packet while interface is not open.\n");
  544. return;
  545. }
  546. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  547. /* Set the size of the skb to the size of the frame */
  548. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  549. if (iwl3945_param_hwcrypto)
  550. iwl3945_set_decrypted_flag(priv, rxb->skb,
  551. le32_to_cpu(rx_end->status), stats);
  552. #ifdef CONFIG_IWL3945_LEDS
  553. if (ieee80211_is_data(hdr->frame_control))
  554. priv->rxtxpackets += len;
  555. #endif
  556. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  557. rxb->skb = NULL;
  558. }
  559. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  560. static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
  561. struct iwl3945_rx_mem_buffer *rxb)
  562. {
  563. struct ieee80211_hdr *header;
  564. struct ieee80211_rx_status rx_status;
  565. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  566. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  567. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  568. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  569. int snr;
  570. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  571. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  572. u8 network_packet;
  573. rx_status.flag = 0;
  574. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  575. rx_status.freq =
  576. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  577. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  578. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  579. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  580. if (rx_status.band == IEEE80211_BAND_5GHZ)
  581. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  582. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  583. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  584. /* set the preamble flag if appropriate */
  585. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  586. rx_status.flag |= RX_FLAG_SHORTPRE;
  587. if ((unlikely(rx_stats->phy_count > 20))) {
  588. IWL_DEBUG_DROP
  589. ("dsp size out of range [0,20]: "
  590. "%d/n", rx_stats->phy_count);
  591. return;
  592. }
  593. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  594. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  595. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  596. return;
  597. }
  598. /* Convert 3945's rssi indicator to dBm */
  599. rx_status.signal = rx_stats->rssi - IWL_RSSI_OFFSET;
  600. /* Set default noise value to -127 */
  601. if (priv->last_rx_noise == 0)
  602. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  603. /* 3945 provides noise info for OFDM frames only.
  604. * sig_avg and noise_diff are measured by the 3945's digital signal
  605. * processor (DSP), and indicate linear levels of signal level and
  606. * distortion/noise within the packet preamble after
  607. * automatic gain control (AGC). sig_avg should stay fairly
  608. * constant if the radio's AGC is working well.
  609. * Since these values are linear (not dB or dBm), linear
  610. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  611. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  612. * to obtain noise level in dBm.
  613. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  614. if (rx_stats_noise_diff) {
  615. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  616. rx_status.noise = rx_status.signal -
  617. iwl3945_calc_db_from_ratio(snr);
  618. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  619. rx_status.noise);
  620. /* If noise info not available, calculate signal quality indicator (%)
  621. * using just the dBm signal level. */
  622. } else {
  623. rx_status.noise = priv->last_rx_noise;
  624. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  625. }
  626. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  627. rx_status.signal, rx_status.noise, rx_status.qual,
  628. rx_stats_sig_avg, rx_stats_noise_diff);
  629. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  630. network_packet = iwl3945_is_network_packet(priv, header);
  631. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  632. network_packet ? '*' : ' ',
  633. le16_to_cpu(rx_hdr->channel),
  634. rx_status.signal, rx_status.signal,
  635. rx_status.noise, rx_status.rate_idx);
  636. #ifdef CONFIG_IWL3945_DEBUG
  637. if (iwl3945_debug_level & (IWL_DL_RX))
  638. /* Set "1" to report good data frames in groups of 100 */
  639. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  640. #endif
  641. if (network_packet) {
  642. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  643. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  644. priv->last_rx_rssi = rx_status.signal;
  645. priv->last_rx_noise = rx_status.noise;
  646. }
  647. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  648. }
  649. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
  650. dma_addr_t addr, u16 len)
  651. {
  652. int count;
  653. u32 pad;
  654. struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
  655. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  656. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  657. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  658. IWL_ERROR("Error can not send more than %d chunks\n",
  659. NUM_TFD_CHUNKS);
  660. return -EINVAL;
  661. }
  662. tfd->pa[count].addr = cpu_to_le32(addr);
  663. tfd->pa[count].len = cpu_to_le32(len);
  664. count++;
  665. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  666. TFD_CTL_PAD_SET(pad));
  667. return 0;
  668. }
  669. /**
  670. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  671. *
  672. * Does NOT advance any indexes
  673. */
  674. int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  675. {
  676. struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
  677. struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  678. struct pci_dev *dev = priv->pci_dev;
  679. int i;
  680. int counter;
  681. /* classify bd */
  682. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  683. /* nothing to cleanup after for host commands */
  684. return 0;
  685. /* sanity check */
  686. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  687. if (counter > NUM_TFD_CHUNKS) {
  688. IWL_ERROR("Too many chunks: %i\n", counter);
  689. /* @todo issue fatal error, it is quite serious situation */
  690. return 0;
  691. }
  692. /* unmap chunks if any */
  693. for (i = 1; i < counter; i++) {
  694. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  695. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  696. if (txq->txb[txq->q.read_ptr].skb[0]) {
  697. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  698. if (txq->txb[txq->q.read_ptr].skb[0]) {
  699. /* Can be called from interrupt context */
  700. dev_kfree_skb_any(skb);
  701. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  702. }
  703. }
  704. }
  705. return 0;
  706. }
  707. u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
  708. {
  709. int i;
  710. int ret = IWL_INVALID_STATION;
  711. unsigned long flags;
  712. spin_lock_irqsave(&priv->sta_lock, flags);
  713. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  714. if ((priv->stations[i].used) &&
  715. (!compare_ether_addr
  716. (priv->stations[i].sta.sta.addr, addr))) {
  717. ret = i;
  718. goto out;
  719. }
  720. IWL_DEBUG_INFO("can not find STA %pM (total %d)\n",
  721. addr, priv->num_stations);
  722. out:
  723. spin_unlock_irqrestore(&priv->sta_lock, flags);
  724. return ret;
  725. }
  726. /**
  727. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  728. *
  729. */
  730. void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
  731. struct iwl3945_cmd *cmd,
  732. struct ieee80211_tx_info *info,
  733. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  734. {
  735. unsigned long flags;
  736. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  737. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  738. u16 rate_mask;
  739. int rate;
  740. u8 rts_retry_limit;
  741. u8 data_retry_limit;
  742. __le32 tx_flags;
  743. __le16 fc = hdr->frame_control;
  744. rate = iwl3945_rates[rate_index].plcp;
  745. tx_flags = cmd->cmd.tx.tx_flags;
  746. /* We need to figure out how to get the sta->supp_rates while
  747. * in this running context */
  748. rate_mask = IWL_RATES_MASK;
  749. spin_lock_irqsave(&priv->sta_lock, flags);
  750. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  751. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  752. (sta_id != priv->hw_setting.bcast_sta_id) &&
  753. (sta_id != IWL_MULTICAST_ID))
  754. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  755. spin_unlock_irqrestore(&priv->sta_lock, flags);
  756. if (tx_id >= IWL_CMD_QUEUE_NUM)
  757. rts_retry_limit = 3;
  758. else
  759. rts_retry_limit = 7;
  760. if (ieee80211_is_probe_resp(fc)) {
  761. data_retry_limit = 3;
  762. if (data_retry_limit < rts_retry_limit)
  763. rts_retry_limit = data_retry_limit;
  764. } else
  765. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  766. if (priv->data_retry_limit != -1)
  767. data_retry_limit = priv->data_retry_limit;
  768. if (ieee80211_is_mgmt(fc)) {
  769. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  770. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  771. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  772. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  773. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  774. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  775. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  776. tx_flags |= TX_CMD_FLG_CTS_MSK;
  777. }
  778. break;
  779. default:
  780. break;
  781. }
  782. }
  783. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  784. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  785. cmd->cmd.tx.rate = rate;
  786. cmd->cmd.tx.tx_flags = tx_flags;
  787. /* OFDM */
  788. cmd->cmd.tx.supp_rates[0] =
  789. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  790. /* CCK */
  791. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  792. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  793. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  794. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  795. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  796. }
  797. u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  798. {
  799. unsigned long flags_spin;
  800. struct iwl3945_station_entry *station;
  801. if (sta_id == IWL_INVALID_STATION)
  802. return IWL_INVALID_STATION;
  803. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  804. station = &priv->stations[sta_id];
  805. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  806. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  807. station->current_rate.rate_n_flags = tx_rate;
  808. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  809. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  810. iwl3945_send_add_station(priv, &station->sta, flags);
  811. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  812. sta_id, tx_rate);
  813. return sta_id;
  814. }
  815. static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
  816. {
  817. int rc;
  818. unsigned long flags;
  819. spin_lock_irqsave(&priv->lock, flags);
  820. rc = iwl3945_grab_nic_access(priv);
  821. if (rc) {
  822. spin_unlock_irqrestore(&priv->lock, flags);
  823. return rc;
  824. }
  825. if (!pwr_max) {
  826. u32 val;
  827. rc = pci_read_config_dword(priv->pci_dev,
  828. PCI_POWER_SOURCE, &val);
  829. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  830. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  831. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  832. ~APMG_PS_CTRL_MSK_PWR_SRC);
  833. iwl3945_release_nic_access(priv);
  834. iwl3945_poll_bit(priv, CSR_GPIO_IN,
  835. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  836. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  837. } else
  838. iwl3945_release_nic_access(priv);
  839. } else {
  840. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  841. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  842. ~APMG_PS_CTRL_MSK_PWR_SRC);
  843. iwl3945_release_nic_access(priv);
  844. iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  845. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  846. }
  847. spin_unlock_irqrestore(&priv->lock, flags);
  848. return rc;
  849. }
  850. static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  851. {
  852. int rc;
  853. unsigned long flags;
  854. spin_lock_irqsave(&priv->lock, flags);
  855. rc = iwl3945_grab_nic_access(priv);
  856. if (rc) {
  857. spin_unlock_irqrestore(&priv->lock, flags);
  858. return rc;
  859. }
  860. iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  861. iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  862. priv->hw_setting.shared_phys +
  863. offsetof(struct iwl3945_shared, rx_read_ptr[0]));
  864. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  865. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
  866. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  867. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  868. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  869. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  870. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  871. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  872. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  873. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  874. /* fake read to flush all prev I/O */
  875. iwl3945_read_direct32(priv, FH_RSSR_CTRL);
  876. iwl3945_release_nic_access(priv);
  877. spin_unlock_irqrestore(&priv->lock, flags);
  878. return 0;
  879. }
  880. static int iwl3945_tx_reset(struct iwl3945_priv *priv)
  881. {
  882. int rc;
  883. unsigned long flags;
  884. spin_lock_irqsave(&priv->lock, flags);
  885. rc = iwl3945_grab_nic_access(priv);
  886. if (rc) {
  887. spin_unlock_irqrestore(&priv->lock, flags);
  888. return rc;
  889. }
  890. /* bypass mode */
  891. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  892. /* RA 0 is active */
  893. iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  894. /* all 6 fifo are active */
  895. iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  896. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  897. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  898. iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  899. iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  900. iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
  901. priv->hw_setting.shared_phys);
  902. iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  903. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  904. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  905. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  906. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  907. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  908. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  909. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  910. iwl3945_release_nic_access(priv);
  911. spin_unlock_irqrestore(&priv->lock, flags);
  912. return 0;
  913. }
  914. /**
  915. * iwl3945_txq_ctx_reset - Reset TX queue context
  916. *
  917. * Destroys all DMA structures and initialize them again
  918. */
  919. static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
  920. {
  921. int rc;
  922. int txq_id, slots_num;
  923. iwl3945_hw_txq_ctx_free(priv);
  924. /* Tx CMD queue */
  925. rc = iwl3945_tx_reset(priv);
  926. if (rc)
  927. goto error;
  928. /* Tx queue(s) */
  929. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  930. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  931. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  932. rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  933. txq_id);
  934. if (rc) {
  935. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  936. goto error;
  937. }
  938. }
  939. return rc;
  940. error:
  941. iwl3945_hw_txq_ctx_free(priv);
  942. return rc;
  943. }
  944. int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
  945. {
  946. u8 rev_id;
  947. int rc;
  948. unsigned long flags;
  949. struct iwl3945_rx_queue *rxq = &priv->rxq;
  950. iwl3945_power_init_handle(priv);
  951. spin_lock_irqsave(&priv->lock, flags);
  952. iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
  953. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  954. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  955. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  956. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  957. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  958. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  959. if (rc < 0) {
  960. spin_unlock_irqrestore(&priv->lock, flags);
  961. IWL_DEBUG_INFO("Failed to init the card\n");
  962. return rc;
  963. }
  964. rc = iwl3945_grab_nic_access(priv);
  965. if (rc) {
  966. spin_unlock_irqrestore(&priv->lock, flags);
  967. return rc;
  968. }
  969. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  970. APMG_CLK_VAL_DMA_CLK_RQT |
  971. APMG_CLK_VAL_BSM_CLK_RQT);
  972. udelay(20);
  973. iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  974. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  975. iwl3945_release_nic_access(priv);
  976. spin_unlock_irqrestore(&priv->lock, flags);
  977. /* Determine HW type */
  978. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  979. if (rc)
  980. return rc;
  981. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  982. iwl3945_nic_set_pwr_src(priv, 1);
  983. spin_lock_irqsave(&priv->lock, flags);
  984. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  985. IWL_DEBUG_INFO("RTP type \n");
  986. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  987. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  988. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  989. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  990. } else {
  991. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  992. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  993. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  994. }
  995. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  996. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  997. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  998. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  999. } else
  1000. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  1001. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  1002. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1003. priv->eeprom.board_revision);
  1004. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1005. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1006. } else {
  1007. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1008. priv->eeprom.board_revision);
  1009. iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  1010. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1011. }
  1012. if (priv->eeprom.almgor_m_version <= 1) {
  1013. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1014. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  1015. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1016. priv->eeprom.almgor_m_version);
  1017. } else {
  1018. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1019. priv->eeprom.almgor_m_version);
  1020. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1021. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1022. }
  1023. spin_unlock_irqrestore(&priv->lock, flags);
  1024. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1025. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1026. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1027. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1028. /* Allocate the RX queue, or reset if it is already allocated */
  1029. if (!rxq->bd) {
  1030. rc = iwl3945_rx_queue_alloc(priv);
  1031. if (rc) {
  1032. IWL_ERROR("Unable to initialize Rx queue\n");
  1033. return -ENOMEM;
  1034. }
  1035. } else
  1036. iwl3945_rx_queue_reset(priv, rxq);
  1037. iwl3945_rx_replenish(priv);
  1038. iwl3945_rx_init(priv, rxq);
  1039. spin_lock_irqsave(&priv->lock, flags);
  1040. /* Look at using this instead:
  1041. rxq->need_update = 1;
  1042. iwl3945_rx_queue_update_write_ptr(priv, rxq);
  1043. */
  1044. rc = iwl3945_grab_nic_access(priv);
  1045. if (rc) {
  1046. spin_unlock_irqrestore(&priv->lock, flags);
  1047. return rc;
  1048. }
  1049. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  1050. iwl3945_release_nic_access(priv);
  1051. spin_unlock_irqrestore(&priv->lock, flags);
  1052. rc = iwl3945_txq_ctx_reset(priv);
  1053. if (rc)
  1054. return rc;
  1055. set_bit(STATUS_INIT, &priv->status);
  1056. return 0;
  1057. }
  1058. /**
  1059. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1060. *
  1061. * Destroy all TX DMA queues and structures
  1062. */
  1063. void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
  1064. {
  1065. int txq_id;
  1066. /* Tx queues */
  1067. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1068. iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
  1069. }
  1070. void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
  1071. {
  1072. int queue;
  1073. unsigned long flags;
  1074. spin_lock_irqsave(&priv->lock, flags);
  1075. if (iwl3945_grab_nic_access(priv)) {
  1076. spin_unlock_irqrestore(&priv->lock, flags);
  1077. iwl3945_hw_txq_ctx_free(priv);
  1078. return;
  1079. }
  1080. /* stop SCD */
  1081. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1082. /* reset TFD queues */
  1083. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  1084. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  1085. iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  1086. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  1087. 1000);
  1088. }
  1089. iwl3945_release_nic_access(priv);
  1090. spin_unlock_irqrestore(&priv->lock, flags);
  1091. iwl3945_hw_txq_ctx_free(priv);
  1092. }
  1093. int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
  1094. {
  1095. int rc = 0;
  1096. u32 reg_val;
  1097. unsigned long flags;
  1098. spin_lock_irqsave(&priv->lock, flags);
  1099. /* set stop master bit */
  1100. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1101. reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
  1102. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  1103. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  1104. IWL_DEBUG_INFO("Card in power save, master is already "
  1105. "stopped\n");
  1106. else {
  1107. rc = iwl3945_poll_bit(priv, CSR_RESET,
  1108. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1109. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1110. if (rc < 0) {
  1111. spin_unlock_irqrestore(&priv->lock, flags);
  1112. return rc;
  1113. }
  1114. }
  1115. spin_unlock_irqrestore(&priv->lock, flags);
  1116. IWL_DEBUG_INFO("stop master\n");
  1117. return rc;
  1118. }
  1119. int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
  1120. {
  1121. int rc;
  1122. unsigned long flags;
  1123. iwl3945_hw_nic_stop_master(priv);
  1124. spin_lock_irqsave(&priv->lock, flags);
  1125. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1126. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1127. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1128. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1129. rc = iwl3945_grab_nic_access(priv);
  1130. if (!rc) {
  1131. iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
  1132. APMG_CLK_VAL_BSM_CLK_RQT);
  1133. udelay(10);
  1134. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  1135. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1136. iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1137. iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
  1138. 0xFFFFFFFF);
  1139. /* enable DMA */
  1140. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1141. APMG_CLK_VAL_DMA_CLK_RQT |
  1142. APMG_CLK_VAL_BSM_CLK_RQT);
  1143. udelay(10);
  1144. iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1145. APMG_PS_CTRL_VAL_RESET_REQ);
  1146. udelay(5);
  1147. iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1148. APMG_PS_CTRL_VAL_RESET_REQ);
  1149. iwl3945_release_nic_access(priv);
  1150. }
  1151. /* Clear the 'host command active' bit... */
  1152. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1153. wake_up_interruptible(&priv->wait_command_queue);
  1154. spin_unlock_irqrestore(&priv->lock, flags);
  1155. return rc;
  1156. }
  1157. /**
  1158. * iwl3945_hw_reg_adjust_power_by_temp
  1159. * return index delta into power gain settings table
  1160. */
  1161. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1162. {
  1163. return (new_reading - old_reading) * (-11) / 100;
  1164. }
  1165. /**
  1166. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1167. */
  1168. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1169. {
  1170. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1171. }
  1172. int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
  1173. {
  1174. return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
  1175. }
  1176. /**
  1177. * iwl3945_hw_reg_txpower_get_temperature
  1178. * get the current temperature by reading from NIC
  1179. */
  1180. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
  1181. {
  1182. int temperature;
  1183. temperature = iwl3945_hw_get_temperature(priv);
  1184. /* driver's okay range is -260 to +25.
  1185. * human readable okay range is 0 to +285 */
  1186. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1187. /* handle insane temp reading */
  1188. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1189. IWL_ERROR("Error bad temperature value %d\n", temperature);
  1190. /* if really really hot(?),
  1191. * substitute the 3rd band/group's temp measured at factory */
  1192. if (priv->last_temperature > 100)
  1193. temperature = priv->eeprom.groups[2].temperature;
  1194. else /* else use most recent "sane" value from driver */
  1195. temperature = priv->last_temperature;
  1196. }
  1197. return temperature; /* raw, not "human readable" */
  1198. }
  1199. /* Adjust Txpower only if temperature variance is greater than threshold.
  1200. *
  1201. * Both are lower than older versions' 9 degrees */
  1202. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1203. /**
  1204. * is_temp_calib_needed - determines if new calibration is needed
  1205. *
  1206. * records new temperature in tx_mgr->temperature.
  1207. * replaces tx_mgr->last_temperature *only* if calib needed
  1208. * (assumes caller will actually do the calibration!). */
  1209. static int is_temp_calib_needed(struct iwl3945_priv *priv)
  1210. {
  1211. int temp_diff;
  1212. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1213. temp_diff = priv->temperature - priv->last_temperature;
  1214. /* get absolute value */
  1215. if (temp_diff < 0) {
  1216. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1217. temp_diff = -temp_diff;
  1218. } else if (temp_diff == 0)
  1219. IWL_DEBUG_POWER("Same temp,\n");
  1220. else
  1221. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1222. /* if we don't need calibration, *don't* update last_temperature */
  1223. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1224. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1225. return 0;
  1226. }
  1227. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1228. /* assume that caller will actually do calib ...
  1229. * update the "last temperature" value */
  1230. priv->last_temperature = priv->temperature;
  1231. return 1;
  1232. }
  1233. #define IWL_MAX_GAIN_ENTRIES 78
  1234. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1235. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1236. /* radio and DSP power table, each step is 1/2 dB.
  1237. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1238. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1239. {
  1240. {251, 127}, /* 2.4 GHz, highest power */
  1241. {251, 127},
  1242. {251, 127},
  1243. {251, 127},
  1244. {251, 125},
  1245. {251, 110},
  1246. {251, 105},
  1247. {251, 98},
  1248. {187, 125},
  1249. {187, 115},
  1250. {187, 108},
  1251. {187, 99},
  1252. {243, 119},
  1253. {243, 111},
  1254. {243, 105},
  1255. {243, 97},
  1256. {243, 92},
  1257. {211, 106},
  1258. {211, 100},
  1259. {179, 120},
  1260. {179, 113},
  1261. {179, 107},
  1262. {147, 125},
  1263. {147, 119},
  1264. {147, 112},
  1265. {147, 106},
  1266. {147, 101},
  1267. {147, 97},
  1268. {147, 91},
  1269. {115, 107},
  1270. {235, 121},
  1271. {235, 115},
  1272. {235, 109},
  1273. {203, 127},
  1274. {203, 121},
  1275. {203, 115},
  1276. {203, 108},
  1277. {203, 102},
  1278. {203, 96},
  1279. {203, 92},
  1280. {171, 110},
  1281. {171, 104},
  1282. {171, 98},
  1283. {139, 116},
  1284. {227, 125},
  1285. {227, 119},
  1286. {227, 113},
  1287. {227, 107},
  1288. {227, 101},
  1289. {227, 96},
  1290. {195, 113},
  1291. {195, 106},
  1292. {195, 102},
  1293. {195, 95},
  1294. {163, 113},
  1295. {163, 106},
  1296. {163, 102},
  1297. {163, 95},
  1298. {131, 113},
  1299. {131, 106},
  1300. {131, 102},
  1301. {131, 95},
  1302. {99, 113},
  1303. {99, 106},
  1304. {99, 102},
  1305. {99, 95},
  1306. {67, 113},
  1307. {67, 106},
  1308. {67, 102},
  1309. {67, 95},
  1310. {35, 113},
  1311. {35, 106},
  1312. {35, 102},
  1313. {35, 95},
  1314. {3, 113},
  1315. {3, 106},
  1316. {3, 102},
  1317. {3, 95} }, /* 2.4 GHz, lowest power */
  1318. {
  1319. {251, 127}, /* 5.x GHz, highest power */
  1320. {251, 120},
  1321. {251, 114},
  1322. {219, 119},
  1323. {219, 101},
  1324. {187, 113},
  1325. {187, 102},
  1326. {155, 114},
  1327. {155, 103},
  1328. {123, 117},
  1329. {123, 107},
  1330. {123, 99},
  1331. {123, 92},
  1332. {91, 108},
  1333. {59, 125},
  1334. {59, 118},
  1335. {59, 109},
  1336. {59, 102},
  1337. {59, 96},
  1338. {59, 90},
  1339. {27, 104},
  1340. {27, 98},
  1341. {27, 92},
  1342. {115, 118},
  1343. {115, 111},
  1344. {115, 104},
  1345. {83, 126},
  1346. {83, 121},
  1347. {83, 113},
  1348. {83, 105},
  1349. {83, 99},
  1350. {51, 118},
  1351. {51, 111},
  1352. {51, 104},
  1353. {51, 98},
  1354. {19, 116},
  1355. {19, 109},
  1356. {19, 102},
  1357. {19, 98},
  1358. {19, 93},
  1359. {171, 113},
  1360. {171, 107},
  1361. {171, 99},
  1362. {139, 120},
  1363. {139, 113},
  1364. {139, 107},
  1365. {139, 99},
  1366. {107, 120},
  1367. {107, 113},
  1368. {107, 107},
  1369. {107, 99},
  1370. {75, 120},
  1371. {75, 113},
  1372. {75, 107},
  1373. {75, 99},
  1374. {43, 120},
  1375. {43, 113},
  1376. {43, 107},
  1377. {43, 99},
  1378. {11, 120},
  1379. {11, 113},
  1380. {11, 107},
  1381. {11, 99},
  1382. {131, 107},
  1383. {131, 99},
  1384. {99, 120},
  1385. {99, 113},
  1386. {99, 107},
  1387. {99, 99},
  1388. {67, 120},
  1389. {67, 113},
  1390. {67, 107},
  1391. {67, 99},
  1392. {35, 120},
  1393. {35, 113},
  1394. {35, 107},
  1395. {35, 99},
  1396. {3, 120} } /* 5.x GHz, lowest power */
  1397. };
  1398. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1399. {
  1400. if (index < 0)
  1401. return 0;
  1402. if (index >= IWL_MAX_GAIN_ENTRIES)
  1403. return IWL_MAX_GAIN_ENTRIES - 1;
  1404. return (u8) index;
  1405. }
  1406. /* Kick off thermal recalibration check every 60 seconds */
  1407. #define REG_RECALIB_PERIOD (60)
  1408. /**
  1409. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1410. *
  1411. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1412. * or 6 Mbit (OFDM) rates.
  1413. */
  1414. static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
  1415. s32 rate_index, const s8 *clip_pwrs,
  1416. struct iwl3945_channel_info *ch_info,
  1417. int band_index)
  1418. {
  1419. struct iwl3945_scan_power_info *scan_power_info;
  1420. s8 power;
  1421. u8 power_index;
  1422. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1423. /* use this channel group's 6Mbit clipping/saturation pwr,
  1424. * but cap at regulatory scan power restriction (set during init
  1425. * based on eeprom channel data) for this channel. */
  1426. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1427. /* further limit to user's max power preference.
  1428. * FIXME: Other spectrum management power limitations do not
  1429. * seem to apply?? */
  1430. power = min(power, priv->user_txpower_limit);
  1431. scan_power_info->requested_power = power;
  1432. /* find difference between new scan *power* and current "normal"
  1433. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1434. * current "normal" temperature-compensated Tx power *index* for
  1435. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1436. * *index*. */
  1437. power_index = ch_info->power_info[rate_index].power_table_index
  1438. - (power - ch_info->power_info
  1439. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1440. /* store reference index that we use when adjusting *all* scan
  1441. * powers. So we can accommodate user (all channel) or spectrum
  1442. * management (single channel) power changes "between" temperature
  1443. * feedback compensation procedures.
  1444. * don't force fit this reference index into gain table; it may be a
  1445. * negative number. This will help avoid errors when we're at
  1446. * the lower bounds (highest gains, for warmest temperatures)
  1447. * of the table. */
  1448. /* don't exceed table bounds for "real" setting */
  1449. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1450. scan_power_info->power_table_index = power_index;
  1451. scan_power_info->tpc.tx_gain =
  1452. power_gain_table[band_index][power_index].tx_gain;
  1453. scan_power_info->tpc.dsp_atten =
  1454. power_gain_table[band_index][power_index].dsp_atten;
  1455. }
  1456. /**
  1457. * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1458. *
  1459. * Configures power settings for all rates for the current channel,
  1460. * using values from channel info struct, and send to NIC
  1461. */
  1462. int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
  1463. {
  1464. int rate_idx, i;
  1465. const struct iwl3945_channel_info *ch_info = NULL;
  1466. struct iwl3945_txpowertable_cmd txpower = {
  1467. .channel = priv->active_rxon.channel,
  1468. };
  1469. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1470. ch_info = iwl3945_get_channel_info(priv,
  1471. priv->band,
  1472. le16_to_cpu(priv->active_rxon.channel));
  1473. if (!ch_info) {
  1474. IWL_ERROR
  1475. ("Failed to get channel info for channel %d [%d]\n",
  1476. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1477. return -EINVAL;
  1478. }
  1479. if (!is_channel_valid(ch_info)) {
  1480. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1481. "non-Tx channel.\n");
  1482. return 0;
  1483. }
  1484. /* fill cmd with power settings for all rates for current channel */
  1485. /* Fill OFDM rate */
  1486. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1487. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1488. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1489. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1490. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1491. le16_to_cpu(txpower.channel),
  1492. txpower.band,
  1493. txpower.power[i].tpc.tx_gain,
  1494. txpower.power[i].tpc.dsp_atten,
  1495. txpower.power[i].rate);
  1496. }
  1497. /* Fill CCK rates */
  1498. for (rate_idx = IWL_FIRST_CCK_RATE;
  1499. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1500. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1501. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1502. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1503. le16_to_cpu(txpower.channel),
  1504. txpower.band,
  1505. txpower.power[i].tpc.tx_gain,
  1506. txpower.power[i].tpc.dsp_atten,
  1507. txpower.power[i].rate);
  1508. }
  1509. return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1510. sizeof(struct iwl3945_txpowertable_cmd), &txpower);
  1511. }
  1512. /**
  1513. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1514. * @ch_info: Channel to update. Uses power_info.requested_power.
  1515. *
  1516. * Replace requested_power and base_power_index ch_info fields for
  1517. * one channel.
  1518. *
  1519. * Called if user or spectrum management changes power preferences.
  1520. * Takes into account h/w and modulation limitations (clip power).
  1521. *
  1522. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1523. *
  1524. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1525. * properly fill out the scan powers, and actual h/w gain settings,
  1526. * and send changes to NIC
  1527. */
  1528. static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
  1529. struct iwl3945_channel_info *ch_info)
  1530. {
  1531. struct iwl3945_channel_power_info *power_info;
  1532. int power_changed = 0;
  1533. int i;
  1534. const s8 *clip_pwrs;
  1535. int power;
  1536. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1537. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1538. /* Get this channel's rate-to-current-power settings table */
  1539. power_info = ch_info->power_info;
  1540. /* update OFDM Txpower settings */
  1541. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1542. i++, ++power_info) {
  1543. int delta_idx;
  1544. /* limit new power to be no more than h/w capability */
  1545. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1546. if (power == power_info->requested_power)
  1547. continue;
  1548. /* find difference between old and new requested powers,
  1549. * update base (non-temp-compensated) power index */
  1550. delta_idx = (power - power_info->requested_power) * 2;
  1551. power_info->base_power_index -= delta_idx;
  1552. /* save new requested power value */
  1553. power_info->requested_power = power;
  1554. power_changed = 1;
  1555. }
  1556. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1557. * ... all CCK power settings for a given channel are the *same*. */
  1558. if (power_changed) {
  1559. power =
  1560. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1561. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1562. /* do all CCK rates' iwl3945_channel_power_info structures */
  1563. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1564. power_info->requested_power = power;
  1565. power_info->base_power_index =
  1566. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1567. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1568. ++power_info;
  1569. }
  1570. }
  1571. return 0;
  1572. }
  1573. /**
  1574. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1575. *
  1576. * NOTE: Returned power limit may be less (but not more) than requested,
  1577. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1578. * (no consideration for h/w clipping limitations).
  1579. */
  1580. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
  1581. {
  1582. s8 max_power;
  1583. #if 0
  1584. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1585. if (ch_info->tgd_data.max_power != 0)
  1586. max_power = min(ch_info->tgd_data.max_power,
  1587. ch_info->eeprom.max_power_avg);
  1588. /* else just use EEPROM limits */
  1589. else
  1590. #endif
  1591. max_power = ch_info->eeprom.max_power_avg;
  1592. return min(max_power, ch_info->max_power_avg);
  1593. }
  1594. /**
  1595. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1596. *
  1597. * Compensate txpower settings of *all* channels for temperature.
  1598. * This only accounts for the difference between current temperature
  1599. * and the factory calibration temperatures, and bases the new settings
  1600. * on the channel's base_power_index.
  1601. *
  1602. * If RxOn is "associated", this sends the new Txpower to NIC!
  1603. */
  1604. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
  1605. {
  1606. struct iwl3945_channel_info *ch_info = NULL;
  1607. int delta_index;
  1608. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1609. u8 a_band;
  1610. u8 rate_index;
  1611. u8 scan_tbl_index;
  1612. u8 i;
  1613. int ref_temp;
  1614. int temperature = priv->temperature;
  1615. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1616. for (i = 0; i < priv->channel_count; i++) {
  1617. ch_info = &priv->channel_info[i];
  1618. a_band = is_channel_a_band(ch_info);
  1619. /* Get this chnlgrp's factory calibration temperature */
  1620. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1621. temperature;
  1622. /* get power index adjustment based on current and factory
  1623. * temps */
  1624. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1625. ref_temp);
  1626. /* set tx power value for all rates, OFDM and CCK */
  1627. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1628. rate_index++) {
  1629. int power_idx =
  1630. ch_info->power_info[rate_index].base_power_index;
  1631. /* temperature compensate */
  1632. power_idx += delta_index;
  1633. /* stay within table range */
  1634. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1635. ch_info->power_info[rate_index].
  1636. power_table_index = (u8) power_idx;
  1637. ch_info->power_info[rate_index].tpc =
  1638. power_gain_table[a_band][power_idx];
  1639. }
  1640. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1641. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1642. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1643. for (scan_tbl_index = 0;
  1644. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1645. s32 actual_index = (scan_tbl_index == 0) ?
  1646. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1647. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1648. actual_index, clip_pwrs,
  1649. ch_info, a_band);
  1650. }
  1651. }
  1652. /* send Txpower command for current channel to ucode */
  1653. return iwl3945_hw_reg_send_txpower(priv);
  1654. }
  1655. int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
  1656. {
  1657. struct iwl3945_channel_info *ch_info;
  1658. s8 max_power;
  1659. u8 a_band;
  1660. u8 i;
  1661. if (priv->user_txpower_limit == power) {
  1662. IWL_DEBUG_POWER("Requested Tx power same as current "
  1663. "limit: %ddBm.\n", power);
  1664. return 0;
  1665. }
  1666. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1667. priv->user_txpower_limit = power;
  1668. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1669. for (i = 0; i < priv->channel_count; i++) {
  1670. ch_info = &priv->channel_info[i];
  1671. a_band = is_channel_a_band(ch_info);
  1672. /* find minimum power of all user and regulatory constraints
  1673. * (does not consider h/w clipping limitations) */
  1674. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1675. max_power = min(power, max_power);
  1676. if (max_power != ch_info->curr_txpow) {
  1677. ch_info->curr_txpow = max_power;
  1678. /* this considers the h/w clipping limitations */
  1679. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1680. }
  1681. }
  1682. /* update txpower settings for all channels,
  1683. * send to NIC if associated. */
  1684. is_temp_calib_needed(priv);
  1685. iwl3945_hw_reg_comp_txpower_temp(priv);
  1686. return 0;
  1687. }
  1688. /* will add 3945 channel switch cmd handling later */
  1689. int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
  1690. {
  1691. return 0;
  1692. }
  1693. /**
  1694. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1695. *
  1696. * -- reset periodic timer
  1697. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1698. * -- correct coeffs for temp (can reset temp timer)
  1699. * -- save this temp as "last",
  1700. * -- send new set of gain settings to NIC
  1701. * NOTE: This should continue working, even when we're not associated,
  1702. * so we can keep our internal table of scan powers current. */
  1703. void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
  1704. {
  1705. /* This will kick in the "brute force"
  1706. * iwl3945_hw_reg_comp_txpower_temp() below */
  1707. if (!is_temp_calib_needed(priv))
  1708. goto reschedule;
  1709. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1710. * This is based *only* on current temperature,
  1711. * ignoring any previous power measurements */
  1712. iwl3945_hw_reg_comp_txpower_temp(priv);
  1713. reschedule:
  1714. queue_delayed_work(priv->workqueue,
  1715. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1716. }
  1717. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1718. {
  1719. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
  1720. thermal_periodic.work);
  1721. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1722. return;
  1723. mutex_lock(&priv->mutex);
  1724. iwl3945_reg_txpower_periodic(priv);
  1725. mutex_unlock(&priv->mutex);
  1726. }
  1727. /**
  1728. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1729. * for the channel.
  1730. *
  1731. * This function is used when initializing channel-info structs.
  1732. *
  1733. * NOTE: These channel groups do *NOT* match the bands above!
  1734. * These channel groups are based on factory-tested channels;
  1735. * on A-band, EEPROM's "group frequency" entries represent the top
  1736. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1737. */
  1738. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
  1739. const struct iwl3945_channel_info *ch_info)
  1740. {
  1741. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1742. u8 group;
  1743. u16 group_index = 0; /* based on factory calib frequencies */
  1744. u8 grp_channel;
  1745. /* Find the group index for the channel ... don't use index 1(?) */
  1746. if (is_channel_a_band(ch_info)) {
  1747. for (group = 1; group < 5; group++) {
  1748. grp_channel = ch_grp[group].group_channel;
  1749. if (ch_info->channel <= grp_channel) {
  1750. group_index = group;
  1751. break;
  1752. }
  1753. }
  1754. /* group 4 has a few channels *above* its factory cal freq */
  1755. if (group == 5)
  1756. group_index = 4;
  1757. } else
  1758. group_index = 0; /* 2.4 GHz, group 0 */
  1759. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1760. group_index);
  1761. return group_index;
  1762. }
  1763. /**
  1764. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1765. *
  1766. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1767. * into radio/DSP gain settings table for requested power.
  1768. */
  1769. static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
  1770. s8 requested_power,
  1771. s32 setting_index, s32 *new_index)
  1772. {
  1773. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1774. s32 index0, index1;
  1775. s32 power = 2 * requested_power;
  1776. s32 i;
  1777. const struct iwl3945_eeprom_txpower_sample *samples;
  1778. s32 gains0, gains1;
  1779. s32 res;
  1780. s32 denominator;
  1781. chnl_grp = &priv->eeprom.groups[setting_index];
  1782. samples = chnl_grp->samples;
  1783. for (i = 0; i < 5; i++) {
  1784. if (power == samples[i].power) {
  1785. *new_index = samples[i].gain_index;
  1786. return 0;
  1787. }
  1788. }
  1789. if (power > samples[1].power) {
  1790. index0 = 0;
  1791. index1 = 1;
  1792. } else if (power > samples[2].power) {
  1793. index0 = 1;
  1794. index1 = 2;
  1795. } else if (power > samples[3].power) {
  1796. index0 = 2;
  1797. index1 = 3;
  1798. } else {
  1799. index0 = 3;
  1800. index1 = 4;
  1801. }
  1802. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1803. if (denominator == 0)
  1804. return -EINVAL;
  1805. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1806. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1807. res = gains0 + (gains1 - gains0) *
  1808. ((s32) power - (s32) samples[index0].power) / denominator +
  1809. (1 << 18);
  1810. *new_index = res >> 19;
  1811. return 0;
  1812. }
  1813. static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
  1814. {
  1815. u32 i;
  1816. s32 rate_index;
  1817. const struct iwl3945_eeprom_txpower_group *group;
  1818. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1819. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1820. s8 *clip_pwrs; /* table of power levels for each rate */
  1821. s8 satur_pwr; /* saturation power for each chnl group */
  1822. group = &priv->eeprom.groups[i];
  1823. /* sanity check on factory saturation power value */
  1824. if (group->saturation_power < 40) {
  1825. IWL_WARNING("Error: saturation power is %d, "
  1826. "less than minimum expected 40\n",
  1827. group->saturation_power);
  1828. return;
  1829. }
  1830. /*
  1831. * Derive requested power levels for each rate, based on
  1832. * hardware capabilities (saturation power for band).
  1833. * Basic value is 3dB down from saturation, with further
  1834. * power reductions for highest 3 data rates. These
  1835. * backoffs provide headroom for high rate modulation
  1836. * power peaks, without too much distortion (clipping).
  1837. */
  1838. /* we'll fill in this array with h/w max power levels */
  1839. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1840. /* divide factory saturation power by 2 to find -3dB level */
  1841. satur_pwr = (s8) (group->saturation_power >> 1);
  1842. /* fill in channel group's nominal powers for each rate */
  1843. for (rate_index = 0;
  1844. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1845. switch (rate_index) {
  1846. case IWL_RATE_36M_INDEX_TABLE:
  1847. if (i == 0) /* B/G */
  1848. *clip_pwrs = satur_pwr;
  1849. else /* A */
  1850. *clip_pwrs = satur_pwr - 5;
  1851. break;
  1852. case IWL_RATE_48M_INDEX_TABLE:
  1853. if (i == 0)
  1854. *clip_pwrs = satur_pwr - 7;
  1855. else
  1856. *clip_pwrs = satur_pwr - 10;
  1857. break;
  1858. case IWL_RATE_54M_INDEX_TABLE:
  1859. if (i == 0)
  1860. *clip_pwrs = satur_pwr - 9;
  1861. else
  1862. *clip_pwrs = satur_pwr - 12;
  1863. break;
  1864. default:
  1865. *clip_pwrs = satur_pwr;
  1866. break;
  1867. }
  1868. }
  1869. }
  1870. }
  1871. /**
  1872. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1873. *
  1874. * Second pass (during init) to set up priv->channel_info
  1875. *
  1876. * Set up Tx-power settings in our channel info database for each VALID
  1877. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1878. * and current temperature.
  1879. *
  1880. * Since this is based on current temperature (at init time), these values may
  1881. * not be valid for very long, but it gives us a starting/default point,
  1882. * and allows us to active (i.e. using Tx) scan.
  1883. *
  1884. * This does *not* write values to NIC, just sets up our internal table.
  1885. */
  1886. int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
  1887. {
  1888. struct iwl3945_channel_info *ch_info = NULL;
  1889. struct iwl3945_channel_power_info *pwr_info;
  1890. int delta_index;
  1891. u8 rate_index;
  1892. u8 scan_tbl_index;
  1893. const s8 *clip_pwrs; /* array of power levels for each rate */
  1894. u8 gain, dsp_atten;
  1895. s8 power;
  1896. u8 pwr_index, base_pwr_index, a_band;
  1897. u8 i;
  1898. int temperature;
  1899. /* save temperature reference,
  1900. * so we can determine next time to calibrate */
  1901. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1902. priv->last_temperature = temperature;
  1903. iwl3945_hw_reg_init_channel_groups(priv);
  1904. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1905. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1906. i++, ch_info++) {
  1907. a_band = is_channel_a_band(ch_info);
  1908. if (!is_channel_valid(ch_info))
  1909. continue;
  1910. /* find this channel's channel group (*not* "band") index */
  1911. ch_info->group_index =
  1912. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1913. /* Get this chnlgrp's rate->max/clip-powers table */
  1914. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1915. /* calculate power index *adjustment* value according to
  1916. * diff between current temperature and factory temperature */
  1917. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1918. priv->eeprom.groups[ch_info->group_index].
  1919. temperature);
  1920. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1921. ch_info->channel, delta_index, temperature +
  1922. IWL_TEMP_CONVERT);
  1923. /* set tx power value for all OFDM rates */
  1924. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1925. rate_index++) {
  1926. s32 power_idx;
  1927. int rc;
  1928. /* use channel group's clip-power table,
  1929. * but don't exceed channel's max power */
  1930. s8 pwr = min(ch_info->max_power_avg,
  1931. clip_pwrs[rate_index]);
  1932. pwr_info = &ch_info->power_info[rate_index];
  1933. /* get base (i.e. at factory-measured temperature)
  1934. * power table index for this rate's power */
  1935. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1936. ch_info->group_index,
  1937. &power_idx);
  1938. if (rc) {
  1939. IWL_ERROR("Invalid power index\n");
  1940. return rc;
  1941. }
  1942. pwr_info->base_power_index = (u8) power_idx;
  1943. /* temperature compensate */
  1944. power_idx += delta_index;
  1945. /* stay within range of gain table */
  1946. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1947. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1948. pwr_info->requested_power = pwr;
  1949. pwr_info->power_table_index = (u8) power_idx;
  1950. pwr_info->tpc.tx_gain =
  1951. power_gain_table[a_band][power_idx].tx_gain;
  1952. pwr_info->tpc.dsp_atten =
  1953. power_gain_table[a_band][power_idx].dsp_atten;
  1954. }
  1955. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1956. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1957. power = pwr_info->requested_power +
  1958. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1959. pwr_index = pwr_info->power_table_index +
  1960. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1961. base_pwr_index = pwr_info->base_power_index +
  1962. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1963. /* stay within table range */
  1964. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1965. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1966. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1967. /* fill each CCK rate's iwl3945_channel_power_info structure
  1968. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1969. * NOTE: CCK rates start at end of OFDM rates! */
  1970. for (rate_index = 0;
  1971. rate_index < IWL_CCK_RATES; rate_index++) {
  1972. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1973. pwr_info->requested_power = power;
  1974. pwr_info->power_table_index = pwr_index;
  1975. pwr_info->base_power_index = base_pwr_index;
  1976. pwr_info->tpc.tx_gain = gain;
  1977. pwr_info->tpc.dsp_atten = dsp_atten;
  1978. }
  1979. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1980. for (scan_tbl_index = 0;
  1981. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1982. s32 actual_index = (scan_tbl_index == 0) ?
  1983. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1984. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1985. actual_index, clip_pwrs, ch_info, a_band);
  1986. }
  1987. }
  1988. return 0;
  1989. }
  1990. int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
  1991. {
  1992. int rc;
  1993. unsigned long flags;
  1994. spin_lock_irqsave(&priv->lock, flags);
  1995. rc = iwl3945_grab_nic_access(priv);
  1996. if (rc) {
  1997. spin_unlock_irqrestore(&priv->lock, flags);
  1998. return rc;
  1999. }
  2000. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  2001. rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  2002. if (rc < 0)
  2003. IWL_ERROR("Can't stop Rx DMA.\n");
  2004. iwl3945_release_nic_access(priv);
  2005. spin_unlock_irqrestore(&priv->lock, flags);
  2006. return 0;
  2007. }
  2008. int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  2009. {
  2010. int rc;
  2011. unsigned long flags;
  2012. int txq_id = txq->q.id;
  2013. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2014. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2015. spin_lock_irqsave(&priv->lock, flags);
  2016. rc = iwl3945_grab_nic_access(priv);
  2017. if (rc) {
  2018. spin_unlock_irqrestore(&priv->lock, flags);
  2019. return rc;
  2020. }
  2021. iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  2022. iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  2023. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  2024. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2025. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2026. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2027. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2028. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2029. iwl3945_release_nic_access(priv);
  2030. /* fake read to flush all prev. writes */
  2031. iwl3945_read32(priv, FH_TSSR_CBB_BASE);
  2032. spin_unlock_irqrestore(&priv->lock, flags);
  2033. return 0;
  2034. }
  2035. int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
  2036. {
  2037. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2038. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  2039. }
  2040. /**
  2041. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2042. */
  2043. int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
  2044. {
  2045. int rc, i, index, prev_index;
  2046. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2047. .reserved = {0, 0, 0},
  2048. };
  2049. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2050. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2051. index = iwl3945_rates[i].table_rs_index;
  2052. table[index].rate_n_flags =
  2053. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2054. table[index].try_cnt = priv->retry_rate;
  2055. prev_index = iwl3945_get_prev_ieee_rate(i);
  2056. table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
  2057. }
  2058. switch (priv->band) {
  2059. case IEEE80211_BAND_5GHZ:
  2060. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2061. /* If one of the following CCK rates is used,
  2062. * have it fall back to the 6M OFDM rate */
  2063. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2064. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2065. /* Don't fall back to CCK rates */
  2066. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  2067. /* Don't drop out of OFDM rates */
  2068. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2069. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2070. break;
  2071. case IEEE80211_BAND_2GHZ:
  2072. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2073. /* If an OFDM rate is used, have it fall back to the
  2074. * 1M CCK rates */
  2075. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2076. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  2077. /* CCK shouldn't fall back to OFDM... */
  2078. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2079. break;
  2080. default:
  2081. WARN_ON(1);
  2082. break;
  2083. }
  2084. /* Update the rate scaling for control frame Tx */
  2085. rate_cmd.table_id = 0;
  2086. rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2087. &rate_cmd);
  2088. if (rc)
  2089. return rc;
  2090. /* Update the rate scaling for data frame Tx */
  2091. rate_cmd.table_id = 1;
  2092. return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2093. &rate_cmd);
  2094. }
  2095. /* Called when initializing driver */
  2096. int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
  2097. {
  2098. memset((void *)&priv->hw_setting, 0,
  2099. sizeof(struct iwl3945_driver_hw_info));
  2100. priv->hw_setting.shared_virt =
  2101. pci_alloc_consistent(priv->pci_dev,
  2102. sizeof(struct iwl3945_shared),
  2103. &priv->hw_setting.shared_phys);
  2104. if (!priv->hw_setting.shared_virt) {
  2105. IWL_ERROR("failed to allocate pci memory\n");
  2106. mutex_unlock(&priv->mutex);
  2107. return -ENOMEM;
  2108. }
  2109. priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
  2110. priv->hw_setting.max_pkt_size = 2342;
  2111. priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
  2112. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  2113. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2114. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  2115. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  2116. priv->hw_setting.tx_ant_num = 2;
  2117. return 0;
  2118. }
  2119. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
  2120. struct iwl3945_frame *frame, u8 rate)
  2121. {
  2122. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2123. unsigned int frame_size;
  2124. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2125. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2126. tx_beacon_cmd->tx.sta_id = priv->hw_setting.bcast_sta_id;
  2127. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2128. frame_size = iwl3945_fill_beacon_frame(priv,
  2129. tx_beacon_cmd->frame,
  2130. iwl3945_broadcast_addr,
  2131. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2132. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2133. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2134. tx_beacon_cmd->tx.rate = rate;
  2135. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2136. TX_CMD_FLG_TSF_MSK);
  2137. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2138. tx_beacon_cmd->tx.supp_rates[0] =
  2139. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2140. tx_beacon_cmd->tx.supp_rates[1] =
  2141. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2142. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2143. }
  2144. void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
  2145. {
  2146. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2147. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2148. }
  2149. void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
  2150. {
  2151. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2152. iwl3945_bg_reg_txpower_periodic);
  2153. }
  2154. void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
  2155. {
  2156. cancel_delayed_work(&priv->thermal_periodic);
  2157. }
  2158. static struct iwl_3945_cfg iwl3945_bg_cfg = {
  2159. .name = "3945BG",
  2160. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2161. .sku = IWL_SKU_G,
  2162. };
  2163. static struct iwl_3945_cfg iwl3945_abg_cfg = {
  2164. .name = "3945ABG",
  2165. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2166. .sku = IWL_SKU_A|IWL_SKU_G,
  2167. };
  2168. struct pci_device_id iwl3945_hw_card_ids[] = {
  2169. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2170. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2171. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2172. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2173. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2174. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2175. {0}
  2176. };
  2177. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);